intel-gtt.c 37.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * Intel GTT (Graphics Translation Table) routines
 *
 * Caveat: This driver implements the linux agp interface, but this is far from
 * a agp driver! GTT support ended up here for purely historical reasons: The
 * old userspace intel graphics drivers needed an interface to map memory into
 * the GTT. And the drm provides a default interface for graphic devices sitting
 * on an agp port. So it made sense to fake the GTT support as an agp port to
 * avoid having to create a new api.
 *
 * With gem this does not make much sense anymore, just needlessly complicates
 * the code. But as long as the old graphics stack is still support, it's stuck
 * here.
 *
 * /fairy-tale-mode off
 */

18 19 20 21 22 23 24 25 26 27
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/pagemap.h>
#include <linux/agp_backend.h>
#include <asm/smp.h>
#include "agp.h"
#include "intel-agp.h"
#include <linux/intel-gtt.h>
28
#include <drm/intel-gtt.h>
29

30 31 32 33 34 35 36 37
/*
 * If we have Intel graphics, we're not going to have anything other than
 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
 * on the Intel IOMMU support (CONFIG_DMAR).
 * Only newer chipsets need to bother with this, of course.
 */
#ifdef CONFIG_DMAR
#define USE_PCI_DMA_API 1
38 39
#else
#define USE_PCI_DMA_API 0
40 41 42 43 44 45
#endif

#define AGP_DCACHE_MEMORY	1
#define AGP_PHYS_MEMORY		2
#define INTEL_AGP_CACHED_MEMORY 3

46 47 48 49 50
struct intel_gtt_driver {
	unsigned int gen : 8;
	unsigned int is_g33 : 1;
	unsigned int is_pineview : 1;
	unsigned int is_ironlake : 1;
51
	unsigned int has_pgtbl_enable : 1;
52
	unsigned int dma_mask_size : 8;
53 54
	/* Chipset specific GTT setup */
	int (*setup)(void);
55 56 57
	/* This should undo anything done in ->setup() save the unmapping
	 * of the mmio register file, that's done in the generic code. */
	void (*cleanup)(void);
58 59 60 61
	void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
	/* Flags is a more or less chipset specific opaque value.
	 * For chipsets that need to support old ums (non-gem) code, this
	 * needs to be identical to the various supported agp memory types! */
62
	bool (*check_flags)(unsigned int flags);
63
	void (*chipset_flush)(void);
64 65
};

66
static struct _intel_private {
67
	struct intel_gtt base;
68
	const struct intel_gtt_driver *driver;
69
	struct pci_dev *pcidev;	/* device one */
70
	struct pci_dev *bridge_dev;
71
	u8 __iomem *registers;
72
	phys_addr_t gtt_bus_addr;
73
	phys_addr_t gma_bus_addr;
74
	u32 PGETBL_save;
75 76 77 78 79 80
	u32 __iomem *gtt;		/* I915G */
	int num_dcache_entries;
	union {
		void __iomem *i9xx_flush_page;
		void *i8xx_flush_page;
	};
81
	char *i81x_gtt_table;
82 83 84
	struct page *i8xx_page;
	struct resource ifp_resource;
	int resource_valid;
85 86
	struct page *scratch_page;
	dma_addr_t scratch_page_dma;
87 88
} intel_private;

89 90 91 92
#define INTEL_GTT_GEN	intel_private.driver->gen
#define IS_G33		intel_private.driver->is_g33
#define IS_PINEVIEW	intel_private.driver->is_pineview
#define IS_IRONLAKE	intel_private.driver->is_ironlake
93
#define HAS_PGTBL_EN	intel_private.driver->has_pgtbl_enable
94

95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
static void intel_agp_free_sglist(struct agp_memory *mem)
{
	struct sg_table st;

	st.sgl = mem->sg_list;
	st.orig_nents = st.nents = mem->page_count;

	sg_free_table(&st);

	mem->sg_list = NULL;
	mem->num_sg = 0;
}

static int intel_agp_map_memory(struct agp_memory *mem)
{
	struct sg_table st;
	struct scatterlist *sg;
	int i;

114 115 116
	if (mem->sg_list)
		return 0; /* already mapped (for e.g. resume */

117 118 119
	DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);

	if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
120
		goto err;
121 122 123 124 125 126 127 128

	mem->sg_list = sg = st.sgl;

	for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
		sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);

	mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
				 mem->page_count, PCI_DMA_BIDIRECTIONAL);
129 130 131
	if (unlikely(!mem->num_sg))
		goto err;

132
	return 0;
133 134 135 136

err:
	sg_free_table(&st);
	return -ENOMEM;
137 138 139 140 141 142 143 144 145 146 147
}

static void intel_agp_unmap_memory(struct agp_memory *mem)
{
	DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);

	pci_unmap_sg(intel_private.pcidev, mem->sg_list,
		     mem->page_count, PCI_DMA_BIDIRECTIONAL);
	intel_agp_free_sglist(mem);
}

148
static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
{
	return;
}

/* Exists to support ARGB cursors */
static struct page *i8xx_alloc_pages(void)
{
	struct page *page;

	page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
	if (page == NULL)
		return NULL;

	if (set_pages_uc(page, 4) < 0) {
		set_pages_wb(page, 4);
		__free_pages(page, 2);
		return NULL;
	}
	get_page(page);
	atomic_inc(&agp_bridge->current_memory_agp);
	return page;
}

static void i8xx_destroy_pages(struct page *page)
{
	if (page == NULL)
		return;

	set_pages_wb(page, 4);
	put_page(page);
	__free_pages(page, 2);
	atomic_dec(&agp_bridge->current_memory_agp);
}

183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222
#define I810_GTT_ORDER 4
static int i810_setup(void)
{
	u32 reg_addr;
	char *gtt_table;

	/* i81x does not preallocate the gtt. It's always 64kb in size. */
	gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
	if (gtt_table == NULL)
		return -ENOMEM;
	intel_private.i81x_gtt_table = gtt_table;

	pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
	reg_addr &= 0xfff80000;

	intel_private.registers = ioremap(reg_addr, KB(64));
	if (!intel_private.registers)
		return -ENOMEM;

	writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
	       intel_private.registers+I810_PGETBL_CTL);

	intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;

	if ((readl(intel_private.registers+I810_DRAM_CTL)
		& I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
		dev_info(&intel_private.pcidev->dev,
			 "detected 4MB dedicated video ram\n");
		intel_private.num_dcache_entries = 1024;
	}

	return 0;
}

static void i810_cleanup(void)
{
	writel(0, intel_private.registers+I810_PGETBL_CTL);
	free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
}

223 224
static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
				      int type)
225
{
226
	int i;
227

228 229 230
	if ((pg_start + mem->page_count)
			> intel_private.num_dcache_entries)
		return -EINVAL;
231

232 233
	if (!mem->is_flushed)
		global_cache_flush();
234

235 236 237 238
	for (i = pg_start; i < (pg_start + mem->page_count); i++) {
		dma_addr_t addr = i << PAGE_SHIFT;
		intel_private.driver->write_entry(addr,
						  i, type);
239
	}
240
	readl(intel_private.gtt+i-1);
241

242
	return 0;
243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
}

/*
 * The i810/i830 requires a physical address to program its mouse
 * pointer into hardware.
 * However the Xserver still writes to it through the agp aperture.
 */
static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
{
	struct agp_memory *new;
	struct page *page;

	switch (pg_count) {
	case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
		break;
	case 4:
		/* kludge to get 4 physical pages for ARGB cursor */
		page = i8xx_alloc_pages();
		break;
	default:
		return NULL;
	}

	if (page == NULL)
		return NULL;

	new = agp_create_memory(pg_count);
	if (new == NULL)
		return NULL;

	new->pages[0] = page;
	if (pg_count == 4) {
		/* kludge to get 4 physical pages for ARGB cursor */
		new->pages[1] = new->pages[0] + 1;
		new->pages[2] = new->pages[1] + 1;
		new->pages[3] = new->pages[2] + 1;
	}
	new->page_count = pg_count;
	new->num_scratch_pages = pg_count;
	new->type = AGP_PHYS_MEMORY;
	new->physical = page_to_phys(new->pages[0]);
	return new;
}

static void intel_i810_free_by_type(struct agp_memory *curr)
{
	agp_free_key(curr->key);
	if (curr->type == AGP_PHYS_MEMORY) {
		if (curr->page_count == 4)
			i8xx_destroy_pages(curr->pages[0]);
		else {
			agp_bridge->driver->agp_destroy_page(curr->pages[0],
							     AGP_PAGE_DESTROY_UNMAP);
			agp_bridge->driver->agp_destroy_page(curr->pages[0],
							     AGP_PAGE_DESTROY_FREE);
		}
		agp_free_page_array(curr);
	}
	kfree(curr);
}

304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
static int intel_gtt_setup_scratch_page(void)
{
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	get_page(page);
	set_pages_uc(page, 1);

	if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
		dma_addr = pci_map_page(intel_private.pcidev, page, 0,
				    PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
		if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
			return -EINVAL;

		intel_private.scratch_page_dma = dma_addr;
	} else
		intel_private.scratch_page_dma = page_to_phys(page);

	intel_private.scratch_page = page;

	return 0;
}

330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346
static void i810_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	u32 pte_flags = I810_PTE_VALID;

	switch (flags) {
	case AGP_DCACHE_MEMORY:
		pte_flags |= I810_PTE_LOCAL;
		break;
	case AGP_USER_CACHED_MEMORY:
		pte_flags |= I830_PTE_SYSTEM_CACHED;
		break;
	}

	writel(addr | pte_flags, intel_private.gtt + entry);
}

347
static const struct aper_size_info_fixed const intel_fake_agp_sizes[] = {
348 349
	{32, 8192, 3},
	{64, 16384, 4},
350 351 352 353 354
	{128, 32768, 5},
	{256, 65536, 6},
	{512, 131072, 7},
};

355
static unsigned int intel_gtt_stolen_size(void)
356 357 358 359 360
{
	u16 gmch_ctrl;
	u8 rdct;
	int local = 0;
	static const int ddt[4] = { 0, 16, 32, 64 };
361
	unsigned int stolen_size = 0;
362

363 364 365
	if (INTEL_GTT_GEN == 1)
		return 0; /* no stolen mem on i81x */

366 367
	pci_read_config_word(intel_private.bridge_dev,
			     I830_GMCH_CTRL, &gmch_ctrl);
368

369 370
	if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
	    intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
371 372
		switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
		case I830_GMCH_GMS_STOLEN_512:
373
			stolen_size = KB(512);
374 375
			break;
		case I830_GMCH_GMS_STOLEN_1024:
376
			stolen_size = MB(1);
377 378
			break;
		case I830_GMCH_GMS_STOLEN_8192:
379
			stolen_size = MB(8);
380 381 382
			break;
		case I830_GMCH_GMS_LOCAL:
			rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
383
			stolen_size = (I830_RDRAM_ND(rdct) + 1) *
384 385 386 387
					MB(ddt[I830_RDRAM_DDT(rdct)]);
			local = 1;
			break;
		default:
388
			stolen_size = 0;
389 390
			break;
		}
391
	} else if (INTEL_GTT_GEN == 6) {
392 393 394 395 396 397 398
		/*
		 * SandyBridge has new memory control reg at 0x50.w
		 */
		u16 snb_gmch_ctl;
		pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
		switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
		case SNB_GMCH_GMS_STOLEN_32M:
399
			stolen_size = MB(32);
400 401
			break;
		case SNB_GMCH_GMS_STOLEN_64M:
402
			stolen_size = MB(64);
403 404
			break;
		case SNB_GMCH_GMS_STOLEN_96M:
405
			stolen_size = MB(96);
406 407
			break;
		case SNB_GMCH_GMS_STOLEN_128M:
408
			stolen_size = MB(128);
409 410
			break;
		case SNB_GMCH_GMS_STOLEN_160M:
411
			stolen_size = MB(160);
412 413
			break;
		case SNB_GMCH_GMS_STOLEN_192M:
414
			stolen_size = MB(192);
415 416
			break;
		case SNB_GMCH_GMS_STOLEN_224M:
417
			stolen_size = MB(224);
418 419
			break;
		case SNB_GMCH_GMS_STOLEN_256M:
420
			stolen_size = MB(256);
421 422
			break;
		case SNB_GMCH_GMS_STOLEN_288M:
423
			stolen_size = MB(288);
424 425
			break;
		case SNB_GMCH_GMS_STOLEN_320M:
426
			stolen_size = MB(320);
427 428
			break;
		case SNB_GMCH_GMS_STOLEN_352M:
429
			stolen_size = MB(352);
430 431
			break;
		case SNB_GMCH_GMS_STOLEN_384M:
432
			stolen_size = MB(384);
433 434
			break;
		case SNB_GMCH_GMS_STOLEN_416M:
435
			stolen_size = MB(416);
436 437
			break;
		case SNB_GMCH_GMS_STOLEN_448M:
438
			stolen_size = MB(448);
439 440
			break;
		case SNB_GMCH_GMS_STOLEN_480M:
441
			stolen_size = MB(480);
442 443
			break;
		case SNB_GMCH_GMS_STOLEN_512M:
444
			stolen_size = MB(512);
445 446 447 448 449
			break;
		}
	} else {
		switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
		case I855_GMCH_GMS_STOLEN_1M:
450
			stolen_size = MB(1);
451 452
			break;
		case I855_GMCH_GMS_STOLEN_4M:
453
			stolen_size = MB(4);
454 455
			break;
		case I855_GMCH_GMS_STOLEN_8M:
456
			stolen_size = MB(8);
457 458
			break;
		case I855_GMCH_GMS_STOLEN_16M:
459
			stolen_size = MB(16);
460 461
			break;
		case I855_GMCH_GMS_STOLEN_32M:
462
			stolen_size = MB(32);
463 464
			break;
		case I915_GMCH_GMS_STOLEN_48M:
465
			stolen_size = MB(48);
466 467
			break;
		case I915_GMCH_GMS_STOLEN_64M:
468
			stolen_size = MB(64);
469 470
			break;
		case G33_GMCH_GMS_STOLEN_128M:
471
			stolen_size = MB(128);
472 473
			break;
		case G33_GMCH_GMS_STOLEN_256M:
474
			stolen_size = MB(256);
475 476
			break;
		case INTEL_GMCH_GMS_STOLEN_96M:
477
			stolen_size = MB(96);
478 479
			break;
		case INTEL_GMCH_GMS_STOLEN_160M:
480
			stolen_size = MB(160);
481 482
			break;
		case INTEL_GMCH_GMS_STOLEN_224M:
483
			stolen_size = MB(224);
484 485
			break;
		case INTEL_GMCH_GMS_STOLEN_352M:
486
			stolen_size = MB(352);
487 488
			break;
		default:
489
			stolen_size = 0;
490 491 492
			break;
		}
	}
493

494
	if (stolen_size > 0) {
495
		dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
496
		       stolen_size / KB(1), local ? "local" : "stolen");
497
	} else {
498
		dev_info(&intel_private.bridge_dev->dev,
499
		       "no pre-allocated video memory detected\n");
500
		stolen_size = 0;
501 502
	}

503
	return stolen_size;
504 505
}

506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522
static void i965_adjust_pgetbl_size(unsigned int size_flag)
{
	u32 pgetbl_ctl, pgetbl_ctl2;

	/* ensure that ppgtt is disabled */
	pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
	pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
	writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);

	/* write the new ggtt size */
	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
	pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
	pgetbl_ctl |= size_flag;
	writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
}

static unsigned int i965_gtt_total_entries(void)
523 524
{
	int size;
525 526
	u32 pgetbl_ctl;
	u16 gmch_ctl;
527

528 529
	pci_read_config_word(intel_private.bridge_dev,
			     I830_GMCH_CTRL, &gmch_ctl);
530

531 532 533 534 535
	if (INTEL_GTT_GEN == 5) {
		switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
		case G4x_GMCH_SIZE_1M:
		case G4x_GMCH_SIZE_VT_1M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
536
			break;
537 538
		case G4x_GMCH_SIZE_VT_1_5M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
539
			break;
540 541 542
		case G4x_GMCH_SIZE_2M:
		case G4x_GMCH_SIZE_VT_2M:
			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
543 544
			break;
		}
545
	}
546

547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);

	switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
	case I965_PGETBL_SIZE_128KB:
		size = KB(128);
		break;
	case I965_PGETBL_SIZE_256KB:
		size = KB(256);
		break;
	case I965_PGETBL_SIZE_512KB:
		size = KB(512);
		break;
	/* GTT pagetable sizes bigger than 512KB are not possible on G33! */
	case I965_PGETBL_SIZE_1MB:
		size = KB(1024);
		break;
	case I965_PGETBL_SIZE_2MB:
		size = KB(2048);
		break;
	case I965_PGETBL_SIZE_1_5MB:
		size = KB(1024 + 512);
		break;
	default:
		dev_info(&intel_private.pcidev->dev,
			 "unknown page table size, assuming 512KB\n");
		size = KB(512);
	}

	return size/4;
}

static unsigned int intel_gtt_total_entries(void)
{
	int size;

	if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
		return i965_gtt_total_entries();
	else if (INTEL_GTT_GEN == 6) {
585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600
		u16 snb_gmch_ctl;

		pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
		switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
		default:
		case SNB_GTT_SIZE_0M:
			printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
			size = MB(0);
			break;
		case SNB_GTT_SIZE_1M:
			size = MB(1);
			break;
		case SNB_GTT_SIZE_2M:
			size = MB(2);
			break;
		}
601
		return size/4;
602 603 604 605
	} else {
		/* On previous hardware, the GTT size was just what was
		 * required to map the aperture.
		 */
606
		return intel_private.base.gtt_mappable_entries;
607 608 609
	}
}

610 611 612 613
static unsigned int intel_gtt_mappable_entries(void)
{
	unsigned int aperture_size;

614 615 616 617 618 619 620 621 622 623 624 625
	if (INTEL_GTT_GEN == 1) {
		u32 smram_miscc;

		pci_read_config_dword(intel_private.bridge_dev,
				      I810_SMRAM_MISCC, &smram_miscc);

		if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
				== I810_GFX_MEM_WIN_32M)
			aperture_size = MB(32);
		else
			aperture_size = MB(64);
	} else if (INTEL_GTT_GEN == 2) {
626
		u16 gmch_ctrl;
627

628 629
		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
630 631

		if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
632
			aperture_size = MB(64);
633
		else
634
			aperture_size = MB(128);
635
	} else {
636 637 638 639 640 641 642
		/* 9xx supports large sizes, just look at the length */
		aperture_size = pci_resource_len(intel_private.pcidev, 2);
	}

	return aperture_size >> PAGE_SHIFT;
}

643 644 645 646 647 648 649 650 651 652 653
static void intel_gtt_teardown_scratch_page(void)
{
	set_pages_wb(intel_private.scratch_page, 1);
	pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	put_page(intel_private.scratch_page);
	__free_page(intel_private.scratch_page);
}

static void intel_gtt_cleanup(void)
{
654 655
	intel_private.driver->cleanup();

656 657
	iounmap(intel_private.gtt);
	iounmap(intel_private.registers);
658

659 660 661
	intel_gtt_teardown_scratch_page();
}

662 663
static int intel_gtt_init(void)
{
664
	u32 gtt_map_size;
665 666 667 668 669
	int ret;

	ret = intel_private.driver->setup();
	if (ret != 0)
		return ret;
670 671 672 673

	intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
	intel_private.base.gtt_total_entries = intel_gtt_total_entries();

674 675 676 677
	/* save the PGETBL reg for resume */
	intel_private.PGETBL_save =
		readl(intel_private.registers+I810_PGETBL_CTL)
			& ~I810_PGETBL_ENABLED;
678 679 680
	/* we only ever restore the register when enabling the PGTBL... */
	if (HAS_PGTBL_EN)
		intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
681

682 683 684 685 686
	dev_info(&intel_private.bridge_dev->dev,
			"detected gtt size: %dK total, %dK mappable\n",
			intel_private.base.gtt_total_entries * 4,
			intel_private.base.gtt_mappable_entries * 4);

687 688 689 690 691
	gtt_map_size = intel_private.base.gtt_total_entries * 4;

	intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
				    gtt_map_size);
	if (!intel_private.gtt) {
692
		intel_private.driver->cleanup();
693 694 695 696 697 698
		iounmap(intel_private.registers);
		return -ENOMEM;
	}

	global_cache_flush();   /* FIXME: ? */

699
	intel_private.base.stolen_size = intel_gtt_stolen_size();
700

701 702 703 704 705 706
	ret = intel_gtt_setup_scratch_page();
	if (ret != 0) {
		intel_gtt_cleanup();
		return ret;
	}

707 708 709
	return 0;
}

710 711
static int intel_fake_agp_fetch_size(void)
{
712
	int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
713 714 715 716 717 718 719
	unsigned int aper_size;
	int i;

	aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
		    / MB(1);

	for (i = 0; i < num_sizes; i++) {
720
		if (aper_size == intel_fake_agp_sizes[i].size) {
721 722
			agp_bridge->current_size =
				(void *) (intel_fake_agp_sizes + i);
723 724 725 726 727 728 729
			return aper_size;
		}
	}

	return 0;
}

730
static void i830_cleanup(void)
731 732 733 734 735 736 737 738 739 740 741 742 743 744
{
	kunmap(intel_private.i8xx_page);
	intel_private.i8xx_flush_page = NULL;

	__free_page(intel_private.i8xx_page);
	intel_private.i8xx_page = NULL;
}

static void intel_i830_setup_flush(void)
{
	/* return if we've already set the flush mechanism up */
	if (intel_private.i8xx_page)
		return;

J
Jan Beulich 已提交
745
	intel_private.i8xx_page = alloc_page(GFP_KERNEL);
746 747 748 749 750
	if (!intel_private.i8xx_page)
		return;

	intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
	if (!intel_private.i8xx_flush_page)
751
		i830_cleanup();
752 753 754 755 756 757 758 759 760 761 762 763
}

/* The chipset_flush interface needs to get data that has already been
 * flushed out of the CPU all the way out to main memory, because the GPU
 * doesn't snoop those buffers.
 *
 * The 8xx series doesn't have the same lovely interface for flushing the
 * chipset write buffers that the later chips do. According to the 865
 * specs, it's 64 octwords, or 1KB.  So, to get those previous things in
 * that buffer out, we just fill 1KB and clflush it out, on the assumption
 * that it'll push whatever was in there out.  It appears to work.
 */
764
static void i830_chipset_flush(void)
765 766 767 768 769 770 771 772 773 774 775
{
	unsigned int *pg = intel_private.i8xx_flush_page;

	memset(pg, 0, 1024);

	if (cpu_has_clflush)
		clflush_cache_range(pg, 1024);
	else if (wbinvd_on_all_cpus() != 0)
		printk(KERN_ERR "Timed out waiting for cache flush.\n");
}

776 777 778 779
static void i830_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	u32 pte_flags = I810_PTE_VALID;
780

781
	if (flags ==  AGP_USER_CACHED_MEMORY)
782 783 784 785 786
		pte_flags |= I830_PTE_SYSTEM_CACHED;

	writel(addr | pte_flags, intel_private.gtt + entry);
}

787
static bool intel_enable_gtt(void)
788
{
789
	u32 gma_addr;
790
	u8 __iomem *reg;
791

792
	if (INTEL_GTT_GEN <= 2)
793 794 795 796 797 798
		pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
				      &gma_addr);
	else
		pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
				      &gma_addr);

799
	intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
800

801 802 803
	if (INTEL_GTT_GEN >= 6)
	    return true;

804 805
	if (INTEL_GTT_GEN == 2) {
		u16 gmch_ctrl;
806

807 808 809 810 811 812 813 814 815 816 817 818 819 820
		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
		gmch_ctrl |= I830_GMCH_ENABLED;
		pci_write_config_word(intel_private.bridge_dev,
				      I830_GMCH_CTRL, gmch_ctrl);

		pci_read_config_word(intel_private.bridge_dev,
				     I830_GMCH_CTRL, &gmch_ctrl);
		if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
			dev_err(&intel_private.pcidev->dev,
				"failed to enable the GTT: GMCH_CTRL=%x\n",
				gmch_ctrl);
			return false;
		}
821 822 823
	}

	reg = intel_private.registers+I810_PGETBL_CTL;
824 825
	writel(intel_private.PGETBL_save, reg);
	if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
826
		dev_err(&intel_private.pcidev->dev,
827
			"failed to enable the GTT: PGETBL=%x [expected %x]\n",
828 829 830 831 832
			readl(reg), intel_private.PGETBL_save);
		return false;
	}

	return true;
833 834 835 836 837 838 839 840 841 842
}

static int i830_setup(void)
{
	u32 reg_addr;

	pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
	reg_addr &= 0xfff80000;

	intel_private.registers = ioremap(reg_addr, KB(64));
843 844 845
	if (!intel_private.registers)
		return -ENOMEM;

846 847 848 849 850 851 852
	intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;

	intel_i830_setup_flush();

	return 0;
}

853
static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
854 855
{
	agp_bridge->gatt_table_real = NULL;
856
	agp_bridge->gatt_table = NULL;
857
	agp_bridge->gatt_bus_addr = 0;
858 859 860 861

	return 0;
}

862
static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
863 864 865 866
{
	return 0;
}

867
static int intel_fake_agp_configure(void)
868 869 870
{
	int i;

871 872
	if (!intel_enable_gtt())
	    return -EIO;
873

874
	agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
875

876
	for (i = 0; i < intel_private.base.gtt_total_entries; i++) {
877 878
		intel_private.driver->write_entry(intel_private.scratch_page_dma,
						  i, 0);
879
	}
880
	readl(intel_private.gtt+i-1);	/* PCI Posting. */
881 882 883 884 885 886

	global_cache_flush();

	return 0;
}

887
static bool i830_check_flags(unsigned int flags)
888
{
889 890 891 892 893 894 895 896 897 898 899
	switch (flags) {
	case 0:
	case AGP_PHYS_MEMORY:
	case AGP_USER_CACHED_MEMORY:
	case AGP_USER_MEMORY:
		return true;
	}

	return false;
}

900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924
static void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
					unsigned int sg_len,
					unsigned int pg_start,
					unsigned int flags)
{
	struct scatterlist *sg;
	unsigned int len, m;
	int i, j;

	j = pg_start;

	/* sg may merge pages, but we have to separate
	 * per-page addr for GTT */
	for_each_sg(sg_list, sg, sg_len, i) {
		len = sg_dma_len(sg) >> PAGE_SHIFT;
		for (m = 0; m < len; m++) {
			dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
			intel_private.driver->write_entry(addr,
							  j, flags);
			j++;
		}
	}
	readl(intel_private.gtt+j-1);
}

925 926 927 928
static int intel_fake_agp_insert_entries(struct agp_memory *mem,
					 off_t pg_start, int type)
{
	int i, j;
929 930
	int ret = -EINVAL;

931 932 933
	if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
		return i810_insert_dcache_entries(mem, pg_start, type);

934 935 936
	if (mem->page_count == 0)
		goto out;

937
	if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
938 939 940 941 942
		goto out_err;

	if (type != mem->type)
		goto out_err;

943
	if (!intel_private.driver->check_flags(type))
944 945 946 947 948
		goto out_err;

	if (!mem->is_flushed)
		global_cache_flush();

949 950 951 952 953 954 955 956 957 958 959 960 961 962
	if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
		ret = intel_agp_map_memory(mem);
		if (ret != 0)
			return ret;

		intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
					    pg_start, type);
	} else {
		for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
			dma_addr_t addr = page_to_phys(mem->pages[i]);
			intel_private.driver->write_entry(addr,
							  j, type);
		}
		readl(intel_private.gtt+j-1);
963 964 965 966 967 968 969 970 971
	}

out:
	ret = 0;
out_err:
	mem->is_flushed = true;
	return ret;
}

972 973
static int intel_fake_agp_remove_entries(struct agp_memory *mem,
					 off_t pg_start, int type)
974 975 976 977 978 979
{
	int i;

	if (mem->page_count == 0)
		return 0;

980 981 982
	if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2)
		intel_agp_unmap_memory(mem);

983
	for (i = pg_start; i < (mem->page_count + pg_start); i++) {
984 985
		intel_private.driver->write_entry(intel_private.scratch_page_dma,
						  i, 0);
986
	}
987
	readl(intel_private.gtt+i-1);
988 989 990 991

	return 0;
}

992 993 994 995 996
static void intel_fake_agp_chipset_flush(struct agp_bridge_data *bridge)
{
	intel_private.driver->chipset_flush();
}

997 998
static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
						       int type)
999
{
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
	struct agp_memory *new;

	if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
		if (pg_count != intel_private.num_dcache_entries)
			return NULL;

		new = agp_create_memory(1);
		if (new == NULL)
			return NULL;

		new->type = AGP_DCACHE_MEMORY;
		new->page_count = pg_count;
		new->num_scratch_pages = 0;
		agp_free_page_array(new);
		return new;
	}
1016 1017 1018 1019 1020 1021 1022 1023 1024
	if (type == AGP_PHYS_MEMORY)
		return alloc_agpphysmem_i8xx(pg_count, type);
	/* always return NULL for other allocation types for now */
	return NULL;
}

static int intel_alloc_chipset_flush_resource(void)
{
	int ret;
1025
	ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
1026
				     PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
1027
				     pcibios_align_resource, intel_private.bridge_dev);
1028 1029 1030 1031 1032 1033 1034 1035 1036

	return ret;
}

static void intel_i915_setup_chipset_flush(void)
{
	int ret;
	u32 temp;

1037
	pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
1038 1039 1040
	if (!(temp & 0x1)) {
		intel_alloc_chipset_flush_resource();
		intel_private.resource_valid = 1;
1041
		pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
	} else {
		temp &= ~1;

		intel_private.resource_valid = 1;
		intel_private.ifp_resource.start = temp;
		intel_private.ifp_resource.end = temp + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
	}
}

static void intel_i965_g33_setup_chipset_flush(void)
{
	u32 temp_hi, temp_lo;
	int ret;

1060 1061
	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
1062 1063 1064 1065 1066 1067

	if (!(temp_lo & 0x1)) {

		intel_alloc_chipset_flush_resource();

		intel_private.resource_valid = 1;
1068
		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
1069
			upper_32_bits(intel_private.ifp_resource.start));
1070
		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092
	} else {
		u64 l64;

		temp_lo &= ~0x1;
		l64 = ((u64)temp_hi << 32) | temp_lo;

		intel_private.resource_valid = 1;
		intel_private.ifp_resource.start = l64;
		intel_private.ifp_resource.end = l64 + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
	}
}

static void intel_i9xx_setup_flush(void)
{
	/* return if already configured */
	if (intel_private.ifp_resource.start)
		return;

1093
	if (INTEL_GTT_GEN == 6)
1094 1095 1096 1097 1098 1099 1100
		return;

	/* setup a resource for this object */
	intel_private.ifp_resource.name = "Intel Flush Page";
	intel_private.ifp_resource.flags = IORESOURCE_MEM;

	/* Setup chipset flush for 915 */
1101
	if (IS_G33 || INTEL_GTT_GEN >= 4) {
1102 1103 1104 1105 1106
		intel_i965_g33_setup_chipset_flush();
	} else {
		intel_i915_setup_chipset_flush();
	}

1107
	if (intel_private.ifp_resource.start)
1108
		intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
1109 1110 1111
	if (!intel_private.i9xx_flush_page)
		dev_err(&intel_private.pcidev->dev,
			"can't ioremap flush page - no chipset flushing\n");
1112 1113
}

1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
static void i9xx_cleanup(void)
{
	if (intel_private.i9xx_flush_page)
		iounmap(intel_private.i9xx_flush_page);
	if (intel_private.resource_valid)
		release_resource(&intel_private.ifp_resource);
	intel_private.ifp_resource.start = 0;
	intel_private.resource_valid = 0;
}

1124
static void i9xx_chipset_flush(void)
1125 1126 1127 1128 1129
{
	if (intel_private.i9xx_flush_page)
		writel(1, intel_private.i9xx_flush_page);
}

1130 1131 1132 1133 1134 1135 1136 1137
static void i965_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	/* Shift high bits down */
	addr |= (addr >> 28) & 0xf0;
	writel(addr | I810_PTE_VALID, intel_private.gtt + entry);
}

1138 1139 1140 1141 1142
static bool gen6_check_flags(unsigned int flags)
{
	return true;
}

1143 1144 1145 1146 1147 1148 1149
static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
			     unsigned int flags)
{
	unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
	unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
	u32 pte_flags;

1150
	if (type_mask == AGP_USER_MEMORY)
1151
		pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
1152
	else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
1153
		pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
1154 1155 1156
		if (gfdt)
			pte_flags |= GEN6_PTE_GFDT;
	} else { /* set 'normal'/'cached' to LLC by default */
1157
		pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
1158 1159 1160 1161 1162 1163 1164 1165 1166
		if (gfdt)
			pte_flags |= GEN6_PTE_GFDT;
	}

	/* gen6 has bit11-4 for physical addr bit39-32 */
	addr |= (addr >> 28) & 0xff0;
	writel(addr | pte_flags, intel_private.gtt + entry);
}

1167 1168 1169 1170
static void gen6_cleanup(void)
{
}

1171
static int i9xx_setup(void)
1172
{
1173
	u32 reg_addr;
1174

1175
	pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
1176

1177
	reg_addr &= 0xfff80000;
1178

1179
	intel_private.registers = ioremap(reg_addr, 128 * 4096);
1180
	if (!intel_private.registers)
1181 1182
		return -ENOMEM;

1183 1184
	if (INTEL_GTT_GEN == 3) {
		u32 gtt_addr;
1185

1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
		pci_read_config_dword(intel_private.pcidev,
				      I915_PTEADDR, &gtt_addr);
		intel_private.gtt_bus_addr = gtt_addr;
	} else {
		u32 gtt_offset;

		switch (INTEL_GTT_GEN) {
		case 5:
		case 6:
			gtt_offset = MB(2);
			break;
		case 4:
		default:
			gtt_offset =  KB(512);
			break;
		}
		intel_private.gtt_bus_addr = reg_addr + gtt_offset;
	}

	intel_i9xx_setup_flush();

	return 0;
}

1210
static const struct agp_bridge_driver intel_fake_agp_driver = {
1211 1212
	.owner			= THIS_MODULE,
	.size_type		= FIXED_APER_SIZE,
1213 1214
	.aperture_sizes		= intel_fake_agp_sizes,
	.num_aperture_sizes	= ARRAY_SIZE(intel_fake_agp_sizes),
1215
	.configure		= intel_fake_agp_configure,
1216
	.fetch_size		= intel_fake_agp_fetch_size,
1217
	.cleanup		= intel_gtt_cleanup,
1218
	.agp_enable		= intel_fake_agp_enable,
1219
	.cache_flush		= global_cache_flush,
1220
	.create_gatt_table	= intel_fake_agp_create_gatt_table,
1221
	.free_gatt_table	= intel_fake_agp_free_gatt_table,
1222 1223
	.insert_memory		= intel_fake_agp_insert_entries,
	.remove_memory		= intel_fake_agp_remove_entries,
1224
	.alloc_by_type		= intel_fake_agp_alloc_by_type,
1225 1226 1227 1228 1229
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
	.agp_alloc_pages        = agp_generic_alloc_pages,
	.agp_destroy_page	= agp_generic_destroy_page,
	.agp_destroy_pages      = agp_generic_destroy_pages,
1230
	.chipset_flush		= intel_fake_agp_chipset_flush,
1231
};
1232

1233 1234
static const struct intel_gtt_driver i81x_gtt_driver = {
	.gen = 1,
1235
	.has_pgtbl_enable = 1,
1236
	.dma_mask_size = 32,
1237 1238
	.setup = i810_setup,
	.cleanup = i810_cleanup,
1239 1240
	.check_flags = i830_check_flags,
	.write_entry = i810_write_entry,
1241
};
1242 1243
static const struct intel_gtt_driver i8xx_gtt_driver = {
	.gen = 2,
1244
	.has_pgtbl_enable = 1,
1245
	.setup = i830_setup,
1246
	.cleanup = i830_cleanup,
1247
	.write_entry = i830_write_entry,
1248
	.dma_mask_size = 32,
1249
	.check_flags = i830_check_flags,
1250
	.chipset_flush = i830_chipset_flush,
1251 1252 1253
};
static const struct intel_gtt_driver i915_gtt_driver = {
	.gen = 3,
1254
	.has_pgtbl_enable = 1,
1255
	.setup = i9xx_setup,
1256
	.cleanup = i9xx_cleanup,
1257
	/* i945 is the last gpu to need phys mem (for overlay and cursors). */
1258
	.write_entry = i830_write_entry,
1259
	.dma_mask_size = 32,
1260
	.check_flags = i830_check_flags,
1261
	.chipset_flush = i9xx_chipset_flush,
1262 1263 1264 1265
};
static const struct intel_gtt_driver g33_gtt_driver = {
	.gen = 3,
	.is_g33 = 1,
1266
	.setup = i9xx_setup,
1267
	.cleanup = i9xx_cleanup,
1268
	.write_entry = i965_write_entry,
1269
	.dma_mask_size = 36,
1270
	.check_flags = i830_check_flags,
1271
	.chipset_flush = i9xx_chipset_flush,
1272 1273 1274 1275
};
static const struct intel_gtt_driver pineview_gtt_driver = {
	.gen = 3,
	.is_pineview = 1, .is_g33 = 1,
1276
	.setup = i9xx_setup,
1277
	.cleanup = i9xx_cleanup,
1278
	.write_entry = i965_write_entry,
1279
	.dma_mask_size = 36,
1280
	.check_flags = i830_check_flags,
1281
	.chipset_flush = i9xx_chipset_flush,
1282 1283 1284
};
static const struct intel_gtt_driver i965_gtt_driver = {
	.gen = 4,
1285
	.has_pgtbl_enable = 1,
1286
	.setup = i9xx_setup,
1287
	.cleanup = i9xx_cleanup,
1288
	.write_entry = i965_write_entry,
1289
	.dma_mask_size = 36,
1290
	.check_flags = i830_check_flags,
1291
	.chipset_flush = i9xx_chipset_flush,
1292 1293 1294
};
static const struct intel_gtt_driver g4x_gtt_driver = {
	.gen = 5,
1295
	.setup = i9xx_setup,
1296
	.cleanup = i9xx_cleanup,
1297
	.write_entry = i965_write_entry,
1298
	.dma_mask_size = 36,
1299
	.check_flags = i830_check_flags,
1300
	.chipset_flush = i9xx_chipset_flush,
1301 1302 1303 1304
};
static const struct intel_gtt_driver ironlake_gtt_driver = {
	.gen = 5,
	.is_ironlake = 1,
1305
	.setup = i9xx_setup,
1306
	.cleanup = i9xx_cleanup,
1307
	.write_entry = i965_write_entry,
1308
	.dma_mask_size = 36,
1309
	.check_flags = i830_check_flags,
1310
	.chipset_flush = i9xx_chipset_flush,
1311 1312 1313
};
static const struct intel_gtt_driver sandybridge_gtt_driver = {
	.gen = 6,
1314
	.setup = i9xx_setup,
1315
	.cleanup = gen6_cleanup,
1316
	.write_entry = gen6_write_entry,
1317
	.dma_mask_size = 40,
1318
	.check_flags = gen6_check_flags,
1319
	.chipset_flush = i9xx_chipset_flush,
1320 1321
};

1322 1323 1324 1325 1326 1327 1328
/* Table to describe Intel GMCH and AGP/PCIE GART drivers.  At least one of
 * driver and gmch_driver must be non-null, and find_gmch will determine
 * which one should be used if a gmch_chip_id is present.
 */
static const struct intel_gtt_driver_description {
	unsigned int gmch_chip_id;
	char *name;
1329
	const struct intel_gtt_driver *gtt_driver;
1330
} intel_gtt_chipsets[] = {
1331
	{ PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
1332
		&i81x_gtt_driver},
1333
	{ PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
1334
		&i81x_gtt_driver},
1335
	{ PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
1336
		&i81x_gtt_driver},
1337
	{ PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
1338
		&i81x_gtt_driver},
1339
	{ PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
1340
		&i8xx_gtt_driver},
1341
	{ PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
1342
		&i8xx_gtt_driver},
1343
	{ PCI_DEVICE_ID_INTEL_82854_IG, "854",
1344
		&i8xx_gtt_driver},
1345
	{ PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
1346
		&i8xx_gtt_driver},
1347
	{ PCI_DEVICE_ID_INTEL_82865_IG, "865",
1348
		&i8xx_gtt_driver},
1349
	{ PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
1350
		&i915_gtt_driver },
1351
	{ PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
1352
		&i915_gtt_driver },
1353
	{ PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
1354
		&i915_gtt_driver },
1355
	{ PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
1356
		&i915_gtt_driver },
1357
	{ PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
1358
		&i915_gtt_driver },
1359
	{ PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
1360
		&i915_gtt_driver },
1361
	{ PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
1362
		&i965_gtt_driver },
1363
	{ PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
1364
		&i965_gtt_driver },
1365
	{ PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
1366
		&i965_gtt_driver },
1367
	{ PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
1368
		&i965_gtt_driver },
1369
	{ PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
1370
		&i965_gtt_driver },
1371
	{ PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
1372
		&i965_gtt_driver },
1373
	{ PCI_DEVICE_ID_INTEL_G33_IG, "G33",
1374
		&g33_gtt_driver },
1375
	{ PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
1376
		&g33_gtt_driver },
1377
	{ PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
1378
		&g33_gtt_driver },
1379
	{ PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
1380
		&pineview_gtt_driver },
1381
	{ PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
1382
		&pineview_gtt_driver },
1383
	{ PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
1384
		&g4x_gtt_driver },
1385
	{ PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
1386
		&g4x_gtt_driver },
1387
	{ PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
1388
		&g4x_gtt_driver },
1389
	{ PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
1390
		&g4x_gtt_driver },
1391
	{ PCI_DEVICE_ID_INTEL_B43_IG, "B43",
1392
		&g4x_gtt_driver },
1393
	{ PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
1394
		&g4x_gtt_driver },
1395
	{ PCI_DEVICE_ID_INTEL_G41_IG, "G41",
1396
		&g4x_gtt_driver },
1397
	{ PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
1398
	    "HD Graphics", &ironlake_gtt_driver },
1399
	{ PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
1400
	    "HD Graphics", &ironlake_gtt_driver },
1401
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
1402
	    "Sandybridge", &sandybridge_gtt_driver },
1403
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
1404
	    "Sandybridge", &sandybridge_gtt_driver },
1405
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
1406
	    "Sandybridge", &sandybridge_gtt_driver },
1407
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
1408
	    "Sandybridge", &sandybridge_gtt_driver },
1409
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
1410
	    "Sandybridge", &sandybridge_gtt_driver },
1411
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
1412
	    "Sandybridge", &sandybridge_gtt_driver },
1413
	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
1414
	    "Sandybridge", &sandybridge_gtt_driver },
1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434
	{ 0, NULL, NULL }
};

static int find_gmch(u16 device)
{
	struct pci_dev *gmch_device;

	gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
	if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
		gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
					     device, gmch_device);
	}

	if (!gmch_device)
		return 0;

	intel_private.pcidev = gmch_device;
	return 1;
}

1435
int intel_gmch_probe(struct pci_dev *pdev,
1436 1437 1438
				      struct agp_bridge_data *bridge)
{
	int i, mask;
1439
	intel_private.driver = NULL;
1440 1441 1442

	for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
		if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
1443
			intel_private.driver =
1444
				intel_gtt_chipsets[i].gtt_driver;
1445 1446 1447 1448
			break;
		}
	}

1449
	if (!intel_private.driver)
1450 1451
		return 0;

1452
	bridge->driver = &intel_fake_agp_driver;
1453 1454 1455
	bridge->dev_private_data = &intel_private;
	bridge->dev = pdev;

1456 1457
	intel_private.bridge_dev = pci_dev_get(pdev);

1458 1459
	dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);

1460
	mask = intel_private.driver->dma_mask_size;
1461 1462 1463 1464 1465 1466 1467
	if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
		dev_err(&intel_private.pcidev->dev,
			"set gfx device dma mask %d-bit failed!\n", mask);
	else
		pci_set_consistent_dma_mask(intel_private.pcidev,
					    DMA_BIT_MASK(mask));

1468 1469
	/*if (bridge->driver == &intel_810_driver)
		return 1;*/
1470

1471 1472
	if (intel_gtt_init() != 0)
		return 0;
1473

1474 1475
	return 1;
}
1476
EXPORT_SYMBOL(intel_gmch_probe);
1477

1478
const struct intel_gtt *intel_gtt_get(void)
1479 1480 1481 1482 1483
{
	return &intel_private.base;
}
EXPORT_SYMBOL(intel_gtt_get);

1484
void intel_gmch_remove(struct pci_dev *pdev)
1485 1486 1487
{
	if (intel_private.pcidev)
		pci_dev_put(intel_private.pcidev);
1488 1489
	if (intel_private.bridge_dev)
		pci_dev_put(intel_private.bridge_dev);
1490
}
1491 1492 1493 1494
EXPORT_SYMBOL(intel_gmch_remove);

MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
MODULE_LICENSE("GPL and additional rights");