i915_debugfs.c 20.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/sched/mm.h>
30 31
#include <linux/sort.h>

32
#include <drm/drm_debugfs.h>
33

34
#include "gem/i915_gem_context.h"
35
#include "gt/intel_gt.h"
36
#include "gt/intel_gt_buffer_pool.h"
37
#include "gt/intel_gt_clock_utils.h"
38
#include "gt/intel_gt_debugfs.h"
39
#include "gt/intel_gt_pm.h"
40
#include "gt/intel_gt_pm_debugfs.h"
41
#include "gt/intel_gt_requests.h"
42
#include "gt/intel_rc6.h"
43
#include "gt/intel_reset.h"
44
#include "gt/intel_rps.h"
45
#include "gt/intel_sseu_debugfs.h"
46

47
#include "i915_debugfs.h"
48
#include "i915_debugfs_params.h"
49
#include "i915_irq.h"
50
#include "i915_scheduler.h"
51
#include "intel_pm.h"
52

53 54 55 56 57
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

58 59
static int i915_capabilities(struct seq_file *m, void *data)
{
60
	struct drm_i915_private *i915 = node_to_i915(m->private);
61
	struct drm_printer p = drm_seq_file_printer(m);
62

63
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(i915));
64

65 66
	intel_device_info_print_static(INTEL_INFO(i915), &p);
	intel_device_info_print_runtime(RUNTIME_INFO(i915), &p);
67
	intel_gt_info_print(&i915->gt.info, &p);
68
	intel_driver_caps_print(&i915->caps, &p);
69

70
	kernel_param_lock(THIS_MODULE);
71
	i915_params_dump(&i915->params, &p);
72 73
	kernel_param_unlock(THIS_MODULE);

74 75
	return 0;
}
76

77
static char get_tiling_flag(struct drm_i915_gem_object *obj)
78
{
79
	switch (i915_gem_object_get_tiling(obj)) {
80
	default:
81 82 83
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
84
	}
85 86
}

87
static char get_global_flag(struct drm_i915_gem_object *obj)
88
{
89
	return READ_ONCE(obj->userfault_count) ? 'g' : ' ';
90 91
}

92
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
93
{
C
Chris Wilson 已提交
94
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
95 96
}

97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
static const char *
stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
{
	size_t x = 0;

	switch (page_sizes) {
	case 0:
		return "";
	case I915_GTT_PAGE_SIZE_4K:
		return "4K";
	case I915_GTT_PAGE_SIZE_64K:
		return "64K";
	case I915_GTT_PAGE_SIZE_2M:
		return "2M";
	default:
		if (!buf)
			return "M";

		if (page_sizes & I915_GTT_PAGE_SIZE_2M)
			x += snprintf(buf + x, len - x, "2M, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_64K)
			x += snprintf(buf + x, len - x, "64K, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_4K)
			x += snprintf(buf + x, len - x, "4K, ");
		buf[x-2] = '\0';

		return buf;
	}
}

127 128 129 130 131 132 133 134 135 136 137
static const char *stringify_vma_type(const struct i915_vma *vma)
{
	if (i915_vma_is_ggtt(vma))
		return "ggtt";

	if (i915_vma_is_dpt(vma))
		return "dpt";

	return "ppgtt";
}

138 139
void
i915_debugfs_describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
140
{
141
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
B
Ben Widawsky 已提交
142
	struct i915_vma *vma;
B
Ben Widawsky 已提交
143 144
	int pin_count = 0;

145
	seq_printf(m, "%pK: %c%c%c %8zdKiB %02x %02x %s%s%s",
146 147
		   &obj->base,
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
148
		   get_global_flag(obj),
149
		   get_pin_mapped_flag(obj),
150
		   obj->base.size / 1024,
151 152
		   obj->read_domains,
		   obj->write_domain,
153
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
154 155
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
156 157
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
158 159

	spin_lock(&obj->vma.lock);
160
	list_for_each_entry(vma, &obj->vma.list, obj_link) {
161 162 163
		if (!drm_mm_node_allocated(&vma->node))
			continue;

164 165 166 167 168
		spin_unlock(&obj->vma.lock);

		if (i915_vma_is_pinned(vma))
			pin_count++;

169 170
		seq_printf(m, " (%s offset: %08llx, size: %08llx, pages: %s",
			   stringify_vma_type(vma),
171 172
			   vma->node.start, vma->node.size,
			   stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
173
		if (i915_vma_is_ggtt(vma) || i915_vma_is_dpt(vma)) {
174 175 176 177 178 179 180
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
181 182
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
183 184 185
				break;

			case I915_GGTT_VIEW_ROTATED:
186
				seq_printf(m, ", rotated [(%ux%u, src_stride=%u, dst_stride=%u, offset=%u), (%ux%u, src_stride=%u, dst_stride=%u, offset=%u)]",
187 188
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
189
					   vma->ggtt_view.rotated.plane[0].src_stride,
190
					   vma->ggtt_view.rotated.plane[0].dst_stride,
191 192 193
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
194
					   vma->ggtt_view.rotated.plane[1].src_stride,
195
					   vma->ggtt_view.rotated.plane[1].dst_stride,
196
					   vma->ggtt_view.rotated.plane[1].offset);
197 198
				break;

199
			case I915_GGTT_VIEW_REMAPPED:
200
				seq_printf(m, ", remapped [(%ux%u, src_stride=%u, dst_stride=%u, offset=%u), (%ux%u, src_stride=%u, dst_stride=%u, offset=%u)]",
201 202
					   vma->ggtt_view.remapped.plane[0].width,
					   vma->ggtt_view.remapped.plane[0].height,
203
					   vma->ggtt_view.remapped.plane[0].src_stride,
204
					   vma->ggtt_view.remapped.plane[0].dst_stride,
205 206 207
					   vma->ggtt_view.remapped.plane[0].offset,
					   vma->ggtt_view.remapped.plane[1].width,
					   vma->ggtt_view.remapped.plane[1].height,
208
					   vma->ggtt_view.remapped.plane[1].src_stride,
209
					   vma->ggtt_view.remapped.plane[1].dst_stride,
210 211 212
					   vma->ggtt_view.remapped.plane[1].offset);
				break;

213 214 215 216 217
			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
218
		if (vma->fence)
219
			seq_printf(m, " , fence: %d", vma->fence->id);
220
		seq_puts(m, ")");
221 222

		spin_lock(&obj->vma.lock);
B
Ben Widawsky 已提交
223
	}
224 225 226
	spin_unlock(&obj->vma.lock);

	seq_printf(m, " (pinned x %d)", pin_count);
227
	if (i915_gem_object_is_stolen(obj))
228
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
229 230
	if (i915_gem_object_is_framebuffer(obj))
		seq_printf(m, " (fb)");
231 232
}

233
static int i915_gem_object_info(struct seq_file *m, void *data)
234
{
235
	struct drm_i915_private *i915 = node_to_i915(m->private);
236
	struct drm_printer p = drm_seq_file_printer(m);
237 238
	struct intel_memory_region *mr;
	enum intel_region_id id;
239

240
	seq_printf(m, "%u shrinkable [%u free] objects, %llu bytes\n",
241
		   i915->mm.shrink_count,
242
		   atomic_read(&i915->mm.free_count),
243
		   i915->mm.shrink_memory);
244
	for_each_memory_region(mr, i915, id)
245
		intel_memory_region_debug(mr, &p);
246 247 248 249

	return 0;
}

250
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
251 252
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
253
{
254
	struct i915_gpu_coredump *error;
255
	ssize_t ret;
C
Chris Wilson 已提交
256
	void *buf;
257

C
Chris Wilson 已提交
258
	error = file->private_data;
259 260
	if (!error)
		return 0;
261

C
Chris Wilson 已提交
262 263 264 265
	/* Bounce buffer required because of kernfs __user API convenience. */
	buf = kmalloc(count, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;
266

267
	ret = i915_gpu_coredump_copy_to_buffer(error, buf, *pos, count);
C
Chris Wilson 已提交
268
	if (ret <= 0)
269
		goto out;
270

C
Chris Wilson 已提交
271 272 273 274
	if (!copy_to_user(ubuf, buf, ret))
		*pos += ret;
	else
		ret = -EFAULT;
275

276
out:
C
Chris Wilson 已提交
277
	kfree(buf);
278 279
	return ret;
}
280

281 282
static int gpu_state_release(struct inode *inode, struct file *file)
{
283
	i915_gpu_coredump_put(file->private_data);
284
	return 0;
285 286
}

287
static int i915_gpu_info_open(struct inode *inode, struct file *file)
288
{
289
	struct drm_i915_private *i915 = inode->i_private;
290
	struct i915_gpu_coredump *gpu;
291
	intel_wakeref_t wakeref;
292

293
	gpu = NULL;
294
	with_intel_runtime_pm(&i915->runtime_pm, wakeref)
295
		gpu = i915_gpu_coredump(&i915->gt, ALL_ENGINES);
296 297
	if (IS_ERR(gpu))
		return PTR_ERR(gpu);
298

299
	file->private_data = gpu;
300 301 302
	return 0;
}

303 304 305 306 307 308 309 310 311 312 313 314 315
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
316
{
317
	struct i915_gpu_coredump *error = filp->private_data;
318

319 320
	if (!error)
		return 0;
321

322
	drm_dbg(&error->i915->drm, "Resetting error state\n");
323
	i915_reset_error_state(error->i915);
324

325 326
	return cnt;
}
327

328 329
static int i915_error_state_open(struct inode *inode, struct file *file)
{
330
	struct i915_gpu_coredump *error;
331 332 333 334 335 336

	error = i915_first_error_state(inode->i_private);
	if (IS_ERR(error))
		return PTR_ERR(error);

	file->private_data  = error;
337
	return 0;
338 339 340 341 342
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
343
	.read = gpu_state_read,
344 345
	.write = i915_error_state_write,
	.llseek = default_llseek,
346
	.release = gpu_state_release,
347
};
348 349
#endif

350
static int i915_frequency_info(struct seq_file *m, void *unused)
351
{
352 353 354
	struct drm_i915_private *i915 = node_to_i915(m->private);
	struct intel_gt *gt = &i915->gt;
	struct drm_printer p = drm_seq_file_printer(m);
355

356
	intel_gt_pm_frequency_dump(gt, &p);
357

Z
Zou Wei 已提交
358
	return 0;
359 360
}

361 362
static const char *swizzle_string(unsigned swizzle)
{
363
	switch (swizzle) {
364 365 366 367 368 369 370 371 372 373 374 375 376 377 378
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
379
		return "unknown";
380 381 382 383 384 385 386
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
387
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
388
	struct intel_uncore *uncore = &dev_priv->uncore;
389
	intel_wakeref_t wakeref;
390

391
	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
392
		   swizzle_string(dev_priv->ggtt.bit_6_swizzle_x));
393
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
394
		   swizzle_string(dev_priv->ggtt.bit_6_swizzle_y));
395

396 397 398 399
	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

	/* On BDW+, swizzling is not used. See detect_bit_6_swizzle() */
400
	if (GRAPHICS_VER(dev_priv) >= 8 || IS_VALLEYVIEW(dev_priv))
401 402 403 404
		return 0;

	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);

405
	if (IS_GRAPHICS_VER(dev_priv, 3, 4)) {
406
		seq_printf(m, "DDC = 0x%08x\n",
407
			   intel_uncore_read(uncore, DCC));
408
		seq_printf(m, "DDC2 = 0x%08x\n",
409
			   intel_uncore_read(uncore, DCC2));
410
		seq_printf(m, "C0DRB3 = 0x%04x\n",
411
			   intel_uncore_read16(uncore, C0DRB3_BW));
412
		seq_printf(m, "C1DRB3 = 0x%04x\n",
413
			   intel_uncore_read16(uncore, C1DRB3_BW));
414
	} else if (GRAPHICS_VER(dev_priv) >= 6) {
415
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
416
			   intel_uncore_read(uncore, MAD_DIMM_C0));
417
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
418
			   intel_uncore_read(uncore, MAD_DIMM_C1));
419
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
420
			   intel_uncore_read(uncore, MAD_DIMM_C2));
421
		seq_printf(m, "TILECTL = 0x%08x\n",
422
			   intel_uncore_read(uncore, TILECTL));
423
		if (GRAPHICS_VER(dev_priv) >= 8)
B
Ben Widawsky 已提交
424
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
425
				   intel_uncore_read(uncore, GAMTARBMODE));
B
Ben Widawsky 已提交
426 427
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
428
				   intel_uncore_read(uncore, ARB_MODE));
429
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
430
			   intel_uncore_read(uncore, DISP_ARB_CTL));
431
	}
432

433
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
434 435 436 437

	return 0;
}

438 439
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
440
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
441
	struct intel_rps *rps = &dev_priv->gt.rps;
442

443 444
	seq_printf(m, "RPS enabled? %s\n", yesno(intel_rps_is_enabled(rps)));
	seq_printf(m, "RPS active? %s\n", yesno(intel_rps_is_active(rps)));
445
	seq_printf(m, "GPU busy? %s\n", yesno(dev_priv->gt.awake));
446
	seq_printf(m, "Boosts outstanding? %d\n",
447
		   atomic_read(&rps->num_waiters));
C
Chris Wilson 已提交
448
	seq_printf(m, "Interactive? %d\n", READ_ONCE(rps->power.interactive));
449
	seq_printf(m, "Frequency requested %d, actual %d\n",
450
		   intel_gpu_freq(rps, rps->cur_freq),
451
		   intel_rps_read_actual_frequency(rps));
452
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
453 454 455 456
		   intel_gpu_freq(rps, rps->min_freq),
		   intel_gpu_freq(rps, rps->min_freq_softlimit),
		   intel_gpu_freq(rps, rps->max_freq_softlimit),
		   intel_gpu_freq(rps, rps->max_freq));
457
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
458 459 460
		   intel_gpu_freq(rps, rps->idle_freq),
		   intel_gpu_freq(rps, rps->efficient_freq),
		   intel_gpu_freq(rps, rps->boost_freq));
461

462
	seq_printf(m, "Wait boosts: %d\n", READ_ONCE(rps->boosts));
463

464 465 466
	return 0;
}

467
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
468
{
469
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
470
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
471

472 473
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
474

475
	seq_printf(m, "Runtime power status: %s\n",
476
		   enableddisabled(!dev_priv->power_domains.init_wakeref));
477

478
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
479
	seq_printf(m, "IRQs disabled: %s\n",
480
		   yesno(!intel_irqs_enabled(dev_priv)));
481
#ifdef CONFIG_PM
482
	seq_printf(m, "Usage count: %d\n",
483
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
484 485 486
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
487
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
488 489
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
490

491 492 493
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)) {
		struct drm_printer p = drm_seq_file_printer(m);

494
		print_intel_runtime_pm_wakeref(&dev_priv->runtime_pm, &p);
495 496
	}

497 498 499
	return 0;
}

500
static int i915_engine_info(struct seq_file *m, void *unused)
501
{
502
	struct drm_i915_private *i915 = node_to_i915(m->private);
503 504 505
	struct intel_engine_cs *engine;
	intel_wakeref_t wakeref;
	struct drm_printer p;
506

507
	wakeref = intel_runtime_pm_get(&i915->runtime_pm);
508

509
	seq_printf(m, "GT awake? %s [%d], %llums\n",
510
		   yesno(i915->gt.awake),
511 512
		   atomic_read(&i915->gt.wakeref.count),
		   ktime_to_ms(intel_gt_get_awake_time(&i915->gt)));
513 514 515
	seq_printf(m, "CS timestamp frequency: %u Hz, %d ns\n",
		   i915->gt.clock_frequency,
		   i915->gt.clock_period_ns);
516

517
	p = drm_seq_file_printer(m);
518
	for_each_uabi_engine(engine, i915)
519
		intel_engine_dump(engine, &p, "%s\n", engine->name);
520

521
	intel_gt_show_timelines(&i915->gt, &p, i915_request_show_with_schedule);
522 523

	intel_runtime_pm_put(&i915->runtime_pm, wakeref);
524 525 526 527

	return 0;
}

528
static int i915_wa_registers(struct seq_file *m, void *unused)
529
{
530 531
	struct drm_i915_private *i915 = node_to_i915(m->private);
	struct intel_engine_cs *engine;
532

533 534 535 536
	for_each_uabi_engine(engine, i915) {
		const struct i915_wa_list *wal = &engine->ctx_wa_list;
		const struct i915_wa *wa;
		unsigned int count;
537

538 539 540
		count = wal->count;
		if (!count)
			continue;
541

542 543
		seq_printf(m, "%s: Workarounds applied: %u\n",
			   engine->name, count);
544

545 546 547 548
		for (wa = wal->list; count--; wa++)
			seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X\n",
				   i915_mmio_reg_offset(wa->reg),
				   wa->set, wa->clr);
549

550 551
		seq_printf(m, "\n");
	}
552

553
	return 0;
554 555
}

556
static int i915_wedged_get(void *data, u64 *val)
557
{
558
	struct drm_i915_private *i915 = data;
559

560
	return intel_gt_debugfs_reset_show(&i915->gt, val);
561 562
}

563
static int i915_wedged_set(void *data, u64 val)
564
{
565
	struct drm_i915_private *i915 = data;
566

567
	return intel_gt_debugfs_reset_store(&i915->gt, val);
568 569
}

570 571
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
572
			"%llu\n");
573

574 575 576 577 578 579 580 581 582
static int
i915_perf_noa_delay_set(void *data, u64 val)
{
	struct drm_i915_private *i915 = data;

	/*
	 * This would lead to infinite waits as we're doing timestamp
	 * difference on the CS with only 32bits.
	 */
583
	if (intel_gt_ns_to_clock_interval(&i915->gt, val) > U32_MAX)
584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603
		return -EINVAL;

	atomic64_set(&i915->perf.noa_programming_delay, val);
	return 0;
}

static int
i915_perf_noa_delay_get(void *data, u64 *val)
{
	struct drm_i915_private *i915 = data;

	*val = atomic64_read(&i915->perf.noa_programming_delay);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_perf_noa_delay_fops,
			i915_perf_noa_delay_get,
			i915_perf_noa_delay_set,
			"%llu\n");

604 605 606 607 608 609 610
#define DROP_UNBOUND	BIT(0)
#define DROP_BOUND	BIT(1)
#define DROP_RETIRE	BIT(2)
#define DROP_ACTIVE	BIT(3)
#define DROP_FREED	BIT(4)
#define DROP_SHRINK_ALL	BIT(5)
#define DROP_IDLE	BIT(6)
611 612
#define DROP_RESET_ACTIVE	BIT(7)
#define DROP_RESET_SEQNO	BIT(8)
613
#define DROP_RCU	BIT(9)
614 615 616 617
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
618
		  DROP_FREED	| \
619
		  DROP_SHRINK_ALL |\
620 621
		  DROP_IDLE	| \
		  DROP_RESET_ACTIVE | \
622 623
		  DROP_RESET_SEQNO | \
		  DROP_RCU)
624 625
static int
i915_drop_caches_get(void *data, u64 *val)
626
{
627
	*val = DROP_ALL;
628

629
	return 0;
630
}
631
static int
632
gt_drop_caches(struct intel_gt *gt, u64 val)
633
{
634
	int ret;
635

636
	if (val & DROP_RESET_ACTIVE &&
637 638
	    wait_for(intel_engines_are_idle(gt), I915_IDLE_ENGINES_TIMEOUT))
		intel_gt_set_wedged(gt);
639

640
	if (val & DROP_RETIRE)
641
		intel_gt_retire_requests(gt);
642

643
	if (val & (DROP_IDLE | DROP_ACTIVE)) {
644
		ret = intel_gt_wait_for_idle(gt, MAX_SCHEDULE_TIMEOUT);
645
		if (ret)
646
			return ret;
647
	}
648

649
	if (val & DROP_IDLE) {
650
		ret = intel_gt_pm_wait_for_idle(gt);
651 652
		if (ret)
			return ret;
653 654
	}

655 656
	if (val & DROP_RESET_ACTIVE && intel_gt_terminally_wedged(gt))
		intel_gt_handle_error(gt, ALL_ENGINES, 0, NULL);
657

658 659 660
	if (val & DROP_FREED)
		intel_gt_flush_buffer_pool(gt);

661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676
	return 0;
}

static int
i915_drop_caches_set(void *data, u64 val)
{
	struct drm_i915_private *i915 = data;
	int ret;

	DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
		  val, val & DROP_ALL);

	ret = gt_drop_caches(&i915->gt, val);
	if (ret)
		return ret;

677
	fs_reclaim_acquire(GFP_KERNEL);
678
	if (val & DROP_BOUND)
679
		i915_gem_shrink(NULL, i915, LONG_MAX, NULL, I915_SHRINK_BOUND);
680

681
	if (val & DROP_UNBOUND)
682
		i915_gem_shrink(NULL, i915, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
683

684
	if (val & DROP_SHRINK_ALL)
685
		i915_gem_shrink_all(i915);
686
	fs_reclaim_release(GFP_KERNEL);
687

688 689 690
	if (val & DROP_RCU)
		rcu_barrier();

691
	if (val & DROP_FREED)
692
		i915_gem_drain_freed_objects(i915);
693

694
	return 0;
695 696
}

697 698 699
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
700

701 702
static int i915_sseu_status(struct seq_file *m, void *unused)
{
703 704
	struct drm_i915_private *i915 = node_to_i915(m->private);
	struct intel_gt *gt = &i915->gt;
705

706
	return intel_sseu_status(m, gt);
707 708
}

709 710
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
711
	struct drm_i915_private *i915 = inode->i_private;
712

713
	return intel_gt_pm_debugfs_forcewake_user_open(&i915->gt);
714 715
}

716
static int i915_forcewake_release(struct inode *inode, struct file *file)
717
{
718
	struct drm_i915_private *i915 = inode->i_private;
719

720
	return intel_gt_pm_debugfs_forcewake_user_release(&i915->gt);
721 722 723 724 725 726 727 728
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

729
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
730
	{"i915_capabilities", i915_capabilities, 0},
731
	{"i915_gem_objects", i915_gem_object_info, 0},
732
	{"i915_frequency_info", i915_frequency_info, 0},
733
	{"i915_swizzle_info", i915_swizzle_info, 0},
734
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
735
	{"i915_engine_info", i915_engine_info, 0},
736
	{"i915_wa_registers", i915_wa_registers, 0},
737
	{"i915_sseu_status", i915_sseu_status, 0},
738
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
739
};
740
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
741

742
static const struct i915_debugfs_files {
743 744 745
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
746
	{"i915_perf_noa_delay", &i915_perf_noa_delay_fops},
747 748
	{"i915_wedged", &i915_wedged_fops},
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
749
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
750
	{"i915_error_state", &i915_error_state_fops},
751
	{"i915_gpu_info", &i915_gpu_info_fops},
752
#endif
753 754
};

755
void i915_debugfs_register(struct drm_i915_private *dev_priv)
756
{
757
	struct drm_minor *minor = dev_priv->drm.primary;
758
	int i;
759

760 761
	i915_debugfs_params(dev_priv);

762 763
	debugfs_create_file("i915_forcewake_user", S_IRUSR, minor->debugfs_root,
			    to_i915(minor->dev), &i915_forcewake_fops);
764
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
765 766 767 768 769
		debugfs_create_file(i915_debugfs_files[i].name,
				    S_IRUGO | S_IWUSR,
				    minor->debugfs_root,
				    to_i915(minor->dev),
				    i915_debugfs_files[i].fops);
770
	}
771

772 773 774
	drm_debugfs_create_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES,
				 minor->debugfs_root, minor);
775
}