stmmac.h 5.0 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0-only */
2 3 4 5 6 7 8 9 10 11 12 13 14
/*******************************************************************************

  Header file for stmmac platform data

  Copyright (C) 2009  STMicroelectronics Ltd


  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
*******************************************************************************/

#ifndef __STMMAC_PLATFORM_DATA
#define __STMMAC_PLATFORM_DATA

15
#include <linux/platform_device.h>
16
#include <linux/phy.h>
17

18 19
#define MTL_MAX_RX_QUEUES	8
#define MTL_MAX_TX_QUEUES	8
20
#define STMMAC_CH_MAX		8
21

22 23 24 25
#define STMMAC_RX_COE_NONE	0
#define STMMAC_RX_COE_TYPE1	1
#define STMMAC_RX_COE_TYPE2	2

26 27 28 29 30
/* Define the macros for CSR clock range parameters to be passed by
 * platform code.
 * This could also be configured at run time using CPU freq framework. */

/* MDC Clock Selection define*/
31 32 33 34 35 36
#define	STMMAC_CSR_60_100M	0x0	/* MDC = clk_scr_i/42 */
#define	STMMAC_CSR_100_150M	0x1	/* MDC = clk_scr_i/62 */
#define	STMMAC_CSR_20_35M	0x2	/* MDC = clk_scr_i/16 */
#define	STMMAC_CSR_35_60M	0x3	/* MDC = clk_scr_i/26 */
#define	STMMAC_CSR_150_250M	0x4	/* MDC = clk_scr_i/102 */
#define	STMMAC_CSR_250_300M	0x5	/* MDC = clk_scr_i/122 */
37

38 39 40 41 42 43 44 45
/* MTL algorithms identifiers */
#define MTL_TX_ALGORITHM_WRR	0x0
#define MTL_TX_ALGORITHM_WFQ	0x1
#define MTL_TX_ALGORITHM_DWRR	0x2
#define MTL_TX_ALGORITHM_SP	0x3
#define MTL_RX_ALGORITHM_SP	0x4
#define MTL_RX_ALGORITHM_WSP	0x5

46
/* RX/TX Queue Mode */
47 48
#define MTL_QUEUE_AVB		0x0
#define MTL_QUEUE_DCB		0x1
49

50
/* The MDC clock could be set higher than the IEEE 802.3
51 52 53 54 55 56
 * specified frequency limit 0f 2.5 MHz, by programming a clock divider
 * of value different than the above defined values. The resultant MDIO
 * clock frequency of 12.5 MHz is applicable for the interfacing chips
 * supporting higher MDC clocks.
 * The MDC clock selection macros need to be defined for MDC clock rate
 * of 12.5 MHz, corresponding to the following selection.
57 58 59 60 61 62 63 64 65
 */
#define STMMAC_CSR_I_4		0x8	/* clk_csr_i/4 */
#define STMMAC_CSR_I_6		0x9	/* clk_csr_i/6 */
#define STMMAC_CSR_I_8		0xA	/* clk_csr_i/8 */
#define STMMAC_CSR_I_10		0xB	/* clk_csr_i/10 */
#define STMMAC_CSR_I_12		0xC	/* clk_csr_i/12 */
#define STMMAC_CSR_I_14		0xD	/* clk_csr_i/14 */
#define STMMAC_CSR_I_16		0xE	/* clk_csr_i/16 */
#define STMMAC_CSR_I_18		0xF	/* clk_csr_i/18 */
66

67
/* AXI DMA Burst length supported */
68 69 70 71 72 73 74 75 76 77 78
#define DMA_AXI_BLEN_4		(1 << 1)
#define DMA_AXI_BLEN_8		(1 << 2)
#define DMA_AXI_BLEN_16		(1 << 3)
#define DMA_AXI_BLEN_32		(1 << 4)
#define DMA_AXI_BLEN_64		(1 << 5)
#define DMA_AXI_BLEN_128	(1 << 6)
#define DMA_AXI_BLEN_256	(1 << 7)
#define DMA_AXI_BLEN_ALL (DMA_AXI_BLEN_4 | DMA_AXI_BLEN_8 | DMA_AXI_BLEN_16 \
			| DMA_AXI_BLEN_32 | DMA_AXI_BLEN_64 \
			| DMA_AXI_BLEN_128 | DMA_AXI_BLEN_256)

79 80 81 82 83 84
/* Platfrom data for platform device structure's platform_data field */

struct stmmac_mdio_bus_data {
	unsigned int phy_mask;
	int *irqs;
	int probed_phy_irq;
85
	bool needs_reset;
86
};
87

88 89
struct stmmac_dma_cfg {
	int pbl;
90 91
	int txpbl;
	int rxpbl;
92
	bool pblx8;
93
	int fixed_burst;
94
	int mixed_burst;
95
	bool aal;
96
	bool eame;
97 98 99 100 101 102 103 104 105 106 107 108 109
};

#define AXI_BLEN	7
struct stmmac_axi {
	bool axi_lpi_en;
	bool axi_xit_frm;
	u32 axi_wr_osr_lmt;
	u32 axi_rd_osr_lmt;
	bool axi_kbbe;
	u32 axi_blen[AXI_BLEN];
	bool axi_fb;
	bool axi_mb;
	bool axi_rb;
110 111
};

112 113 114 115 116 117 118 119 120 121 122 123
#define EST_GCL		1024
struct stmmac_est {
	int enable;
	u32 btr_offset[2];
	u32 btr[2];
	u32 ctr[2];
	u32 ter;
	u32 gcl_unaligned[EST_GCL];
	u32 gcl[EST_GCL];
	u32 gcl_size;
};

124 125
struct stmmac_rxq_cfg {
	u8 mode_to_use;
126
	u32 chan;
127
	u8 pkt_route;
128 129
	bool use_prio;
	u32 prio;
130 131 132
};

struct stmmac_txq_cfg {
133
	u32 weight;
134 135 136 137 138 139
	u8 mode_to_use;
	/* Credit Base Shaper parameters */
	u32 send_slope;
	u32 idle_slope;
	u32 high_credit;
	u32 low_credit;
140 141
	bool use_prio;
	u32 prio;
142
	int tbs_en;
143 144
};

145 146
struct plat_stmmacenet_data {
	int bus_id;
147 148
	int phy_addr;
	int interface;
149
	phy_interface_t phy_interface;
150
	struct stmmac_mdio_bus_data *mdio_bus_data;
151
	struct device_node *phy_node;
152
	struct device_node *phylink_node;
G
Giuseppe CAVALLARO 已提交
153
	struct device_node *mdio_node;
154
	struct stmmac_dma_cfg *dma_cfg;
155
	struct stmmac_est *est;
156
	int clk_csr;
157
	int has_gmac;
158
	int enh_desc;
159
	int tx_coe;
160
	int rx_coe;
161
	int bugged_jumbo;
162
	int pmt;
163
	int force_sf_dma_mode;
164
	int force_thresh_dma_mode;
165
	int riwt_off;
166
	int max_speed;
167
	int maxmtu;
168 169
	int multicast_filter_bins;
	int unicast_filter_entries;
170 171
	int tx_fifo_size;
	int rx_fifo_size;
172 173
	u32 rx_queues_to_use;
	u32 tx_queues_to_use;
174 175 176 177
	u8 rx_sched_algorithm;
	u8 tx_sched_algorithm;
	struct stmmac_rxq_cfg rx_queues_cfg[MTL_MAX_RX_QUEUES];
	struct stmmac_txq_cfg tx_queues_cfg[MTL_MAX_TX_QUEUES];
178
	void (*fix_mac_speed)(void *priv, unsigned int speed);
179 180
	int (*init)(struct platform_device *pdev, void *priv);
	void (*exit)(struct platform_device *pdev, void *priv);
181
	struct mac_device_info *(*setup)(void *priv);
182
	void *bsp_priv;
183 184 185 186
	struct clk *stmmac_clk;
	struct clk *pclk;
	struct clk *clk_ptp_ref;
	unsigned int clk_ptp_rate;
187
	unsigned int clk_ref_rate;
188
	s32 ptp_max_adj;
189
	struct reset_control *stmmac_rst;
190
	struct stmmac_axi *axi;
191
	int has_gmac4;
192
	bool has_sun8i;
193
	bool tso_en;
194
	int rss_en;
195
	int mac_port_sel_speed;
196
	bool en_tx_lpi_clockgating;
197
	int has_xgmac;
198 199
};
#endif