stmmac.h 5.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*******************************************************************************

  Header file for stmmac platform data

  Copyright (C) 2009  STMicroelectronics Ltd

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
*******************************************************************************/

#ifndef __STMMAC_PLATFORM_DATA
#define __STMMAC_PLATFORM_DATA

29 30
#include <linux/platform_device.h>

31 32 33
#define MTL_MAX_RX_QUEUES	8
#define MTL_MAX_TX_QUEUES	8

34 35 36 37
#define STMMAC_RX_COE_NONE	0
#define STMMAC_RX_COE_TYPE1	1
#define STMMAC_RX_COE_TYPE2	2

38 39 40 41 42
/* Define the macros for CSR clock range parameters to be passed by
 * platform code.
 * This could also be configured at run time using CPU freq framework. */

/* MDC Clock Selection define*/
43 44 45 46 47 48
#define	STMMAC_CSR_60_100M	0x0	/* MDC = clk_scr_i/42 */
#define	STMMAC_CSR_100_150M	0x1	/* MDC = clk_scr_i/62 */
#define	STMMAC_CSR_20_35M	0x2	/* MDC = clk_scr_i/16 */
#define	STMMAC_CSR_35_60M	0x3	/* MDC = clk_scr_i/26 */
#define	STMMAC_CSR_150_250M	0x4	/* MDC = clk_scr_i/102 */
#define	STMMAC_CSR_250_300M	0x5	/* MDC = clk_scr_i/122 */
49

50 51 52 53 54 55 56 57
/* MTL algorithms identifiers */
#define MTL_TX_ALGORITHM_WRR	0x0
#define MTL_TX_ALGORITHM_WFQ	0x1
#define MTL_TX_ALGORITHM_DWRR	0x2
#define MTL_TX_ALGORITHM_SP	0x3
#define MTL_RX_ALGORITHM_SP	0x4
#define MTL_RX_ALGORITHM_WSP	0x5

58
/* RX/TX Queue Mode */
59 60
#define MTL_QUEUE_AVB		0x0
#define MTL_QUEUE_DCB		0x1
61

62
/* The MDC clock could be set higher than the IEEE 802.3
63 64 65 66 67 68
 * specified frequency limit 0f 2.5 MHz, by programming a clock divider
 * of value different than the above defined values. The resultant MDIO
 * clock frequency of 12.5 MHz is applicable for the interfacing chips
 * supporting higher MDC clocks.
 * The MDC clock selection macros need to be defined for MDC clock rate
 * of 12.5 MHz, corresponding to the following selection.
69 70 71 72 73 74 75 76 77
 */
#define STMMAC_CSR_I_4		0x8	/* clk_csr_i/4 */
#define STMMAC_CSR_I_6		0x9	/* clk_csr_i/6 */
#define STMMAC_CSR_I_8		0xA	/* clk_csr_i/8 */
#define STMMAC_CSR_I_10		0xB	/* clk_csr_i/10 */
#define STMMAC_CSR_I_12		0xC	/* clk_csr_i/12 */
#define STMMAC_CSR_I_14		0xD	/* clk_csr_i/14 */
#define STMMAC_CSR_I_16		0xE	/* clk_csr_i/16 */
#define STMMAC_CSR_I_18		0xF	/* clk_csr_i/18 */
78

79
/* AXI DMA Burst length supported */
80 81 82 83 84 85 86 87 88 89 90
#define DMA_AXI_BLEN_4		(1 << 1)
#define DMA_AXI_BLEN_8		(1 << 2)
#define DMA_AXI_BLEN_16		(1 << 3)
#define DMA_AXI_BLEN_32		(1 << 4)
#define DMA_AXI_BLEN_64		(1 << 5)
#define DMA_AXI_BLEN_128	(1 << 6)
#define DMA_AXI_BLEN_256	(1 << 7)
#define DMA_AXI_BLEN_ALL (DMA_AXI_BLEN_4 | DMA_AXI_BLEN_8 | DMA_AXI_BLEN_16 \
			| DMA_AXI_BLEN_32 | DMA_AXI_BLEN_64 \
			| DMA_AXI_BLEN_128 | DMA_AXI_BLEN_256)

91 92 93 94 95 96 97
/* Platfrom data for platform device structure's platform_data field */

struct stmmac_mdio_bus_data {
	int (*phy_reset)(void *priv);
	unsigned int phy_mask;
	int *irqs;
	int probed_phy_irq;
98 99 100 101
#ifdef CONFIG_OF
	int reset_gpio, active_low;
	u32 delays[3];
#endif
102
};
103

104 105
struct stmmac_dma_cfg {
	int pbl;
106 107
	int txpbl;
	int rxpbl;
108
	bool pblx8;
109
	int fixed_burst;
110
	int mixed_burst;
111 112 113 114 115 116 117 118 119 120 121 122 123 124
	bool aal;
};

#define AXI_BLEN	7
struct stmmac_axi {
	bool axi_lpi_en;
	bool axi_xit_frm;
	u32 axi_wr_osr_lmt;
	u32 axi_rd_osr_lmt;
	bool axi_kbbe;
	u32 axi_blen[AXI_BLEN];
	bool axi_fb;
	bool axi_mb;
	bool axi_rb;
125 126
};

127 128 129
struct stmmac_rxq_cfg {
	u8 mode_to_use;
	u8 chan;
130
	u8 pkt_route;
131 132
	bool use_prio;
	u32 prio;
133 134 135 136
};

struct stmmac_txq_cfg {
	u8 weight;
137 138 139 140 141 142
	u8 mode_to_use;
	/* Credit Base Shaper parameters */
	u32 send_slope;
	u32 idle_slope;
	u32 high_credit;
	u32 low_credit;
143 144
	bool use_prio;
	u32 prio;
145 146
};

147 148
struct plat_stmmacenet_data {
	int bus_id;
149 150 151
	int phy_addr;
	int interface;
	struct stmmac_mdio_bus_data *mdio_bus_data;
152
	struct device_node *phy_node;
G
Giuseppe CAVALLARO 已提交
153
	struct device_node *mdio_node;
154
	struct stmmac_dma_cfg *dma_cfg;
155
	int clk_csr;
156
	int has_gmac;
157
	int enh_desc;
158
	int tx_coe;
159
	int rx_coe;
160
	int bugged_jumbo;
161
	int pmt;
162
	int force_sf_dma_mode;
163
	int force_thresh_dma_mode;
164
	int riwt_off;
165
	int max_speed;
166
	int maxmtu;
167 168
	int multicast_filter_bins;
	int unicast_filter_entries;
169 170
	int tx_fifo_size;
	int rx_fifo_size;
171 172 173 174 175 176
	u8 rx_queues_to_use;
	u8 tx_queues_to_use;
	u8 rx_sched_algorithm;
	u8 tx_sched_algorithm;
	struct stmmac_rxq_cfg rx_queues_cfg[MTL_MAX_RX_QUEUES];
	struct stmmac_txq_cfg tx_queues_cfg[MTL_MAX_TX_QUEUES];
177
	void (*fix_mac_speed)(void *priv, unsigned int speed);
178 179
	int (*init)(struct platform_device *pdev, void *priv);
	void (*exit)(struct platform_device *pdev, void *priv);
180
	void *bsp_priv;
181 182 183 184 185
	struct clk *stmmac_clk;
	struct clk *pclk;
	struct clk *clk_ptp_ref;
	unsigned int clk_ptp_rate;
	struct reset_control *stmmac_rst;
186
	struct stmmac_axi *axi;
187 188
	int has_gmac4;
	bool tso_en;
189
	int mac_port_sel_speed;
190
	bool en_tx_lpi_clockgating;
191 192
};
#endif