nouveau_chan.c 11.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright 2012 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25 26
#include <nvif/os.h>
#include <nvif/class.h>
27
#include <nvif/cl0002.h>
28 29 30 31
#include <nvif/cl006b.h>
#include <nvif/cl506f.h>
#include <nvif/cl906f.h>
#include <nvif/cla06f.h>
32
#include <nvif/ioctl.h>
33 34

/*XXX*/
35 36
#include <core/client.h>

37
#include "nouveau_drv.h"
38 39 40 41 42 43 44
#include "nouveau_dma.h"
#include "nouveau_bo.h"
#include "nouveau_chan.h"
#include "nouveau_fence.h"
#include "nouveau_abi16.h"

MODULE_PARM_DESC(vram_pushbuf, "Create DMA push buffers in VRAM");
45
int nouveau_vram_pushbuf;
46 47 48 49 50
module_param_named(vram_pushbuf, nouveau_vram_pushbuf, int, 0400);

int
nouveau_channel_idle(struct nouveau_channel *chan)
{
51 52 53 54
	if (likely(chan && chan->fence)) {
		struct nouveau_cli *cli = (void *)chan->user.client;
		struct nouveau_fence *fence = NULL;
		int ret;
55

56 57 58 59 60
		ret = nouveau_fence_new(chan, false, &fence);
		if (!ret) {
			ret = nouveau_fence_wait(fence, false, false);
			nouveau_fence_unref(&fence);
		}
61

62
		if (ret) {
63 64
			NV_PRINTK(err, cli, "failed to idle channel %d [%s]\n",
				  chan->chid, nvxx_client(&cli->base)->name);
65 66 67 68
			return ret;
		}
	}
	return 0;
69 70 71 72 73 74 75
}

void
nouveau_channel_del(struct nouveau_channel **pchan)
{
	struct nouveau_channel *chan = *pchan;
	if (chan) {
76
		if (chan->fence)
77
			nouveau_fence(chan->drm)->context_del(chan);
78 79 80
		nvif_object_fini(&chan->nvsw);
		nvif_object_fini(&chan->gart);
		nvif_object_fini(&chan->vram);
81
		nvif_object_fini(&chan->user);
82
		nvif_object_fini(&chan->push.ctxdma);
83 84
		nouveau_bo_vma_del(chan->push.buffer, &chan->push.vma);
		nouveau_bo_unmap(chan->push.buffer);
85 86
		if (chan->push.buffer && chan->push.buffer->pin_refcnt)
			nouveau_bo_unpin(chan->push.buffer);
87 88 89 90 91 92 93
		nouveau_bo_ref(NULL, &chan->push.buffer);
		kfree(chan);
	}
	*pchan = NULL;
}

static int
94
nouveau_channel_prep(struct nouveau_drm *drm, struct nvif_device *device,
95
		     u32 size, struct nouveau_channel **pchan)
96
{
97
	struct nouveau_cli *cli = (void *)device->object.client;
98
	struct nvkm_mmu *mmu = nvxx_mmu(device);
99
	struct nv_dma_v0 args = {};
100 101 102 103 104 105 106 107
	struct nouveau_channel *chan;
	u32 target;
	int ret;

	chan = *pchan = kzalloc(sizeof(*chan), GFP_KERNEL);
	if (!chan)
		return -ENOMEM;

108
	chan->device = device;
109 110 111
	chan->drm = drm;

	/* allocate memory for dma push buffer */
112
	target = TTM_PL_FLAG_TT | TTM_PL_FLAG_UNCACHED;
113 114 115
	if (nouveau_vram_pushbuf)
		target = TTM_PL_FLAG_VRAM;

116
	ret = nouveau_bo_new(drm->dev, size, 0, target, 0, 0, NULL, NULL,
117 118
			    &chan->push.buffer);
	if (ret == 0) {
119
		ret = nouveau_bo_pin(chan->push.buffer, target, false);
120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
		if (ret == 0)
			ret = nouveau_bo_map(chan->push.buffer);
	}

	if (ret) {
		nouveau_channel_del(pchan);
		return ret;
	}

	/* create dma object covering the *entire* memory space that the
	 * pushbuf lives in, this is because the GEM code requires that
	 * we be able to call out to other (indirect) push buffers
	 */
	chan->push.vma.offset = chan->push.buffer->bo.offset;

135
	if (device->info.family >= NV_DEVICE_INFO_V0_TESLA) {
136
		ret = nouveau_bo_vma_add(chan->push.buffer, cli->vm,
137 138 139 140 141 142
					&chan->push.vma);
		if (ret) {
			nouveau_channel_del(pchan);
			return ret;
		}

143 144
		args.target = NV_DMA_V0_TARGET_VM;
		args.access = NV_DMA_V0_ACCESS_VM;
145
		args.start = 0;
146
		args.limit = cli->vm->mmu->limit - 1;
147 148
	} else
	if (chan->push.buffer->bo.mem.mem_type == TTM_PL_VRAM) {
149
		if (device->info.family == NV_DEVICE_INFO_V0_TNT) {
150 151 152 153
			/* nv04 vram pushbuf hack, retarget to its location in
			 * the framebuffer bar rather than direct vram access..
			 * nfi why this exists, it came from the -nv ddx.
			 */
154 155
			args.target = NV_DMA_V0_TARGET_PCI;
			args.access = NV_DMA_V0_ACCESS_RDWR;
156 157
			args.start = nvxx_device(device)->func->
				resource_addr(nvxx_device(device), 1);
158
			args.limit = args.start + device->info.ram_user - 1;
159
		} else {
160 161
			args.target = NV_DMA_V0_TARGET_VRAM;
			args.access = NV_DMA_V0_ACCESS_RDWR;
162
			args.start = 0;
163
			args.limit = device->info.ram_user - 1;
164 165
		}
	} else {
166
		if (chan->drm->agp.bridge) {
167 168
			args.target = NV_DMA_V0_TARGET_AGP;
			args.access = NV_DMA_V0_ACCESS_RDWR;
169 170 171 172
			args.start = chan->drm->agp.base;
			args.limit = chan->drm->agp.base +
				     chan->drm->agp.size - 1;
		} else {
173 174
			args.target = NV_DMA_V0_TARGET_VM;
			args.access = NV_DMA_V0_ACCESS_RDWR;
175
			args.start = 0;
176
			args.limit = mmu->limit - 1;
177 178 179
		}
	}

180
	ret = nvif_object_init(&device->object, 0, NV_DMA_FROM_MEMORY,
181
			       &args, sizeof(args), &chan->push.ctxdma);
182 183 184 185 186 187 188 189
	if (ret) {
		nouveau_channel_del(pchan);
		return ret;
	}

	return 0;
}

190
static int
191
nouveau_channel_ind(struct nouveau_drm *drm, struct nvif_device *device,
192
		    u32 engine, struct nouveau_channel **pchan)
193
{
194
	static const u16 oclasses[] = { MAXWELL_CHANNEL_GPFIFO_A,
195
					KEPLER_CHANNEL_GPFIFO_B,
196
					KEPLER_CHANNEL_GPFIFO_A,
197 198 199
					FERMI_CHANNEL_GPFIFO,
					G82_CHANNEL_GPFIFO,
					NV50_CHANNEL_GPFIFO,
200
					0 };
201
	const u16 *oclass = oclasses;
202 203
	union {
		struct nv50_channel_gpfifo_v0 nv50;
204
		struct fermi_channel_gpfifo_v0 fermi;
205
		struct kepler_channel_gpfifo_a_v0 kepler;
206
	} args;
207
	struct nouveau_channel *chan;
208
	u32 size;
209 210 211
	int ret;

	/* allocate dma push buffer */
212
	ret = nouveau_channel_prep(drm, device, 0x12000, &chan);
213 214 215 216 217 218
	*pchan = chan;
	if (ret)
		return ret;

	/* create channel object */
	do {
219 220
		if (oclass[0] >= KEPLER_CHANNEL_GPFIFO_A) {
			args.kepler.version = 0;
221
			args.kepler.engines = engine;
222 223
			args.kepler.ilength = 0x02000;
			args.kepler.ioffset = 0x10000 + chan->push.vma.offset;
224
			args.kepler.vm = 0;
225
			size = sizeof(args.kepler);
226 227 228 229 230 231 232
		} else
		if (oclass[0] >= FERMI_CHANNEL_GPFIFO) {
			args.fermi.version = 0;
			args.fermi.ilength = 0x02000;
			args.fermi.ioffset = 0x10000 + chan->push.vma.offset;
			args.fermi.vm = 0;
			size = sizeof(args.fermi);
233 234 235 236
		} else {
			args.nv50.version = 0;
			args.nv50.ilength = 0x02000;
			args.nv50.ioffset = 0x10000 + chan->push.vma.offset;
237 238
			args.nv50.pushbuf = nvif_handle(&chan->push.ctxdma);
			args.nv50.vm = 0;
239 240 241
			size = sizeof(args.nv50);
		}

242
		ret = nvif_object_init(&device->object, 0, *oclass++,
243
				       &args, size, &chan->user);
244
		if (ret == 0) {
245 246
			if (chan->user.oclass >= KEPLER_CHANNEL_GPFIFO_A)
				chan->chid = args.kepler.chid;
247 248 249
			else
			if (chan->user.oclass >= FERMI_CHANNEL_GPFIFO)
				chan->chid = args.fermi.chid;
250
			else
251
				chan->chid = args.nv50.chid;
252
			return ret;
253
		}
254 255 256 257 258 259 260
	} while (*oclass);

	nouveau_channel_del(pchan);
	return ret;
}

static int
261
nouveau_channel_dma(struct nouveau_drm *drm, struct nvif_device *device,
262
		    struct nouveau_channel **pchan)
263
{
264 265 266 267
	static const u16 oclasses[] = { NV40_CHANNEL_DMA,
					NV17_CHANNEL_DMA,
					NV10_CHANNEL_DMA,
					NV03_CHANNEL_DMA,
268
					0 };
269
	const u16 *oclass = oclasses;
270
	struct nv03_channel_dma_v0 args;
271 272 273 274
	struct nouveau_channel *chan;
	int ret;

	/* allocate dma push buffer */
275
	ret = nouveau_channel_prep(drm, device, 0x10000, &chan);
276 277 278 279 280
	*pchan = chan;
	if (ret)
		return ret;

	/* create channel object */
281
	args.version = 0;
282
	args.pushbuf = nvif_handle(&chan->push.ctxdma);
283 284 285
	args.offset = chan->push.vma.offset;

	do {
286
		ret = nvif_object_init(&device->object, 0, *oclass++,
287
				       &args, sizeof(args), &chan->user);
288
		if (ret == 0) {
289
			chan->chid = args.chid;
290
			return ret;
291
		}
292 293 294 295 296 297 298 299 300
	} while (ret && *oclass);

	nouveau_channel_del(pchan);
	return ret;
}

static int
nouveau_channel_init(struct nouveau_channel *chan, u32 vram, u32 gart)
{
301
	struct nvif_device *device = chan->device;
302
	struct nouveau_cli *cli = (void *)chan->user.client;
303
	struct nvkm_mmu *mmu = nvxx_mmu(device);
304
	struct nv_dma_v0 args = {};
305 306
	int ret, i;

307
	nvif_object_map(&chan->user);
308

309
	/* allocate dma objects to cover all allowed vram, and gart */
310 311
	if (device->info.family < NV_DEVICE_INFO_V0_FERMI) {
		if (device->info.family >= NV_DEVICE_INFO_V0_TESLA) {
312 313
			args.target = NV_DMA_V0_TARGET_VM;
			args.access = NV_DMA_V0_ACCESS_VM;
314
			args.start = 0;
315
			args.limit = cli->vm->mmu->limit - 1;
316
		} else {
317 318
			args.target = NV_DMA_V0_TARGET_VRAM;
			args.access = NV_DMA_V0_ACCESS_RDWR;
319
			args.start = 0;
320
			args.limit = device->info.ram_user - 1;
321 322
		}

323 324
		ret = nvif_object_init(&chan->user, vram, NV_DMA_IN_MEMORY,
				       &args, sizeof(args), &chan->vram);
325 326 327
		if (ret)
			return ret;

328
		if (device->info.family >= NV_DEVICE_INFO_V0_TESLA) {
329 330
			args.target = NV_DMA_V0_TARGET_VM;
			args.access = NV_DMA_V0_ACCESS_VM;
331
			args.start = 0;
332
			args.limit = cli->vm->mmu->limit - 1;
333
		} else
334
		if (chan->drm->agp.bridge) {
335 336
			args.target = NV_DMA_V0_TARGET_AGP;
			args.access = NV_DMA_V0_ACCESS_RDWR;
337 338 339 340
			args.start = chan->drm->agp.base;
			args.limit = chan->drm->agp.base +
				     chan->drm->agp.size - 1;
		} else {
341 342
			args.target = NV_DMA_V0_TARGET_VM;
			args.access = NV_DMA_V0_ACCESS_RDWR;
343
			args.start = 0;
344
			args.limit = mmu->limit - 1;
345 346
		}

347 348
		ret = nvif_object_init(&chan->user, gart, NV_DMA_IN_MEMORY,
				       &args, sizeof(args), &chan->gart);
349 350 351 352 353
		if (ret)
			return ret;
	}

	/* initialise dma tracking parameters */
354
	switch (chan->user.oclass & 0x00ff) {
355
	case 0x006b:
356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383
	case 0x006e:
		chan->user_put = 0x40;
		chan->user_get = 0x44;
		chan->dma.max = (0x10000 / 4) - 2;
		break;
	default:
		chan->user_put = 0x40;
		chan->user_get = 0x44;
		chan->user_get_hi = 0x60;
		chan->dma.ib_base =  0x10000 / 4;
		chan->dma.ib_max  = (0x02000 / 8) - 1;
		chan->dma.ib_put  = 0;
		chan->dma.ib_free = chan->dma.ib_max - chan->dma.ib_put;
		chan->dma.max = chan->dma.ib_base;
		break;
	}

	chan->dma.put = 0;
	chan->dma.cur = chan->dma.put;
	chan->dma.free = chan->dma.max - chan->dma.cur;

	ret = RING_SPACE(chan, NOUVEAU_DMA_SKIPS);
	if (ret)
		return ret;

	for (i = 0; i < NOUVEAU_DMA_SKIPS; i++)
		OUT_RING(chan, 0x00000000);

384
	/* allocate software object class (used for fences on <= nv05) */
385
	if (device->info.family < NV_DEVICE_INFO_V0_CELSIUS) {
386
		ret = nvif_object_init(&chan->user, 0x006e,
387
				       NVIF_CLASS_SW_NV04,
388
				       NULL, 0, &chan->nvsw);
389 390
		if (ret)
			return ret;
391 392 393 394 395 396

		ret = RING_SPACE(chan, 2);
		if (ret)
			return ret;

		BEGIN_NV04(chan, NvSubSw, 0x0000, 1);
397
		OUT_RING  (chan, chan->nvsw.handle);
398 399 400 401
		FIRE_RING (chan);
	}

	/* initialise synchronisation */
402
	return nouveau_fence(chan->drm)->context_new(chan);
403 404 405
}

int
406
nouveau_channel_new(struct nouveau_drm *drm, struct nvif_device *device,
407
		    u32 arg0, u32 arg1, struct nouveau_channel **pchan)
408
{
409
	struct nouveau_cli *cli = (void *)device->object.client;
410
	bool super;
411 412
	int ret;

413 414 415 416
	/* hack until fencenv50 is fixed, and agp access relaxed */
	super = cli->base.super;
	cli->base.super = true;

417
	ret = nouveau_channel_ind(drm, device, arg0, pchan);
418
	if (ret) {
B
Ben Skeggs 已提交
419
		NV_PRINTK(dbg, cli, "ib channel create, %d\n", ret);
420
		ret = nouveau_channel_dma(drm, device, pchan);
421
		if (ret) {
B
Ben Skeggs 已提交
422
			NV_PRINTK(dbg, cli, "dma channel create, %d\n", ret);
423
			goto done;
424 425 426
		}
	}

427
	ret = nouveau_channel_init(*pchan, arg0, arg1);
428
	if (ret) {
B
Ben Skeggs 已提交
429
		NV_PRINTK(err, cli, "channel failed to initialise, %d\n", ret);
430 431 432
		nouveau_channel_del(pchan);
	}

433 434 435
done:
	cli->base.super = super;
	return ret;
436
}