hash_utils.c 54.7 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-or-later
L
Linus Torvalds 已提交
2 3 4 5 6 7 8 9
/*
 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
 *   {mikejc|engebret}@us.ibm.com
 *
 *    Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
 *
 * SMP scalability work:
 *    Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
10
 *
L
Linus Torvalds 已提交
11 12 13 14 15 16 17
 *    Module name: htab.c
 *
 *    Description:
 *      PowerPC Hashed Page Table functions
 */

#undef DEBUG
18
#undef DEBUG_LOW
L
Linus Torvalds 已提交
19

20
#define pr_fmt(fmt) "hash-mmu: " fmt
L
Linus Torvalds 已提交
21 22
#include <linux/spinlock.h>
#include <linux/errno.h>
23
#include <linux/sched/mm.h>
L
Linus Torvalds 已提交
24 25 26
#include <linux/proc_fs.h>
#include <linux/stat.h>
#include <linux/sysctl.h>
27
#include <linux/export.h>
L
Linus Torvalds 已提交
28 29 30 31
#include <linux/ctype.h>
#include <linux/cache.h>
#include <linux/init.h>
#include <linux/signal.h>
Y
Yinghai Lu 已提交
32
#include <linux/memblock.h>
33
#include <linux/context_tracking.h>
34
#include <linux/libfdt.h>
R
Ram Pai 已提交
35
#include <linux/pkeys.h>
36
#include <linux/hugetlb.h>
37
#include <linux/cpu.h>
38
#include <linux/pgtable.h>
L
Linus Torvalds 已提交
39

40
#include <asm/debugfs.h>
L
Linus Torvalds 已提交
41 42 43 44 45
#include <asm/processor.h>
#include <asm/mmu.h>
#include <asm/mmu_context.h>
#include <asm/page.h>
#include <asm/types.h>
46
#include <linux/uaccess.h>
L
Linus Torvalds 已提交
47
#include <asm/machdep.h>
48
#include <asm/prom.h>
L
Linus Torvalds 已提交
49 50 51 52 53 54
#include <asm/io.h>
#include <asm/eeh.h>
#include <asm/tlb.h>
#include <asm/cacheflush.h>
#include <asm/cputable.h>
#include <asm/sections.h>
55
#include <asm/copro.h>
56
#include <asm/udbg.h>
57
#include <asm/code-patching.h>
58
#include <asm/fadump.h>
59
#include <asm/firmware.h>
60
#include <asm/tm.h>
61
#include <asm/trace.h>
62
#include <asm/ps3.h>
63
#include <asm/pte-walk.h>
64
#include <asm/asm-prototypes.h>
65
#include <asm/ultravisor.h>
L
Linus Torvalds 已提交
66

67 68
#include <mm/mmu_decl.h>

69 70 71
#include "internal.h"


L
Linus Torvalds 已提交
72 73 74 75 76 77
#ifdef DEBUG
#define DBG(fmt...) udbg_printf(fmt)
#else
#define DBG(fmt...)
#endif

78 79 80 81 82 83 84 85
#ifdef DEBUG_LOW
#define DBG_LOW(fmt...) udbg_printf(fmt)
#else
#define DBG_LOW(fmt...)
#endif

#define KB (1024)
#define MB (1024*KB)
86
#define GB (1024L*MB)
87

L
Linus Torvalds 已提交
88 89 90 91 92 93 94 95 96 97 98 99
/*
 * Note:  pte   --> Linux PTE
 *        HPTE  --> PowerPC Hashed Page Table Entry
 *
 * Execution context:
 *   htab_initialize is called with the MMU off (of course), but
 *   the kernel has been copied down to zero so it can directly
 *   reference global data.  At this point it is very difficult
 *   to print debug info.
 *
 */

100 101
static unsigned long _SDR1;
struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
102
EXPORT_SYMBOL_GPL(mmu_psize_defs);
103

104 105 106
u8 hpte_page_sizes[1 << LP_BITS];
EXPORT_SYMBOL_GPL(hpte_page_sizes);

107
struct hash_pte *htab_address;
108
unsigned long htab_size_bytes;
109
unsigned long htab_hash_mask;
A
Alexander Graf 已提交
110
EXPORT_SYMBOL_GPL(htab_hash_mask);
111
int mmu_linear_psize = MMU_PAGE_4K;
112
EXPORT_SYMBOL_GPL(mmu_linear_psize);
113
int mmu_virtual_psize = MMU_PAGE_4K;
114
int mmu_vmalloc_psize = MMU_PAGE_4K;
115
EXPORT_SYMBOL_GPL(mmu_vmalloc_psize);
116 117 118
#ifdef CONFIG_SPARSEMEM_VMEMMAP
int mmu_vmemmap_psize = MMU_PAGE_4K;
#endif
119
int mmu_io_psize = MMU_PAGE_4K;
P
Paul Mackerras 已提交
120
int mmu_kernel_ssize = MMU_SEGSIZE_256M;
121
EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
P
Paul Mackerras 已提交
122
int mmu_highuser_ssize = MMU_SEGSIZE_256M;
123
u16 mmu_slb_size = 64;
A
Alexander Graf 已提交
124
EXPORT_SYMBOL_GPL(mmu_slb_size);
125 126 127
#ifdef CONFIG_PPC_64K_PAGES
int mmu_ci_restrictions;
#endif
128 129 130
#ifdef CONFIG_DEBUG_PAGEALLOC
static u8 *linear_map_hash_slots;
static unsigned long linear_map_hash_count;
131
static DEFINE_SPINLOCK(linear_map_hash_lock);
132
#endif /* CONFIG_DEBUG_PAGEALLOC */
133 134
struct mmu_hash_ops mmu_hash_ops;
EXPORT_SYMBOL(mmu_hash_ops);
L
Linus Torvalds 已提交
135

136 137
/*
 * These are definitions of page sizes arrays to be used when none
138 139
 * is provided by the firmware.
 */
L
Linus Torvalds 已提交
140

141 142
/*
 * Fallback (4k pages only)
143
 */
144
static struct mmu_psize_def mmu_psize_defaults[] = {
145 146 147
	[MMU_PAGE_4K] = {
		.shift	= 12,
		.sllp	= 0,
148
		.penc   = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
149 150 151 152 153
		.avpnm	= 0,
		.tlbiel = 0,
	},
};

154 155
/*
 * POWER4, GPUL, POWER5
156 157 158
 *
 * Support for 16Mb large pages
 */
159
static struct mmu_psize_def mmu_psize_defaults_gp[] = {
160 161 162
	[MMU_PAGE_4K] = {
		.shift	= 12,
		.sllp	= 0,
163
		.penc   = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
164 165 166 167 168 169
		.avpnm	= 0,
		.tlbiel = 1,
	},
	[MMU_PAGE_16M] = {
		.shift	= 24,
		.sllp	= SLB_VSID_L,
170 171
		.penc   = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
			    [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
172 173 174 175 176
		.avpnm	= 0x1UL,
		.tlbiel = 0,
	},
};

177 178 179 180 181 182 183 184 185 186 187 188 189
/*
 * 'R' and 'C' update notes:
 *  - Under pHyp or KVM, the updatepp path will not set C, thus it *will*
 *     create writeable HPTEs without C set, because the hcall H_PROTECT
 *     that we use in that case will not update C
 *  - The above is however not a problem, because we also don't do that
 *     fancy "no flush" variant of eviction and we use H_REMOVE which will
 *     do the right thing and thus we don't have the race I described earlier
 *
 *    - Under bare metal,  we do have the race, so we need R and C set
 *    - We make sure R is always set and never lost
 *    - C is _PAGE_DIRTY, and *should* always be set for a writeable mapping
 */
190
unsigned long htab_convert_pte_flags(unsigned long pteflags, unsigned long flags)
191
{
192
	unsigned long rflags = 0;
193 194 195 196

	/* _PAGE_EXEC -> NOEXEC */
	if ((pteflags & _PAGE_EXEC) == 0)
		rflags |= HPTE_R_N;
197
	/*
198
	 * PPP bits:
199
	 * Linux uses slb key 0 for kernel and 1 for user.
200 201 202
	 * kernel RW areas are mapped with PPP=0b000
	 * User area is mapped with PPP=0b010 for read/write
	 * or PPP=0b011 for read-only (including writeable but clean pages).
203
	 */
204 205 206 207
	if (pteflags & _PAGE_PRIVILEGED) {
		/*
		 * Kernel read only mapped with ppp bits 0b110
		 */
208 209 210 211 212 213
		if (!(pteflags & _PAGE_WRITE)) {
			if (mmu_has_feature(MMU_FTR_KERNEL_RO))
				rflags |= (HPTE_R_PP0 | 0x2);
			else
				rflags |= 0x3;
		}
214
	} else {
215 216 217
		if (pteflags & _PAGE_RWX)
			rflags |= 0x2;
		if (!((pteflags & _PAGE_WRITE) && (pteflags & _PAGE_DIRTY)))
218 219
			rflags |= 0x1;
	}
220
	/*
221 222
	 * We can't allow hardware to update hpte bits. Hence always
	 * set 'R' bit and set 'C' if it is a write fault
223
	 */
224
	rflags |=  HPTE_R_R;
225 226 227

	if (pteflags & _PAGE_DIRTY)
		rflags |= HPTE_R_C;
228 229 230
	/*
	 * Add in WIG bits
	 */
231 232

	if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_TOLERANT)
233
		rflags |= HPTE_R_I;
234
	else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_NON_IDEMPOTENT)
235
		rflags |= (HPTE_R_I | HPTE_R_G);
236 237
	else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_SAO)
		rflags |= (HPTE_R_W | HPTE_R_I | HPTE_R_M);
238 239 240 241 242
	else
		/*
		 * Add memory coherence if cache inhibited is not set
		 */
		rflags |= HPTE_R_M;
243

244
	rflags |= pte_to_hpte_pkey_bits(pteflags, flags);
245
	return rflags;
246
}
247 248

int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
249
		      unsigned long pstart, unsigned long prot,
P
Paul Mackerras 已提交
250
		      int psize, int ssize)
L
Linus Torvalds 已提交
251
{
252 253 254
	unsigned long vaddr, paddr;
	unsigned int step, shift;
	int ret = 0;
L
Linus Torvalds 已提交
255

256 257
	shift = mmu_psize_defs[psize].shift;
	step = 1 << shift;
L
Linus Torvalds 已提交
258

259
	prot = htab_convert_pte_flags(prot, HPTE_USE_KERNEL_KEY);
260 261 262 263

	DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
	    vstart, vend, pstart, prot, psize, ssize);

264 265 266 267 268 269
	/* Carefully map only the possible range */
	vaddr = ALIGN(vstart, step);
	paddr = ALIGN(pstart, step);
	vend  = ALIGN_DOWN(vend, step);

	for (; vaddr < vend; vaddr += step, paddr += step) {
270
		unsigned long hash, hpteg;
P
Paul Mackerras 已提交
271
		unsigned long vsid = get_kernel_vsid(vaddr, ssize);
272
		unsigned long vpn  = hpt_vpn(vaddr, vsid, ssize);
273
		unsigned long tprot = prot;
274
		bool secondary_hash = false;
275

276 277 278 279 280
		/*
		 * If we hit a bad address return error.
		 */
		if (!vsid)
			return -1;
281
		/* Make kernel text executable */
282
		if (overlaps_kernel_text(vaddr, vaddr + step))
283
			tprot &= ~HPTE_R_N;
L
Linus Torvalds 已提交
284

285 286 287 288 289 290 291 292 293 294 295 296 297 298
		/*
		 * If relocatable, check if it overlaps interrupt vectors that
		 * are copied down to real 0. For relocatable kernel
		 * (e.g. kdump case) we copy interrupt vectors down to real
		 * address 0. Mark that region as executable. This is
		 * because on p8 system with relocation on exception feature
		 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
		 * in order to execute the interrupt handlers in virtual
		 * mode the vector region need to be marked as executable.
		 */
		if ((PHYSICAL_START > MEMORY_START) &&
			overlaps_interrupt_vector_text(vaddr, vaddr + step))
				tprot &= ~HPTE_R_N;

299
		hash = hpt_hash(vpn, shift, ssize);
L
Linus Torvalds 已提交
300 301
		hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);

302
		BUG_ON(!mmu_hash_ops.hpte_insert);
303
repeat:
304 305 306
		ret = mmu_hash_ops.hpte_insert(hpteg, vpn, paddr, tprot,
					       HPTE_V_BOLTED, psize, psize,
					       ssize);
307
		if (ret == -1) {
308 309 310 311
			/*
			 * Try to to keep bolted entries in primary.
			 * Remove non bolted entries and try insert again
			 */
312 313 314 315 316
			ret = mmu_hash_ops.hpte_remove(hpteg);
			if (ret != -1)
				ret = mmu_hash_ops.hpte_insert(hpteg, vpn, paddr, tprot,
							       HPTE_V_BOLTED, psize, psize,
							       ssize);
317 318 319 320 321
			if (ret == -1 && !secondary_hash) {
				secondary_hash = true;
				hpteg = ((~hash & htab_hash_mask) * HPTES_PER_GROUP);
				goto repeat;
			}
322
		}
323

324 325
		if (ret < 0)
			break;
326

327
		cond_resched();
328
#ifdef CONFIG_DEBUG_PAGEALLOC
329 330
		if (debug_pagealloc_enabled() &&
			(paddr >> PAGE_SHIFT) < linear_map_hash_count)
331 332
			linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
#endif /* CONFIG_DEBUG_PAGEALLOC */
333 334 335
	}
	return ret < 0 ? ret : 0;
}
L
Linus Torvalds 已提交
336

337
int htab_remove_mapping(unsigned long vstart, unsigned long vend,
338 339 340 341
		      int psize, int ssize)
{
	unsigned long vaddr;
	unsigned int step, shift;
342 343
	int rc;
	int ret = 0;
344 345 346 347

	shift = mmu_psize_defs[psize].shift;
	step = 1 << shift;

348
	if (!mmu_hash_ops.hpte_removebolted)
349
		return -ENODEV;
350

351 352 353
	/* Unmap the full range specificied */
	vaddr = ALIGN_DOWN(vstart, step);
	for (;vaddr < vend; vaddr += step) {
354
		rc = mmu_hash_ops.hpte_removebolted(vaddr, psize, ssize);
355 356 357 358 359 360 361
		if (rc == -ENOENT) {
			ret = -ENOENT;
			continue;
		}
		if (rc < 0)
			return rc;
	}
362

363
	return ret;
364 365
}

366 367 368 369 370 371 372 373 374
static bool disable_1tb_segments = false;

static int __init parse_disable_1tb_segments(char *p)
{
	disable_1tb_segments = true;
	return 0;
}
early_param("disable_1tb_segments", parse_disable_1tb_segments);

P
Paul Mackerras 已提交
375 376 377 378
static int __init htab_dt_scan_seg_sizes(unsigned long node,
					 const char *uname, int depth,
					 void *data)
{
379 380 381
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be32 *prop;
	int size = 0;
P
Paul Mackerras 已提交
382 383 384 385 386

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

387
	prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
P
Paul Mackerras 已提交
388 389 390
	if (prop == NULL)
		return 0;
	for (; size >= 4; size -= 4, ++prop) {
391
		if (be32_to_cpu(prop[0]) == 40) {
P
Paul Mackerras 已提交
392
			DBG("1T segment support detected\n");
393 394 395 396 397 398

			if (disable_1tb_segments) {
				DBG("1T segments disabled by command line\n");
				break;
			}

399
			cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
400
			return 1;
P
Paul Mackerras 已提交
401 402
		}
	}
403
	cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
P
Paul Mackerras 已提交
404 405 406
	return 0;
}

407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430
static int __init get_idx_from_shift(unsigned int shift)
{
	int idx = -1;

	switch (shift) {
	case 0xc:
		idx = MMU_PAGE_4K;
		break;
	case 0x10:
		idx = MMU_PAGE_64K;
		break;
	case 0x14:
		idx = MMU_PAGE_1M;
		break;
	case 0x18:
		idx = MMU_PAGE_16M;
		break;
	case 0x22:
		idx = MMU_PAGE_16G;
		break;
	}
	return idx;
}

431 432 433 434
static int __init htab_dt_scan_page_sizes(unsigned long node,
					  const char *uname, int depth,
					  void *data)
{
435 436 437
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be32 *prop;
	int size = 0;
438 439 440 441 442

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

443
	prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491
	if (!prop)
		return 0;

	pr_info("Page sizes from device-tree:\n");
	size /= 4;
	cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
	while(size > 0) {
		unsigned int base_shift = be32_to_cpu(prop[0]);
		unsigned int slbenc = be32_to_cpu(prop[1]);
		unsigned int lpnum = be32_to_cpu(prop[2]);
		struct mmu_psize_def *def;
		int idx, base_idx;

		size -= 3; prop += 3;
		base_idx = get_idx_from_shift(base_shift);
		if (base_idx < 0) {
			/* skip the pte encoding also */
			prop += lpnum * 2; size -= lpnum * 2;
			continue;
		}
		def = &mmu_psize_defs[base_idx];
		if (base_idx == MMU_PAGE_16M)
			cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;

		def->shift = base_shift;
		if (base_shift <= 23)
			def->avpnm = 0;
		else
			def->avpnm = (1 << (base_shift - 23)) - 1;
		def->sllp = slbenc;
		/*
		 * We don't know for sure what's up with tlbiel, so
		 * for now we only set it for 4K and 64K pages
		 */
		if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
			def->tlbiel = 1;
		else
			def->tlbiel = 0;

		while (size > 0 && lpnum) {
			unsigned int shift = be32_to_cpu(prop[0]);
			int penc  = be32_to_cpu(prop[1]);

			prop += 2; size -= 2;
			lpnum--;

			idx = get_idx_from_shift(shift);
			if (idx < 0)
492
				continue;
493 494 495 496 497 498 499 500 501 502

			if (penc == -1)
				pr_err("Invalid penc for base_shift=%d "
				       "shift=%d\n", base_shift, shift);

			def->penc[idx] = penc;
			pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
				" avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
				base_shift, shift, def->sllp,
				def->avpnm, def->tlbiel, def->penc[idx]);
L
Linus Torvalds 已提交
503
		}
504
	}
505 506

	return 1;
507 508
}

509
#ifdef CONFIG_HUGETLB_PAGE
510 511
/*
 * Scan for 16G memory blocks that have been set aside for huge pages
512 513 514 515 516
 * and reserve those blocks for 16G huge pages.
 */
static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
					const char *uname, int depth,
					void *data) {
517 518 519
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be64 *addr_prop;
	const __be32 *page_count_prop;
520 521 522 523 524 525 526 527
	unsigned int expected_pages;
	long unsigned int phys_addr;
	long unsigned int block_size;

	/* We are scanning "memory" nodes only */
	if (type == NULL || strcmp(type, "memory") != 0)
		return 0;

528 529 530 531
	/*
	 * This property is the log base 2 of the number of virtual pages that
	 * will represent this memory block.
	 */
532 533 534
	page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
	if (page_count_prop == NULL)
		return 0;
535
	expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
536 537 538
	addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
	if (addr_prop == NULL)
		return 0;
539 540
	phys_addr = be64_to_cpu(addr_prop[0]);
	block_size = be64_to_cpu(addr_prop[1]);
541 542 543 544 545
	if (block_size != (16 * GB))
		return 0;
	printk(KERN_INFO "Huge page(16GB) memory: "
			"addr = 0x%lX size = 0x%lX pages = %d\n",
			phys_addr, block_size, expected_pages);
546
	if (phys_addr + block_size * expected_pages <= memblock_end_of_DRAM()) {
Y
Yinghai Lu 已提交
547
		memblock_reserve(phys_addr, block_size * expected_pages);
548
		pseries_add_gpage(phys_addr, block_size, expected_pages);
549
	}
550 551
	return 0;
}
552
#endif /* CONFIG_HUGETLB_PAGE */
553

554 555 556 557 558 559 560 561
static void mmu_psize_set_default_penc(void)
{
	int bpsize, apsize;
	for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
		for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
			mmu_psize_defs[bpsize].penc[apsize] = -1;
}

562 563 564 565 566 567 568 569 570 571
#ifdef CONFIG_PPC_64K_PAGES

static bool might_have_hea(void)
{
	/*
	 * The HEA ethernet adapter requires awareness of the
	 * GX bus. Without that awareness we can easily assume
	 * we will never see an HEA ethernet device.
	 */
#ifdef CONFIG_IBMEBUS
572
	return !cpu_has_feature(CPU_FTR_ARCH_207S) &&
573
		firmware_has_feature(FW_FEATURE_SPLPAR);
574 575 576 577 578 579 580
#else
	return false;
#endif
}

#endif /* #ifdef CONFIG_PPC_64K_PAGES */

581
static void __init htab_scan_page_sizes(void)
582 583 584
{
	int rc;

585 586 587
	/* se the invalid penc to -1 */
	mmu_psize_set_default_penc();

588
	/* Default to 4K pages only */
589 590
	memcpy(mmu_psize_defs, mmu_psize_defaults,
	       sizeof(mmu_psize_defaults));
591 592 593 594 595

	/*
	 * Try to find the available page sizes in the device-tree
	 */
	rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
596
	if (rc == 0 && early_mmu_has_feature(MMU_FTR_16M_PAGE)) {
597 598 599 600
		/*
		 * Nothing in the device-tree, but the CPU supports 16M pages,
		 * so let's fallback on a known size list for 16M capable CPUs.
		 */
601 602
		memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
		       sizeof(mmu_psize_defaults_gp));
603 604 605
	}

#ifdef CONFIG_HUGETLB_PAGE
606
	if (!hugetlb_disabled && !early_radix_enabled() ) {
607 608 609
		/* Reserve 16G huge page memory sections for huge pages */
		of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
	}
610 611 612
#endif /* CONFIG_HUGETLB_PAGE */
}

613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644
/*
 * Fill in the hpte_page_sizes[] array.
 * We go through the mmu_psize_defs[] array looking for all the
 * supported base/actual page size combinations.  Each combination
 * has a unique pagesize encoding (penc) value in the low bits of
 * the LP field of the HPTE.  For actual page sizes less than 1MB,
 * some of the upper LP bits are used for RPN bits, meaning that
 * we need to fill in several entries in hpte_page_sizes[].
 *
 * In diagrammatic form, with r = RPN bits and z = page size bits:
 *        PTE LP     actual page size
 *    rrrr rrrz		>=8KB
 *    rrrr rrzz		>=16KB
 *    rrrr rzzz		>=32KB
 *    rrrr zzzz		>=64KB
 *    ...
 *
 * The zzzz bits are implementation-specific but are chosen so that
 * no encoding for a larger page size uses the same value in its
 * low-order N bits as the encoding for the 2^(12+N) byte page size
 * (if it exists).
 */
static void init_hpte_page_sizes(void)
{
	long int ap, bp;
	long int shift, penc;

	for (bp = 0; bp < MMU_PAGE_COUNT; ++bp) {
		if (!mmu_psize_defs[bp].shift)
			continue;	/* not a supported page size */
		for (ap = bp; ap < MMU_PAGE_COUNT; ++ap) {
			penc = mmu_psize_defs[bp].penc[ap];
645
			if (penc == -1 || !mmu_psize_defs[ap].shift)
646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662
				continue;
			shift = mmu_psize_defs[ap].shift - LP_SHIFT;
			if (shift <= 0)
				continue;	/* should never happen */
			/*
			 * For page sizes less than 1MB, this loop
			 * replicates the entry for all possible values
			 * of the rrrr bits.
			 */
			while (penc < (1 << LP_BITS)) {
				hpte_page_sizes[penc] = (ap << 4) | bp;
				penc += 1 << shift;
			}
		}
	}
}

663 664
static void __init htab_init_page_sizes(void)
{
665
	bool aligned = true;
666 667
	init_hpte_page_sizes();

668 669 670 671 672
	if (!debug_pagealloc_enabled()) {
		/*
		 * Pick a size for the linear mapping. Currently, we only
		 * support 16M, 1M and 4K which is the default
		 */
673
		if (IS_ENABLED(CONFIG_STRICT_KERNEL_RWX) &&
674 675
		    (unsigned long)_stext % 0x1000000) {
			if (mmu_psize_defs[MMU_PAGE_16M].shift)
676
				pr_warn("Kernel not 16M aligned, disabling 16M linear map alignment\n");
677 678 679 680
			aligned = false;
		}

		if (mmu_psize_defs[MMU_PAGE_16M].shift && aligned)
681 682 683 684
			mmu_linear_psize = MMU_PAGE_16M;
		else if (mmu_psize_defs[MMU_PAGE_1M].shift)
			mmu_linear_psize = MMU_PAGE_1M;
	}
685

686
#ifdef CONFIG_PPC_64K_PAGES
687 688
	/*
	 * Pick a size for the ordinary pages. Default is 4K, we support
689 690 691 692 693 694
	 * 64K for user mappings and vmalloc if supported by the processor.
	 * We only use 64k for ioremap if the processor
	 * (and firmware) support cache-inhibited large pages.
	 * If not, we use 4k and set mmu_ci_restrictions so that
	 * hash_page knows to switch processes that use cache-inhibited
	 * mappings to 4k pages.
695
	 */
696
	if (mmu_psize_defs[MMU_PAGE_64K].shift) {
697
		mmu_virtual_psize = MMU_PAGE_64K;
698
		mmu_vmalloc_psize = MMU_PAGE_64K;
699 700
		if (mmu_linear_psize == MMU_PAGE_4K)
			mmu_linear_psize = MMU_PAGE_64K;
701
		if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
702
			/*
703 704 705
			 * When running on pSeries using 64k pages for ioremap
			 * would stop us accessing the HEA ethernet. So if we
			 * have the chance of ever seeing one, stay at 4k.
706
			 */
707
			if (!might_have_hea())
708 709
				mmu_io_psize = MMU_PAGE_64K;
		} else
710 711
			mmu_ci_restrictions = 1;
	}
712
#endif /* CONFIG_PPC_64K_PAGES */
713

714
#ifdef CONFIG_SPARSEMEM_VMEMMAP
715 716
	/*
	 * We try to use 16M pages for vmemmap if that is supported
717 718 719
	 * and we have at least 1G of RAM at boot
	 */
	if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Y
Yinghai Lu 已提交
720
	    memblock_phys_mem_size() >= 0x40000000)
721 722
		mmu_vmemmap_psize = MMU_PAGE_16M;
	else
723
		mmu_vmemmap_psize = mmu_virtual_psize;
724 725
#endif /* CONFIG_SPARSEMEM_VMEMMAP */

726
	printk(KERN_DEBUG "Page orders: linear mapping = %d, "
727 728 729 730 731
	       "virtual = %d, io = %d"
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	       ", vmemmap = %d"
#endif
	       "\n",
732
	       mmu_psize_defs[mmu_linear_psize].shift,
733
	       mmu_psize_defs[mmu_virtual_psize].shift,
734 735 736 737 738
	       mmu_psize_defs[mmu_io_psize].shift
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	       ,mmu_psize_defs[mmu_vmemmap_psize].shift
#endif
	       );
739 740 741 742 743 744
}

static int __init htab_dt_scan_pftsize(unsigned long node,
				       const char *uname, int depth,
				       void *data)
{
745 746
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be32 *prop;
747 748 749 750 751

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

752
	prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
753 754
	if (prop != NULL) {
		/* pft_size[0] is the NUMA CEC cookie */
755
		ppc64_pft_size = be32_to_cpu(prop[1]);
756
		return 1;
L
Linus Torvalds 已提交
757
	}
758
	return 0;
L
Linus Torvalds 已提交
759 760
}

761
unsigned htab_shift_for_mem_size(unsigned long mem_size)
762
{
763 764 765 766 767 768 769
	unsigned memshift = __ilog2(mem_size);
	unsigned pshift = mmu_psize_defs[mmu_virtual_psize].shift;
	unsigned pteg_shift;

	/* round mem_size up to next power of 2 */
	if ((1UL << memshift) < mem_size)
		memshift += 1;
770

771 772
	/* aim for 2 pages / pteg */
	pteg_shift = memshift - (pshift + 1);
773

774 775 776 777 778 779 780 781 782
	/*
	 * 2^11 PTEGS of 128 bytes each, ie. 2^18 bytes is the minimum htab
	 * size permitted by the architecture.
	 */
	return max(pteg_shift + 7, 18U);
}

static unsigned long __init htab_get_table_size(void)
{
783 784
	/*
	 * If hash size isn't already provided by the platform, we try to
A
Adrian Bunk 已提交
785
	 * retrieve it from the device-tree. If it's not there neither, we
786
	 * calculate it now based on the total RAM size
787
	 */
788 789
	if (ppc64_pft_size == 0)
		of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
790 791 792
	if (ppc64_pft_size)
		return 1UL << ppc64_pft_size;

793
	return 1UL << htab_shift_for_mem_size(memblock_phys_mem_size());
794 795
}

796
#ifdef CONFIG_MEMORY_HOTPLUG
797
static int resize_hpt_for_hotplug(unsigned long new_mem_size)
798 799 800 801
{
	unsigned target_hpt_shift;

	if (!mmu_hash_ops.resize_hpt)
802
		return 0;
803 804 805 806 807 808 809 810 811 812 813

	target_hpt_shift = htab_shift_for_mem_size(new_mem_size);

	/*
	 * To avoid lots of HPT resizes if memory size is fluctuating
	 * across a boundary, we deliberately have some hysterisis
	 * here: we immediately increase the HPT size if the target
	 * shift exceeds the current shift, but we won't attempt to
	 * reduce unless the target shift is at least 2 below the
	 * current shift
	 */
814 815 816 817 818
	if (target_hpt_shift > ppc64_pft_size ||
	    target_hpt_shift < ppc64_pft_size - 1)
		return mmu_hash_ops.resize_hpt(target_hpt_shift);

	return 0;
819 820
}

821 822
int hash__create_section_mapping(unsigned long start, unsigned long end,
				 int nid, pgprot_t prot)
823
{
824 825 826
	int rc;

	if (end >= H_VMALLOC_START) {
827
		pr_warn("Outside the supported range\n");
828 829 830
		return -1;
	}

831 832
	resize_hpt_for_hotplug(memblock_phys_mem_size());

833
	rc = htab_bolt_mapping(start, end, __pa(start),
834
			       pgprot_val(prot), mmu_linear_psize,
835
			       mmu_kernel_ssize);
836 837 838 839 840 841 842

	if (rc < 0) {
		int rc2 = htab_remove_mapping(start, end, mmu_linear_psize,
					      mmu_kernel_ssize);
		BUG_ON(rc2 && (rc2 != -ENOENT));
	}
	return rc;
843
}
844

845
int hash__remove_section_mapping(unsigned long start, unsigned long end)
846
{
847 848
	int rc = htab_remove_mapping(start, end, mmu_linear_psize,
				     mmu_kernel_ssize);
849 850 851 852

	if (resize_hpt_for_hotplug(memblock_phys_mem_size()) == -ENOSPC)
		pr_warn("Hash collision while resizing HPT\n");

853
	return rc;
854
}
855 856
#endif /* CONFIG_MEMORY_HOTPLUG */

857
static void __init hash_init_partition_table(phys_addr_t hash_table,
858
					     unsigned long htab_size)
859
{
860
	mmu_partition_table_init();
861 862

	/*
863 864
	 * PS field (VRMA page size) is not used for LPID 0, hence set to 0.
	 * For now, UPRT is 0 and we have no segment table.
865
	 */
866
	htab_size =  __ilog2(htab_size) - 18;
867
	mmu_partition_table_set_entry(0, hash_table | htab_size, 0, false);
868
	pr_info("Partition table %p\n", partition_tb);
869 870
}

871
static void __init htab_initialize(void)
L
Linus Torvalds 已提交
872
{
873
	unsigned long table;
L
Linus Torvalds 已提交
874
	unsigned long pteg_count;
875
	unsigned long prot;
876 877
	phys_addr_t base = 0, size = 0, end;
	u64 i;
878

L
Linus Torvalds 已提交
879 880
	DBG(" -> htab_initialize()\n");

881
	if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
P
Paul Mackerras 已提交
882 883 884 885 886
		mmu_kernel_ssize = MMU_SEGSIZE_1T;
		mmu_highuser_ssize = MMU_SEGSIZE_1T;
		printk(KERN_INFO "Using 1TB segments\n");
	}

887 888 889
	if (stress_slb_enabled)
		static_branch_enable(&stress_slb_key);

L
Linus Torvalds 已提交
890 891 892
	/*
	 * Calculate the required size of the htab.  We want the number of
	 * PTEGs to equal one half the number of real pages.
893
	 */
894
	htab_size_bytes = htab_get_table_size();
L
Linus Torvalds 已提交
895 896 897 898
	pteg_count = htab_size_bytes >> 7;

	htab_hash_mask = pteg_count - 1;

899 900
	if (firmware_has_feature(FW_FEATURE_LPAR) ||
	    firmware_has_feature(FW_FEATURE_PS3_LV1)) {
L
Linus Torvalds 已提交
901 902
		/* Using a hypervisor which owns the htab */
		htab_address = NULL;
903
		_SDR1 = 0;
904 905 906 907 908 909 910
#ifdef CONFIG_FA_DUMP
		/*
		 * If firmware assisted dump is active firmware preserves
		 * the contents of htab along with entire partition memory.
		 * Clear the htab if firmware assisted dump is active so
		 * that we dont end up using old mappings.
		 */
911 912
		if (is_fadump_active() && mmu_hash_ops.hpte_clear_all)
			mmu_hash_ops.hpte_clear_all();
913
#endif
L
Linus Torvalds 已提交
914
	} else {
915 916 917 918 919 920 921
		unsigned long limit = MEMBLOCK_ALLOC_ANYWHERE;

#ifdef CONFIG_PPC_CELL
		/*
		 * Cell may require the hash table down low when using the
		 * Axon IOMMU in order to fit the dynamic region over it, see
		 * comments in cell/iommu.c
L
Linus Torvalds 已提交
922
		 */
923
		if (fdt_subnode_offset(initial_boot_params, 0, "axon") > 0) {
924
			limit = 0x80000000;
925 926 927
			pr_info("Hash table forced below 2G for Axon IOMMU\n");
		}
#endif /* CONFIG_PPC_CELL */
928

929 930 931 932 933 934
		table = memblock_phys_alloc_range(htab_size_bytes,
						  htab_size_bytes,
						  0, limit);
		if (!table)
			panic("ERROR: Failed to allocate %pa bytes below %pa\n",
			      &htab_size_bytes, &limit);
L
Linus Torvalds 已提交
935 936 937 938

		DBG("Hash table allocated at %lx, size: %lx\n", table,
		    htab_size_bytes);

939
		htab_address = __va(table);
L
Linus Torvalds 已提交
940 941

		/* htab absolute addr + encoded htabsize */
942
		_SDR1 = table + __ilog2(htab_size_bytes) - 18;
L
Linus Torvalds 已提交
943 944 945

		/* Initialize the HPT with no entries */
		memset((void *)table, 0, htab_size_bytes);
946

947 948 949 950
		if (!cpu_has_feature(CPU_FTR_ARCH_300))
			/* Set SDR1 */
			mtspr(SPRN_SDR1, _SDR1);
		else
951
			hash_init_partition_table(table, htab_size_bytes);
L
Linus Torvalds 已提交
952 953
	}

954
	prot = pgprot_val(PAGE_KERNEL);
L
Linus Torvalds 已提交
955

956
#ifdef CONFIG_DEBUG_PAGEALLOC
957 958
	if (debug_pagealloc_enabled()) {
		linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
959 960 961
		linear_map_hash_slots = memblock_alloc_try_nid(
				linear_map_hash_count, 1, MEMBLOCK_LOW_LIMIT,
				ppc64_rma_size,	NUMA_NO_NODE);
962 963 964
		if (!linear_map_hash_slots)
			panic("%s: Failed to allocate %lu bytes max_addr=%pa\n",
			      __func__, linear_map_hash_count, &ppc64_rma_size);
965
	}
966 967
#endif /* CONFIG_DEBUG_PAGEALLOC */

L
Linus Torvalds 已提交
968
	/* create bolted the linear mapping in the hash table */
969 970 971
	for_each_mem_range(i, &base, &end) {
		size = end - base;
		base = (unsigned long)__va(base);
L
Linus Torvalds 已提交
972

973
		DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
974
		    base, size, prot);
L
Linus Torvalds 已提交
975

976
		if ((base + size) >= H_VMALLOC_START) {
977
			pr_warn("Outside the supported range\n");
978 979 980
			continue;
		}

981
		BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
982
				prot, mmu_linear_psize, mmu_kernel_ssize));
983 984
	}
	memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
L
Linus Torvalds 已提交
985 986 987 988 989 990 991 992 993

	/*
	 * If we have a memory_limit and we've allocated TCEs then we need to
	 * explicitly map the TCE area at the top of RAM. We also cope with the
	 * case that the TCEs start below memory_limit.
	 * tce_alloc_start/end are 16MB aligned so the mapping should work
	 * for either 4K or 16MB pages.
	 */
	if (tce_alloc_start) {
994 995
		tce_alloc_start = (unsigned long)__va(tce_alloc_start);
		tce_alloc_end = (unsigned long)__va(tce_alloc_end);
L
Linus Torvalds 已提交
996 997 998 999

		if (base + size >= tce_alloc_start)
			tce_alloc_start = base + size + 1;

1000
		BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
1001
					 __pa(tce_alloc_start), prot,
P
Paul Mackerras 已提交
1002
					 mmu_linear_psize, mmu_kernel_ssize));
L
Linus Torvalds 已提交
1003 1004
	}

1005

L
Linus Torvalds 已提交
1006 1007 1008 1009 1010
	DBG(" <- htab_initialize()\n");
}
#undef KB
#undef MB

1011 1012 1013 1014 1015 1016 1017 1018 1019
void __init hash__early_init_devtree(void)
{
	/* Initialize segment sizes */
	of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);

	/* Initialize page sizes */
	htab_scan_page_sizes();
}

1020
static struct hash_mm_context init_hash_mm_context;
1021
void __init hash__early_init_mmu(void)
1022
{
1023
#ifndef CONFIG_PPC_64K_PAGES
1024
	/*
1025
	 * We have code in __hash_page_4K() and elsewhere, which assumes it can
1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
	 * do the following:
	 *   new_pte |= (slot << H_PAGE_F_GIX_SHIFT) & (H_PAGE_F_SECOND | H_PAGE_F_GIX);
	 *
	 * Where the slot number is between 0-15, and values of 8-15 indicate
	 * the secondary bucket. For that code to work H_PAGE_F_SECOND and
	 * H_PAGE_F_GIX must occupy four contiguous bits in the PTE, and
	 * H_PAGE_F_SECOND must be placed above H_PAGE_F_GIX. Assert that here
	 * with a BUILD_BUG_ON().
	 */
	BUILD_BUG_ON(H_PAGE_F_SECOND != (1ul  << (H_PAGE_F_GIX_SHIFT + 3)));
1036
#endif /* CONFIG_PPC_64K_PAGES */
1037

1038 1039
	htab_init_page_sizes();

1040 1041 1042
	/*
	 * initialize page table size
	 */
1043 1044
	__pte_frag_nr = H_PTE_FRAG_NR;
	__pte_frag_size_shift = H_PTE_FRAG_SIZE_SHIFT;
1045 1046
	__pmd_frag_nr = H_PMD_FRAG_NR;
	__pmd_frag_size_shift = H_PMD_FRAG_SIZE_SHIFT;
1047

1048 1049 1050 1051
	__pte_index_size = H_PTE_INDEX_SIZE;
	__pmd_index_size = H_PMD_INDEX_SIZE;
	__pud_index_size = H_PUD_INDEX_SIZE;
	__pgd_index_size = H_PGD_INDEX_SIZE;
1052
	__pud_cache_index = H_PUD_CACHE_INDEX;
1053 1054 1055 1056
	__pte_table_size = H_PTE_TABLE_SIZE;
	__pmd_table_size = H_PMD_TABLE_SIZE;
	__pud_table_size = H_PUD_TABLE_SIZE;
	__pgd_table_size = H_PGD_TABLE_SIZE;
1057 1058 1059 1060
	/*
	 * 4k use hugepd format, so for hash set then to
	 * zero
	 */
1061 1062 1063
	__pmd_val_bits = HASH_PMD_VAL_BITS;
	__pud_val_bits = HASH_PUD_VAL_BITS;
	__pgd_val_bits = HASH_PGD_VAL_BITS;
1064 1065 1066 1067

	__kernel_virt_start = H_KERN_VIRT_START;
	__vmalloc_start = H_VMALLOC_START;
	__vmalloc_end = H_VMALLOC_END;
1068
	__kernel_io_start = H_KERN_IO_START;
1069
	__kernel_io_end = H_KERN_IO_END;
1070
	vmemmap = (struct page *)H_VMEMMAP_START;
1071 1072
	ioremap_bot = IOREMAP_BASE;

1073 1074 1075 1076
#ifdef CONFIG_PCI
	pci_io_base = ISA_IO_BASE;
#endif

1077 1078 1079 1080
	/* Select appropriate backend */
	if (firmware_has_feature(FW_FEATURE_PS3_LV1))
		ps3_early_mm_init();
	else if (firmware_has_feature(FW_FEATURE_LPAR))
1081
		hpte_init_pseries();
1082
	else if (IS_ENABLED(CONFIG_PPC_NATIVE))
1083 1084
		hpte_init_native();

1085 1086 1087
	if (!mmu_hash_ops.hpte_insert)
		panic("hash__early_init_mmu: No MMU hash ops defined!\n");

1088 1089
	/*
	 * Initialize the MMU Hash table and create the linear mapping
M
Michael Ellerman 已提交
1090 1091
	 * of memory. Has to be done before SLB initialization as this is
	 * currently where the page size encoding is obtained.
1092 1093 1094
	 */
	htab_initialize();

1095
	init_mm.context.hash_context = &init_hash_mm_context;
1096
	mm_ctx_set_slb_addr_limit(&init_mm.context, SLB_ADDR_LIMIT_DEFAULT);
1097

1098
	pr_info("Initializing hash mmu with SLB\n");
M
Michael Ellerman 已提交
1099
	/* Initialize SLB management */
M
Michael Ellerman 已提交
1100
	slb_initialize();
1101 1102 1103 1104

	if (cpu_has_feature(CPU_FTR_ARCH_206)
			&& cpu_has_feature(CPU_FTR_HVMODE))
		tlbiel_all();
1105 1106 1107
}

#ifdef CONFIG_SMP
1108
void hash__early_init_mmu_secondary(void)
1109 1110
{
	/* Initialize hash table for that CPU */
1111
	if (!firmware_has_feature(FW_FEATURE_LPAR)) {
1112

1113 1114 1115
		if (!cpu_has_feature(CPU_FTR_ARCH_300))
			mtspr(SPRN_SDR1, _SDR1);
		else
1116 1117
			set_ptcr_when_no_uv(__pa(partition_tb) |
					    (PATB_SIZE_SHIFT - 12));
1118
	}
M
Michael Ellerman 已提交
1119
	/* Initialize SLB */
M
Michael Ellerman 已提交
1120
	slb_initialize();
1121 1122 1123 1124

	if (cpu_has_feature(CPU_FTR_ARCH_206)
			&& cpu_has_feature(CPU_FTR_HVMODE))
		tlbiel_all();
1125

1126 1127
#ifdef CONFIG_PPC_MEM_KEYS
	if (mmu_has_feature(MMU_FTR_PKEY))
1128
		mtspr(SPRN_UAMOR, default_uamor);
1129
#endif
1130
}
1131
#endif /* CONFIG_SMP */
1132

L
Linus Torvalds 已提交
1133 1134 1135 1136 1137 1138 1139
/*
 * Called by asm hashtable.S for doing lazy icache flush
 */
unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
{
	struct page *page;

1140 1141 1142
	if (!pfn_valid(pte_pfn(pte)))
		return pp;

L
Linus Torvalds 已提交
1143 1144 1145 1146 1147
	page = pte_page(pte);

	/* page is dirty */
	if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
		if (trap == 0x400) {
1148
			flush_dcache_icache_page(page);
L
Linus Torvalds 已提交
1149 1150
			set_bit(PG_arch_1, &page->flags);
		} else
1151
			pp |= HPTE_R_N;
L
Linus Torvalds 已提交
1152 1153 1154 1155
	}
	return pp;
}

1156
#ifdef CONFIG_PPC_MM_SLICES
1157
static unsigned int get_paca_psize(unsigned long addr)
1158
{
1159
	unsigned char *psizes;
1160
	unsigned long index, mask_index;
1161 1162

	if (addr < SLICE_LOW_TOP) {
1163
		psizes = get_paca()->mm_ctx_low_slices_psize;
1164
		index = GET_LOW_SLICE_INDEX(addr);
1165
	} else {
1166
		psizes = get_paca()->mm_ctx_high_slices_psize;
1167
		index = GET_HIGH_SLICE_INDEX(addr);
1168
	}
1169
	mask_index = index & 0x1;
1170
	return (psizes[index >> 1] >> (mask_index * 4)) & 0xF;
1171 1172 1173
}

#else
1174
unsigned int get_paca_psize(unsigned long addr)
1175
{
1176
	return get_paca()->mm_ctx_user_psize;
1177 1178 1179
}
#endif

1180 1181 1182 1183 1184
/*
 * Demote a segment to using 4k pages.
 * For now this makes the whole process use 4k pages.
 */
#ifdef CONFIG_PPC_64K_PAGES
1185
void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
1186
{
1187
	if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
1188
		return;
1189
	slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
1190
	copro_flush_all_slbs(mm);
1191 1192 1193
	if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) {

		copy_mm_to_paca(mm);
1194
		slb_flush_and_restore_bolted();
1195
	}
1196
}
1197
#endif /* CONFIG_PPC_64K_PAGES */
1198

1199 1200 1201 1202 1203 1204
#ifdef CONFIG_PPC_SUBPAGE_PROT
/*
 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
 * Userspace sets the subpage permissions using the subpage_prot system call.
 *
 * Result is 0: full permissions, _PAGE_RW: read-only,
1205
 * _PAGE_RWX: no access.
1206
 */
1207
static int subpage_protection(struct mm_struct *mm, unsigned long ea)
1208
{
1209
	struct subpage_prot_table *spt = mm_ctx_subpage_prot(&mm->context);
1210 1211 1212
	u32 spp = 0;
	u32 **sbpm, *sbpp;

1213 1214 1215
	if (!spt)
		return 0;

1216 1217
	if (ea >= spt->maxaddr)
		return 0;
1218
	if (ea < 0x100000000UL) {
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
		/* addresses below 4GB use spt->low_prot */
		sbpm = spt->low_prot;
	} else {
		sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
		if (!sbpm)
			return 0;
	}
	sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
	if (!sbpp)
		return 0;
	spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];

	/* extract 2-bit bitfield for this 4k subpage */
	spp >>= 30 - 2 * ((ea >> 12) & 0xf);

1234 1235 1236 1237 1238 1239 1240
	/*
	 * 0 -> full premission
	 * 1 -> Read only
	 * 2 -> no access.
	 * We return the flag that need to be cleared.
	 */
	spp = ((spp & 2) ? _PAGE_RWX : 0) | ((spp & 1) ? _PAGE_WRITE : 0);
1241 1242 1243 1244
	return spp;
}

#else /* CONFIG_PPC_SUBPAGE_PROT */
1245
static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
1246 1247 1248 1249 1250
{
	return 0;
}
#endif

1251 1252
void hash_failure_debug(unsigned long ea, unsigned long access,
			unsigned long vsid, unsigned long trap,
1253
			int ssize, int psize, int lpsize, unsigned long pte)
1254 1255 1256 1257 1258
{
	if (!printk_ratelimit())
		return;
	pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
		ea, access, current->comm);
1259 1260
	pr_info("    trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
		trap, vsid, ssize, psize, lpsize, pte);
1261 1262
}

1263 1264 1265 1266 1267 1268
static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
			     int psize, bool user_region)
{
	if (user_region) {
		if (psize != get_paca_psize(ea)) {
			copy_mm_to_paca(mm);
1269
			slb_flush_and_restore_bolted();
1270 1271 1272 1273 1274 1275 1276 1277 1278
		}
	} else if (get_paca()->vmalloc_sllp !=
		   mmu_psize_defs[mmu_vmalloc_psize].sllp) {
		get_paca()->vmalloc_sllp =
			mmu_psize_defs[mmu_vmalloc_psize].sllp;
		slb_vmalloc_update();
	}
}

1279 1280
/*
 * Result code is:
L
Linus Torvalds 已提交
1281 1282 1283
 *  0 - handled
 *  1 - normal page fault
 * -1 - critical hash insertion error
1284
 * -2 - access not permitted by subpage protection mechanism
L
Linus Torvalds 已提交
1285
 */
1286 1287 1288
int hash_page_mm(struct mm_struct *mm, unsigned long ea,
		 unsigned long access, unsigned long trap,
		 unsigned long flags)
L
Linus Torvalds 已提交
1289
{
1290
	bool is_thp;
1291
	enum ctx_state prev_state = exception_enter();
1292
	pgd_t *pgdir;
L
Linus Torvalds 已提交
1293 1294
	unsigned long vsid;
	pte_t *ptep;
1295
	unsigned hugeshift;
1296
	int rc, user_region = 0;
P
Paul Mackerras 已提交
1297
	int psize, ssize;
L
Linus Torvalds 已提交
1298

1299 1300
	DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
		ea, access, trap);
1301
	trace_hash_fault(ea, access, trap);
1302

1303
	/* Get region & vsid */
1304
	switch (get_region_id(ea)) {
L
Linus Torvalds 已提交
1305 1306
	case USER_REGION_ID:
		user_region = 1;
1307 1308
		if (! mm) {
			DBG_LOW(" user region with no mm !\n");
1309 1310
			rc = 1;
			goto bail;
1311
		}
1312
		psize = get_slice_psize(mm, ea);
P
Paul Mackerras 已提交
1313
		ssize = user_segment_size(ea);
1314
		vsid = get_user_vsid(&mm->context, ea, ssize);
L
Linus Torvalds 已提交
1315 1316
		break;
	case VMALLOC_REGION_ID:
P
Paul Mackerras 已提交
1317
		vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
1318 1319
		psize = mmu_vmalloc_psize;
		ssize = mmu_kernel_ssize;
1320
		flags |= HPTE_USE_KERNEL_KEY;
1321 1322 1323 1324 1325
		break;

	case IO_REGION_ID:
		vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
		psize = mmu_io_psize;
P
Paul Mackerras 已提交
1326
		ssize = mmu_kernel_ssize;
1327
		flags |= HPTE_USE_KERNEL_KEY;
L
Linus Torvalds 已提交
1328 1329
		break;
	default:
1330 1331 1332
		/*
		 * Not a valid range
		 * Send the problem up to do_page_fault()
L
Linus Torvalds 已提交
1333
		 */
1334 1335
		rc = 1;
		goto bail;
L
Linus Torvalds 已提交
1336
	}
1337
	DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
L
Linus Torvalds 已提交
1338

1339 1340 1341
	/* Bad address. */
	if (!vsid) {
		DBG_LOW("Bad address!\n");
1342 1343
		rc = 1;
		goto bail;
1344
	}
1345
	/* Get pgdir */
L
Linus Torvalds 已提交
1346
	pgdir = mm->pgd;
1347 1348 1349 1350
	if (pgdir == NULL) {
		rc = 1;
		goto bail;
	}
L
Linus Torvalds 已提交
1351

1352
	/* Check CPU locality */
1353
	if (user_region && mm_is_thread_local(mm))
1354
		flags |= HPTE_LOCAL_UPDATE;
L
Linus Torvalds 已提交
1355

1356
#ifndef CONFIG_PPC_64K_PAGES
1357 1358
	/*
	 * If we use 4K pages and our psize is not 4K, then we might
1359 1360 1361 1362 1363
	 * be hitting a special driver mapping, and need to align the
	 * address before we fetch the PTE.
	 *
	 * It could also be a hugepage mapping, in which case this is
	 * not necessary, but it's not harmful, either.
1364 1365 1366 1367 1368
	 */
	if (psize != MMU_PAGE_4K)
		ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
#endif /* CONFIG_PPC_64K_PAGES */

1369
	/* Get PTE and page size from page tables */
1370
	ptep = find_linux_pte(pgdir, ea, &is_thp, &hugeshift);
1371 1372
	if (ptep == NULL || !pte_present(*ptep)) {
		DBG_LOW(" no PTE !\n");
1373 1374
		rc = 1;
		goto bail;
1375 1376
	}

1377 1378 1379 1380 1381 1382 1383 1384 1385
	/*
	 * Add _PAGE_PRESENT to the required access perm. If there are parallel
	 * updates to the pte that can possibly clear _PAGE_PTE, catch that too.
	 *
	 * We can safely use the return pte address in rest of the function
	 * because we do set H_PAGE_BUSY which prevents further updates to pte
	 * from generic code.
	 */
	access |= _PAGE_PRESENT | _PAGE_PTE;
1386

1387 1388
	/*
	 * Pre-check access permissions (will be re-checked atomically
1389 1390
	 * in __hash_page_XX but this pre-check is a fast path
	 */
1391
	if (!check_pte_access(access, pte_val(*ptep))) {
1392
		DBG_LOW(" no access !\n");
1393 1394
		rc = 1;
		goto bail;
1395 1396
	}

1397
	if (hugeshift) {
1398
		if (is_thp)
1399
			rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
1400
					     trap, flags, ssize, psize);
1401 1402 1403
#ifdef CONFIG_HUGETLB_PAGE
		else
			rc = __hash_page_huge(ea, access, vsid, ptep, trap,
1404
					      flags, ssize, hugeshift, psize);
1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
#else
		else {
			/*
			 * if we have hugeshift, and is not transhuge with
			 * hugetlb disabled, something is really wrong.
			 */
			rc = 1;
			WARN_ON(1);
		}
#endif
1415 1416 1417
		if (current->mm == mm)
			check_paca_psize(ea, mm, psize, user_region);

1418 1419
		goto bail;
	}
1420

1421 1422 1423 1424 1425 1426 1427
#ifndef CONFIG_PPC_64K_PAGES
	DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
#else
	DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
		pte_val(*(ptep + PTRS_PER_PTE)));
#endif
	/* Do actual hashing */
1428
#ifdef CONFIG_PPC_64K_PAGES
1429 1430
	/* If H_PAGE_4K_PFN is set, make sure this is a 4k segment */
	if ((pte_val(*ptep) & H_PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
1431 1432 1433 1434
		demote_segment_4k(mm, ea);
		psize = MMU_PAGE_4K;
	}

1435 1436
	/*
	 * If this PTE is non-cacheable and we have restrictions on
1437 1438
	 * using non cacheable large pages, then we switch to 4k
	 */
1439
	if (mmu_ci_restrictions && psize == MMU_PAGE_64K && pte_ci(*ptep)) {
1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452
		if (user_region) {
			demote_segment_4k(mm, ea);
			psize = MMU_PAGE_4K;
		} else if (ea < VMALLOC_END) {
			/*
			 * some driver did a non-cacheable mapping
			 * in vmalloc space, so switch vmalloc
			 * to 4k pages
			 */
			printk(KERN_ALERT "Reducing vmalloc segment "
			       "to 4kB pages because of "
			       "non-cacheable mapping\n");
			psize = mmu_vmalloc_psize = MMU_PAGE_4K;
1453
			copro_flush_all_slbs(mm);
1454
		}
1455
	}
1456

1457 1458
#endif /* CONFIG_PPC_64K_PAGES */

1459 1460 1461
	if (current->mm == mm)
		check_paca_psize(ea, mm, psize, user_region);

1462
#ifdef CONFIG_PPC_64K_PAGES
1463
	if (psize == MMU_PAGE_64K)
1464 1465
		rc = __hash_page_64K(ea, access, vsid, ptep, trap,
				     flags, ssize);
1466
	else
1467
#endif /* CONFIG_PPC_64K_PAGES */
1468
	{
1469
		int spp = subpage_protection(mm, ea);
1470 1471 1472 1473
		if (access & spp)
			rc = -2;
		else
			rc = __hash_page_4K(ea, access, vsid, ptep, trap,
1474
					    flags, ssize, spp);
1475
	}
1476

1477 1478
	/*
	 * Dump some info in case of hash insertion failure, they should
1479 1480 1481 1482
	 * never happen so it is really useful to know if/when they do
	 */
	if (rc == -1)
		hash_failure_debug(ea, access, vsid, trap, ssize, psize,
1483
				   psize, pte_val(*ptep));
1484 1485 1486 1487 1488 1489 1490
#ifndef CONFIG_PPC_64K_PAGES
	DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
#else
	DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
		pte_val(*(ptep + PTRS_PER_PTE)));
#endif
	DBG_LOW(" -> rc=%d\n", rc);
1491 1492 1493

bail:
	exception_exit(prev_state);
1494
	return rc;
L
Linus Torvalds 已提交
1495
}
I
Ian Munsie 已提交
1496 1497
EXPORT_SYMBOL_GPL(hash_page_mm);

1498 1499
int hash_page(unsigned long ea, unsigned long access, unsigned long trap,
	      unsigned long dsisr)
I
Ian Munsie 已提交
1500
{
1501
	unsigned long flags = 0;
I
Ian Munsie 已提交
1502 1503
	struct mm_struct *mm = current->mm;

1504 1505
	if ((get_region_id(ea) == VMALLOC_REGION_ID) ||
	    (get_region_id(ea) == IO_REGION_ID))
I
Ian Munsie 已提交
1506 1507
		mm = &init_mm;

1508 1509 1510 1511
	if (dsisr & DSISR_NOHPTE)
		flags |= HPTE_NOHPTE_UPDATE;

	return hash_page_mm(mm, ea, access, trap, flags);
I
Ian Munsie 已提交
1512
}
1513
EXPORT_SYMBOL_GPL(hash_page);
L
Linus Torvalds 已提交
1514

1515
long do_hash_fault(struct pt_regs *regs)
1516
{
1517 1518
	unsigned long ea = regs->dar;
	unsigned long dsisr = regs->dsisr;
1519
	unsigned long access = _PAGE_PRESENT | _PAGE_READ;
1520
	unsigned long flags = 0;
1521 1522
	struct mm_struct *mm;
	unsigned int region_id;
1523
	long err;
1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541

	if (unlikely(dsisr & (DSISR_BAD_FAULT_64S | DSISR_KEYFAULT)))
		goto page_fault;

	/*
	 * If we are in an "NMI" (e.g., an interrupt when soft-disabled), then
	 * don't call hash_page, just fail the fault. This is required to
	 * prevent re-entrancy problems in the hash code, namely perf
	 * interrupts hitting while something holds H_PAGE_BUSY, and taking a
	 * hash fault. See the comment in hash_preload().
	 *
	 * We come here as a result of a DSI at a point where we don't want
	 * to call hash_page, such as when we are accessing memory (possibly
	 * user memory) inside a PMU interrupt that occurred while interrupts
	 * were soft-disabled.  We want to invoke the exception handler for
	 * the access, or panic if there isn't a handler.
	 */
	if (unlikely(in_nmi())) {
1542
		bad_page_fault(regs, SIGSEGV);
1543 1544
		return 0;
	}
1545

1546
	region_id = get_region_id(ea);
1547
	if ((region_id == VMALLOC_REGION_ID) || (region_id == IO_REGION_ID))
1548
		mm = &init_mm;
1549 1550
	else
		mm = current->mm;
1551 1552 1553 1554 1555

	if (dsisr & DSISR_NOHPTE)
		flags |= HPTE_NOHPTE_UPDATE;

	if (dsisr & DSISR_ISSTORE)
1556
		access |= _PAGE_WRITE;
1557
	/*
1558 1559 1560 1561 1562 1563
	 * We set _PAGE_PRIVILEGED only when
	 * kernel mode access kernel space.
	 *
	 * _PAGE_PRIVILEGED is NOT set
	 * 1) when kernel mode access user space
	 * 2) user space access kernel space.
1564
	 */
1565
	access |= _PAGE_PRIVILEGED;
1566
	if (user_mode(regs) || (region_id == USER_REGION_ID))
1567
		access &= ~_PAGE_PRIVILEGED;
1568

1569
	if (regs->trap == 0x400)
1570 1571
		access |= _PAGE_EXEC;

1572 1573 1574 1575 1576 1577 1578 1579 1580
	err = hash_page_mm(mm, ea, access, regs->trap, flags);
	if (unlikely(err < 0)) {
		// failed to instert a hash PTE due to an hypervisor error
		if (user_mode(regs)) {
			if (IS_ENABLED(CONFIG_PPC_SUBPAGE_PROT) && err == -2)
				_exception(SIGSEGV, regs, SEGV_ACCERR, ea);
			else
				_exception(SIGBUS, regs, BUS_ADRERR, ea);
		} else {
1581
			bad_page_fault(regs, SIGBUS);
1582 1583 1584 1585 1586
		}
		err = 0;

	} else if (err) {
page_fault:
1587
		err = do_page_fault(regs);
1588 1589 1590
	}

	return err;
1591 1592
}

1593 1594 1595
#ifdef CONFIG_PPC_MM_SLICES
static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
{
1596
	int psize = get_slice_psize(mm, ea);
1597

1598
	/* We only prefault standard pages for now */
1599
	if (unlikely(psize != mm_ctx_user_psize(&mm->context)))
1600 1601 1602 1603 1604 1605
		return false;

	/*
	 * Don't prefault if subpage protection is enabled for the EA.
	 */
	if (unlikely((psize == MMU_PAGE_4K) && subpage_protection(mm, ea)))
1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
		return false;

	return true;
}
#else
static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
{
	return true;
}
#endif

1617
static void hash_preload(struct mm_struct *mm, pte_t *ptep, unsigned long ea,
1618
			 bool is_exec, unsigned long trap)
L
Linus Torvalds 已提交
1619
{
1620
	unsigned long vsid;
1621
	pgd_t *pgdir;
1622
	int rc, ssize, update_flags = 0;
1623
	unsigned long access = _PAGE_PRESENT | _PAGE_READ | (is_exec ? _PAGE_EXEC : 0);
1624
	unsigned long flags;
1625

1626
	BUG_ON(get_region_id(ea) != USER_REGION_ID);
1627

1628
	if (!should_hash_preload(mm, ea))
1629 1630 1631 1632
		return;

	DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
		" trap=%lx\n", mm, mm->pgd, ea, access, trap);
L
Linus Torvalds 已提交
1633

1634
	/* Get Linux PTE if available */
1635 1636 1637
	pgdir = mm->pgd;
	if (pgdir == NULL)
		return;
1638 1639 1640

	/* Get VSID */
	ssize = user_segment_size(ea);
1641
	vsid = get_user_vsid(&mm->context, ea, ssize);
1642 1643 1644
	if (!vsid)
		return;

1645
#ifdef CONFIG_PPC_64K_PAGES
1646
	/* If either H_PAGE_4K_PFN or cache inhibited is set (and we are on
1647 1648 1649 1650
	 * a 64K kernel), then we don't preload, hash_page() will take
	 * care of it once we actually try to access the page.
	 * That way we don't have to duplicate all of the logic for segment
	 * page size demotion here
1651 1652
	 * Called with  PTL held, hence can be sure the value won't change in
	 * between.
1653
	 */
1654
	if ((pte_val(*ptep) & H_PAGE_4K_PFN) || pte_ci(*ptep))
1655
		return;
1656 1657
#endif /* CONFIG_PPC_64K_PAGES */

1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679
	/*
	 * __hash_page_* must run with interrupts off, as it sets the
	 * H_PAGE_BUSY bit. It's possible for perf interrupts to hit at any
	 * time and may take a hash fault reading the user stack, see
	 * read_user_stack_slow() in the powerpc/perf code.
	 *
	 * If that takes a hash fault on the same page as we lock here, it
	 * will bail out when seeing H_PAGE_BUSY set, and retry the access
	 * leading to an infinite loop.
	 *
	 * Disabling interrupts here does not prevent perf interrupts, but it
	 * will prevent them taking hash faults (see the NMI test in
	 * do_hash_page), then read_user_stack's copy_from_user_nofault will
	 * fail and perf will fall back to read_user_stack_slow(), which
	 * walks the Linux page tables.
	 *
	 * Interrupts must also be off for the duration of the
	 * mm_is_thread_local test and update, to prevent preempt running the
	 * mm on another CPU (XXX: this may be racy vs kthread_use_mm).
	 */
	local_irq_save(flags);

1680
	/* Is that local to this CPU ? */
1681
	if (mm_is_thread_local(mm))
1682
		update_flags |= HPTE_LOCAL_UPDATE;
1683 1684

	/* Hash it in */
1685
#ifdef CONFIG_PPC_64K_PAGES
1686
	if (mm_ctx_user_psize(&mm->context) == MMU_PAGE_64K)
1687 1688
		rc = __hash_page_64K(ea, access, vsid, ptep, trap,
				     update_flags, ssize);
L
Linus Torvalds 已提交
1689
	else
1690
#endif /* CONFIG_PPC_64K_PAGES */
1691 1692
		rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags,
				    ssize, subpage_protection(mm, ea));
1693 1694 1695 1696 1697 1698

	/* Dump some info in case of hash insertion failure, they should
	 * never happen so it is really useful to know if/when they do
	 */
	if (rc == -1)
		hash_failure_debug(ea, access, vsid, trap, ssize,
1699 1700
				   mm_ctx_user_psize(&mm->context),
				   mm_ctx_user_psize(&mm->context),
1701
				   pte_val(*ptep));
1702 1703

	local_irq_restore(flags);
1704 1705
}

1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
/*
 * This is called at the end of handling a user page fault, when the
 * fault has been handled by updating a PTE in the linux page tables.
 * We use it to preload an HPTE into the hash table corresponding to
 * the updated linux PTE.
 *
 * This must always be called with the pte lock held.
 */
void update_mmu_cache(struct vm_area_struct *vma, unsigned long address,
		      pte_t *ptep)
{
	/*
	 * We don't need to worry about _PAGE_PRESENT here because we are
	 * called with either mm->page_table_lock held or ptl lock held
	 */
	unsigned long trap;
	bool is_exec;

1724
	if (radix_enabled())
1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
		return;

	/* We only want HPTEs for linux PTEs that have _PAGE_ACCESSED set */
	if (!pte_young(*ptep) || address >= TASK_SIZE)
		return;

	/*
	 * We try to figure out if we are coming from an instruction
	 * access fault and pass that down to __hash_page so we avoid
	 * double-faulting on execution of fresh text. We have to test
	 * for regs NULL since init will get here first thing at boot.
	 *
	 * We also avoid filling the hash if not coming from a fault.
	 */

	trap = current->thread.regs ? TRAP(current->thread.regs) : 0UL;
	switch (trap) {
	case 0x300:
		is_exec = false;
		break;
	case 0x400:
		is_exec = true;
		break;
	default:
		return;
	}

1752
	hash_preload(vma->vm_mm, ptep, address, is_exec, trap);
1753 1754
}

1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
static inline void tm_flush_hash_page(int local)
{
	/*
	 * Transactions are not aborted by tlbiel, only tlbie. Without, syncing a
	 * page back to a block device w/PIO could pick up transactional data
	 * (bad!) so we force an abort here. Before the sync the page will be
	 * made read-only, which will flush_hash_page. BIG ISSUE here: if the
	 * kernel uses a page from userspace without unmapping it first, it may
	 * see the speculated version.
	 */
	if (local && cpu_has_feature(CPU_FTR_TM) && current->thread.regs &&
	    MSR_TM_ACTIVE(current->thread.regs->msr)) {
		tm_enable();
		tm_abort(TM_CAUSE_TLBI);
	}
}
#else
static inline void tm_flush_hash_page(int local)
{
}
#endif

1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
/*
 * Return the global hash slot, corresponding to the given PTE, which contains
 * the HPTE.
 */
unsigned long pte_get_hash_gslot(unsigned long vpn, unsigned long shift,
		int ssize, real_pte_t rpte, unsigned int subpg_index)
{
	unsigned long hash, gslot, hidx;

	hash = hpt_hash(vpn, shift, ssize);
	hidx = __rpte_to_hidx(rpte, subpg_index);
	if (hidx & _PTEIDX_SECONDARY)
		hash = ~hash;
	gslot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
	gslot += hidx & _PTEIDX_GROUP_IX;
	return gslot;
}

1796
void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
1797
		     unsigned long flags)
1798
{
1799
	unsigned long index, shift, gslot;
1800
	int local = flags & HPTE_LOCAL_UPDATE;
1801

1802 1803
	DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
	pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
1804 1805
		gslot = pte_get_hash_gslot(vpn, shift, ssize, pte, index);
		DBG_LOW(" sub %ld: gslot=%lx\n", index, gslot);
1806 1807 1808 1809
		/*
		 * We use same base page size and actual psize, because we don't
		 * use these functions for hugepage
		 */
1810
		mmu_hash_ops.hpte_invalidate(gslot, vpn, psize, psize,
1811
					     ssize, local);
1812
	} pte_iterate_hashed_end();
1813

1814
	tm_flush_hash_page(local);
L
Linus Torvalds 已提交
1815 1816
}

1817 1818
#ifdef CONFIG_TRANSPARENT_HUGEPAGE
void flush_hash_hugepage(unsigned long vsid, unsigned long addr,
1819 1820
			 pmd_t *pmdp, unsigned int psize, int ssize,
			 unsigned long flags)
1821 1822 1823 1824 1825
{
	int i, max_hpte_count, valid;
	unsigned long s_addr;
	unsigned char *hpte_slot_array;
	unsigned long hidx, shift, vpn, hash, slot;
1826
	int local = flags & HPTE_LOCAL_UPDATE;
1827 1828 1829 1830 1831 1832

	s_addr = addr & HPAGE_PMD_MASK;
	hpte_slot_array = get_hpte_slot_array(pmdp);
	/*
	 * IF we try to do a HUGE PTE update after a withdraw is done.
	 * we will find the below NULL. This happens when we do
1833
	 * split_huge_pmd
1834 1835 1836 1837
	 */
	if (!hpte_slot_array)
		return;

1838 1839 1840
	if (mmu_hash_ops.hugepage_invalidate) {
		mmu_hash_ops.hugepage_invalidate(vsid, s_addr, hpte_slot_array,
						 psize, ssize, local);
1841 1842
		goto tm_abort;
	}
1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
	/*
	 * No bluk hpte removal support, invalidate each entry
	 */
	shift = mmu_psize_defs[psize].shift;
	max_hpte_count = HPAGE_PMD_SIZE >> shift;
	for (i = 0; i < max_hpte_count; i++) {
		/*
		 * 8 bits per each hpte entries
		 * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit]
		 */
		valid = hpte_valid(hpte_slot_array, i);
		if (!valid)
			continue;
		hidx =  hpte_hash_index(hpte_slot_array, i);

		/* get the vpn */
		addr = s_addr + (i * (1ul << shift));
		vpn = hpt_vpn(addr, vsid, ssize);
		hash = hpt_hash(vpn, shift, ssize);
		if (hidx & _PTEIDX_SECONDARY)
			hash = ~hash;

		slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
		slot += hidx & _PTEIDX_GROUP_IX;
1867 1868
		mmu_hash_ops.hpte_invalidate(slot, vpn, psize,
					     MMU_PAGE_16M, ssize, local);
1869 1870
	}
tm_abort:
1871
	tm_flush_hash_page(local);
1872 1873 1874
}
#endif /* CONFIG_TRANSPARENT_HUGEPAGE */

1875
void flush_hash_range(unsigned long number, int local)
L
Linus Torvalds 已提交
1876
{
1877 1878
	if (mmu_hash_ops.flush_hash_range)
		mmu_hash_ops.flush_hash_range(number, local);
1879
	else {
L
Linus Torvalds 已提交
1880
		int i;
1881
		struct ppc64_tlb_batch *batch =
1882
			this_cpu_ptr(&ppc64_tlb_batch);
L
Linus Torvalds 已提交
1883 1884

		for (i = 0; i < number; i++)
1885
			flush_hash_page(batch->vpn[i], batch->pte[i],
P
Paul Mackerras 已提交
1886
					batch->psize, batch->ssize, local);
L
Linus Torvalds 已提交
1887 1888 1889
	}
}

1890 1891 1892 1893 1894 1895 1896 1897
long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
			   unsigned long pa, unsigned long rflags,
			   unsigned long vflags, int psize, int ssize)
{
	unsigned long hpte_group;
	long slot;

repeat:
1898
	hpte_group = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1899 1900

	/* Insert into the hash table, primary slot */
1901 1902
	slot = mmu_hash_ops.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
					psize, psize, ssize);
1903 1904 1905

	/* Primary is full, try the secondary */
	if (unlikely(slot == -1)) {
1906
		hpte_group = (~hash & htab_hash_mask) * HPTES_PER_GROUP;
1907 1908 1909
		slot = mmu_hash_ops.hpte_insert(hpte_group, vpn, pa, rflags,
						vflags | HPTE_V_SECONDARY,
						psize, psize, ssize);
1910 1911
		if (slot == -1) {
			if (mftb() & 0x1)
1912 1913
				hpte_group = (hash & htab_hash_mask) *
						HPTES_PER_GROUP;
1914

1915
			mmu_hash_ops.hpte_remove(hpte_group);
1916 1917 1918 1919 1920 1921 1922
			goto repeat;
		}
	}

	return slot;
}

1923 1924 1925
#ifdef CONFIG_DEBUG_PAGEALLOC
static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
{
1926
	unsigned long hash;
P
Paul Mackerras 已提交
1927
	unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1928
	unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
1929
	unsigned long mode = htab_convert_pte_flags(pgprot_val(PAGE_KERNEL), HPTE_USE_KERNEL_KEY);
1930
	long ret;
1931

1932
	hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
1933

1934 1935 1936
	/* Don't create HPTE entries for bad address */
	if (!vsid)
		return;
1937 1938 1939 1940 1941

	ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
				    HPTE_V_BOLTED,
				    mmu_linear_psize, mmu_kernel_ssize);

1942 1943 1944 1945 1946 1947 1948 1949 1950
	BUG_ON (ret < 0);
	spin_lock(&linear_map_hash_lock);
	BUG_ON(linear_map_hash_slots[lmi] & 0x80);
	linear_map_hash_slots[lmi] = ret | 0x80;
	spin_unlock(&linear_map_hash_lock);
}

static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
{
P
Paul Mackerras 已提交
1951 1952
	unsigned long hash, hidx, slot;
	unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1953
	unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
1954

1955
	hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
1956 1957 1958 1959 1960 1961 1962 1963 1964
	spin_lock(&linear_map_hash_lock);
	BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
	hidx = linear_map_hash_slots[lmi] & 0x7f;
	linear_map_hash_slots[lmi] = 0;
	spin_unlock(&linear_map_hash_lock);
	if (hidx & _PTEIDX_SECONDARY)
		hash = ~hash;
	slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
	slot += hidx & _PTEIDX_GROUP_IX;
1965 1966 1967
	mmu_hash_ops.hpte_invalidate(slot, vpn, mmu_linear_psize,
				     mmu_linear_psize,
				     mmu_kernel_ssize, 0);
1968 1969
}

1970
void __kernel_map_pages(struct page *page, int numpages, int enable)
1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988
{
	unsigned long flags, vaddr, lmi;
	int i;

	local_irq_save(flags);
	for (i = 0; i < numpages; i++, page++) {
		vaddr = (unsigned long)page_address(page);
		lmi = __pa(vaddr) >> PAGE_SHIFT;
		if (lmi >= linear_map_hash_count)
			continue;
		if (enable)
			kernel_map_linear_page(vaddr, lmi);
		else
			kernel_unmap_linear_page(vaddr, lmi);
	}
	local_irq_restore(flags);
}
#endif /* CONFIG_DEBUG_PAGEALLOC */
1989

1990
void hash__setup_initial_memory_limit(phys_addr_t first_memblock_base,
1991 1992
				phys_addr_t first_memblock_size)
{
1993 1994
	/*
	 * We don't currently support the first MEMBLOCK not mapping 0
1995 1996 1997 1998
	 * physical on those processors
	 */
	BUG_ON(first_memblock_base != 0);

1999 2000 2001 2002 2003
	/*
	 * On virtualized systems the first entry is our RMA region aka VRMA,
	 * non-virtualized 64-bit hash MMU systems don't have a limitation
	 * on real mode access.
	 *
2004 2005
	 * For guests on platforms before POWER9, we clamp the it limit to 1G
	 * to avoid some funky things such as RTAS bugs etc...
2006 2007 2008 2009 2010 2011
	 *
	 * On POWER9 we limit to 1TB in case the host erroneously told us that
	 * the RMA was >1TB. Effective address bits 0:23 are treated as zero
	 * (meaning the access is aliased to zero i.e. addr = addr % 1TB)
	 * for virtual real mode addressing and so it doesn't make sense to
	 * have an area larger than 1TB as it can't be addressed.
2012
	 */
2013
	if (!early_cpu_has_feature(CPU_FTR_HVMODE)) {
2014 2015 2016
		ppc64_rma_size = first_memblock_size;
		if (!early_cpu_has_feature(CPU_FTR_ARCH_300))
			ppc64_rma_size = min_t(u64, ppc64_rma_size, 0x40000000);
2017 2018 2019
		else
			ppc64_rma_size = min_t(u64, ppc64_rma_size,
					       1UL << SID_SHIFT_1T);
2020

2021 2022 2023 2024 2025
		/* Finally limit subsequent allocations */
		memblock_set_current_limit(ppc64_rma_size);
	} else {
		ppc64_rma_size = ULONG_MAX;
	}
2026
}
2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037

#ifdef CONFIG_DEBUG_FS

static int hpt_order_get(void *data, u64 *val)
{
	*val = ppc64_pft_size;
	return 0;
}

static int hpt_order_set(void *data, u64 val)
{
2038 2039
	int ret;

2040 2041 2042
	if (!mmu_hash_ops.resize_hpt)
		return -ENODEV;

2043 2044 2045 2046 2047
	cpus_read_lock();
	ret = mmu_hash_ops.resize_hpt(val);
	cpus_read_unlock();

	return ret;
2048 2049
}

2050
DEFINE_DEBUGFS_ATTRIBUTE(fops_hpt_order, hpt_order_get, hpt_order_set, "%llu\n");
2051 2052 2053

static int __init hash64_debugfs(void)
{
2054 2055
	debugfs_create_file("hpt_order", 0600, powerpc_debugfs_root, NULL,
			    &fops_hpt_order);
2056 2057 2058 2059
	return 0;
}
machine_device_initcall(pseries, hash64_debugfs);
#endif /* CONFIG_DEBUG_FS */
2060 2061 2062 2063 2064 2065 2066 2067

void __init print_system_hash_info(void)
{
	pr_info("ppc64_pft_size    = 0x%llx\n", ppc64_pft_size);

	if (htab_hash_mask)
		pr_info("htab_hash_mask    = 0x%lx\n", htab_hash_mask);
}