hash_utils.c 50.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
 *   {mikejc|engebret}@us.ibm.com
 *
 *    Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
 *
 * SMP scalability work:
 *    Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
 * 
 *    Module name: htab.c
 *
 *    Description:
 *      PowerPC Hashed Page Table functions
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */

#undef DEBUG
22
#undef DEBUG_LOW
L
Linus Torvalds 已提交
23

24
#define pr_fmt(fmt) "hash-mmu: " fmt
L
Linus Torvalds 已提交
25 26
#include <linux/spinlock.h>
#include <linux/errno.h>
27
#include <linux/sched/mm.h>
L
Linus Torvalds 已提交
28 29 30
#include <linux/proc_fs.h>
#include <linux/stat.h>
#include <linux/sysctl.h>
31
#include <linux/export.h>
L
Linus Torvalds 已提交
32 33 34 35
#include <linux/ctype.h>
#include <linux/cache.h>
#include <linux/init.h>
#include <linux/signal.h>
Y
Yinghai Lu 已提交
36
#include <linux/memblock.h>
37
#include <linux/context_tracking.h>
38
#include <linux/libfdt.h>
R
Ram Pai 已提交
39
#include <linux/pkeys.h>
40
#include <linux/hugetlb.h>
L
Linus Torvalds 已提交
41

42
#include <asm/debugfs.h>
L
Linus Torvalds 已提交
43 44 45 46 47 48
#include <asm/processor.h>
#include <asm/pgtable.h>
#include <asm/mmu.h>
#include <asm/mmu_context.h>
#include <asm/page.h>
#include <asm/types.h>
49
#include <linux/uaccess.h>
L
Linus Torvalds 已提交
50
#include <asm/machdep.h>
51
#include <asm/prom.h>
L
Linus Torvalds 已提交
52 53 54 55 56 57
#include <asm/io.h>
#include <asm/eeh.h>
#include <asm/tlb.h>
#include <asm/cacheflush.h>
#include <asm/cputable.h>
#include <asm/sections.h>
58
#include <asm/copro.h>
59
#include <asm/udbg.h>
60
#include <asm/code-patching.h>
61
#include <asm/fadump.h>
62
#include <asm/firmware.h>
63
#include <asm/tm.h>
64
#include <asm/trace.h>
65
#include <asm/ps3.h>
66
#include <asm/pte-walk.h>
67
#include <asm/asm-prototypes.h>
L
Linus Torvalds 已提交
68 69 70 71 72 73 74

#ifdef DEBUG
#define DBG(fmt...) udbg_printf(fmt)
#else
#define DBG(fmt...)
#endif

75 76 77 78 79 80 81 82
#ifdef DEBUG_LOW
#define DBG_LOW(fmt...) udbg_printf(fmt)
#else
#define DBG_LOW(fmt...)
#endif

#define KB (1024)
#define MB (1024*KB)
83
#define GB (1024L*MB)
84

L
Linus Torvalds 已提交
85 86 87 88 89 90 91 92 93 94 95 96
/*
 * Note:  pte   --> Linux PTE
 *        HPTE  --> PowerPC Hashed Page Table Entry
 *
 * Execution context:
 *   htab_initialize is called with the MMU off (of course), but
 *   the kernel has been copied down to zero so it can directly
 *   reference global data.  At this point it is very difficult
 *   to print debug info.
 *
 */

97 98
static unsigned long _SDR1;
struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
99
EXPORT_SYMBOL_GPL(mmu_psize_defs);
100

101 102 103
u8 hpte_page_sizes[1 << LP_BITS];
EXPORT_SYMBOL_GPL(hpte_page_sizes);

104
struct hash_pte *htab_address;
105
unsigned long htab_size_bytes;
106
unsigned long htab_hash_mask;
A
Alexander Graf 已提交
107
EXPORT_SYMBOL_GPL(htab_hash_mask);
108
int mmu_linear_psize = MMU_PAGE_4K;
109
EXPORT_SYMBOL_GPL(mmu_linear_psize);
110
int mmu_virtual_psize = MMU_PAGE_4K;
111
int mmu_vmalloc_psize = MMU_PAGE_4K;
112 113 114
#ifdef CONFIG_SPARSEMEM_VMEMMAP
int mmu_vmemmap_psize = MMU_PAGE_4K;
#endif
115
int mmu_io_psize = MMU_PAGE_4K;
P
Paul Mackerras 已提交
116
int mmu_kernel_ssize = MMU_SEGSIZE_256M;
117
EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
P
Paul Mackerras 已提交
118
int mmu_highuser_ssize = MMU_SEGSIZE_256M;
119
u16 mmu_slb_size = 64;
A
Alexander Graf 已提交
120
EXPORT_SYMBOL_GPL(mmu_slb_size);
121 122 123
#ifdef CONFIG_PPC_64K_PAGES
int mmu_ci_restrictions;
#endif
124 125 126
#ifdef CONFIG_DEBUG_PAGEALLOC
static u8 *linear_map_hash_slots;
static unsigned long linear_map_hash_count;
127
static DEFINE_SPINLOCK(linear_map_hash_lock);
128
#endif /* CONFIG_DEBUG_PAGEALLOC */
129 130
struct mmu_hash_ops mmu_hash_ops;
EXPORT_SYMBOL(mmu_hash_ops);
L
Linus Torvalds 已提交
131

132 133
/*
 * These are definitions of page sizes arrays to be used when none
134 135
 * is provided by the firmware.
 */
L
Linus Torvalds 已提交
136

137 138
/*
 * Fallback (4k pages only)
139
 */
140
static struct mmu_psize_def mmu_psize_defaults[] = {
141 142 143
	[MMU_PAGE_4K] = {
		.shift	= 12,
		.sllp	= 0,
144
		.penc   = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
145 146 147 148 149
		.avpnm	= 0,
		.tlbiel = 0,
	},
};

150 151
/*
 * POWER4, GPUL, POWER5
152 153 154
 *
 * Support for 16Mb large pages
 */
155
static struct mmu_psize_def mmu_psize_defaults_gp[] = {
156 157 158
	[MMU_PAGE_4K] = {
		.shift	= 12,
		.sllp	= 0,
159
		.penc   = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
160 161 162 163 164 165
		.avpnm	= 0,
		.tlbiel = 1,
	},
	[MMU_PAGE_16M] = {
		.shift	= 24,
		.sllp	= SLB_VSID_L,
166 167
		.penc   = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
			    [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
168 169 170 171 172
		.avpnm	= 0x1UL,
		.tlbiel = 0,
	},
};

173 174 175 176 177 178 179 180 181 182 183 184 185
/*
 * 'R' and 'C' update notes:
 *  - Under pHyp or KVM, the updatepp path will not set C, thus it *will*
 *     create writeable HPTEs without C set, because the hcall H_PROTECT
 *     that we use in that case will not update C
 *  - The above is however not a problem, because we also don't do that
 *     fancy "no flush" variant of eviction and we use H_REMOVE which will
 *     do the right thing and thus we don't have the race I described earlier
 *
 *    - Under bare metal,  we do have the race, so we need R and C set
 *    - We make sure R is always set and never lost
 *    - C is _PAGE_DIRTY, and *should* always be set for a writeable mapping
 */
186
unsigned long htab_convert_pte_flags(unsigned long pteflags)
187
{
188
	unsigned long rflags = 0;
189 190 191 192

	/* _PAGE_EXEC -> NOEXEC */
	if ((pteflags & _PAGE_EXEC) == 0)
		rflags |= HPTE_R_N;
193
	/*
194
	 * PPP bits:
195
	 * Linux uses slb key 0 for kernel and 1 for user.
196 197 198
	 * kernel RW areas are mapped with PPP=0b000
	 * User area is mapped with PPP=0b010 for read/write
	 * or PPP=0b011 for read-only (including writeable but clean pages).
199
	 */
200 201 202 203
	if (pteflags & _PAGE_PRIVILEGED) {
		/*
		 * Kernel read only mapped with ppp bits 0b110
		 */
204 205 206 207 208 209
		if (!(pteflags & _PAGE_WRITE)) {
			if (mmu_has_feature(MMU_FTR_KERNEL_RO))
				rflags |= (HPTE_R_PP0 | 0x2);
			else
				rflags |= 0x3;
		}
210
	} else {
211 212 213
		if (pteflags & _PAGE_RWX)
			rflags |= 0x2;
		if (!((pteflags & _PAGE_WRITE) && (pteflags & _PAGE_DIRTY)))
214 215
			rflags |= 0x1;
	}
216
	/*
217 218
	 * We can't allow hardware to update hpte bits. Hence always
	 * set 'R' bit and set 'C' if it is a write fault
219
	 */
220
	rflags |=  HPTE_R_R;
221 222 223

	if (pteflags & _PAGE_DIRTY)
		rflags |= HPTE_R_C;
224 225 226
	/*
	 * Add in WIG bits
	 */
227 228

	if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_TOLERANT)
229
		rflags |= HPTE_R_I;
230
	else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_NON_IDEMPOTENT)
231
		rflags |= (HPTE_R_I | HPTE_R_G);
232 233 234 235 236 237 238
	else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_SAO)
		rflags |= (HPTE_R_W | HPTE_R_I | HPTE_R_M);
	else
		/*
		 * Add memory coherence if cache inhibited is not set
		 */
		rflags |= HPTE_R_M;
239

240
	rflags |= pte_to_hpte_pkey_bits(pteflags);
241
	return rflags;
242
}
243 244

int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
245
		      unsigned long pstart, unsigned long prot,
P
Paul Mackerras 已提交
246
		      int psize, int ssize)
L
Linus Torvalds 已提交
247
{
248 249 250
	unsigned long vaddr, paddr;
	unsigned int step, shift;
	int ret = 0;
L
Linus Torvalds 已提交
251

252 253
	shift = mmu_psize_defs[psize].shift;
	step = 1 << shift;
L
Linus Torvalds 已提交
254

255 256 257 258 259
	prot = htab_convert_pte_flags(prot);

	DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
	    vstart, vend, pstart, prot, psize, ssize);

260 261
	for (vaddr = vstart, paddr = pstart; vaddr < vend;
	     vaddr += step, paddr += step) {
262
		unsigned long hash, hpteg;
P
Paul Mackerras 已提交
263
		unsigned long vsid = get_kernel_vsid(vaddr, ssize);
264
		unsigned long vpn  = hpt_vpn(vaddr, vsid, ssize);
265 266
		unsigned long tprot = prot;

267 268 269 270 271
		/*
		 * If we hit a bad address return error.
		 */
		if (!vsid)
			return -1;
272
		/* Make kernel text executable */
273
		if (overlaps_kernel_text(vaddr, vaddr + step))
274
			tprot &= ~HPTE_R_N;
L
Linus Torvalds 已提交
275

276 277 278 279
		/* Make kvm guest trampolines executable */
		if (overlaps_kvm_tmp(vaddr, vaddr + step))
			tprot &= ~HPTE_R_N;

280 281 282 283 284 285 286 287 288 289 290 291 292 293
		/*
		 * If relocatable, check if it overlaps interrupt vectors that
		 * are copied down to real 0. For relocatable kernel
		 * (e.g. kdump case) we copy interrupt vectors down to real
		 * address 0. Mark that region as executable. This is
		 * because on p8 system with relocation on exception feature
		 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
		 * in order to execute the interrupt handlers in virtual
		 * mode the vector region need to be marked as executable.
		 */
		if ((PHYSICAL_START > MEMORY_START) &&
			overlaps_interrupt_vector_text(vaddr, vaddr + step))
				tprot &= ~HPTE_R_N;

294
		hash = hpt_hash(vpn, shift, ssize);
L
Linus Torvalds 已提交
295 296
		hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);

297 298 299 300
		BUG_ON(!mmu_hash_ops.hpte_insert);
		ret = mmu_hash_ops.hpte_insert(hpteg, vpn, paddr, tprot,
					       HPTE_V_BOLTED, psize, psize,
					       ssize);
301

302 303
		if (ret < 0)
			break;
304

305
#ifdef CONFIG_DEBUG_PAGEALLOC
306 307
		if (debug_pagealloc_enabled() &&
			(paddr >> PAGE_SHIFT) < linear_map_hash_count)
308 309
			linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
#endif /* CONFIG_DEBUG_PAGEALLOC */
310 311 312
	}
	return ret < 0 ? ret : 0;
}
L
Linus Torvalds 已提交
313

314
int htab_remove_mapping(unsigned long vstart, unsigned long vend,
315 316 317 318
		      int psize, int ssize)
{
	unsigned long vaddr;
	unsigned int step, shift;
319 320
	int rc;
	int ret = 0;
321 322 323 324

	shift = mmu_psize_defs[psize].shift;
	step = 1 << shift;

325
	if (!mmu_hash_ops.hpte_removebolted)
326
		return -ENODEV;
327

328
	for (vaddr = vstart; vaddr < vend; vaddr += step) {
329
		rc = mmu_hash_ops.hpte_removebolted(vaddr, psize, ssize);
330 331 332 333 334 335 336
		if (rc == -ENOENT) {
			ret = -ENOENT;
			continue;
		}
		if (rc < 0)
			return rc;
	}
337

338
	return ret;
339 340
}

341 342 343 344 345 346 347 348 349
static bool disable_1tb_segments = false;

static int __init parse_disable_1tb_segments(char *p)
{
	disable_1tb_segments = true;
	return 0;
}
early_param("disable_1tb_segments", parse_disable_1tb_segments);

P
Paul Mackerras 已提交
350 351 352 353
static int __init htab_dt_scan_seg_sizes(unsigned long node,
					 const char *uname, int depth,
					 void *data)
{
354 355 356
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be32 *prop;
	int size = 0;
P
Paul Mackerras 已提交
357 358 359 360 361

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

362
	prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
P
Paul Mackerras 已提交
363 364 365
	if (prop == NULL)
		return 0;
	for (; size >= 4; size -= 4, ++prop) {
366
		if (be32_to_cpu(prop[0]) == 40) {
P
Paul Mackerras 已提交
367
			DBG("1T segment support detected\n");
368 369 370 371 372 373

			if (disable_1tb_segments) {
				DBG("1T segments disabled by command line\n");
				break;
			}

374
			cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
375
			return 1;
P
Paul Mackerras 已提交
376 377
		}
	}
378
	cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
P
Paul Mackerras 已提交
379 380 381
	return 0;
}

382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405
static int __init get_idx_from_shift(unsigned int shift)
{
	int idx = -1;

	switch (shift) {
	case 0xc:
		idx = MMU_PAGE_4K;
		break;
	case 0x10:
		idx = MMU_PAGE_64K;
		break;
	case 0x14:
		idx = MMU_PAGE_1M;
		break;
	case 0x18:
		idx = MMU_PAGE_16M;
		break;
	case 0x22:
		idx = MMU_PAGE_16G;
		break;
	}
	return idx;
}

406 407 408 409
static int __init htab_dt_scan_page_sizes(unsigned long node,
					  const char *uname, int depth,
					  void *data)
{
410 411 412
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be32 *prop;
	int size = 0;
413 414 415 416 417

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

418
	prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466
	if (!prop)
		return 0;

	pr_info("Page sizes from device-tree:\n");
	size /= 4;
	cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
	while(size > 0) {
		unsigned int base_shift = be32_to_cpu(prop[0]);
		unsigned int slbenc = be32_to_cpu(prop[1]);
		unsigned int lpnum = be32_to_cpu(prop[2]);
		struct mmu_psize_def *def;
		int idx, base_idx;

		size -= 3; prop += 3;
		base_idx = get_idx_from_shift(base_shift);
		if (base_idx < 0) {
			/* skip the pte encoding also */
			prop += lpnum * 2; size -= lpnum * 2;
			continue;
		}
		def = &mmu_psize_defs[base_idx];
		if (base_idx == MMU_PAGE_16M)
			cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;

		def->shift = base_shift;
		if (base_shift <= 23)
			def->avpnm = 0;
		else
			def->avpnm = (1 << (base_shift - 23)) - 1;
		def->sllp = slbenc;
		/*
		 * We don't know for sure what's up with tlbiel, so
		 * for now we only set it for 4K and 64K pages
		 */
		if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
			def->tlbiel = 1;
		else
			def->tlbiel = 0;

		while (size > 0 && lpnum) {
			unsigned int shift = be32_to_cpu(prop[0]);
			int penc  = be32_to_cpu(prop[1]);

			prop += 2; size -= 2;
			lpnum--;

			idx = get_idx_from_shift(shift);
			if (idx < 0)
467
				continue;
468 469 470 471 472 473 474 475 476 477

			if (penc == -1)
				pr_err("Invalid penc for base_shift=%d "
				       "shift=%d\n", base_shift, shift);

			def->penc[idx] = penc;
			pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
				" avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
				base_shift, shift, def->sllp,
				def->avpnm, def->tlbiel, def->penc[idx]);
L
Linus Torvalds 已提交
478
		}
479
	}
480 481

	return 1;
482 483
}

484
#ifdef CONFIG_HUGETLB_PAGE
485 486
/*
 * Scan for 16G memory blocks that have been set aside for huge pages
487 488 489 490 491
 * and reserve those blocks for 16G huge pages.
 */
static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
					const char *uname, int depth,
					void *data) {
492 493 494
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be64 *addr_prop;
	const __be32 *page_count_prop;
495 496 497 498 499 500 501 502
	unsigned int expected_pages;
	long unsigned int phys_addr;
	long unsigned int block_size;

	/* We are scanning "memory" nodes only */
	if (type == NULL || strcmp(type, "memory") != 0)
		return 0;

503 504 505 506
	/*
	 * This property is the log base 2 of the number of virtual pages that
	 * will represent this memory block.
	 */
507 508 509
	page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
	if (page_count_prop == NULL)
		return 0;
510
	expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
511 512 513
	addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
	if (addr_prop == NULL)
		return 0;
514 515
	phys_addr = be64_to_cpu(addr_prop[0]);
	block_size = be64_to_cpu(addr_prop[1]);
516 517 518 519 520
	if (block_size != (16 * GB))
		return 0;
	printk(KERN_INFO "Huge page(16GB) memory: "
			"addr = 0x%lX size = 0x%lX pages = %d\n",
			phys_addr, block_size, expected_pages);
521
	if (phys_addr + block_size * expected_pages <= memblock_end_of_DRAM()) {
Y
Yinghai Lu 已提交
522
		memblock_reserve(phys_addr, block_size * expected_pages);
523
		pseries_add_gpage(phys_addr, block_size, expected_pages);
524
	}
525 526
	return 0;
}
527
#endif /* CONFIG_HUGETLB_PAGE */
528

529 530 531 532 533 534 535 536
static void mmu_psize_set_default_penc(void)
{
	int bpsize, apsize;
	for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
		for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
			mmu_psize_defs[bpsize].penc[apsize] = -1;
}

537 538 539 540 541 542 543 544 545 546
#ifdef CONFIG_PPC_64K_PAGES

static bool might_have_hea(void)
{
	/*
	 * The HEA ethernet adapter requires awareness of the
	 * GX bus. Without that awareness we can easily assume
	 * we will never see an HEA ethernet device.
	 */
#ifdef CONFIG_IBMEBUS
547
	return !cpu_has_feature(CPU_FTR_ARCH_207S) &&
548
		firmware_has_feature(FW_FEATURE_SPLPAR);
549 550 551 552 553 554 555
#else
	return false;
#endif
}

#endif /* #ifdef CONFIG_PPC_64K_PAGES */

556
static void __init htab_scan_page_sizes(void)
557 558 559
{
	int rc;

560 561 562
	/* se the invalid penc to -1 */
	mmu_psize_set_default_penc();

563
	/* Default to 4K pages only */
564 565
	memcpy(mmu_psize_defs, mmu_psize_defaults,
	       sizeof(mmu_psize_defaults));
566 567 568 569 570

	/*
	 * Try to find the available page sizes in the device-tree
	 */
	rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
571
	if (rc == 0 && early_mmu_has_feature(MMU_FTR_16M_PAGE)) {
572 573 574 575
		/*
		 * Nothing in the device-tree, but the CPU supports 16M pages,
		 * so let's fallback on a known size list for 16M capable CPUs.
		 */
576 577
		memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
		       sizeof(mmu_psize_defaults_gp));
578 579 580
	}

#ifdef CONFIG_HUGETLB_PAGE
581 582 583 584
	if (!hugetlb_disabled) {
		/* Reserve 16G huge page memory sections for huge pages */
		of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
	}
585 586 587
#endif /* CONFIG_HUGETLB_PAGE */
}

588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
/*
 * Fill in the hpte_page_sizes[] array.
 * We go through the mmu_psize_defs[] array looking for all the
 * supported base/actual page size combinations.  Each combination
 * has a unique pagesize encoding (penc) value in the low bits of
 * the LP field of the HPTE.  For actual page sizes less than 1MB,
 * some of the upper LP bits are used for RPN bits, meaning that
 * we need to fill in several entries in hpte_page_sizes[].
 *
 * In diagrammatic form, with r = RPN bits and z = page size bits:
 *        PTE LP     actual page size
 *    rrrr rrrz		>=8KB
 *    rrrr rrzz		>=16KB
 *    rrrr rzzz		>=32KB
 *    rrrr zzzz		>=64KB
 *    ...
 *
 * The zzzz bits are implementation-specific but are chosen so that
 * no encoding for a larger page size uses the same value in its
 * low-order N bits as the encoding for the 2^(12+N) byte page size
 * (if it exists).
 */
static void init_hpte_page_sizes(void)
{
	long int ap, bp;
	long int shift, penc;

	for (bp = 0; bp < MMU_PAGE_COUNT; ++bp) {
		if (!mmu_psize_defs[bp].shift)
			continue;	/* not a supported page size */
		for (ap = bp; ap < MMU_PAGE_COUNT; ++ap) {
			penc = mmu_psize_defs[bp].penc[ap];
620
			if (penc == -1 || !mmu_psize_defs[ap].shift)
621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637
				continue;
			shift = mmu_psize_defs[ap].shift - LP_SHIFT;
			if (shift <= 0)
				continue;	/* should never happen */
			/*
			 * For page sizes less than 1MB, this loop
			 * replicates the entry for all possible values
			 * of the rrrr bits.
			 */
			while (penc < (1 << LP_BITS)) {
				hpte_page_sizes[penc] = (ap << 4) | bp;
				penc += 1 << shift;
			}
		}
	}
}

638 639
static void __init htab_init_page_sizes(void)
{
640 641
	init_hpte_page_sizes();

642 643 644 645 646 647 648 649 650 651
	if (!debug_pagealloc_enabled()) {
		/*
		 * Pick a size for the linear mapping. Currently, we only
		 * support 16M, 1M and 4K which is the default
		 */
		if (mmu_psize_defs[MMU_PAGE_16M].shift)
			mmu_linear_psize = MMU_PAGE_16M;
		else if (mmu_psize_defs[MMU_PAGE_1M].shift)
			mmu_linear_psize = MMU_PAGE_1M;
	}
652

653
#ifdef CONFIG_PPC_64K_PAGES
654 655
	/*
	 * Pick a size for the ordinary pages. Default is 4K, we support
656 657 658 659 660 661
	 * 64K for user mappings and vmalloc if supported by the processor.
	 * We only use 64k for ioremap if the processor
	 * (and firmware) support cache-inhibited large pages.
	 * If not, we use 4k and set mmu_ci_restrictions so that
	 * hash_page knows to switch processes that use cache-inhibited
	 * mappings to 4k pages.
662
	 */
663
	if (mmu_psize_defs[MMU_PAGE_64K].shift) {
664
		mmu_virtual_psize = MMU_PAGE_64K;
665
		mmu_vmalloc_psize = MMU_PAGE_64K;
666 667
		if (mmu_linear_psize == MMU_PAGE_4K)
			mmu_linear_psize = MMU_PAGE_64K;
668
		if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
669
			/*
670 671 672
			 * When running on pSeries using 64k pages for ioremap
			 * would stop us accessing the HEA ethernet. So if we
			 * have the chance of ever seeing one, stay at 4k.
673
			 */
674
			if (!might_have_hea())
675 676
				mmu_io_psize = MMU_PAGE_64K;
		} else
677 678
			mmu_ci_restrictions = 1;
	}
679
#endif /* CONFIG_PPC_64K_PAGES */
680

681
#ifdef CONFIG_SPARSEMEM_VMEMMAP
682 683
	/*
	 * We try to use 16M pages for vmemmap if that is supported
684 685 686
	 * and we have at least 1G of RAM at boot
	 */
	if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Y
Yinghai Lu 已提交
687
	    memblock_phys_mem_size() >= 0x40000000)
688 689 690 691 692 693 694
		mmu_vmemmap_psize = MMU_PAGE_16M;
	else if (mmu_psize_defs[MMU_PAGE_64K].shift)
		mmu_vmemmap_psize = MMU_PAGE_64K;
	else
		mmu_vmemmap_psize = MMU_PAGE_4K;
#endif /* CONFIG_SPARSEMEM_VMEMMAP */

695
	printk(KERN_DEBUG "Page orders: linear mapping = %d, "
696 697 698 699 700
	       "virtual = %d, io = %d"
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	       ", vmemmap = %d"
#endif
	       "\n",
701
	       mmu_psize_defs[mmu_linear_psize].shift,
702
	       mmu_psize_defs[mmu_virtual_psize].shift,
703 704 705 706 707
	       mmu_psize_defs[mmu_io_psize].shift
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	       ,mmu_psize_defs[mmu_vmemmap_psize].shift
#endif
	       );
708 709 710 711 712 713
}

static int __init htab_dt_scan_pftsize(unsigned long node,
				       const char *uname, int depth,
				       void *data)
{
714 715
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be32 *prop;
716 717 718 719 720

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

721
	prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
722 723
	if (prop != NULL) {
		/* pft_size[0] is the NUMA CEC cookie */
724
		ppc64_pft_size = be32_to_cpu(prop[1]);
725
		return 1;
L
Linus Torvalds 已提交
726
	}
727
	return 0;
L
Linus Torvalds 已提交
728 729
}

730
unsigned htab_shift_for_mem_size(unsigned long mem_size)
731
{
732 733 734 735 736 737 738
	unsigned memshift = __ilog2(mem_size);
	unsigned pshift = mmu_psize_defs[mmu_virtual_psize].shift;
	unsigned pteg_shift;

	/* round mem_size up to next power of 2 */
	if ((1UL << memshift) < mem_size)
		memshift += 1;
739

740 741
	/* aim for 2 pages / pteg */
	pteg_shift = memshift - (pshift + 1);
742

743 744 745 746 747 748 749 750 751
	/*
	 * 2^11 PTEGS of 128 bytes each, ie. 2^18 bytes is the minimum htab
	 * size permitted by the architecture.
	 */
	return max(pteg_shift + 7, 18U);
}

static unsigned long __init htab_get_table_size(void)
{
752 753
	/*
	 * If hash size isn't already provided by the platform, we try to
A
Adrian Bunk 已提交
754
	 * retrieve it from the device-tree. If it's not there neither, we
755
	 * calculate it now based on the total RAM size
756
	 */
757 758
	if (ppc64_pft_size == 0)
		of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
759 760 761
	if (ppc64_pft_size)
		return 1UL << ppc64_pft_size;

762
	return 1UL << htab_shift_for_mem_size(memblock_phys_mem_size());
763 764
}

765
#ifdef CONFIG_MEMORY_HOTPLUG
766
int resize_hpt_for_hotplug(unsigned long new_mem_size)
767 768 769 770
{
	unsigned target_hpt_shift;

	if (!mmu_hash_ops.resize_hpt)
771
		return 0;
772 773 774 775 776 777 778 779 780 781 782

	target_hpt_shift = htab_shift_for_mem_size(new_mem_size);

	/*
	 * To avoid lots of HPT resizes if memory size is fluctuating
	 * across a boundary, we deliberately have some hysterisis
	 * here: we immediately increase the HPT size if the target
	 * shift exceeds the current shift, but we won't attempt to
	 * reduce unless the target shift is at least 2 below the
	 * current shift
	 */
783 784 785 786 787
	if (target_hpt_shift > ppc64_pft_size ||
	    target_hpt_shift < ppc64_pft_size - 1)
		return mmu_hash_ops.resize_hpt(target_hpt_shift);

	return 0;
788 789
}

790
int hash__create_section_mapping(unsigned long start, unsigned long end, int nid)
791
{
792 793 794
	int rc;

	if (end >= H_VMALLOC_START) {
795
		pr_warn("Outside the supported range\n");
796 797 798 799 800 801
		return -1;
	}

	rc = htab_bolt_mapping(start, end, __pa(start),
			       pgprot_val(PAGE_KERNEL), mmu_linear_psize,
			       mmu_kernel_ssize);
802 803 804 805 806 807 808

	if (rc < 0) {
		int rc2 = htab_remove_mapping(start, end, mmu_linear_psize,
					      mmu_kernel_ssize);
		BUG_ON(rc2 && (rc2 != -ENOENT));
	}
	return rc;
809
}
810

811
int hash__remove_section_mapping(unsigned long start, unsigned long end)
812
{
813 814 815 816
	int rc = htab_remove_mapping(start, end, mmu_linear_psize,
				     mmu_kernel_ssize);
	WARN_ON(rc < 0);
	return rc;
817
}
818 819
#endif /* CONFIG_MEMORY_HOTPLUG */

820
static void __init hash_init_partition_table(phys_addr_t hash_table,
821
					     unsigned long htab_size)
822
{
823
	mmu_partition_table_init();
824 825

	/*
826 827
	 * PS field (VRMA page size) is not used for LPID 0, hence set to 0.
	 * For now, UPRT is 0 and we have no segment table.
828
	 */
829
	htab_size =  __ilog2(htab_size) - 18;
830
	mmu_partition_table_set_entry(0, hash_table | htab_size, 0);
831
	pr_info("Partition table %p\n", partition_tb);
832 833
}

834
static void __init htab_initialize(void)
L
Linus Torvalds 已提交
835
{
836
	unsigned long table;
L
Linus Torvalds 已提交
837
	unsigned long pteg_count;
838
	unsigned long prot;
839
	unsigned long base = 0, size = 0;
840
	struct memblock_region *reg;
841

L
Linus Torvalds 已提交
842 843
	DBG(" -> htab_initialize()\n");

844
	if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
P
Paul Mackerras 已提交
845 846 847 848 849
		mmu_kernel_ssize = MMU_SEGSIZE_1T;
		mmu_highuser_ssize = MMU_SEGSIZE_1T;
		printk(KERN_INFO "Using 1TB segments\n");
	}

L
Linus Torvalds 已提交
850 851 852 853
	/*
	 * Calculate the required size of the htab.  We want the number of
	 * PTEGs to equal one half the number of real pages.
	 */ 
854
	htab_size_bytes = htab_get_table_size();
L
Linus Torvalds 已提交
855 856 857 858
	pteg_count = htab_size_bytes >> 7;

	htab_hash_mask = pteg_count - 1;

859 860
	if (firmware_has_feature(FW_FEATURE_LPAR) ||
	    firmware_has_feature(FW_FEATURE_PS3_LV1)) {
L
Linus Torvalds 已提交
861 862 863
		/* Using a hypervisor which owns the htab */
		htab_address = NULL;
		_SDR1 = 0; 
864 865 866 867 868 869
		/*
		 * On POWER9, we need to do a H_REGISTER_PROC_TBL hcall
		 * to inform the hypervisor that we wish to use the HPT.
		 */
		if (cpu_has_feature(CPU_FTR_ARCH_300))
			register_process_table(0, 0, 0);
870 871 872 873 874 875 876
#ifdef CONFIG_FA_DUMP
		/*
		 * If firmware assisted dump is active firmware preserves
		 * the contents of htab along with entire partition memory.
		 * Clear the htab if firmware assisted dump is active so
		 * that we dont end up using old mappings.
		 */
877 878
		if (is_fadump_active() && mmu_hash_ops.hpte_clear_all)
			mmu_hash_ops.hpte_clear_all();
879
#endif
L
Linus Torvalds 已提交
880
	} else {
881 882 883 884 885 886 887
		unsigned long limit = MEMBLOCK_ALLOC_ANYWHERE;

#ifdef CONFIG_PPC_CELL
		/*
		 * Cell may require the hash table down low when using the
		 * Axon IOMMU in order to fit the dynamic region over it, see
		 * comments in cell/iommu.c
L
Linus Torvalds 已提交
888
		 */
889
		if (fdt_subnode_offset(initial_boot_params, 0, "axon") > 0) {
890
			limit = 0x80000000;
891 892 893
			pr_info("Hash table forced below 2G for Axon IOMMU\n");
		}
#endif /* CONFIG_PPC_CELL */
894

895 896 897 898 899 900
		table = memblock_phys_alloc_range(htab_size_bytes,
						  htab_size_bytes,
						  0, limit);
		if (!table)
			panic("ERROR: Failed to allocate %pa bytes below %pa\n",
			      &htab_size_bytes, &limit);
L
Linus Torvalds 已提交
901 902 903 904

		DBG("Hash table allocated at %lx, size: %lx\n", table,
		    htab_size_bytes);

905
		htab_address = __va(table);
L
Linus Torvalds 已提交
906 907

		/* htab absolute addr + encoded htabsize */
908
		_SDR1 = table + __ilog2(htab_size_bytes) - 18;
L
Linus Torvalds 已提交
909 910 911

		/* Initialize the HPT with no entries */
		memset((void *)table, 0, htab_size_bytes);
912

913 914 915 916
		if (!cpu_has_feature(CPU_FTR_ARCH_300))
			/* Set SDR1 */
			mtspr(SPRN_SDR1, _SDR1);
		else
917
			hash_init_partition_table(table, htab_size_bytes);
L
Linus Torvalds 已提交
918 919
	}

920
	prot = pgprot_val(PAGE_KERNEL);
L
Linus Torvalds 已提交
921

922
#ifdef CONFIG_DEBUG_PAGEALLOC
923 924
	if (debug_pagealloc_enabled()) {
		linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
925 926 927
		linear_map_hash_slots = memblock_alloc_try_nid(
				linear_map_hash_count, 1, MEMBLOCK_LOW_LIMIT,
				ppc64_rma_size,	NUMA_NO_NODE);
928 929 930
		if (!linear_map_hash_slots)
			panic("%s: Failed to allocate %lu bytes max_addr=%pa\n",
			      __func__, linear_map_hash_count, &ppc64_rma_size);
931
	}
932 933
#endif /* CONFIG_DEBUG_PAGEALLOC */

L
Linus Torvalds 已提交
934
	/* create bolted the linear mapping in the hash table */
935 936 937
	for_each_memblock(memory, reg) {
		base = (unsigned long)__va(reg->base);
		size = reg->size;
L
Linus Torvalds 已提交
938

939
		DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
940
		    base, size, prot);
L
Linus Torvalds 已提交
941

942
		if ((base + size) >= H_VMALLOC_START) {
943
			pr_warn("Outside the supported range\n");
944 945 946
			continue;
		}

947
		BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
948
				prot, mmu_linear_psize, mmu_kernel_ssize));
949 950
	}
	memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
L
Linus Torvalds 已提交
951 952 953 954 955 956 957 958 959

	/*
	 * If we have a memory_limit and we've allocated TCEs then we need to
	 * explicitly map the TCE area at the top of RAM. We also cope with the
	 * case that the TCEs start below memory_limit.
	 * tce_alloc_start/end are 16MB aligned so the mapping should work
	 * for either 4K or 16MB pages.
	 */
	if (tce_alloc_start) {
960 961
		tce_alloc_start = (unsigned long)__va(tce_alloc_start);
		tce_alloc_end = (unsigned long)__va(tce_alloc_end);
L
Linus Torvalds 已提交
962 963 964 965

		if (base + size >= tce_alloc_start)
			tce_alloc_start = base + size + 1;

966
		BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
967
					 __pa(tce_alloc_start), prot,
P
Paul Mackerras 已提交
968
					 mmu_linear_psize, mmu_kernel_ssize));
L
Linus Torvalds 已提交
969 970
	}

971

L
Linus Torvalds 已提交
972 973 974 975 976
	DBG(" <- htab_initialize()\n");
}
#undef KB
#undef MB

977 978 979 980 981 982 983 984 985
void __init hash__early_init_devtree(void)
{
	/* Initialize segment sizes */
	of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);

	/* Initialize page sizes */
	htab_scan_page_sizes();
}

986
struct hash_mm_context init_hash_mm_context;
987
void __init hash__early_init_mmu(void)
988
{
989
#ifndef CONFIG_PPC_64K_PAGES
990
	/*
991
	 * We have code in __hash_page_4K() and elsewhere, which assumes it can
992 993 994 995 996 997 998 999 1000 1001
	 * do the following:
	 *   new_pte |= (slot << H_PAGE_F_GIX_SHIFT) & (H_PAGE_F_SECOND | H_PAGE_F_GIX);
	 *
	 * Where the slot number is between 0-15, and values of 8-15 indicate
	 * the secondary bucket. For that code to work H_PAGE_F_SECOND and
	 * H_PAGE_F_GIX must occupy four contiguous bits in the PTE, and
	 * H_PAGE_F_SECOND must be placed above H_PAGE_F_GIX. Assert that here
	 * with a BUILD_BUG_ON().
	 */
	BUILD_BUG_ON(H_PAGE_F_SECOND != (1ul  << (H_PAGE_F_GIX_SHIFT + 3)));
1002
#endif /* CONFIG_PPC_64K_PAGES */
1003

1004 1005
	htab_init_page_sizes();

1006 1007 1008
	/*
	 * initialize page table size
	 */
1009 1010
	__pte_frag_nr = H_PTE_FRAG_NR;
	__pte_frag_size_shift = H_PTE_FRAG_SIZE_SHIFT;
1011 1012
	__pmd_frag_nr = H_PMD_FRAG_NR;
	__pmd_frag_size_shift = H_PMD_FRAG_SIZE_SHIFT;
1013

1014 1015 1016 1017
	__pte_index_size = H_PTE_INDEX_SIZE;
	__pmd_index_size = H_PMD_INDEX_SIZE;
	__pud_index_size = H_PUD_INDEX_SIZE;
	__pgd_index_size = H_PGD_INDEX_SIZE;
1018
	__pud_cache_index = H_PUD_CACHE_INDEX;
1019 1020 1021 1022
	__pte_table_size = H_PTE_TABLE_SIZE;
	__pmd_table_size = H_PMD_TABLE_SIZE;
	__pud_table_size = H_PUD_TABLE_SIZE;
	__pgd_table_size = H_PGD_TABLE_SIZE;
1023 1024 1025 1026
	/*
	 * 4k use hugepd format, so for hash set then to
	 * zero
	 */
1027 1028 1029
	__pmd_val_bits = HASH_PMD_VAL_BITS;
	__pud_val_bits = HASH_PUD_VAL_BITS;
	__pgd_val_bits = HASH_PGD_VAL_BITS;
1030 1031 1032 1033

	__kernel_virt_start = H_KERN_VIRT_START;
	__vmalloc_start = H_VMALLOC_START;
	__vmalloc_end = H_VMALLOC_END;
1034
	__kernel_io_start = H_KERN_IO_START;
1035
	__kernel_io_end = H_KERN_IO_END;
1036
	vmemmap = (struct page *)H_VMEMMAP_START;
1037 1038
	ioremap_bot = IOREMAP_BASE;

1039 1040 1041 1042
#ifdef CONFIG_PCI
	pci_io_base = ISA_IO_BASE;
#endif

1043 1044 1045 1046
	/* Select appropriate backend */
	if (firmware_has_feature(FW_FEATURE_PS3_LV1))
		ps3_early_mm_init();
	else if (firmware_has_feature(FW_FEATURE_LPAR))
1047
		hpte_init_pseries();
1048
	else if (IS_ENABLED(CONFIG_PPC_NATIVE))
1049 1050
		hpte_init_native();

1051 1052 1053
	if (!mmu_hash_ops.hpte_insert)
		panic("hash__early_init_mmu: No MMU hash ops defined!\n");

1054 1055
	/*
	 * Initialize the MMU Hash table and create the linear mapping
M
Michael Ellerman 已提交
1056 1057
	 * of memory. Has to be done before SLB initialization as this is
	 * currently where the page size encoding is obtained.
1058 1059 1060
	 */
	htab_initialize();

1061
	init_mm.context.hash_context = &init_hash_mm_context;
1062
	mm_ctx_set_slb_addr_limit(&init_mm.context, SLB_ADDR_LIMIT_DEFAULT);
1063

1064
	pr_info("Initializing hash mmu with SLB\n");
M
Michael Ellerman 已提交
1065
	/* Initialize SLB management */
M
Michael Ellerman 已提交
1066
	slb_initialize();
1067 1068 1069 1070

	if (cpu_has_feature(CPU_FTR_ARCH_206)
			&& cpu_has_feature(CPU_FTR_HVMODE))
		tlbiel_all();
1071 1072 1073
}

#ifdef CONFIG_SMP
1074
void hash__early_init_mmu_secondary(void)
1075 1076
{
	/* Initialize hash table for that CPU */
1077
	if (!firmware_has_feature(FW_FEATURE_LPAR)) {
1078

1079 1080 1081 1082 1083 1084
		if (!cpu_has_feature(CPU_FTR_ARCH_300))
			mtspr(SPRN_SDR1, _SDR1);
		else
			mtspr(SPRN_PTCR,
			      __pa(partition_tb) | (PATB_SIZE_SHIFT - 12));
	}
M
Michael Ellerman 已提交
1085
	/* Initialize SLB */
M
Michael Ellerman 已提交
1086
	slb_initialize();
1087 1088 1089 1090

	if (cpu_has_feature(CPU_FTR_ARCH_206)
			&& cpu_has_feature(CPU_FTR_HVMODE))
		tlbiel_all();
1091
}
1092
#endif /* CONFIG_SMP */
1093

L
Linus Torvalds 已提交
1094 1095 1096 1097 1098 1099 1100
/*
 * Called by asm hashtable.S for doing lazy icache flush
 */
unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
{
	struct page *page;

1101 1102 1103
	if (!pfn_valid(pte_pfn(pte)))
		return pp;

L
Linus Torvalds 已提交
1104 1105 1106 1107 1108
	page = pte_page(pte);

	/* page is dirty */
	if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
		if (trap == 0x400) {
1109
			flush_dcache_icache_page(page);
L
Linus Torvalds 已提交
1110 1111
			set_bit(PG_arch_1, &page->flags);
		} else
1112
			pp |= HPTE_R_N;
L
Linus Torvalds 已提交
1113 1114 1115 1116
	}
	return pp;
}

1117
#ifdef CONFIG_PPC_MM_SLICES
1118
static unsigned int get_paca_psize(unsigned long addr)
1119
{
1120
	unsigned char *psizes;
1121
	unsigned long index, mask_index;
1122 1123

	if (addr < SLICE_LOW_TOP) {
1124
		psizes = get_paca()->mm_ctx_low_slices_psize;
1125
		index = GET_LOW_SLICE_INDEX(addr);
1126
	} else {
1127
		psizes = get_paca()->mm_ctx_high_slices_psize;
1128
		index = GET_HIGH_SLICE_INDEX(addr);
1129
	}
1130
	mask_index = index & 0x1;
1131
	return (psizes[index >> 1] >> (mask_index * 4)) & 0xF;
1132 1133 1134
}

#else
1135
unsigned int get_paca_psize(unsigned long addr)
1136
{
1137
	return get_paca()->mm_ctx_user_psize;
1138 1139 1140
}
#endif

1141 1142 1143 1144 1145
/*
 * Demote a segment to using 4k pages.
 * For now this makes the whole process use 4k pages.
 */
#ifdef CONFIG_PPC_64K_PAGES
1146
void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
1147
{
1148
	if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
1149
		return;
1150
	slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
1151
	copro_flush_all_slbs(mm);
1152 1153 1154
	if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) {

		copy_mm_to_paca(mm);
1155
		slb_flush_and_restore_bolted();
1156
	}
1157
}
1158
#endif /* CONFIG_PPC_64K_PAGES */
1159

1160 1161 1162 1163 1164 1165
#ifdef CONFIG_PPC_SUBPAGE_PROT
/*
 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
 * Userspace sets the subpage permissions using the subpage_prot system call.
 *
 * Result is 0: full permissions, _PAGE_RW: read-only,
1166
 * _PAGE_RWX: no access.
1167
 */
1168
static int subpage_protection(struct mm_struct *mm, unsigned long ea)
1169
{
1170
	struct subpage_prot_table *spt = mm_ctx_subpage_prot(&mm->context);
1171 1172 1173
	u32 spp = 0;
	u32 **sbpm, *sbpp;

1174 1175 1176
	if (!spt)
		return 0;

1177 1178
	if (ea >= spt->maxaddr)
		return 0;
1179
	if (ea < 0x100000000UL) {
1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
		/* addresses below 4GB use spt->low_prot */
		sbpm = spt->low_prot;
	} else {
		sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
		if (!sbpm)
			return 0;
	}
	sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
	if (!sbpp)
		return 0;
	spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];

	/* extract 2-bit bitfield for this 4k subpage */
	spp >>= 30 - 2 * ((ea >> 12) & 0xf);

1195 1196 1197 1198 1199 1200 1201
	/*
	 * 0 -> full premission
	 * 1 -> Read only
	 * 2 -> no access.
	 * We return the flag that need to be cleared.
	 */
	spp = ((spp & 2) ? _PAGE_RWX : 0) | ((spp & 1) ? _PAGE_WRITE : 0);
1202 1203 1204 1205
	return spp;
}

#else /* CONFIG_PPC_SUBPAGE_PROT */
1206
static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
1207 1208 1209 1210 1211
{
	return 0;
}
#endif

1212 1213
void hash_failure_debug(unsigned long ea, unsigned long access,
			unsigned long vsid, unsigned long trap,
1214
			int ssize, int psize, int lpsize, unsigned long pte)
1215 1216 1217 1218 1219
{
	if (!printk_ratelimit())
		return;
	pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
		ea, access, current->comm);
1220 1221
	pr_info("    trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
		trap, vsid, ssize, psize, lpsize, pte);
1222 1223
}

1224 1225 1226 1227 1228 1229
static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
			     int psize, bool user_region)
{
	if (user_region) {
		if (psize != get_paca_psize(ea)) {
			copy_mm_to_paca(mm);
1230
			slb_flush_and_restore_bolted();
1231 1232 1233 1234 1235 1236 1237 1238 1239
		}
	} else if (get_paca()->vmalloc_sllp !=
		   mmu_psize_defs[mmu_vmalloc_psize].sllp) {
		get_paca()->vmalloc_sllp =
			mmu_psize_defs[mmu_vmalloc_psize].sllp;
		slb_vmalloc_update();
	}
}

1240 1241
/*
 * Result code is:
L
Linus Torvalds 已提交
1242 1243 1244
 *  0 - handled
 *  1 - normal page fault
 * -1 - critical hash insertion error
1245
 * -2 - access not permitted by subpage protection mechanism
L
Linus Torvalds 已提交
1246
 */
1247 1248 1249
int hash_page_mm(struct mm_struct *mm, unsigned long ea,
		 unsigned long access, unsigned long trap,
		 unsigned long flags)
L
Linus Torvalds 已提交
1250
{
1251
	bool is_thp;
1252
	enum ctx_state prev_state = exception_enter();
1253
	pgd_t *pgdir;
L
Linus Torvalds 已提交
1254 1255
	unsigned long vsid;
	pte_t *ptep;
1256
	unsigned hugeshift;
1257
	int rc, user_region = 0;
P
Paul Mackerras 已提交
1258
	int psize, ssize;
L
Linus Torvalds 已提交
1259

1260 1261
	DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
		ea, access, trap);
1262
	trace_hash_fault(ea, access, trap);
1263

1264
	/* Get region & vsid */
1265
	switch (get_region_id(ea)) {
L
Linus Torvalds 已提交
1266 1267
	case USER_REGION_ID:
		user_region = 1;
1268 1269
		if (! mm) {
			DBG_LOW(" user region with no mm !\n");
1270 1271
			rc = 1;
			goto bail;
1272
		}
1273
		psize = get_slice_psize(mm, ea);
P
Paul Mackerras 已提交
1274
		ssize = user_segment_size(ea);
1275
		vsid = get_user_vsid(&mm->context, ea, ssize);
L
Linus Torvalds 已提交
1276 1277
		break;
	case VMALLOC_REGION_ID:
P
Paul Mackerras 已提交
1278
		vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
1279 1280 1281 1282 1283 1284 1285
		psize = mmu_vmalloc_psize;
		ssize = mmu_kernel_ssize;
		break;

	case IO_REGION_ID:
		vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
		psize = mmu_io_psize;
P
Paul Mackerras 已提交
1286
		ssize = mmu_kernel_ssize;
L
Linus Torvalds 已提交
1287 1288
		break;
	default:
1289 1290 1291
		/*
		 * Not a valid range
		 * Send the problem up to do_page_fault()
L
Linus Torvalds 已提交
1292
		 */
1293 1294
		rc = 1;
		goto bail;
L
Linus Torvalds 已提交
1295
	}
1296
	DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
L
Linus Torvalds 已提交
1297

1298 1299 1300
	/* Bad address. */
	if (!vsid) {
		DBG_LOW("Bad address!\n");
1301 1302
		rc = 1;
		goto bail;
1303
	}
1304
	/* Get pgdir */
L
Linus Torvalds 已提交
1305
	pgdir = mm->pgd;
1306 1307 1308 1309
	if (pgdir == NULL) {
		rc = 1;
		goto bail;
	}
L
Linus Torvalds 已提交
1310

1311
	/* Check CPU locality */
1312
	if (user_region && mm_is_thread_local(mm))
1313
		flags |= HPTE_LOCAL_UPDATE;
L
Linus Torvalds 已提交
1314

1315
#ifndef CONFIG_PPC_64K_PAGES
1316 1317
	/*
	 * If we use 4K pages and our psize is not 4K, then we might
1318 1319 1320 1321 1322
	 * be hitting a special driver mapping, and need to align the
	 * address before we fetch the PTE.
	 *
	 * It could also be a hugepage mapping, in which case this is
	 * not necessary, but it's not harmful, either.
1323 1324 1325 1326 1327
	 */
	if (psize != MMU_PAGE_4K)
		ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
#endif /* CONFIG_PPC_64K_PAGES */

1328
	/* Get PTE and page size from page tables */
1329
	ptep = find_linux_pte(pgdir, ea, &is_thp, &hugeshift);
1330 1331
	if (ptep == NULL || !pte_present(*ptep)) {
		DBG_LOW(" no PTE !\n");
1332 1333
		rc = 1;
		goto bail;
1334 1335
	}

1336 1337 1338
	/* Add _PAGE_PRESENT to the required access perm */
	access |= _PAGE_PRESENT;

1339 1340
	/*
	 * Pre-check access permissions (will be re-checked atomically
1341 1342
	 * in __hash_page_XX but this pre-check is a fast path
	 */
1343
	if (!check_pte_access(access, pte_val(*ptep))) {
1344
		DBG_LOW(" no access !\n");
1345 1346
		rc = 1;
		goto bail;
1347 1348
	}

1349
	if (hugeshift) {
1350
		if (is_thp)
1351
			rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
1352
					     trap, flags, ssize, psize);
1353 1354 1355
#ifdef CONFIG_HUGETLB_PAGE
		else
			rc = __hash_page_huge(ea, access, vsid, ptep, trap,
1356
					      flags, ssize, hugeshift, psize);
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
#else
		else {
			/*
			 * if we have hugeshift, and is not transhuge with
			 * hugetlb disabled, something is really wrong.
			 */
			rc = 1;
			WARN_ON(1);
		}
#endif
1367 1368 1369
		if (current->mm == mm)
			check_paca_psize(ea, mm, psize, user_region);

1370 1371
		goto bail;
	}
1372

1373 1374 1375 1376 1377 1378 1379
#ifndef CONFIG_PPC_64K_PAGES
	DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
#else
	DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
		pte_val(*(ptep + PTRS_PER_PTE)));
#endif
	/* Do actual hashing */
1380
#ifdef CONFIG_PPC_64K_PAGES
1381 1382
	/* If H_PAGE_4K_PFN is set, make sure this is a 4k segment */
	if ((pte_val(*ptep) & H_PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
1383 1384 1385 1386
		demote_segment_4k(mm, ea);
		psize = MMU_PAGE_4K;
	}

1387 1388
	/*
	 * If this PTE is non-cacheable and we have restrictions on
1389 1390
	 * using non cacheable large pages, then we switch to 4k
	 */
1391
	if (mmu_ci_restrictions && psize == MMU_PAGE_64K && pte_ci(*ptep)) {
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404
		if (user_region) {
			demote_segment_4k(mm, ea);
			psize = MMU_PAGE_4K;
		} else if (ea < VMALLOC_END) {
			/*
			 * some driver did a non-cacheable mapping
			 * in vmalloc space, so switch vmalloc
			 * to 4k pages
			 */
			printk(KERN_ALERT "Reducing vmalloc segment "
			       "to 4kB pages because of "
			       "non-cacheable mapping\n");
			psize = mmu_vmalloc_psize = MMU_PAGE_4K;
1405
			copro_flush_all_slbs(mm);
1406
		}
1407
	}
1408

1409 1410
#endif /* CONFIG_PPC_64K_PAGES */

1411 1412 1413
	if (current->mm == mm)
		check_paca_psize(ea, mm, psize, user_region);

1414
#ifdef CONFIG_PPC_64K_PAGES
1415
	if (psize == MMU_PAGE_64K)
1416 1417
		rc = __hash_page_64K(ea, access, vsid, ptep, trap,
				     flags, ssize);
1418
	else
1419
#endif /* CONFIG_PPC_64K_PAGES */
1420
	{
1421
		int spp = subpage_protection(mm, ea);
1422 1423 1424 1425
		if (access & spp)
			rc = -2;
		else
			rc = __hash_page_4K(ea, access, vsid, ptep, trap,
1426
					    flags, ssize, spp);
1427
	}
1428

1429 1430
	/*
	 * Dump some info in case of hash insertion failure, they should
1431 1432 1433 1434
	 * never happen so it is really useful to know if/when they do
	 */
	if (rc == -1)
		hash_failure_debug(ea, access, vsid, trap, ssize, psize,
1435
				   psize, pte_val(*ptep));
1436 1437 1438 1439 1440 1441 1442
#ifndef CONFIG_PPC_64K_PAGES
	DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
#else
	DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
		pte_val(*(ptep + PTRS_PER_PTE)));
#endif
	DBG_LOW(" -> rc=%d\n", rc);
1443 1444 1445

bail:
	exception_exit(prev_state);
1446
	return rc;
L
Linus Torvalds 已提交
1447
}
I
Ian Munsie 已提交
1448 1449
EXPORT_SYMBOL_GPL(hash_page_mm);

1450 1451
int hash_page(unsigned long ea, unsigned long access, unsigned long trap,
	      unsigned long dsisr)
I
Ian Munsie 已提交
1452
{
1453
	unsigned long flags = 0;
I
Ian Munsie 已提交
1454 1455
	struct mm_struct *mm = current->mm;

1456 1457
	if ((get_region_id(ea) == VMALLOC_REGION_ID) ||
	    (get_region_id(ea) == IO_REGION_ID))
I
Ian Munsie 已提交
1458 1459
		mm = &init_mm;

1460 1461 1462 1463
	if (dsisr & DSISR_NOHPTE)
		flags |= HPTE_NOHPTE_UPDATE;

	return hash_page_mm(mm, ea, access, trap, flags);
I
Ian Munsie 已提交
1464
}
1465
EXPORT_SYMBOL_GPL(hash_page);
L
Linus Torvalds 已提交
1466

1467 1468 1469
int __hash_page(unsigned long ea, unsigned long msr, unsigned long trap,
		unsigned long dsisr)
{
1470
	unsigned long access = _PAGE_PRESENT | _PAGE_READ;
1471 1472
	unsigned long flags = 0;
	struct mm_struct *mm = current->mm;
1473
	unsigned int region_id = get_region_id(ea);
1474

1475
	if ((region_id == VMALLOC_REGION_ID) || (region_id == IO_REGION_ID))
1476 1477 1478 1479 1480 1481
		mm = &init_mm;

	if (dsisr & DSISR_NOHPTE)
		flags |= HPTE_NOHPTE_UPDATE;

	if (dsisr & DSISR_ISSTORE)
1482
		access |= _PAGE_WRITE;
1483
	/*
1484 1485 1486 1487 1488 1489
	 * We set _PAGE_PRIVILEGED only when
	 * kernel mode access kernel space.
	 *
	 * _PAGE_PRIVILEGED is NOT set
	 * 1) when kernel mode access user space
	 * 2) user space access kernel space.
1490
	 */
1491
	access |= _PAGE_PRIVILEGED;
1492
	if ((msr & MSR_PR) || (region_id == USER_REGION_ID))
1493
		access &= ~_PAGE_PRIVILEGED;
1494 1495 1496 1497 1498 1499 1500

	if (trap == 0x400)
		access |= _PAGE_EXEC;

	return hash_page_mm(mm, ea, access, trap, flags);
}

1501 1502 1503
#ifdef CONFIG_PPC_MM_SLICES
static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
{
1504
	int psize = get_slice_psize(mm, ea);
1505

1506
	/* We only prefault standard pages for now */
1507
	if (unlikely(psize != mm_ctx_user_psize(&mm->context)))
1508 1509 1510 1511 1512 1513
		return false;

	/*
	 * Don't prefault if subpage protection is enabled for the EA.
	 */
	if (unlikely((psize == MMU_PAGE_4K) && subpage_protection(mm, ea)))
1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
		return false;

	return true;
}
#else
static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
{
	return true;
}
#endif

1525
void hash_preload(struct mm_struct *mm, unsigned long ea,
1526
		  bool is_exec, unsigned long trap)
L
Linus Torvalds 已提交
1527
{
1528
	int hugepage_shift;
1529
	unsigned long vsid;
1530
	pgd_t *pgdir;
1531 1532
	pte_t *ptep;
	unsigned long flags;
1533
	int rc, ssize, update_flags = 0;
1534
	unsigned long access = _PAGE_PRESENT | _PAGE_READ | (is_exec ? _PAGE_EXEC : 0);
1535

1536
	BUG_ON(get_region_id(ea) != USER_REGION_ID);
1537

1538
	if (!should_hash_preload(mm, ea))
1539 1540 1541 1542
		return;

	DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
		" trap=%lx\n", mm, mm->pgd, ea, access, trap);
L
Linus Torvalds 已提交
1543

1544
	/* Get Linux PTE if available */
1545 1546 1547
	pgdir = mm->pgd;
	if (pgdir == NULL)
		return;
1548 1549 1550

	/* Get VSID */
	ssize = user_segment_size(ea);
1551
	vsid = get_user_vsid(&mm->context, ea, ssize);
1552 1553 1554 1555 1556 1557 1558 1559
	if (!vsid)
		return;
	/*
	 * Hash doesn't like irqs. Walking linux page table with irq disabled
	 * saves us from holding multiple locks.
	 */
	local_irq_save(flags);

1560 1561 1562 1563
	/*
	 * THP pages use update_mmu_cache_pmd. We don't do
	 * hash preload there. Hence can ignore THP here
	 */
1564
	ptep = find_current_mm_pte(pgdir, ea, NULL, &hugepage_shift);
1565
	if (!ptep)
1566
		goto out_exit;
1567

1568
	WARN_ON(hugepage_shift);
1569
#ifdef CONFIG_PPC_64K_PAGES
1570
	/* If either H_PAGE_4K_PFN or cache inhibited is set (and we are on
1571 1572 1573 1574 1575
	 * a 64K kernel), then we don't preload, hash_page() will take
	 * care of it once we actually try to access the page.
	 * That way we don't have to duplicate all of the logic for segment
	 * page size demotion here
	 */
1576
	if ((pte_val(*ptep) & H_PAGE_4K_PFN) || pte_ci(*ptep))
1577
		goto out_exit;
1578 1579
#endif /* CONFIG_PPC_64K_PAGES */

1580
	/* Is that local to this CPU ? */
1581
	if (mm_is_thread_local(mm))
1582
		update_flags |= HPTE_LOCAL_UPDATE;
1583 1584

	/* Hash it in */
1585
#ifdef CONFIG_PPC_64K_PAGES
1586
	if (mm_ctx_user_psize(&mm->context) == MMU_PAGE_64K)
1587 1588
		rc = __hash_page_64K(ea, access, vsid, ptep, trap,
				     update_flags, ssize);
L
Linus Torvalds 已提交
1589
	else
1590
#endif /* CONFIG_PPC_64K_PAGES */
1591 1592
		rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags,
				    ssize, subpage_protection(mm, ea));
1593 1594 1595 1596 1597 1598

	/* Dump some info in case of hash insertion failure, they should
	 * never happen so it is really useful to know if/when they do
	 */
	if (rc == -1)
		hash_failure_debug(ea, access, vsid, trap, ssize,
1599 1600
				   mm_ctx_user_psize(&mm->context),
				   mm_ctx_user_psize(&mm->context),
1601
				   pte_val(*ptep));
1602
out_exit:
1603 1604 1605
	local_irq_restore(flags);
}

1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
#ifdef CONFIG_PPC_MEM_KEYS
/*
 * Return the protection key associated with the given address and the
 * mm_struct.
 */
u16 get_mm_addr_key(struct mm_struct *mm, unsigned long address)
{
	pte_t *ptep;
	u16 pkey = 0;
	unsigned long flags;

	if (!mm || !mm->pgd)
		return 0;

	local_irq_save(flags);
	ptep = find_linux_pte(mm->pgd, address, NULL, NULL);
	if (ptep)
		pkey = pte_to_pkey_bits(pte_val(READ_ONCE(*ptep)));
	local_irq_restore(flags);

	return pkey;
}
#endif /* CONFIG_PPC_MEM_KEYS */

1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
static inline void tm_flush_hash_page(int local)
{
	/*
	 * Transactions are not aborted by tlbiel, only tlbie. Without, syncing a
	 * page back to a block device w/PIO could pick up transactional data
	 * (bad!) so we force an abort here. Before the sync the page will be
	 * made read-only, which will flush_hash_page. BIG ISSUE here: if the
	 * kernel uses a page from userspace without unmapping it first, it may
	 * see the speculated version.
	 */
	if (local && cpu_has_feature(CPU_FTR_TM) && current->thread.regs &&
	    MSR_TM_ACTIVE(current->thread.regs->msr)) {
		tm_enable();
		tm_abort(TM_CAUSE_TLBI);
	}
}
#else
static inline void tm_flush_hash_page(int local)
{
}
#endif

1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
/*
 * Return the global hash slot, corresponding to the given PTE, which contains
 * the HPTE.
 */
unsigned long pte_get_hash_gslot(unsigned long vpn, unsigned long shift,
		int ssize, real_pte_t rpte, unsigned int subpg_index)
{
	unsigned long hash, gslot, hidx;

	hash = hpt_hash(vpn, shift, ssize);
	hidx = __rpte_to_hidx(rpte, subpg_index);
	if (hidx & _PTEIDX_SECONDARY)
		hash = ~hash;
	gslot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
	gslot += hidx & _PTEIDX_GROUP_IX;
	return gslot;
}

1671 1672
/*
 * WARNING: This is called from hash_low_64.S, if you change this prototype,
1673 1674
 *          do not forget to update the assembly call site !
 */
1675
void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
1676
		     unsigned long flags)
1677
{
1678
	unsigned long index, shift, gslot;
1679
	int local = flags & HPTE_LOCAL_UPDATE;
1680

1681 1682
	DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
	pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
1683 1684
		gslot = pte_get_hash_gslot(vpn, shift, ssize, pte, index);
		DBG_LOW(" sub %ld: gslot=%lx\n", index, gslot);
1685 1686 1687 1688
		/*
		 * We use same base page size and actual psize, because we don't
		 * use these functions for hugepage
		 */
1689
		mmu_hash_ops.hpte_invalidate(gslot, vpn, psize, psize,
1690
					     ssize, local);
1691
	} pte_iterate_hashed_end();
1692

1693
	tm_flush_hash_page(local);
L
Linus Torvalds 已提交
1694 1695
}

1696 1697
#ifdef CONFIG_TRANSPARENT_HUGEPAGE
void flush_hash_hugepage(unsigned long vsid, unsigned long addr,
1698 1699
			 pmd_t *pmdp, unsigned int psize, int ssize,
			 unsigned long flags)
1700 1701 1702 1703 1704
{
	int i, max_hpte_count, valid;
	unsigned long s_addr;
	unsigned char *hpte_slot_array;
	unsigned long hidx, shift, vpn, hash, slot;
1705
	int local = flags & HPTE_LOCAL_UPDATE;
1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716

	s_addr = addr & HPAGE_PMD_MASK;
	hpte_slot_array = get_hpte_slot_array(pmdp);
	/*
	 * IF we try to do a HUGE PTE update after a withdraw is done.
	 * we will find the below NULL. This happens when we do
	 * split_huge_page_pmd
	 */
	if (!hpte_slot_array)
		return;

1717 1718 1719
	if (mmu_hash_ops.hugepage_invalidate) {
		mmu_hash_ops.hugepage_invalidate(vsid, s_addr, hpte_slot_array,
						 psize, ssize, local);
1720 1721
		goto tm_abort;
	}
1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745
	/*
	 * No bluk hpte removal support, invalidate each entry
	 */
	shift = mmu_psize_defs[psize].shift;
	max_hpte_count = HPAGE_PMD_SIZE >> shift;
	for (i = 0; i < max_hpte_count; i++) {
		/*
		 * 8 bits per each hpte entries
		 * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit]
		 */
		valid = hpte_valid(hpte_slot_array, i);
		if (!valid)
			continue;
		hidx =  hpte_hash_index(hpte_slot_array, i);

		/* get the vpn */
		addr = s_addr + (i * (1ul << shift));
		vpn = hpt_vpn(addr, vsid, ssize);
		hash = hpt_hash(vpn, shift, ssize);
		if (hidx & _PTEIDX_SECONDARY)
			hash = ~hash;

		slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
		slot += hidx & _PTEIDX_GROUP_IX;
1746 1747
		mmu_hash_ops.hpte_invalidate(slot, vpn, psize,
					     MMU_PAGE_16M, ssize, local);
1748 1749
	}
tm_abort:
1750
	tm_flush_hash_page(local);
1751 1752 1753
}
#endif /* CONFIG_TRANSPARENT_HUGEPAGE */

1754
void flush_hash_range(unsigned long number, int local)
L
Linus Torvalds 已提交
1755
{
1756 1757
	if (mmu_hash_ops.flush_hash_range)
		mmu_hash_ops.flush_hash_range(number, local);
1758
	else {
L
Linus Torvalds 已提交
1759
		int i;
1760
		struct ppc64_tlb_batch *batch =
1761
			this_cpu_ptr(&ppc64_tlb_batch);
L
Linus Torvalds 已提交
1762 1763

		for (i = 0; i < number; i++)
1764
			flush_hash_page(batch->vpn[i], batch->pte[i],
P
Paul Mackerras 已提交
1765
					batch->psize, batch->ssize, local);
L
Linus Torvalds 已提交
1766 1767 1768 1769 1770 1771 1772
	}
}

/*
 * low_hash_fault is called when we the low level hash code failed
 * to instert a PTE due to an hypervisor error
 */
1773
void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
L
Linus Torvalds 已提交
1774
{
1775 1776
	enum ctx_state prev_state = exception_enter();

L
Linus Torvalds 已提交
1777
	if (user_mode(regs)) {
1778 1779 1780 1781 1782 1783 1784 1785
#ifdef CONFIG_PPC_SUBPAGE_PROT
		if (rc == -2)
			_exception(SIGSEGV, regs, SEGV_ACCERR, address);
		else
#endif
			_exception(SIGBUS, regs, BUS_ADRERR, address);
	} else
		bad_page_fault(regs, address, SIGBUS);
1786 1787

	exception_exit(prev_state);
L
Linus Torvalds 已提交
1788
}
1789

1790 1791 1792 1793 1794 1795 1796 1797
long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
			   unsigned long pa, unsigned long rflags,
			   unsigned long vflags, int psize, int ssize)
{
	unsigned long hpte_group;
	long slot;

repeat:
1798
	hpte_group = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1799 1800

	/* Insert into the hash table, primary slot */
1801 1802
	slot = mmu_hash_ops.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
					psize, psize, ssize);
1803 1804 1805

	/* Primary is full, try the secondary */
	if (unlikely(slot == -1)) {
1806
		hpte_group = (~hash & htab_hash_mask) * HPTES_PER_GROUP;
1807 1808 1809
		slot = mmu_hash_ops.hpte_insert(hpte_group, vpn, pa, rflags,
						vflags | HPTE_V_SECONDARY,
						psize, psize, ssize);
1810 1811
		if (slot == -1) {
			if (mftb() & 0x1)
1812 1813
				hpte_group = (hash & htab_hash_mask) *
						HPTES_PER_GROUP;
1814

1815
			mmu_hash_ops.hpte_remove(hpte_group);
1816 1817 1818 1819 1820 1821 1822
			goto repeat;
		}
	}

	return slot;
}

1823 1824 1825
#ifdef CONFIG_DEBUG_PAGEALLOC
static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
{
1826
	unsigned long hash;
P
Paul Mackerras 已提交
1827
	unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1828
	unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
1829
	unsigned long mode = htab_convert_pte_flags(pgprot_val(PAGE_KERNEL));
1830
	long ret;
1831

1832
	hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
1833

1834 1835 1836
	/* Don't create HPTE entries for bad address */
	if (!vsid)
		return;
1837 1838 1839 1840 1841

	ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
				    HPTE_V_BOLTED,
				    mmu_linear_psize, mmu_kernel_ssize);

1842 1843 1844 1845 1846 1847 1848 1849 1850
	BUG_ON (ret < 0);
	spin_lock(&linear_map_hash_lock);
	BUG_ON(linear_map_hash_slots[lmi] & 0x80);
	linear_map_hash_slots[lmi] = ret | 0x80;
	spin_unlock(&linear_map_hash_lock);
}

static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
{
P
Paul Mackerras 已提交
1851 1852
	unsigned long hash, hidx, slot;
	unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1853
	unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
1854

1855
	hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
1856 1857 1858 1859 1860 1861 1862 1863 1864
	spin_lock(&linear_map_hash_lock);
	BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
	hidx = linear_map_hash_slots[lmi] & 0x7f;
	linear_map_hash_slots[lmi] = 0;
	spin_unlock(&linear_map_hash_lock);
	if (hidx & _PTEIDX_SECONDARY)
		hash = ~hash;
	slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
	slot += hidx & _PTEIDX_GROUP_IX;
1865 1866 1867
	mmu_hash_ops.hpte_invalidate(slot, vpn, mmu_linear_psize,
				     mmu_linear_psize,
				     mmu_kernel_ssize, 0);
1868 1869
}

1870
void __kernel_map_pages(struct page *page, int numpages, int enable)
1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888
{
	unsigned long flags, vaddr, lmi;
	int i;

	local_irq_save(flags);
	for (i = 0; i < numpages; i++, page++) {
		vaddr = (unsigned long)page_address(page);
		lmi = __pa(vaddr) >> PAGE_SHIFT;
		if (lmi >= linear_map_hash_count)
			continue;
		if (enable)
			kernel_map_linear_page(vaddr, lmi);
		else
			kernel_unmap_linear_page(vaddr, lmi);
	}
	local_irq_restore(flags);
}
#endif /* CONFIG_DEBUG_PAGEALLOC */
1889

1890
void hash__setup_initial_memory_limit(phys_addr_t first_memblock_base,
1891 1892
				phys_addr_t first_memblock_size)
{
1893 1894
	/*
	 * We don't currently support the first MEMBLOCK not mapping 0
1895 1896 1897 1898
	 * physical on those processors
	 */
	BUG_ON(first_memblock_base != 0);

1899 1900 1901 1902 1903
	/*
	 * On virtualized systems the first entry is our RMA region aka VRMA,
	 * non-virtualized 64-bit hash MMU systems don't have a limitation
	 * on real mode access.
	 *
1904 1905
	 * For guests on platforms before POWER9, we clamp the it limit to 1G
	 * to avoid some funky things such as RTAS bugs etc...
1906
	 */
1907
	if (!early_cpu_has_feature(CPU_FTR_HVMODE)) {
1908 1909 1910
		ppc64_rma_size = first_memblock_size;
		if (!early_cpu_has_feature(CPU_FTR_ARCH_300))
			ppc64_rma_size = min_t(u64, ppc64_rma_size, 0x40000000);
1911

1912 1913 1914 1915 1916
		/* Finally limit subsequent allocations */
		memblock_set_current_limit(ppc64_rma_size);
	} else {
		ppc64_rma_size = ULONG_MAX;
	}
1917
}
1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934

#ifdef CONFIG_DEBUG_FS

static int hpt_order_get(void *data, u64 *val)
{
	*val = ppc64_pft_size;
	return 0;
}

static int hpt_order_set(void *data, u64 val)
{
	if (!mmu_hash_ops.resize_hpt)
		return -ENODEV;

	return mmu_hash_ops.resize_hpt(val);
}

1935
DEFINE_DEBUGFS_ATTRIBUTE(fops_hpt_order, hpt_order_get, hpt_order_set, "%llu\n");
1936 1937 1938

static int __init hash64_debugfs(void)
{
1939 1940
	if (!debugfs_create_file_unsafe("hpt_order", 0600, powerpc_debugfs_root,
					NULL, &fops_hpt_order)) {
1941 1942 1943 1944 1945 1946 1947
		pr_err("lpar: unable to create hpt_order debugsfs file\n");
	}

	return 0;
}
machine_device_initcall(pseries, hash64_debugfs);
#endif /* CONFIG_DEBUG_FS */