hash_utils.c 52.3 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-or-later
L
Linus Torvalds 已提交
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
 *   {mikejc|engebret}@us.ibm.com
 *
 *    Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
 *
 * SMP scalability work:
 *    Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
 * 
 *    Module name: htab.c
 *
 *    Description:
 *      PowerPC Hashed Page Table functions
 */

#undef DEBUG
18
#undef DEBUG_LOW
L
Linus Torvalds 已提交
19

20
#define pr_fmt(fmt) "hash-mmu: " fmt
L
Linus Torvalds 已提交
21 22
#include <linux/spinlock.h>
#include <linux/errno.h>
23
#include <linux/sched/mm.h>
L
Linus Torvalds 已提交
24 25 26
#include <linux/proc_fs.h>
#include <linux/stat.h>
#include <linux/sysctl.h>
27
#include <linux/export.h>
L
Linus Torvalds 已提交
28 29 30 31
#include <linux/ctype.h>
#include <linux/cache.h>
#include <linux/init.h>
#include <linux/signal.h>
Y
Yinghai Lu 已提交
32
#include <linux/memblock.h>
33
#include <linux/context_tracking.h>
34
#include <linux/libfdt.h>
R
Ram Pai 已提交
35
#include <linux/pkeys.h>
36
#include <linux/hugetlb.h>
37
#include <linux/cpu.h>
38
#include <linux/pgtable.h>
L
Linus Torvalds 已提交
39

40
#include <asm/debugfs.h>
L
Linus Torvalds 已提交
41 42 43 44 45
#include <asm/processor.h>
#include <asm/mmu.h>
#include <asm/mmu_context.h>
#include <asm/page.h>
#include <asm/types.h>
46
#include <linux/uaccess.h>
L
Linus Torvalds 已提交
47
#include <asm/machdep.h>
48
#include <asm/prom.h>
L
Linus Torvalds 已提交
49 50 51 52 53 54
#include <asm/io.h>
#include <asm/eeh.h>
#include <asm/tlb.h>
#include <asm/cacheflush.h>
#include <asm/cputable.h>
#include <asm/sections.h>
55
#include <asm/copro.h>
56
#include <asm/udbg.h>
57
#include <asm/code-patching.h>
58
#include <asm/fadump.h>
59
#include <asm/firmware.h>
60
#include <asm/tm.h>
61
#include <asm/trace.h>
62
#include <asm/ps3.h>
63
#include <asm/pte-walk.h>
64
#include <asm/asm-prototypes.h>
65
#include <asm/ultravisor.h>
L
Linus Torvalds 已提交
66

67 68
#include <mm/mmu_decl.h>

69 70 71
#include "internal.h"


L
Linus Torvalds 已提交
72 73 74 75 76 77
#ifdef DEBUG
#define DBG(fmt...) udbg_printf(fmt)
#else
#define DBG(fmt...)
#endif

78 79 80 81 82 83 84 85
#ifdef DEBUG_LOW
#define DBG_LOW(fmt...) udbg_printf(fmt)
#else
#define DBG_LOW(fmt...)
#endif

#define KB (1024)
#define MB (1024*KB)
86
#define GB (1024L*MB)
87

L
Linus Torvalds 已提交
88 89 90 91 92 93 94 95 96 97 98 99
/*
 * Note:  pte   --> Linux PTE
 *        HPTE  --> PowerPC Hashed Page Table Entry
 *
 * Execution context:
 *   htab_initialize is called with the MMU off (of course), but
 *   the kernel has been copied down to zero so it can directly
 *   reference global data.  At this point it is very difficult
 *   to print debug info.
 *
 */

100 101
static unsigned long _SDR1;
struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
102
EXPORT_SYMBOL_GPL(mmu_psize_defs);
103

104 105 106
u8 hpte_page_sizes[1 << LP_BITS];
EXPORT_SYMBOL_GPL(hpte_page_sizes);

107
struct hash_pte *htab_address;
108
unsigned long htab_size_bytes;
109
unsigned long htab_hash_mask;
A
Alexander Graf 已提交
110
EXPORT_SYMBOL_GPL(htab_hash_mask);
111
int mmu_linear_psize = MMU_PAGE_4K;
112
EXPORT_SYMBOL_GPL(mmu_linear_psize);
113
int mmu_virtual_psize = MMU_PAGE_4K;
114
int mmu_vmalloc_psize = MMU_PAGE_4K;
115 116 117
#ifdef CONFIG_SPARSEMEM_VMEMMAP
int mmu_vmemmap_psize = MMU_PAGE_4K;
#endif
118
int mmu_io_psize = MMU_PAGE_4K;
P
Paul Mackerras 已提交
119
int mmu_kernel_ssize = MMU_SEGSIZE_256M;
120
EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
P
Paul Mackerras 已提交
121
int mmu_highuser_ssize = MMU_SEGSIZE_256M;
122
u16 mmu_slb_size = 64;
A
Alexander Graf 已提交
123
EXPORT_SYMBOL_GPL(mmu_slb_size);
124 125 126
#ifdef CONFIG_PPC_64K_PAGES
int mmu_ci_restrictions;
#endif
127 128 129
#ifdef CONFIG_DEBUG_PAGEALLOC
static u8 *linear_map_hash_slots;
static unsigned long linear_map_hash_count;
130
static DEFINE_SPINLOCK(linear_map_hash_lock);
131
#endif /* CONFIG_DEBUG_PAGEALLOC */
132 133
struct mmu_hash_ops mmu_hash_ops;
EXPORT_SYMBOL(mmu_hash_ops);
L
Linus Torvalds 已提交
134

135 136
/*
 * These are definitions of page sizes arrays to be used when none
137 138
 * is provided by the firmware.
 */
L
Linus Torvalds 已提交
139

140 141
/*
 * Fallback (4k pages only)
142
 */
143
static struct mmu_psize_def mmu_psize_defaults[] = {
144 145 146
	[MMU_PAGE_4K] = {
		.shift	= 12,
		.sllp	= 0,
147
		.penc   = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
148 149 150 151 152
		.avpnm	= 0,
		.tlbiel = 0,
	},
};

153 154
/*
 * POWER4, GPUL, POWER5
155 156 157
 *
 * Support for 16Mb large pages
 */
158
static struct mmu_psize_def mmu_psize_defaults_gp[] = {
159 160 161
	[MMU_PAGE_4K] = {
		.shift	= 12,
		.sllp	= 0,
162
		.penc   = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
163 164 165 166 167 168
		.avpnm	= 0,
		.tlbiel = 1,
	},
	[MMU_PAGE_16M] = {
		.shift	= 24,
		.sllp	= SLB_VSID_L,
169 170
		.penc   = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
			    [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
171 172 173 174 175
		.avpnm	= 0x1UL,
		.tlbiel = 0,
	},
};

176 177 178 179 180 181 182 183 184 185 186 187 188
/*
 * 'R' and 'C' update notes:
 *  - Under pHyp or KVM, the updatepp path will not set C, thus it *will*
 *     create writeable HPTEs without C set, because the hcall H_PROTECT
 *     that we use in that case will not update C
 *  - The above is however not a problem, because we also don't do that
 *     fancy "no flush" variant of eviction and we use H_REMOVE which will
 *     do the right thing and thus we don't have the race I described earlier
 *
 *    - Under bare metal,  we do have the race, so we need R and C set
 *    - We make sure R is always set and never lost
 *    - C is _PAGE_DIRTY, and *should* always be set for a writeable mapping
 */
189
unsigned long htab_convert_pte_flags(unsigned long pteflags)
190
{
191
	unsigned long rflags = 0;
192 193 194 195

	/* _PAGE_EXEC -> NOEXEC */
	if ((pteflags & _PAGE_EXEC) == 0)
		rflags |= HPTE_R_N;
196
	/*
197
	 * PPP bits:
198
	 * Linux uses slb key 0 for kernel and 1 for user.
199 200 201
	 * kernel RW areas are mapped with PPP=0b000
	 * User area is mapped with PPP=0b010 for read/write
	 * or PPP=0b011 for read-only (including writeable but clean pages).
202
	 */
203 204 205 206
	if (pteflags & _PAGE_PRIVILEGED) {
		/*
		 * Kernel read only mapped with ppp bits 0b110
		 */
207 208 209 210 211 212
		if (!(pteflags & _PAGE_WRITE)) {
			if (mmu_has_feature(MMU_FTR_KERNEL_RO))
				rflags |= (HPTE_R_PP0 | 0x2);
			else
				rflags |= 0x3;
		}
213
	} else {
214 215 216
		if (pteflags & _PAGE_RWX)
			rflags |= 0x2;
		if (!((pteflags & _PAGE_WRITE) && (pteflags & _PAGE_DIRTY)))
217 218
			rflags |= 0x1;
	}
219
	/*
220 221
	 * We can't allow hardware to update hpte bits. Hence always
	 * set 'R' bit and set 'C' if it is a write fault
222
	 */
223
	rflags |=  HPTE_R_R;
224 225 226

	if (pteflags & _PAGE_DIRTY)
		rflags |= HPTE_R_C;
227 228 229
	/*
	 * Add in WIG bits
	 */
230 231

	if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_TOLERANT)
232
		rflags |= HPTE_R_I;
233
	else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_NON_IDEMPOTENT)
234
		rflags |= (HPTE_R_I | HPTE_R_G);
235 236 237 238 239
	else
		/*
		 * Add memory coherence if cache inhibited is not set
		 */
		rflags |= HPTE_R_M;
240

241
	rflags |= pte_to_hpte_pkey_bits(pteflags);
242
	return rflags;
243
}
244 245

int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
246
		      unsigned long pstart, unsigned long prot,
P
Paul Mackerras 已提交
247
		      int psize, int ssize)
L
Linus Torvalds 已提交
248
{
249 250 251
	unsigned long vaddr, paddr;
	unsigned int step, shift;
	int ret = 0;
L
Linus Torvalds 已提交
252

253 254
	shift = mmu_psize_defs[psize].shift;
	step = 1 << shift;
L
Linus Torvalds 已提交
255

256 257 258 259 260
	prot = htab_convert_pte_flags(prot);

	DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
	    vstart, vend, pstart, prot, psize, ssize);

261 262
	for (vaddr = vstart, paddr = pstart; vaddr < vend;
	     vaddr += step, paddr += step) {
263
		unsigned long hash, hpteg;
P
Paul Mackerras 已提交
264
		unsigned long vsid = get_kernel_vsid(vaddr, ssize);
265
		unsigned long vpn  = hpt_vpn(vaddr, vsid, ssize);
266
		unsigned long tprot = prot;
267
		bool secondary_hash = false;
268

269 270 271 272 273
		/*
		 * If we hit a bad address return error.
		 */
		if (!vsid)
			return -1;
274
		/* Make kernel text executable */
275
		if (overlaps_kernel_text(vaddr, vaddr + step))
276
			tprot &= ~HPTE_R_N;
L
Linus Torvalds 已提交
277

278 279 280 281 282 283 284 285 286 287 288 289 290 291
		/*
		 * If relocatable, check if it overlaps interrupt vectors that
		 * are copied down to real 0. For relocatable kernel
		 * (e.g. kdump case) we copy interrupt vectors down to real
		 * address 0. Mark that region as executable. This is
		 * because on p8 system with relocation on exception feature
		 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
		 * in order to execute the interrupt handlers in virtual
		 * mode the vector region need to be marked as executable.
		 */
		if ((PHYSICAL_START > MEMORY_START) &&
			overlaps_interrupt_vector_text(vaddr, vaddr + step))
				tprot &= ~HPTE_R_N;

292
		hash = hpt_hash(vpn, shift, ssize);
L
Linus Torvalds 已提交
293 294
		hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);

295
		BUG_ON(!mmu_hash_ops.hpte_insert);
296
repeat:
297 298 299
		ret = mmu_hash_ops.hpte_insert(hpteg, vpn, paddr, tprot,
					       HPTE_V_BOLTED, psize, psize,
					       ssize);
300
		if (ret == -1) {
301 302 303 304
			/*
			 * Try to to keep bolted entries in primary.
			 * Remove non bolted entries and try insert again
			 */
305 306 307 308 309
			ret = mmu_hash_ops.hpte_remove(hpteg);
			if (ret != -1)
				ret = mmu_hash_ops.hpte_insert(hpteg, vpn, paddr, tprot,
							       HPTE_V_BOLTED, psize, psize,
							       ssize);
310 311 312 313 314
			if (ret == -1 && !secondary_hash) {
				secondary_hash = true;
				hpteg = ((~hash & htab_hash_mask) * HPTES_PER_GROUP);
				goto repeat;
			}
315
		}
316

317 318
		if (ret < 0)
			break;
319

320
		cond_resched();
321
#ifdef CONFIG_DEBUG_PAGEALLOC
322 323
		if (debug_pagealloc_enabled() &&
			(paddr >> PAGE_SHIFT) < linear_map_hash_count)
324 325
			linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
#endif /* CONFIG_DEBUG_PAGEALLOC */
326 327 328
	}
	return ret < 0 ? ret : 0;
}
L
Linus Torvalds 已提交
329

330
int htab_remove_mapping(unsigned long vstart, unsigned long vend,
331 332 333 334
		      int psize, int ssize)
{
	unsigned long vaddr;
	unsigned int step, shift;
335 336
	int rc;
	int ret = 0;
337 338 339 340

	shift = mmu_psize_defs[psize].shift;
	step = 1 << shift;

341
	if (!mmu_hash_ops.hpte_removebolted)
342
		return -ENODEV;
343

344
	for (vaddr = vstart; vaddr < vend; vaddr += step) {
345
		rc = mmu_hash_ops.hpte_removebolted(vaddr, psize, ssize);
346 347 348 349 350 351 352
		if (rc == -ENOENT) {
			ret = -ENOENT;
			continue;
		}
		if (rc < 0)
			return rc;
	}
353

354
	return ret;
355 356
}

357 358 359 360 361 362 363 364 365
static bool disable_1tb_segments = false;

static int __init parse_disable_1tb_segments(char *p)
{
	disable_1tb_segments = true;
	return 0;
}
early_param("disable_1tb_segments", parse_disable_1tb_segments);

P
Paul Mackerras 已提交
366 367 368 369
static int __init htab_dt_scan_seg_sizes(unsigned long node,
					 const char *uname, int depth,
					 void *data)
{
370 371 372
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be32 *prop;
	int size = 0;
P
Paul Mackerras 已提交
373 374 375 376 377

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

378
	prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
P
Paul Mackerras 已提交
379 380 381
	if (prop == NULL)
		return 0;
	for (; size >= 4; size -= 4, ++prop) {
382
		if (be32_to_cpu(prop[0]) == 40) {
P
Paul Mackerras 已提交
383
			DBG("1T segment support detected\n");
384 385 386 387 388 389

			if (disable_1tb_segments) {
				DBG("1T segments disabled by command line\n");
				break;
			}

390
			cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
391
			return 1;
P
Paul Mackerras 已提交
392 393
		}
	}
394
	cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
P
Paul Mackerras 已提交
395 396 397
	return 0;
}

398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421
static int __init get_idx_from_shift(unsigned int shift)
{
	int idx = -1;

	switch (shift) {
	case 0xc:
		idx = MMU_PAGE_4K;
		break;
	case 0x10:
		idx = MMU_PAGE_64K;
		break;
	case 0x14:
		idx = MMU_PAGE_1M;
		break;
	case 0x18:
		idx = MMU_PAGE_16M;
		break;
	case 0x22:
		idx = MMU_PAGE_16G;
		break;
	}
	return idx;
}

422 423 424 425
static int __init htab_dt_scan_page_sizes(unsigned long node,
					  const char *uname, int depth,
					  void *data)
{
426 427 428
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be32 *prop;
	int size = 0;
429 430 431 432 433

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

434
	prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
	if (!prop)
		return 0;

	pr_info("Page sizes from device-tree:\n");
	size /= 4;
	cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
	while(size > 0) {
		unsigned int base_shift = be32_to_cpu(prop[0]);
		unsigned int slbenc = be32_to_cpu(prop[1]);
		unsigned int lpnum = be32_to_cpu(prop[2]);
		struct mmu_psize_def *def;
		int idx, base_idx;

		size -= 3; prop += 3;
		base_idx = get_idx_from_shift(base_shift);
		if (base_idx < 0) {
			/* skip the pte encoding also */
			prop += lpnum * 2; size -= lpnum * 2;
			continue;
		}
		def = &mmu_psize_defs[base_idx];
		if (base_idx == MMU_PAGE_16M)
			cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;

		def->shift = base_shift;
		if (base_shift <= 23)
			def->avpnm = 0;
		else
			def->avpnm = (1 << (base_shift - 23)) - 1;
		def->sllp = slbenc;
		/*
		 * We don't know for sure what's up with tlbiel, so
		 * for now we only set it for 4K and 64K pages
		 */
		if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
			def->tlbiel = 1;
		else
			def->tlbiel = 0;

		while (size > 0 && lpnum) {
			unsigned int shift = be32_to_cpu(prop[0]);
			int penc  = be32_to_cpu(prop[1]);

			prop += 2; size -= 2;
			lpnum--;

			idx = get_idx_from_shift(shift);
			if (idx < 0)
483
				continue;
484 485 486 487 488 489 490 491 492 493

			if (penc == -1)
				pr_err("Invalid penc for base_shift=%d "
				       "shift=%d\n", base_shift, shift);

			def->penc[idx] = penc;
			pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
				" avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
				base_shift, shift, def->sllp,
				def->avpnm, def->tlbiel, def->penc[idx]);
L
Linus Torvalds 已提交
494
		}
495
	}
496 497

	return 1;
498 499
}

500
#ifdef CONFIG_HUGETLB_PAGE
501 502
/*
 * Scan for 16G memory blocks that have been set aside for huge pages
503 504 505 506 507
 * and reserve those blocks for 16G huge pages.
 */
static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
					const char *uname, int depth,
					void *data) {
508 509 510
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be64 *addr_prop;
	const __be32 *page_count_prop;
511 512 513 514 515 516 517 518
	unsigned int expected_pages;
	long unsigned int phys_addr;
	long unsigned int block_size;

	/* We are scanning "memory" nodes only */
	if (type == NULL || strcmp(type, "memory") != 0)
		return 0;

519 520 521 522
	/*
	 * This property is the log base 2 of the number of virtual pages that
	 * will represent this memory block.
	 */
523 524 525
	page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
	if (page_count_prop == NULL)
		return 0;
526
	expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
527 528 529
	addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
	if (addr_prop == NULL)
		return 0;
530 531
	phys_addr = be64_to_cpu(addr_prop[0]);
	block_size = be64_to_cpu(addr_prop[1]);
532 533 534 535 536
	if (block_size != (16 * GB))
		return 0;
	printk(KERN_INFO "Huge page(16GB) memory: "
			"addr = 0x%lX size = 0x%lX pages = %d\n",
			phys_addr, block_size, expected_pages);
537
	if (phys_addr + block_size * expected_pages <= memblock_end_of_DRAM()) {
Y
Yinghai Lu 已提交
538
		memblock_reserve(phys_addr, block_size * expected_pages);
539
		pseries_add_gpage(phys_addr, block_size, expected_pages);
540
	}
541 542
	return 0;
}
543
#endif /* CONFIG_HUGETLB_PAGE */
544

545 546 547 548 549 550 551 552
static void mmu_psize_set_default_penc(void)
{
	int bpsize, apsize;
	for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
		for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
			mmu_psize_defs[bpsize].penc[apsize] = -1;
}

553 554 555 556 557 558 559 560 561 562
#ifdef CONFIG_PPC_64K_PAGES

static bool might_have_hea(void)
{
	/*
	 * The HEA ethernet adapter requires awareness of the
	 * GX bus. Without that awareness we can easily assume
	 * we will never see an HEA ethernet device.
	 */
#ifdef CONFIG_IBMEBUS
563
	return !cpu_has_feature(CPU_FTR_ARCH_207S) &&
564
		firmware_has_feature(FW_FEATURE_SPLPAR);
565 566 567 568 569 570 571
#else
	return false;
#endif
}

#endif /* #ifdef CONFIG_PPC_64K_PAGES */

572
static void __init htab_scan_page_sizes(void)
573 574 575
{
	int rc;

576 577 578
	/* se the invalid penc to -1 */
	mmu_psize_set_default_penc();

579
	/* Default to 4K pages only */
580 581
	memcpy(mmu_psize_defs, mmu_psize_defaults,
	       sizeof(mmu_psize_defaults));
582 583 584 585 586

	/*
	 * Try to find the available page sizes in the device-tree
	 */
	rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
587
	if (rc == 0 && early_mmu_has_feature(MMU_FTR_16M_PAGE)) {
588 589 590 591
		/*
		 * Nothing in the device-tree, but the CPU supports 16M pages,
		 * so let's fallback on a known size list for 16M capable CPUs.
		 */
592 593
		memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
		       sizeof(mmu_psize_defaults_gp));
594 595 596
	}

#ifdef CONFIG_HUGETLB_PAGE
597
	if (!hugetlb_disabled && !early_radix_enabled() ) {
598 599 600
		/* Reserve 16G huge page memory sections for huge pages */
		of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
	}
601 602 603
#endif /* CONFIG_HUGETLB_PAGE */
}

604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635
/*
 * Fill in the hpte_page_sizes[] array.
 * We go through the mmu_psize_defs[] array looking for all the
 * supported base/actual page size combinations.  Each combination
 * has a unique pagesize encoding (penc) value in the low bits of
 * the LP field of the HPTE.  For actual page sizes less than 1MB,
 * some of the upper LP bits are used for RPN bits, meaning that
 * we need to fill in several entries in hpte_page_sizes[].
 *
 * In diagrammatic form, with r = RPN bits and z = page size bits:
 *        PTE LP     actual page size
 *    rrrr rrrz		>=8KB
 *    rrrr rrzz		>=16KB
 *    rrrr rzzz		>=32KB
 *    rrrr zzzz		>=64KB
 *    ...
 *
 * The zzzz bits are implementation-specific but are chosen so that
 * no encoding for a larger page size uses the same value in its
 * low-order N bits as the encoding for the 2^(12+N) byte page size
 * (if it exists).
 */
static void init_hpte_page_sizes(void)
{
	long int ap, bp;
	long int shift, penc;

	for (bp = 0; bp < MMU_PAGE_COUNT; ++bp) {
		if (!mmu_psize_defs[bp].shift)
			continue;	/* not a supported page size */
		for (ap = bp; ap < MMU_PAGE_COUNT; ++ap) {
			penc = mmu_psize_defs[bp].penc[ap];
636
			if (penc == -1 || !mmu_psize_defs[ap].shift)
637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653
				continue;
			shift = mmu_psize_defs[ap].shift - LP_SHIFT;
			if (shift <= 0)
				continue;	/* should never happen */
			/*
			 * For page sizes less than 1MB, this loop
			 * replicates the entry for all possible values
			 * of the rrrr bits.
			 */
			while (penc < (1 << LP_BITS)) {
				hpte_page_sizes[penc] = (ap << 4) | bp;
				penc += 1 << shift;
			}
		}
	}
}

654 655
static void __init htab_init_page_sizes(void)
{
656
	bool aligned = true;
657 658
	init_hpte_page_sizes();

659 660 661 662 663
	if (!debug_pagealloc_enabled()) {
		/*
		 * Pick a size for the linear mapping. Currently, we only
		 * support 16M, 1M and 4K which is the default
		 */
664
		if (IS_ENABLED(CONFIG_STRICT_KERNEL_RWX) &&
665 666
		    (unsigned long)_stext % 0x1000000) {
			if (mmu_psize_defs[MMU_PAGE_16M].shift)
667
				pr_warn("Kernel not 16M aligned, disabling 16M linear map alignment\n");
668 669 670 671
			aligned = false;
		}

		if (mmu_psize_defs[MMU_PAGE_16M].shift && aligned)
672 673 674 675
			mmu_linear_psize = MMU_PAGE_16M;
		else if (mmu_psize_defs[MMU_PAGE_1M].shift)
			mmu_linear_psize = MMU_PAGE_1M;
	}
676

677
#ifdef CONFIG_PPC_64K_PAGES
678 679
	/*
	 * Pick a size for the ordinary pages. Default is 4K, we support
680 681 682 683 684 685
	 * 64K for user mappings and vmalloc if supported by the processor.
	 * We only use 64k for ioremap if the processor
	 * (and firmware) support cache-inhibited large pages.
	 * If not, we use 4k and set mmu_ci_restrictions so that
	 * hash_page knows to switch processes that use cache-inhibited
	 * mappings to 4k pages.
686
	 */
687
	if (mmu_psize_defs[MMU_PAGE_64K].shift) {
688
		mmu_virtual_psize = MMU_PAGE_64K;
689
		mmu_vmalloc_psize = MMU_PAGE_64K;
690 691
		if (mmu_linear_psize == MMU_PAGE_4K)
			mmu_linear_psize = MMU_PAGE_64K;
692
		if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
693
			/*
694 695 696
			 * When running on pSeries using 64k pages for ioremap
			 * would stop us accessing the HEA ethernet. So if we
			 * have the chance of ever seeing one, stay at 4k.
697
			 */
698
			if (!might_have_hea())
699 700
				mmu_io_psize = MMU_PAGE_64K;
		} else
701 702
			mmu_ci_restrictions = 1;
	}
703
#endif /* CONFIG_PPC_64K_PAGES */
704

705
#ifdef CONFIG_SPARSEMEM_VMEMMAP
706 707
	/*
	 * We try to use 16M pages for vmemmap if that is supported
708 709 710
	 * and we have at least 1G of RAM at boot
	 */
	if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Y
Yinghai Lu 已提交
711
	    memblock_phys_mem_size() >= 0x40000000)
712 713
		mmu_vmemmap_psize = MMU_PAGE_16M;
	else
714
		mmu_vmemmap_psize = mmu_virtual_psize;
715 716
#endif /* CONFIG_SPARSEMEM_VMEMMAP */

717
	printk(KERN_DEBUG "Page orders: linear mapping = %d, "
718 719 720 721 722
	       "virtual = %d, io = %d"
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	       ", vmemmap = %d"
#endif
	       "\n",
723
	       mmu_psize_defs[mmu_linear_psize].shift,
724
	       mmu_psize_defs[mmu_virtual_psize].shift,
725 726 727 728 729
	       mmu_psize_defs[mmu_io_psize].shift
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	       ,mmu_psize_defs[mmu_vmemmap_psize].shift
#endif
	       );
730 731 732 733 734 735
}

static int __init htab_dt_scan_pftsize(unsigned long node,
				       const char *uname, int depth,
				       void *data)
{
736 737
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be32 *prop;
738 739 740 741 742

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

743
	prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
744 745
	if (prop != NULL) {
		/* pft_size[0] is the NUMA CEC cookie */
746
		ppc64_pft_size = be32_to_cpu(prop[1]);
747
		return 1;
L
Linus Torvalds 已提交
748
	}
749
	return 0;
L
Linus Torvalds 已提交
750 751
}

752
unsigned htab_shift_for_mem_size(unsigned long mem_size)
753
{
754 755 756 757 758 759 760
	unsigned memshift = __ilog2(mem_size);
	unsigned pshift = mmu_psize_defs[mmu_virtual_psize].shift;
	unsigned pteg_shift;

	/* round mem_size up to next power of 2 */
	if ((1UL << memshift) < mem_size)
		memshift += 1;
761

762 763
	/* aim for 2 pages / pteg */
	pteg_shift = memshift - (pshift + 1);
764

765 766 767 768 769 770 771 772 773
	/*
	 * 2^11 PTEGS of 128 bytes each, ie. 2^18 bytes is the minimum htab
	 * size permitted by the architecture.
	 */
	return max(pteg_shift + 7, 18U);
}

static unsigned long __init htab_get_table_size(void)
{
774 775
	/*
	 * If hash size isn't already provided by the platform, we try to
A
Adrian Bunk 已提交
776
	 * retrieve it from the device-tree. If it's not there neither, we
777
	 * calculate it now based on the total RAM size
778
	 */
779 780
	if (ppc64_pft_size == 0)
		of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
781 782 783
	if (ppc64_pft_size)
		return 1UL << ppc64_pft_size;

784
	return 1UL << htab_shift_for_mem_size(memblock_phys_mem_size());
785 786
}

787
#ifdef CONFIG_MEMORY_HOTPLUG
788
int resize_hpt_for_hotplug(unsigned long new_mem_size)
789 790 791 792
{
	unsigned target_hpt_shift;

	if (!mmu_hash_ops.resize_hpt)
793
		return 0;
794 795 796 797 798 799 800 801 802 803 804

	target_hpt_shift = htab_shift_for_mem_size(new_mem_size);

	/*
	 * To avoid lots of HPT resizes if memory size is fluctuating
	 * across a boundary, we deliberately have some hysterisis
	 * here: we immediately increase the HPT size if the target
	 * shift exceeds the current shift, but we won't attempt to
	 * reduce unless the target shift is at least 2 below the
	 * current shift
	 */
805 806 807 808 809
	if (target_hpt_shift > ppc64_pft_size ||
	    target_hpt_shift < ppc64_pft_size - 1)
		return mmu_hash_ops.resize_hpt(target_hpt_shift);

	return 0;
810 811
}

812 813
int hash__create_section_mapping(unsigned long start, unsigned long end,
				 int nid, pgprot_t prot)
814
{
815 816 817
	int rc;

	if (end >= H_VMALLOC_START) {
818
		pr_warn("Outside the supported range\n");
819 820 821 822
		return -1;
	}

	rc = htab_bolt_mapping(start, end, __pa(start),
823
			       pgprot_val(prot), mmu_linear_psize,
824
			       mmu_kernel_ssize);
825 826 827 828 829 830 831

	if (rc < 0) {
		int rc2 = htab_remove_mapping(start, end, mmu_linear_psize,
					      mmu_kernel_ssize);
		BUG_ON(rc2 && (rc2 != -ENOENT));
	}
	return rc;
832
}
833

834
int hash__remove_section_mapping(unsigned long start, unsigned long end)
835
{
836 837 838 839
	int rc = htab_remove_mapping(start, end, mmu_linear_psize,
				     mmu_kernel_ssize);
	WARN_ON(rc < 0);
	return rc;
840
}
841 842
#endif /* CONFIG_MEMORY_HOTPLUG */

843
static void __init hash_init_partition_table(phys_addr_t hash_table,
844
					     unsigned long htab_size)
845
{
846
	mmu_partition_table_init();
847 848

	/*
849 850
	 * PS field (VRMA page size) is not used for LPID 0, hence set to 0.
	 * For now, UPRT is 0 and we have no segment table.
851
	 */
852
	htab_size =  __ilog2(htab_size) - 18;
853
	mmu_partition_table_set_entry(0, hash_table | htab_size, 0, false);
854
	pr_info("Partition table %p\n", partition_tb);
855 856
}

857
static void __init htab_initialize(void)
L
Linus Torvalds 已提交
858
{
859
	unsigned long table;
L
Linus Torvalds 已提交
860
	unsigned long pteg_count;
861
	unsigned long prot;
862
	unsigned long base = 0, size = 0;
863
	struct memblock_region *reg;
864

L
Linus Torvalds 已提交
865 866
	DBG(" -> htab_initialize()\n");

867
	if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
P
Paul Mackerras 已提交
868 869 870 871 872
		mmu_kernel_ssize = MMU_SEGSIZE_1T;
		mmu_highuser_ssize = MMU_SEGSIZE_1T;
		printk(KERN_INFO "Using 1TB segments\n");
	}

873 874 875
	if (stress_slb_enabled)
		static_branch_enable(&stress_slb_key);

L
Linus Torvalds 已提交
876 877 878 879
	/*
	 * Calculate the required size of the htab.  We want the number of
	 * PTEGs to equal one half the number of real pages.
	 */ 
880
	htab_size_bytes = htab_get_table_size();
L
Linus Torvalds 已提交
881 882 883 884
	pteg_count = htab_size_bytes >> 7;

	htab_hash_mask = pteg_count - 1;

885 886
	if (firmware_has_feature(FW_FEATURE_LPAR) ||
	    firmware_has_feature(FW_FEATURE_PS3_LV1)) {
L
Linus Torvalds 已提交
887 888 889
		/* Using a hypervisor which owns the htab */
		htab_address = NULL;
		_SDR1 = 0; 
890 891 892 893 894 895 896
#ifdef CONFIG_FA_DUMP
		/*
		 * If firmware assisted dump is active firmware preserves
		 * the contents of htab along with entire partition memory.
		 * Clear the htab if firmware assisted dump is active so
		 * that we dont end up using old mappings.
		 */
897 898
		if (is_fadump_active() && mmu_hash_ops.hpte_clear_all)
			mmu_hash_ops.hpte_clear_all();
899
#endif
L
Linus Torvalds 已提交
900
	} else {
901 902 903 904 905 906 907
		unsigned long limit = MEMBLOCK_ALLOC_ANYWHERE;

#ifdef CONFIG_PPC_CELL
		/*
		 * Cell may require the hash table down low when using the
		 * Axon IOMMU in order to fit the dynamic region over it, see
		 * comments in cell/iommu.c
L
Linus Torvalds 已提交
908
		 */
909
		if (fdt_subnode_offset(initial_boot_params, 0, "axon") > 0) {
910
			limit = 0x80000000;
911 912 913
			pr_info("Hash table forced below 2G for Axon IOMMU\n");
		}
#endif /* CONFIG_PPC_CELL */
914

915 916 917 918 919 920
		table = memblock_phys_alloc_range(htab_size_bytes,
						  htab_size_bytes,
						  0, limit);
		if (!table)
			panic("ERROR: Failed to allocate %pa bytes below %pa\n",
			      &htab_size_bytes, &limit);
L
Linus Torvalds 已提交
921 922 923 924

		DBG("Hash table allocated at %lx, size: %lx\n", table,
		    htab_size_bytes);

925
		htab_address = __va(table);
L
Linus Torvalds 已提交
926 927

		/* htab absolute addr + encoded htabsize */
928
		_SDR1 = table + __ilog2(htab_size_bytes) - 18;
L
Linus Torvalds 已提交
929 930 931

		/* Initialize the HPT with no entries */
		memset((void *)table, 0, htab_size_bytes);
932

933 934 935 936
		if (!cpu_has_feature(CPU_FTR_ARCH_300))
			/* Set SDR1 */
			mtspr(SPRN_SDR1, _SDR1);
		else
937
			hash_init_partition_table(table, htab_size_bytes);
L
Linus Torvalds 已提交
938 939
	}

940
	prot = pgprot_val(PAGE_KERNEL);
L
Linus Torvalds 已提交
941

942
#ifdef CONFIG_DEBUG_PAGEALLOC
943 944
	if (debug_pagealloc_enabled()) {
		linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
945 946 947
		linear_map_hash_slots = memblock_alloc_try_nid(
				linear_map_hash_count, 1, MEMBLOCK_LOW_LIMIT,
				ppc64_rma_size,	NUMA_NO_NODE);
948 949 950
		if (!linear_map_hash_slots)
			panic("%s: Failed to allocate %lu bytes max_addr=%pa\n",
			      __func__, linear_map_hash_count, &ppc64_rma_size);
951
	}
952 953
#endif /* CONFIG_DEBUG_PAGEALLOC */

L
Linus Torvalds 已提交
954
	/* create bolted the linear mapping in the hash table */
955 956 957
	for_each_memblock(memory, reg) {
		base = (unsigned long)__va(reg->base);
		size = reg->size;
L
Linus Torvalds 已提交
958

959
		DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
960
		    base, size, prot);
L
Linus Torvalds 已提交
961

962
		if ((base + size) >= H_VMALLOC_START) {
963
			pr_warn("Outside the supported range\n");
964 965 966
			continue;
		}

967
		BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
968
				prot, mmu_linear_psize, mmu_kernel_ssize));
969 970
	}
	memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
L
Linus Torvalds 已提交
971 972 973 974 975 976 977 978 979

	/*
	 * If we have a memory_limit and we've allocated TCEs then we need to
	 * explicitly map the TCE area at the top of RAM. We also cope with the
	 * case that the TCEs start below memory_limit.
	 * tce_alloc_start/end are 16MB aligned so the mapping should work
	 * for either 4K or 16MB pages.
	 */
	if (tce_alloc_start) {
980 981
		tce_alloc_start = (unsigned long)__va(tce_alloc_start);
		tce_alloc_end = (unsigned long)__va(tce_alloc_end);
L
Linus Torvalds 已提交
982 983 984 985

		if (base + size >= tce_alloc_start)
			tce_alloc_start = base + size + 1;

986
		BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
987
					 __pa(tce_alloc_start), prot,
P
Paul Mackerras 已提交
988
					 mmu_linear_psize, mmu_kernel_ssize));
L
Linus Torvalds 已提交
989 990
	}

991

L
Linus Torvalds 已提交
992 993 994 995 996
	DBG(" <- htab_initialize()\n");
}
#undef KB
#undef MB

997 998 999 1000 1001 1002 1003 1004 1005
void __init hash__early_init_devtree(void)
{
	/* Initialize segment sizes */
	of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);

	/* Initialize page sizes */
	htab_scan_page_sizes();
}

1006
static struct hash_mm_context init_hash_mm_context;
1007
void __init hash__early_init_mmu(void)
1008
{
1009
#ifndef CONFIG_PPC_64K_PAGES
1010
	/*
1011
	 * We have code in __hash_page_4K() and elsewhere, which assumes it can
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
	 * do the following:
	 *   new_pte |= (slot << H_PAGE_F_GIX_SHIFT) & (H_PAGE_F_SECOND | H_PAGE_F_GIX);
	 *
	 * Where the slot number is between 0-15, and values of 8-15 indicate
	 * the secondary bucket. For that code to work H_PAGE_F_SECOND and
	 * H_PAGE_F_GIX must occupy four contiguous bits in the PTE, and
	 * H_PAGE_F_SECOND must be placed above H_PAGE_F_GIX. Assert that here
	 * with a BUILD_BUG_ON().
	 */
	BUILD_BUG_ON(H_PAGE_F_SECOND != (1ul  << (H_PAGE_F_GIX_SHIFT + 3)));
1022
#endif /* CONFIG_PPC_64K_PAGES */
1023

1024 1025
	htab_init_page_sizes();

1026 1027 1028
	/*
	 * initialize page table size
	 */
1029 1030
	__pte_frag_nr = H_PTE_FRAG_NR;
	__pte_frag_size_shift = H_PTE_FRAG_SIZE_SHIFT;
1031 1032
	__pmd_frag_nr = H_PMD_FRAG_NR;
	__pmd_frag_size_shift = H_PMD_FRAG_SIZE_SHIFT;
1033

1034 1035 1036 1037
	__pte_index_size = H_PTE_INDEX_SIZE;
	__pmd_index_size = H_PMD_INDEX_SIZE;
	__pud_index_size = H_PUD_INDEX_SIZE;
	__pgd_index_size = H_PGD_INDEX_SIZE;
1038
	__pud_cache_index = H_PUD_CACHE_INDEX;
1039 1040 1041 1042
	__pte_table_size = H_PTE_TABLE_SIZE;
	__pmd_table_size = H_PMD_TABLE_SIZE;
	__pud_table_size = H_PUD_TABLE_SIZE;
	__pgd_table_size = H_PGD_TABLE_SIZE;
1043 1044 1045 1046
	/*
	 * 4k use hugepd format, so for hash set then to
	 * zero
	 */
1047 1048 1049
	__pmd_val_bits = HASH_PMD_VAL_BITS;
	__pud_val_bits = HASH_PUD_VAL_BITS;
	__pgd_val_bits = HASH_PGD_VAL_BITS;
1050 1051 1052 1053

	__kernel_virt_start = H_KERN_VIRT_START;
	__vmalloc_start = H_VMALLOC_START;
	__vmalloc_end = H_VMALLOC_END;
1054
	__kernel_io_start = H_KERN_IO_START;
1055
	__kernel_io_end = H_KERN_IO_END;
1056
	vmemmap = (struct page *)H_VMEMMAP_START;
1057 1058
	ioremap_bot = IOREMAP_BASE;

1059 1060 1061 1062
#ifdef CONFIG_PCI
	pci_io_base = ISA_IO_BASE;
#endif

1063 1064 1065 1066
	/* Select appropriate backend */
	if (firmware_has_feature(FW_FEATURE_PS3_LV1))
		ps3_early_mm_init();
	else if (firmware_has_feature(FW_FEATURE_LPAR))
1067
		hpte_init_pseries();
1068
	else if (IS_ENABLED(CONFIG_PPC_NATIVE))
1069 1070
		hpte_init_native();

1071 1072 1073
	if (!mmu_hash_ops.hpte_insert)
		panic("hash__early_init_mmu: No MMU hash ops defined!\n");

1074 1075
	/*
	 * Initialize the MMU Hash table and create the linear mapping
M
Michael Ellerman 已提交
1076 1077
	 * of memory. Has to be done before SLB initialization as this is
	 * currently where the page size encoding is obtained.
1078 1079 1080
	 */
	htab_initialize();

1081
	init_mm.context.hash_context = &init_hash_mm_context;
1082
	mm_ctx_set_slb_addr_limit(&init_mm.context, SLB_ADDR_LIMIT_DEFAULT);
1083

1084
	pr_info("Initializing hash mmu with SLB\n");
M
Michael Ellerman 已提交
1085
	/* Initialize SLB management */
M
Michael Ellerman 已提交
1086
	slb_initialize();
1087 1088 1089 1090

	if (cpu_has_feature(CPU_FTR_ARCH_206)
			&& cpu_has_feature(CPU_FTR_HVMODE))
		tlbiel_all();
1091 1092 1093
}

#ifdef CONFIG_SMP
1094
void hash__early_init_mmu_secondary(void)
1095 1096
{
	/* Initialize hash table for that CPU */
1097
	if (!firmware_has_feature(FW_FEATURE_LPAR)) {
1098

1099 1100 1101
		if (!cpu_has_feature(CPU_FTR_ARCH_300))
			mtspr(SPRN_SDR1, _SDR1);
		else
1102 1103
			set_ptcr_when_no_uv(__pa(partition_tb) |
					    (PATB_SIZE_SHIFT - 12));
1104
	}
M
Michael Ellerman 已提交
1105
	/* Initialize SLB */
M
Michael Ellerman 已提交
1106
	slb_initialize();
1107 1108 1109 1110

	if (cpu_has_feature(CPU_FTR_ARCH_206)
			&& cpu_has_feature(CPU_FTR_HVMODE))
		tlbiel_all();
1111 1112 1113 1114

#ifdef CONFIG_PPC_MEM_KEYS
	mtspr(SPRN_UAMOR, default_uamor);
#endif
1115
}
1116
#endif /* CONFIG_SMP */
1117

L
Linus Torvalds 已提交
1118 1119 1120 1121 1122 1123 1124
/*
 * Called by asm hashtable.S for doing lazy icache flush
 */
unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
{
	struct page *page;

1125 1126 1127
	if (!pfn_valid(pte_pfn(pte)))
		return pp;

L
Linus Torvalds 已提交
1128 1129 1130 1131 1132
	page = pte_page(pte);

	/* page is dirty */
	if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
		if (trap == 0x400) {
1133
			flush_dcache_icache_page(page);
L
Linus Torvalds 已提交
1134 1135
			set_bit(PG_arch_1, &page->flags);
		} else
1136
			pp |= HPTE_R_N;
L
Linus Torvalds 已提交
1137 1138 1139 1140
	}
	return pp;
}

1141
#ifdef CONFIG_PPC_MM_SLICES
1142
static unsigned int get_paca_psize(unsigned long addr)
1143
{
1144
	unsigned char *psizes;
1145
	unsigned long index, mask_index;
1146 1147

	if (addr < SLICE_LOW_TOP) {
1148
		psizes = get_paca()->mm_ctx_low_slices_psize;
1149
		index = GET_LOW_SLICE_INDEX(addr);
1150
	} else {
1151
		psizes = get_paca()->mm_ctx_high_slices_psize;
1152
		index = GET_HIGH_SLICE_INDEX(addr);
1153
	}
1154
	mask_index = index & 0x1;
1155
	return (psizes[index >> 1] >> (mask_index * 4)) & 0xF;
1156 1157 1158
}

#else
1159
unsigned int get_paca_psize(unsigned long addr)
1160
{
1161
	return get_paca()->mm_ctx_user_psize;
1162 1163 1164
}
#endif

1165 1166 1167 1168 1169
/*
 * Demote a segment to using 4k pages.
 * For now this makes the whole process use 4k pages.
 */
#ifdef CONFIG_PPC_64K_PAGES
1170
void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
1171
{
1172
	if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
1173
		return;
1174
	slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
1175
	copro_flush_all_slbs(mm);
1176 1177 1178
	if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) {

		copy_mm_to_paca(mm);
1179
		slb_flush_and_restore_bolted();
1180
	}
1181
}
1182
#endif /* CONFIG_PPC_64K_PAGES */
1183

1184 1185 1186 1187 1188 1189
#ifdef CONFIG_PPC_SUBPAGE_PROT
/*
 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
 * Userspace sets the subpage permissions using the subpage_prot system call.
 *
 * Result is 0: full permissions, _PAGE_RW: read-only,
1190
 * _PAGE_RWX: no access.
1191
 */
1192
static int subpage_protection(struct mm_struct *mm, unsigned long ea)
1193
{
1194
	struct subpage_prot_table *spt = mm_ctx_subpage_prot(&mm->context);
1195 1196 1197
	u32 spp = 0;
	u32 **sbpm, *sbpp;

1198 1199 1200
	if (!spt)
		return 0;

1201 1202
	if (ea >= spt->maxaddr)
		return 0;
1203
	if (ea < 0x100000000UL) {
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
		/* addresses below 4GB use spt->low_prot */
		sbpm = spt->low_prot;
	} else {
		sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
		if (!sbpm)
			return 0;
	}
	sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
	if (!sbpp)
		return 0;
	spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];

	/* extract 2-bit bitfield for this 4k subpage */
	spp >>= 30 - 2 * ((ea >> 12) & 0xf);

1219 1220 1221 1222 1223 1224 1225
	/*
	 * 0 -> full premission
	 * 1 -> Read only
	 * 2 -> no access.
	 * We return the flag that need to be cleared.
	 */
	spp = ((spp & 2) ? _PAGE_RWX : 0) | ((spp & 1) ? _PAGE_WRITE : 0);
1226 1227 1228 1229
	return spp;
}

#else /* CONFIG_PPC_SUBPAGE_PROT */
1230
static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
1231 1232 1233 1234 1235
{
	return 0;
}
#endif

1236 1237
void hash_failure_debug(unsigned long ea, unsigned long access,
			unsigned long vsid, unsigned long trap,
1238
			int ssize, int psize, int lpsize, unsigned long pte)
1239 1240 1241 1242 1243
{
	if (!printk_ratelimit())
		return;
	pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
		ea, access, current->comm);
1244 1245
	pr_info("    trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
		trap, vsid, ssize, psize, lpsize, pte);
1246 1247
}

1248 1249 1250 1251 1252 1253
static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
			     int psize, bool user_region)
{
	if (user_region) {
		if (psize != get_paca_psize(ea)) {
			copy_mm_to_paca(mm);
1254
			slb_flush_and_restore_bolted();
1255 1256 1257 1258 1259 1260 1261 1262 1263
		}
	} else if (get_paca()->vmalloc_sllp !=
		   mmu_psize_defs[mmu_vmalloc_psize].sllp) {
		get_paca()->vmalloc_sllp =
			mmu_psize_defs[mmu_vmalloc_psize].sllp;
		slb_vmalloc_update();
	}
}

1264 1265
/*
 * Result code is:
L
Linus Torvalds 已提交
1266 1267 1268
 *  0 - handled
 *  1 - normal page fault
 * -1 - critical hash insertion error
1269
 * -2 - access not permitted by subpage protection mechanism
L
Linus Torvalds 已提交
1270
 */
1271 1272 1273
int hash_page_mm(struct mm_struct *mm, unsigned long ea,
		 unsigned long access, unsigned long trap,
		 unsigned long flags)
L
Linus Torvalds 已提交
1274
{
1275
	bool is_thp;
1276
	enum ctx_state prev_state = exception_enter();
1277
	pgd_t *pgdir;
L
Linus Torvalds 已提交
1278 1279
	unsigned long vsid;
	pte_t *ptep;
1280
	unsigned hugeshift;
1281
	int rc, user_region = 0;
P
Paul Mackerras 已提交
1282
	int psize, ssize;
L
Linus Torvalds 已提交
1283

1284 1285
	DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
		ea, access, trap);
1286
	trace_hash_fault(ea, access, trap);
1287

1288
	/* Get region & vsid */
1289
	switch (get_region_id(ea)) {
L
Linus Torvalds 已提交
1290 1291
	case USER_REGION_ID:
		user_region = 1;
1292 1293
		if (! mm) {
			DBG_LOW(" user region with no mm !\n");
1294 1295
			rc = 1;
			goto bail;
1296
		}
1297
		psize = get_slice_psize(mm, ea);
P
Paul Mackerras 已提交
1298
		ssize = user_segment_size(ea);
1299
		vsid = get_user_vsid(&mm->context, ea, ssize);
L
Linus Torvalds 已提交
1300 1301
		break;
	case VMALLOC_REGION_ID:
P
Paul Mackerras 已提交
1302
		vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
1303 1304 1305 1306 1307 1308 1309
		psize = mmu_vmalloc_psize;
		ssize = mmu_kernel_ssize;
		break;

	case IO_REGION_ID:
		vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
		psize = mmu_io_psize;
P
Paul Mackerras 已提交
1310
		ssize = mmu_kernel_ssize;
L
Linus Torvalds 已提交
1311 1312
		break;
	default:
1313 1314 1315
		/*
		 * Not a valid range
		 * Send the problem up to do_page_fault()
L
Linus Torvalds 已提交
1316
		 */
1317 1318
		rc = 1;
		goto bail;
L
Linus Torvalds 已提交
1319
	}
1320
	DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
L
Linus Torvalds 已提交
1321

1322 1323 1324
	/* Bad address. */
	if (!vsid) {
		DBG_LOW("Bad address!\n");
1325 1326
		rc = 1;
		goto bail;
1327
	}
1328
	/* Get pgdir */
L
Linus Torvalds 已提交
1329
	pgdir = mm->pgd;
1330 1331 1332 1333
	if (pgdir == NULL) {
		rc = 1;
		goto bail;
	}
L
Linus Torvalds 已提交
1334

1335
	/* Check CPU locality */
1336
	if (user_region && mm_is_thread_local(mm))
1337
		flags |= HPTE_LOCAL_UPDATE;
L
Linus Torvalds 已提交
1338

1339
#ifndef CONFIG_PPC_64K_PAGES
1340 1341
	/*
	 * If we use 4K pages and our psize is not 4K, then we might
1342 1343 1344 1345 1346
	 * be hitting a special driver mapping, and need to align the
	 * address before we fetch the PTE.
	 *
	 * It could also be a hugepage mapping, in which case this is
	 * not necessary, but it's not harmful, either.
1347 1348 1349 1350 1351
	 */
	if (psize != MMU_PAGE_4K)
		ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
#endif /* CONFIG_PPC_64K_PAGES */

1352
	/* Get PTE and page size from page tables */
1353
	ptep = find_linux_pte(pgdir, ea, &is_thp, &hugeshift);
1354 1355
	if (ptep == NULL || !pte_present(*ptep)) {
		DBG_LOW(" no PTE !\n");
1356 1357
		rc = 1;
		goto bail;
1358 1359
	}

1360 1361 1362 1363 1364 1365 1366 1367 1368
	/*
	 * Add _PAGE_PRESENT to the required access perm. If there are parallel
	 * updates to the pte that can possibly clear _PAGE_PTE, catch that too.
	 *
	 * We can safely use the return pte address in rest of the function
	 * because we do set H_PAGE_BUSY which prevents further updates to pte
	 * from generic code.
	 */
	access |= _PAGE_PRESENT | _PAGE_PTE;
1369

1370 1371
	/*
	 * Pre-check access permissions (will be re-checked atomically
1372 1373
	 * in __hash_page_XX but this pre-check is a fast path
	 */
1374
	if (!check_pte_access(access, pte_val(*ptep))) {
1375
		DBG_LOW(" no access !\n");
1376 1377
		rc = 1;
		goto bail;
1378 1379
	}

1380
	if (hugeshift) {
1381
		if (is_thp)
1382
			rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
1383
					     trap, flags, ssize, psize);
1384 1385 1386
#ifdef CONFIG_HUGETLB_PAGE
		else
			rc = __hash_page_huge(ea, access, vsid, ptep, trap,
1387
					      flags, ssize, hugeshift, psize);
1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
#else
		else {
			/*
			 * if we have hugeshift, and is not transhuge with
			 * hugetlb disabled, something is really wrong.
			 */
			rc = 1;
			WARN_ON(1);
		}
#endif
1398 1399 1400
		if (current->mm == mm)
			check_paca_psize(ea, mm, psize, user_region);

1401 1402
		goto bail;
	}
1403

1404 1405 1406 1407 1408 1409 1410
#ifndef CONFIG_PPC_64K_PAGES
	DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
#else
	DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
		pte_val(*(ptep + PTRS_PER_PTE)));
#endif
	/* Do actual hashing */
1411
#ifdef CONFIG_PPC_64K_PAGES
1412 1413
	/* If H_PAGE_4K_PFN is set, make sure this is a 4k segment */
	if ((pte_val(*ptep) & H_PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
1414 1415 1416 1417
		demote_segment_4k(mm, ea);
		psize = MMU_PAGE_4K;
	}

1418 1419
	/*
	 * If this PTE is non-cacheable and we have restrictions on
1420 1421
	 * using non cacheable large pages, then we switch to 4k
	 */
1422
	if (mmu_ci_restrictions && psize == MMU_PAGE_64K && pte_ci(*ptep)) {
1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435
		if (user_region) {
			demote_segment_4k(mm, ea);
			psize = MMU_PAGE_4K;
		} else if (ea < VMALLOC_END) {
			/*
			 * some driver did a non-cacheable mapping
			 * in vmalloc space, so switch vmalloc
			 * to 4k pages
			 */
			printk(KERN_ALERT "Reducing vmalloc segment "
			       "to 4kB pages because of "
			       "non-cacheable mapping\n");
			psize = mmu_vmalloc_psize = MMU_PAGE_4K;
1436
			copro_flush_all_slbs(mm);
1437
		}
1438
	}
1439

1440 1441
#endif /* CONFIG_PPC_64K_PAGES */

1442 1443 1444
	if (current->mm == mm)
		check_paca_psize(ea, mm, psize, user_region);

1445
#ifdef CONFIG_PPC_64K_PAGES
1446
	if (psize == MMU_PAGE_64K)
1447 1448
		rc = __hash_page_64K(ea, access, vsid, ptep, trap,
				     flags, ssize);
1449
	else
1450
#endif /* CONFIG_PPC_64K_PAGES */
1451
	{
1452
		int spp = subpage_protection(mm, ea);
1453 1454 1455 1456
		if (access & spp)
			rc = -2;
		else
			rc = __hash_page_4K(ea, access, vsid, ptep, trap,
1457
					    flags, ssize, spp);
1458
	}
1459

1460 1461
	/*
	 * Dump some info in case of hash insertion failure, they should
1462 1463 1464 1465
	 * never happen so it is really useful to know if/when they do
	 */
	if (rc == -1)
		hash_failure_debug(ea, access, vsid, trap, ssize, psize,
1466
				   psize, pte_val(*ptep));
1467 1468 1469 1470 1471 1472 1473
#ifndef CONFIG_PPC_64K_PAGES
	DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
#else
	DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
		pte_val(*(ptep + PTRS_PER_PTE)));
#endif
	DBG_LOW(" -> rc=%d\n", rc);
1474 1475 1476

bail:
	exception_exit(prev_state);
1477
	return rc;
L
Linus Torvalds 已提交
1478
}
I
Ian Munsie 已提交
1479 1480
EXPORT_SYMBOL_GPL(hash_page_mm);

1481 1482
int hash_page(unsigned long ea, unsigned long access, unsigned long trap,
	      unsigned long dsisr)
I
Ian Munsie 已提交
1483
{
1484
	unsigned long flags = 0;
I
Ian Munsie 已提交
1485 1486
	struct mm_struct *mm = current->mm;

1487 1488
	if ((get_region_id(ea) == VMALLOC_REGION_ID) ||
	    (get_region_id(ea) == IO_REGION_ID))
I
Ian Munsie 已提交
1489 1490
		mm = &init_mm;

1491 1492 1493 1494
	if (dsisr & DSISR_NOHPTE)
		flags |= HPTE_NOHPTE_UPDATE;

	return hash_page_mm(mm, ea, access, trap, flags);
I
Ian Munsie 已提交
1495
}
1496
EXPORT_SYMBOL_GPL(hash_page);
L
Linus Torvalds 已提交
1497

1498 1499
int __hash_page(unsigned long trap, unsigned long ea, unsigned long dsisr,
		unsigned long msr)
1500
{
1501
	unsigned long access = _PAGE_PRESENT | _PAGE_READ;
1502 1503
	unsigned long flags = 0;
	struct mm_struct *mm = current->mm;
1504
	unsigned int region_id = get_region_id(ea);
1505

1506
	if ((region_id == VMALLOC_REGION_ID) || (region_id == IO_REGION_ID))
1507 1508 1509 1510 1511 1512
		mm = &init_mm;

	if (dsisr & DSISR_NOHPTE)
		flags |= HPTE_NOHPTE_UPDATE;

	if (dsisr & DSISR_ISSTORE)
1513
		access |= _PAGE_WRITE;
1514
	/*
1515 1516 1517 1518 1519 1520
	 * We set _PAGE_PRIVILEGED only when
	 * kernel mode access kernel space.
	 *
	 * _PAGE_PRIVILEGED is NOT set
	 * 1) when kernel mode access user space
	 * 2) user space access kernel space.
1521
	 */
1522
	access |= _PAGE_PRIVILEGED;
1523
	if ((msr & MSR_PR) || (region_id == USER_REGION_ID))
1524
		access &= ~_PAGE_PRIVILEGED;
1525 1526 1527 1528 1529 1530 1531

	if (trap == 0x400)
		access |= _PAGE_EXEC;

	return hash_page_mm(mm, ea, access, trap, flags);
}

1532 1533 1534
#ifdef CONFIG_PPC_MM_SLICES
static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
{
1535
	int psize = get_slice_psize(mm, ea);
1536

1537
	/* We only prefault standard pages for now */
1538
	if (unlikely(psize != mm_ctx_user_psize(&mm->context)))
1539 1540 1541 1542 1543 1544
		return false;

	/*
	 * Don't prefault if subpage protection is enabled for the EA.
	 */
	if (unlikely((psize == MMU_PAGE_4K) && subpage_protection(mm, ea)))
1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555
		return false;

	return true;
}
#else
static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
{
	return true;
}
#endif

1556
static void hash_preload(struct mm_struct *mm, pte_t *ptep, unsigned long ea,
1557
			 bool is_exec, unsigned long trap)
L
Linus Torvalds 已提交
1558
{
1559
	unsigned long vsid;
1560
	pgd_t *pgdir;
1561
	int rc, ssize, update_flags = 0;
1562
	unsigned long access = _PAGE_PRESENT | _PAGE_READ | (is_exec ? _PAGE_EXEC : 0);
1563

1564
	BUG_ON(get_region_id(ea) != USER_REGION_ID);
1565

1566
	if (!should_hash_preload(mm, ea))
1567 1568 1569 1570
		return;

	DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
		" trap=%lx\n", mm, mm->pgd, ea, access, trap);
L
Linus Torvalds 已提交
1571

1572
	/* Get Linux PTE if available */
1573 1574 1575
	pgdir = mm->pgd;
	if (pgdir == NULL)
		return;
1576 1577 1578

	/* Get VSID */
	ssize = user_segment_size(ea);
1579
	vsid = get_user_vsid(&mm->context, ea, ssize);
1580 1581 1582
	if (!vsid)
		return;

1583
#ifdef CONFIG_PPC_64K_PAGES
1584
	/* If either H_PAGE_4K_PFN or cache inhibited is set (and we are on
1585 1586 1587 1588
	 * a 64K kernel), then we don't preload, hash_page() will take
	 * care of it once we actually try to access the page.
	 * That way we don't have to duplicate all of the logic for segment
	 * page size demotion here
1589 1590
	 * Called with  PTL held, hence can be sure the value won't change in
	 * between.
1591
	 */
1592
	if ((pte_val(*ptep) & H_PAGE_4K_PFN) || pte_ci(*ptep))
1593
		return;
1594 1595
#endif /* CONFIG_PPC_64K_PAGES */

1596
	/* Is that local to this CPU ? */
1597
	if (mm_is_thread_local(mm))
1598
		update_flags |= HPTE_LOCAL_UPDATE;
1599 1600

	/* Hash it in */
1601
#ifdef CONFIG_PPC_64K_PAGES
1602
	if (mm_ctx_user_psize(&mm->context) == MMU_PAGE_64K)
1603 1604
		rc = __hash_page_64K(ea, access, vsid, ptep, trap,
				     update_flags, ssize);
L
Linus Torvalds 已提交
1605
	else
1606
#endif /* CONFIG_PPC_64K_PAGES */
1607 1608
		rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags,
				    ssize, subpage_protection(mm, ea));
1609 1610 1611 1612 1613 1614

	/* Dump some info in case of hash insertion failure, they should
	 * never happen so it is really useful to know if/when they do
	 */
	if (rc == -1)
		hash_failure_debug(ea, access, vsid, trap, ssize,
1615 1616
				   mm_ctx_user_psize(&mm->context),
				   mm_ctx_user_psize(&mm->context),
1617
				   pte_val(*ptep));
1618 1619
}

1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637
/*
 * This is called at the end of handling a user page fault, when the
 * fault has been handled by updating a PTE in the linux page tables.
 * We use it to preload an HPTE into the hash table corresponding to
 * the updated linux PTE.
 *
 * This must always be called with the pte lock held.
 */
void update_mmu_cache(struct vm_area_struct *vma, unsigned long address,
		      pte_t *ptep)
{
	/*
	 * We don't need to worry about _PAGE_PRESENT here because we are
	 * called with either mm->page_table_lock held or ptl lock held
	 */
	unsigned long trap;
	bool is_exec;

1638
	if (radix_enabled())
1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
		return;

	/* We only want HPTEs for linux PTEs that have _PAGE_ACCESSED set */
	if (!pte_young(*ptep) || address >= TASK_SIZE)
		return;

	/*
	 * We try to figure out if we are coming from an instruction
	 * access fault and pass that down to __hash_page so we avoid
	 * double-faulting on execution of fresh text. We have to test
	 * for regs NULL since init will get here first thing at boot.
	 *
	 * We also avoid filling the hash if not coming from a fault.
	 */

	trap = current->thread.regs ? TRAP(current->thread.regs) : 0UL;
	switch (trap) {
	case 0x300:
		is_exec = false;
		break;
	case 0x400:
		is_exec = true;
		break;
	default:
		return;
	}

1666
	hash_preload(vma->vm_mm, ptep, address, is_exec, trap);
1667 1668
}

1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
static inline void tm_flush_hash_page(int local)
{
	/*
	 * Transactions are not aborted by tlbiel, only tlbie. Without, syncing a
	 * page back to a block device w/PIO could pick up transactional data
	 * (bad!) so we force an abort here. Before the sync the page will be
	 * made read-only, which will flush_hash_page. BIG ISSUE here: if the
	 * kernel uses a page from userspace without unmapping it first, it may
	 * see the speculated version.
	 */
	if (local && cpu_has_feature(CPU_FTR_TM) && current->thread.regs &&
	    MSR_TM_ACTIVE(current->thread.regs->msr)) {
		tm_enable();
		tm_abort(TM_CAUSE_TLBI);
	}
}
#else
static inline void tm_flush_hash_page(int local)
{
}
#endif

1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
/*
 * Return the global hash slot, corresponding to the given PTE, which contains
 * the HPTE.
 */
unsigned long pte_get_hash_gslot(unsigned long vpn, unsigned long shift,
		int ssize, real_pte_t rpte, unsigned int subpg_index)
{
	unsigned long hash, gslot, hidx;

	hash = hpt_hash(vpn, shift, ssize);
	hidx = __rpte_to_hidx(rpte, subpg_index);
	if (hidx & _PTEIDX_SECONDARY)
		hash = ~hash;
	gslot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
	gslot += hidx & _PTEIDX_GROUP_IX;
	return gslot;
}

1710
void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
1711
		     unsigned long flags)
1712
{
1713
	unsigned long index, shift, gslot;
1714
	int local = flags & HPTE_LOCAL_UPDATE;
1715

1716 1717
	DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
	pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
1718 1719
		gslot = pte_get_hash_gslot(vpn, shift, ssize, pte, index);
		DBG_LOW(" sub %ld: gslot=%lx\n", index, gslot);
1720 1721 1722 1723
		/*
		 * We use same base page size and actual psize, because we don't
		 * use these functions for hugepage
		 */
1724
		mmu_hash_ops.hpte_invalidate(gslot, vpn, psize, psize,
1725
					     ssize, local);
1726
	} pte_iterate_hashed_end();
1727

1728
	tm_flush_hash_page(local);
L
Linus Torvalds 已提交
1729 1730
}

1731 1732
#ifdef CONFIG_TRANSPARENT_HUGEPAGE
void flush_hash_hugepage(unsigned long vsid, unsigned long addr,
1733 1734
			 pmd_t *pmdp, unsigned int psize, int ssize,
			 unsigned long flags)
1735 1736 1737 1738 1739
{
	int i, max_hpte_count, valid;
	unsigned long s_addr;
	unsigned char *hpte_slot_array;
	unsigned long hidx, shift, vpn, hash, slot;
1740
	int local = flags & HPTE_LOCAL_UPDATE;
1741 1742 1743 1744 1745 1746

	s_addr = addr & HPAGE_PMD_MASK;
	hpte_slot_array = get_hpte_slot_array(pmdp);
	/*
	 * IF we try to do a HUGE PTE update after a withdraw is done.
	 * we will find the below NULL. This happens when we do
1747
	 * split_huge_pmd
1748 1749 1750 1751
	 */
	if (!hpte_slot_array)
		return;

1752 1753 1754
	if (mmu_hash_ops.hugepage_invalidate) {
		mmu_hash_ops.hugepage_invalidate(vsid, s_addr, hpte_slot_array,
						 psize, ssize, local);
1755 1756
		goto tm_abort;
	}
1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780
	/*
	 * No bluk hpte removal support, invalidate each entry
	 */
	shift = mmu_psize_defs[psize].shift;
	max_hpte_count = HPAGE_PMD_SIZE >> shift;
	for (i = 0; i < max_hpte_count; i++) {
		/*
		 * 8 bits per each hpte entries
		 * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit]
		 */
		valid = hpte_valid(hpte_slot_array, i);
		if (!valid)
			continue;
		hidx =  hpte_hash_index(hpte_slot_array, i);

		/* get the vpn */
		addr = s_addr + (i * (1ul << shift));
		vpn = hpt_vpn(addr, vsid, ssize);
		hash = hpt_hash(vpn, shift, ssize);
		if (hidx & _PTEIDX_SECONDARY)
			hash = ~hash;

		slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
		slot += hidx & _PTEIDX_GROUP_IX;
1781 1782
		mmu_hash_ops.hpte_invalidate(slot, vpn, psize,
					     MMU_PAGE_16M, ssize, local);
1783 1784
	}
tm_abort:
1785
	tm_flush_hash_page(local);
1786 1787 1788
}
#endif /* CONFIG_TRANSPARENT_HUGEPAGE */

1789
void flush_hash_range(unsigned long number, int local)
L
Linus Torvalds 已提交
1790
{
1791 1792
	if (mmu_hash_ops.flush_hash_range)
		mmu_hash_ops.flush_hash_range(number, local);
1793
	else {
L
Linus Torvalds 已提交
1794
		int i;
1795
		struct ppc64_tlb_batch *batch =
1796
			this_cpu_ptr(&ppc64_tlb_batch);
L
Linus Torvalds 已提交
1797 1798

		for (i = 0; i < number; i++)
1799
			flush_hash_page(batch->vpn[i], batch->pte[i],
P
Paul Mackerras 已提交
1800
					batch->psize, batch->ssize, local);
L
Linus Torvalds 已提交
1801 1802 1803 1804 1805 1806 1807
	}
}

/*
 * low_hash_fault is called when we the low level hash code failed
 * to instert a PTE due to an hypervisor error
 */
1808
void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
L
Linus Torvalds 已提交
1809
{
1810 1811
	enum ctx_state prev_state = exception_enter();

L
Linus Torvalds 已提交
1812
	if (user_mode(regs)) {
1813 1814 1815 1816 1817 1818 1819 1820
#ifdef CONFIG_PPC_SUBPAGE_PROT
		if (rc == -2)
			_exception(SIGSEGV, regs, SEGV_ACCERR, address);
		else
#endif
			_exception(SIGBUS, regs, BUS_ADRERR, address);
	} else
		bad_page_fault(regs, address, SIGBUS);
1821 1822

	exception_exit(prev_state);
L
Linus Torvalds 已提交
1823
}
1824

1825 1826 1827 1828 1829 1830 1831 1832
long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
			   unsigned long pa, unsigned long rflags,
			   unsigned long vflags, int psize, int ssize)
{
	unsigned long hpte_group;
	long slot;

repeat:
1833
	hpte_group = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1834 1835

	/* Insert into the hash table, primary slot */
1836 1837
	slot = mmu_hash_ops.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
					psize, psize, ssize);
1838 1839 1840

	/* Primary is full, try the secondary */
	if (unlikely(slot == -1)) {
1841
		hpte_group = (~hash & htab_hash_mask) * HPTES_PER_GROUP;
1842 1843 1844
		slot = mmu_hash_ops.hpte_insert(hpte_group, vpn, pa, rflags,
						vflags | HPTE_V_SECONDARY,
						psize, psize, ssize);
1845 1846
		if (slot == -1) {
			if (mftb() & 0x1)
1847 1848
				hpte_group = (hash & htab_hash_mask) *
						HPTES_PER_GROUP;
1849

1850
			mmu_hash_ops.hpte_remove(hpte_group);
1851 1852 1853 1854 1855 1856 1857
			goto repeat;
		}
	}

	return slot;
}

1858 1859 1860
#ifdef CONFIG_DEBUG_PAGEALLOC
static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
{
1861
	unsigned long hash;
P
Paul Mackerras 已提交
1862
	unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1863
	unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
1864
	unsigned long mode = htab_convert_pte_flags(pgprot_val(PAGE_KERNEL));
1865
	long ret;
1866

1867
	hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
1868

1869 1870 1871
	/* Don't create HPTE entries for bad address */
	if (!vsid)
		return;
1872 1873 1874 1875 1876

	ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
				    HPTE_V_BOLTED,
				    mmu_linear_psize, mmu_kernel_ssize);

1877 1878 1879 1880 1881 1882 1883 1884 1885
	BUG_ON (ret < 0);
	spin_lock(&linear_map_hash_lock);
	BUG_ON(linear_map_hash_slots[lmi] & 0x80);
	linear_map_hash_slots[lmi] = ret | 0x80;
	spin_unlock(&linear_map_hash_lock);
}

static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
{
P
Paul Mackerras 已提交
1886 1887
	unsigned long hash, hidx, slot;
	unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1888
	unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
1889

1890
	hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
1891 1892 1893 1894 1895 1896 1897 1898 1899
	spin_lock(&linear_map_hash_lock);
	BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
	hidx = linear_map_hash_slots[lmi] & 0x7f;
	linear_map_hash_slots[lmi] = 0;
	spin_unlock(&linear_map_hash_lock);
	if (hidx & _PTEIDX_SECONDARY)
		hash = ~hash;
	slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
	slot += hidx & _PTEIDX_GROUP_IX;
1900 1901 1902
	mmu_hash_ops.hpte_invalidate(slot, vpn, mmu_linear_psize,
				     mmu_linear_psize,
				     mmu_kernel_ssize, 0);
1903 1904
}

1905
void __kernel_map_pages(struct page *page, int numpages, int enable)
1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923
{
	unsigned long flags, vaddr, lmi;
	int i;

	local_irq_save(flags);
	for (i = 0; i < numpages; i++, page++) {
		vaddr = (unsigned long)page_address(page);
		lmi = __pa(vaddr) >> PAGE_SHIFT;
		if (lmi >= linear_map_hash_count)
			continue;
		if (enable)
			kernel_map_linear_page(vaddr, lmi);
		else
			kernel_unmap_linear_page(vaddr, lmi);
	}
	local_irq_restore(flags);
}
#endif /* CONFIG_DEBUG_PAGEALLOC */
1924

1925
void hash__setup_initial_memory_limit(phys_addr_t first_memblock_base,
1926 1927
				phys_addr_t first_memblock_size)
{
1928 1929
	/*
	 * We don't currently support the first MEMBLOCK not mapping 0
1930 1931 1932 1933
	 * physical on those processors
	 */
	BUG_ON(first_memblock_base != 0);

1934 1935 1936 1937 1938
	/*
	 * On virtualized systems the first entry is our RMA region aka VRMA,
	 * non-virtualized 64-bit hash MMU systems don't have a limitation
	 * on real mode access.
	 *
1939 1940
	 * For guests on platforms before POWER9, we clamp the it limit to 1G
	 * to avoid some funky things such as RTAS bugs etc...
1941 1942 1943 1944 1945 1946
	 *
	 * On POWER9 we limit to 1TB in case the host erroneously told us that
	 * the RMA was >1TB. Effective address bits 0:23 are treated as zero
	 * (meaning the access is aliased to zero i.e. addr = addr % 1TB)
	 * for virtual real mode addressing and so it doesn't make sense to
	 * have an area larger than 1TB as it can't be addressed.
1947
	 */
1948
	if (!early_cpu_has_feature(CPU_FTR_HVMODE)) {
1949 1950 1951
		ppc64_rma_size = first_memblock_size;
		if (!early_cpu_has_feature(CPU_FTR_ARCH_300))
			ppc64_rma_size = min_t(u64, ppc64_rma_size, 0x40000000);
1952 1953 1954
		else
			ppc64_rma_size = min_t(u64, ppc64_rma_size,
					       1UL << SID_SHIFT_1T);
1955

1956 1957 1958 1959 1960
		/* Finally limit subsequent allocations */
		memblock_set_current_limit(ppc64_rma_size);
	} else {
		ppc64_rma_size = ULONG_MAX;
	}
1961
}
1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972

#ifdef CONFIG_DEBUG_FS

static int hpt_order_get(void *data, u64 *val)
{
	*val = ppc64_pft_size;
	return 0;
}

static int hpt_order_set(void *data, u64 val)
{
1973 1974
	int ret;

1975 1976 1977
	if (!mmu_hash_ops.resize_hpt)
		return -ENODEV;

1978 1979 1980 1981 1982
	cpus_read_lock();
	ret = mmu_hash_ops.resize_hpt(val);
	cpus_read_unlock();

	return ret;
1983 1984
}

1985
DEFINE_DEBUGFS_ATTRIBUTE(fops_hpt_order, hpt_order_get, hpt_order_set, "%llu\n");
1986 1987 1988

static int __init hash64_debugfs(void)
{
1989 1990
	debugfs_create_file("hpt_order", 0600, powerpc_debugfs_root, NULL,
			    &fops_hpt_order);
1991 1992 1993 1994
	return 0;
}
machine_device_initcall(pseries, hash64_debugfs);
#endif /* CONFIG_DEBUG_FS */
1995 1996 1997 1998 1999 2000 2001 2002

void __init print_system_hash_info(void)
{
	pr_info("ppc64_pft_size    = 0x%llx\n", ppc64_pft_size);

	if (htab_hash_mask)
		pr_info("htab_hash_mask    = 0x%lx\n", htab_hash_mask);
}