cputable.h 23.8 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0 */
2 3 4
#ifndef __ASM_POWERPC_CPUTABLE_H
#define __ASM_POWERPC_CPUTABLE_H

5

6
#include <linux/types.h>
7
#include <uapi/asm/cputable.h>
8
#include <asm/asm-const.h>
9

10 11 12 13 14 15 16 17
#ifndef __ASSEMBLY__

/* This structure can grow, it's real size is used by head.S code
 * via the mkdefs mechanism.
 */
struct cpu_spec;

typedef	void (*cpu_setup_t)(unsigned long offset, struct cpu_spec* spec);
O
Olof Johansson 已提交
18
typedef	void (*cpu_restore_t)(void);
19

20
enum powerpc_oprofile_type {
21 22 23 24
	PPC_OPROFILE_INVALID = 0,
	PPC_OPROFILE_RS64 = 1,
	PPC_OPROFILE_POWER4 = 2,
	PPC_OPROFILE_G4 = 3,
25
	PPC_OPROFILE_FSL_EMB = 4,
26
	PPC_OPROFILE_CELL = 5,
27
	PPC_OPROFILE_PA6T = 6,
28 29
};

30 31 32 33
enum powerpc_pmc_type {
	PPC_PMC_DEFAULT = 0,
	PPC_PMC_IBM = 1,
	PPC_PMC_PA6T = 2,
34
	PPC_PMC_G4 = 3,
35 36
};

37 38 39 40 41
struct pt_regs;

extern int machine_check_generic(struct pt_regs *regs);
extern int machine_check_4xx(struct pt_regs *regs);
extern int machine_check_440A(struct pt_regs *regs);
42
extern int machine_check_e500mc(struct pt_regs *regs);
43 44
extern int machine_check_e500(struct pt_regs *regs);
extern int machine_check_e200(struct pt_regs *regs);
45
extern int machine_check_47x(struct pt_regs *regs);
46
int machine_check_8xx(struct pt_regs *regs);
47
int machine_check_83xx(struct pt_regs *regs);
48

49 50 51 52 53
extern void cpu_down_flush_e500v2(void);
extern void cpu_down_flush_e500mc(void);
extern void cpu_down_flush_e5500(void);
extern void cpu_down_flush_e6500(void);

54
/* NOTE WELL: Update identify_cpu() if fields are added or removed! */
55 56 57 58 59 60 61 62
struct cpu_spec {
	/* CPU is matched via (PVR & pvr_mask) == pvr_value */
	unsigned int	pvr_mask;
	unsigned int	pvr_value;

	char		*cpu_name;
	unsigned long	cpu_features;		/* Kernel features */
	unsigned int	cpu_user_features;	/* Userland features */
M
Michael Neuling 已提交
63
	unsigned int	cpu_user_features2;	/* Userland features v2 */
64
	unsigned int	mmu_features;		/* MMU features */
65 66 67 68 69

	/* cache line sizes */
	unsigned int	icache_bsize;
	unsigned int	dcache_bsize;

70 71 72
	/* flush caches inside the current cpu */
	void (*cpu_down_flush)(void);

73 74
	/* number of performance monitor counters */
	unsigned int	num_pmcs;
75
	enum powerpc_pmc_type pmc_type;
76 77 78 79 80

	/* this is called to initialize various CPU bits like L1 cache,
	 * BHT, SPD, etc... from head.S before branching to identify_machine
	 */
	cpu_setup_t	cpu_setup;
O
Olof Johansson 已提交
81 82
	/* Used to restore cpu setup on secondary processors and at resume */
	cpu_restore_t	cpu_restore;
83 84 85 86 87

	/* Used by oprofile userspace to select the right counters */
	char		*oprofile_cpu_type;

	/* Processor specific oprofile operations */
88
	enum powerpc_oprofile_type oprofile_type;
89

90 91 92 93 94 95 96
	/* Bit locations inside the mmcra change */
	unsigned long	oprofile_mmcra_sihv;
	unsigned long	oprofile_mmcra_sipr;

	/* Bits to clear during an oprofile exception */
	unsigned long	oprofile_mmcra_clear;

97 98
	/* Name of processor class, for the ELF AT_PLATFORM entry */
	char		*platform;
99 100 101 102 103

	/* Processor specific machine check handling. Return negative
	 * if the error is fatal, 1 if it was fully recovered and 0 to
	 * pass up (not CPU originated) */
	int		(*machine_check)(struct pt_regs *regs);
104 105 106 107 108 109

	/*
	 * Processor specific early machine check handler which is
	 * called in real mode to handle SLB and TLB errors.
	 */
	long		(*machine_check_early)(struct pt_regs *regs);
110 111 112 113
};

extern struct cpu_spec		*cur_cpu_spec;

114 115
extern unsigned int __start___ftr_fixup, __stop___ftr_fixup;

116
extern void set_cur_cpu_spec(struct cpu_spec *s);
117
extern struct cpu_spec *identify_cpu(unsigned long offset, unsigned int pvr);
118
extern void identify_cpu_name(unsigned int pvr);
119 120
extern void do_feature_fixups(unsigned long value, void *fixup_start,
			      void *fixup_end);
121

122 123
extern const char *powerpc_base_platform;

124 125 126 127 128 129
#ifdef CONFIG_JUMP_LABEL_FEATURE_CHECKS
extern void cpu_feature_keys_init(void);
#else
static inline void cpu_feature_keys_init(void) { }
#endif

130 131 132 133
#endif /* __ASSEMBLY__ */

/* CPU kernel features */

134
/* Definitions for features that we have on both 32-bit and 64-bit chips */
135
#define CPU_FTR_COHERENT_ICACHE		ASM_CONST(0x00000001)
136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
#define CPU_FTR_ALTIVEC			ASM_CONST(0x00000002)
#define CPU_FTR_DBELL			ASM_CONST(0x00000004)
#define CPU_FTR_CAN_NAP			ASM_CONST(0x00000008)
#define CPU_FTR_DEBUG_LVL_EXC		ASM_CONST(0x00000010)
#define CPU_FTR_NODSISRALIGN		ASM_CONST(0x00000020)
#define CPU_FTR_FPU_UNAVAILABLE		ASM_CONST(0x00000040)
#define CPU_FTR_LWSYNC			ASM_CONST(0x00000080)
#define CPU_FTR_NOEXECUTE		ASM_CONST(0x00000100)
#define CPU_FTR_EMB_HV			ASM_CONST(0x00000200)

/* Definitions for features that only exist on 32-bit chips */
#ifdef CONFIG_PPC32
#define CPU_FTR_L2CR			ASM_CONST(0x00002000)
#define CPU_FTR_SPEC7450		ASM_CONST(0x00004000)
#define CPU_FTR_TAU			ASM_CONST(0x00008000)
#define CPU_FTR_CAN_DOZE		ASM_CONST(0x00010000)
#define CPU_FTR_L3CR			ASM_CONST(0x00040000)
#define CPU_FTR_L3_DISABLE_NAP		ASM_CONST(0x00080000)
#define CPU_FTR_NAP_DISABLE_L2_PR	ASM_CONST(0x00100000)
#define CPU_FTR_DUAL_PLL_750FX		ASM_CONST(0x00200000)
#define CPU_FTR_NO_DPM			ASM_CONST(0x00400000)
#define CPU_FTR_476_DD2			ASM_CONST(0x00800000)
#define CPU_FTR_NEED_COHERENT		ASM_CONST(0x01000000)
#define CPU_FTR_NO_BTIC			ASM_CONST(0x02000000)
#define CPU_FTR_PPC_LE			ASM_CONST(0x04000000)
#define CPU_FTR_SPE			ASM_CONST(0x10000000)
#define CPU_FTR_NEED_PAIRED_STWCX	ASM_CONST(0x20000000)
#define CPU_FTR_INDEXED_DCR		ASM_CONST(0x40000000)

#else	/* CONFIG_PPC32 */
/* Define these to 0 for the sake of tests in common code */
#define CPU_FTR_PPC_LE			(0)
#endif
169

170
/*
171
 * Definitions for the 64-bit processor unique features;
172 173
 * on 32-bit, make the names available but defined to be 0.
 */
174
#ifdef __powerpc64__
175
#define LONG_ASM_CONST(x)		ASM_CONST(x)
176
#else
177
#define LONG_ASM_CONST(x)		0
178 179
#endif

180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200
#define CPU_FTR_REAL_LE			LONG_ASM_CONST(0x0000000000001000)
#define CPU_FTR_HVMODE			LONG_ASM_CONST(0x0000000000002000)
#define CPU_FTR_ARCH_206		LONG_ASM_CONST(0x0000000000008000)
#define CPU_FTR_ARCH_207S		LONG_ASM_CONST(0x0000000000010000)
#define CPU_FTR_ARCH_300		LONG_ASM_CONST(0x0000000000020000)
#define CPU_FTR_MMCRA			LONG_ASM_CONST(0x0000000000040000)
#define CPU_FTR_CTRL			LONG_ASM_CONST(0x0000000000080000)
#define CPU_FTR_SMT			LONG_ASM_CONST(0x0000000000100000)
#define CPU_FTR_PAUSE_ZERO		LONG_ASM_CONST(0x0000000000200000)
#define CPU_FTR_PURR			LONG_ASM_CONST(0x0000000000400000)
#define CPU_FTR_CELL_TB_BUG		LONG_ASM_CONST(0x0000000000800000)
#define CPU_FTR_SPURR			LONG_ASM_CONST(0x0000000001000000)
#define CPU_FTR_DSCR			LONG_ASM_CONST(0x0000000002000000)
#define CPU_FTR_VSX			LONG_ASM_CONST(0x0000000004000000)
#define CPU_FTR_SAO			LONG_ASM_CONST(0x0000000008000000)
#define CPU_FTR_CP_USE_DCBTZ		LONG_ASM_CONST(0x0000000010000000)
#define CPU_FTR_UNALIGNED_LD_STD	LONG_ASM_CONST(0x0000000020000000)
#define CPU_FTR_ASYM_SMT		LONG_ASM_CONST(0x0000000040000000)
#define CPU_FTR_STCX_CHECKS_ADDRESS	LONG_ASM_CONST(0x0000000080000000)
#define CPU_FTR_POPCNTB			LONG_ASM_CONST(0x0000000100000000)
#define CPU_FTR_POPCNTD			LONG_ASM_CONST(0x0000000200000000)
201
/* LONG_ASM_CONST(0x0000000400000000) Free */
202 203 204 205 206 207 208 209
#define CPU_FTR_VMX_COPY		LONG_ASM_CONST(0x0000000800000000)
#define CPU_FTR_TM			LONG_ASM_CONST(0x0000001000000000)
#define CPU_FTR_CFAR			LONG_ASM_CONST(0x0000002000000000)
#define	CPU_FTR_HAS_PPR			LONG_ASM_CONST(0x0000004000000000)
#define CPU_FTR_DAWR			LONG_ASM_CONST(0x0000008000000000)
#define CPU_FTR_DABRX			LONG_ASM_CONST(0x0000010000000000)
#define CPU_FTR_PMAO_BUG		LONG_ASM_CONST(0x0000020000000000)
#define CPU_FTR_POWER9_DD2_1		LONG_ASM_CONST(0x0000080000000000)
210 211
#define CPU_FTR_P9_TM_HV_ASSIST		LONG_ASM_CONST(0x0000100000000000)
#define CPU_FTR_P9_TM_XER_SO_BUG	LONG_ASM_CONST(0x0000200000000000)
212
#define CPU_FTR_P9_TLBIE_STQ_BUG	LONG_ASM_CONST(0x0000400000000000)
213
#define CPU_FTR_P9_TIDR			LONG_ASM_CONST(0x0000800000000000)
214
#define CPU_FTR_P9_TLBIE_ERAT_BUG	LONG_ASM_CONST(0x0001000000000000)
215
#define CPU_FTR_P9_RADIX_PREFETCH_BUG	LONG_ASM_CONST(0x0002000000000000)
216
#define CPU_FTR_ARCH_31			LONG_ASM_CONST(0x0004000000000000)
217

218 219
#ifndef __ASSEMBLY__

220 221
#define CPU_FTR_PPCAS_ARCH_V2	(CPU_FTR_NOEXECUTE | CPU_FTR_NODSISRALIGN)

M
Michael Ellerman 已提交
222
#define MMU_FTR_PPCAS_ARCH_V2 	(MMU_FTR_TLBIEL | MMU_FTR_16M_PAGE)
223 224 225 226 227 228 229 230 231 232 233 234

/* We only set the altivec features if the kernel was compiled with altivec
 * support
 */
#ifdef CONFIG_ALTIVEC
#define CPU_FTR_ALTIVEC_COMP	CPU_FTR_ALTIVEC
#define PPC_FEATURE_HAS_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
#else
#define CPU_FTR_ALTIVEC_COMP	0
#define PPC_FEATURE_HAS_ALTIVEC_COMP    0
#endif

M
Michael Neuling 已提交
235 236 237 238 239 240 241 242 243 244 245
/* We only set the VSX features if the kernel was compiled with VSX
 * support
 */
#ifdef CONFIG_VSX
#define CPU_FTR_VSX_COMP	CPU_FTR_VSX
#define PPC_FEATURE_HAS_VSX_COMP PPC_FEATURE_HAS_VSX
#else
#define CPU_FTR_VSX_COMP	0
#define PPC_FEATURE_HAS_VSX_COMP    0
#endif

246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
/* We only set the spe features if the kernel was compiled with spe
 * support
 */
#ifdef CONFIG_SPE
#define CPU_FTR_SPE_COMP	CPU_FTR_SPE
#define PPC_FEATURE_HAS_SPE_COMP PPC_FEATURE_HAS_SPE
#define PPC_FEATURE_HAS_EFP_SINGLE_COMP PPC_FEATURE_HAS_EFP_SINGLE
#define PPC_FEATURE_HAS_EFP_DOUBLE_COMP PPC_FEATURE_HAS_EFP_DOUBLE
#else
#define CPU_FTR_SPE_COMP	0
#define PPC_FEATURE_HAS_SPE_COMP    0
#define PPC_FEATURE_HAS_EFP_SINGLE_COMP 0
#define PPC_FEATURE_HAS_EFP_DOUBLE_COMP 0
#endif

261 262
/* We only set the TM feature if the kernel was compiled with TM supprt */
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
263 264 265
#define CPU_FTR_TM_COMP			CPU_FTR_TM
#define PPC_FEATURE2_HTM_COMP		PPC_FEATURE2_HTM
#define PPC_FEATURE2_HTM_NOSC_COMP	PPC_FEATURE2_HTM_NOSC
266
#else
267 268 269
#define CPU_FTR_TM_COMP			0
#define PPC_FEATURE2_HTM_COMP		0
#define PPC_FEATURE2_HTM_NOSC_COMP	0
270 271
#endif

272 273 274
/* We need to mark all pages as being coherent if we're SMP or we have a
 * 74[45]x and an MPC107 host bridge. Also 83xx and PowerQUICC II
 * require it for PCI "streaming/prefetch" to work properly.
275
 * This is also required by 52xx family.
276
 */
277
#if defined(CONFIG_SMP) || defined(CONFIG_MPC10X_BRIDGE) \
278 279
	|| defined(CONFIG_PPC_83xx) || defined(CONFIG_8260) \
	|| defined(CONFIG_PPC_MPC52xx)
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
#define CPU_FTR_COMMON                  CPU_FTR_NEED_COHERENT
#else
#define CPU_FTR_COMMON                  0
#endif

/* The powersave features NAP & DOZE seems to confuse BDI when
   debugging. So if a BDI is used, disable theses
 */
#ifndef CONFIG_BDI_SWITCH
#define CPU_FTR_MAYBE_CAN_DOZE	CPU_FTR_CAN_DOZE
#define CPU_FTR_MAYBE_CAN_NAP	CPU_FTR_CAN_NAP
#else
#define CPU_FTR_MAYBE_CAN_DOZE	0
#define CPU_FTR_MAYBE_CAN_NAP	0
#endif

296
#define CPU_FTRS_PPC601	(CPU_FTR_COMMON | \
297
	CPU_FTR_COHERENT_ICACHE)
298
#define CPU_FTRS_603	(CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | \
299
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE | CPU_FTR_NOEXECUTE)
300
#define CPU_FTRS_604	(CPU_FTR_COMMON | CPU_FTR_PPC_LE)
301
#define CPU_FTRS_740_NOTAU	(CPU_FTR_COMMON | \
302
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
303
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
304
#define CPU_FTRS_740	(CPU_FTR_COMMON | \
305
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
306
	    CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \
307
	    CPU_FTR_PPC_LE)
308
#define CPU_FTRS_750	(CPU_FTR_COMMON | \
309
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
310
	    CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \
311
	    CPU_FTR_PPC_LE)
312
#define CPU_FTRS_750CL	(CPU_FTRS_750)
313 314
#define CPU_FTRS_750FX1	(CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX | CPU_FTR_NO_DPM)
#define CPU_FTRS_750FX2	(CPU_FTRS_750 | CPU_FTR_NO_DPM)
315
#define CPU_FTRS_750FX	(CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX)
316
#define CPU_FTRS_750GX	(CPU_FTRS_750FX)
317
#define CPU_FTRS_7400_NOTAU	(CPU_FTR_COMMON | \
318
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
319
	    CPU_FTR_ALTIVEC_COMP | \
320
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
321
#define CPU_FTRS_7400	(CPU_FTR_COMMON | \
322
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
323
	    CPU_FTR_TAU | CPU_FTR_ALTIVEC_COMP | \
324
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
325
#define CPU_FTRS_7450_20	(CPU_FTR_COMMON | \
326
	    CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
327
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
328
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
329
#define CPU_FTRS_7450_21	(CPU_FTR_COMMON | \
330
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
331
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
332
	    CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
333
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
334
#define CPU_FTRS_7450_23	(CPU_FTR_COMMON | \
335
	    CPU_FTR_NEED_PAIRED_STWCX | \
336
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
337
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
338
	    CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
339
#define CPU_FTRS_7455_1	(CPU_FTR_COMMON | \
340
	    CPU_FTR_NEED_PAIRED_STWCX | \
341
	    CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR | \
342
	    CPU_FTR_SPEC7450 | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
343
#define CPU_FTRS_7455_20	(CPU_FTR_COMMON | \
344
	    CPU_FTR_NEED_PAIRED_STWCX | \
345
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
346
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
347
	    CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
348
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
349
#define CPU_FTRS_7455	(CPU_FTR_COMMON | \
350
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
351
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
352
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
353
#define CPU_FTRS_7447_10	(CPU_FTR_COMMON | \
354
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
355
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
356 357
	    CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC | CPU_FTR_PPC_LE | \
	    CPU_FTR_NEED_PAIRED_STWCX)
358
#define CPU_FTRS_7447	(CPU_FTR_COMMON | \
359
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
360
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
361
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
362
#define CPU_FTRS_7447A	(CPU_FTR_COMMON | \
363
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
364
	    CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
365
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
366
#define CPU_FTRS_7448	(CPU_FTR_COMMON | \
367
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
368
	    CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
369
	    CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
370
#define CPU_FTRS_82XX	(CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_NOEXECUTE)
371
#define CPU_FTRS_G2_LE	(CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | \
372
	    CPU_FTR_MAYBE_CAN_NAP)
373
#define CPU_FTRS_E300	(CPU_FTR_MAYBE_CAN_DOZE | \
374
	    CPU_FTR_MAYBE_CAN_NAP | \
375
	    CPU_FTR_COMMON  | CPU_FTR_NOEXECUTE)
376
#define CPU_FTRS_E300C2	(CPU_FTR_MAYBE_CAN_DOZE | \
377
	    CPU_FTR_MAYBE_CAN_NAP | \
378
	    CPU_FTR_COMMON | CPU_FTR_FPU_UNAVAILABLE  | CPU_FTR_NOEXECUTE)
379 380 381 382 383
#define CPU_FTRS_CLASSIC32	(CPU_FTR_COMMON)
#define CPU_FTRS_8XX	(CPU_FTR_NOEXECUTE)
#define CPU_FTRS_40X	(CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
#define CPU_FTRS_44X	(CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
#define CPU_FTRS_440x6	(CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE | \
384
	    CPU_FTR_INDEXED_DCR)
D
Dave Kleikamp 已提交
385
#define CPU_FTRS_47X	(CPU_FTRS_440x6)
386
#define CPU_FTRS_E200	(CPU_FTR_SPE_COMP | \
387
	    CPU_FTR_NODSISRALIGN | CPU_FTR_COHERENT_ICACHE | \
388
	    CPU_FTR_NOEXECUTE | \
389
	    CPU_FTR_DEBUG_LVL_EXC)
390
#define CPU_FTRS_E500	(CPU_FTR_MAYBE_CAN_DOZE | \
391 392
	    CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_NODSISRALIGN | \
	    CPU_FTR_NOEXECUTE)
393
#define CPU_FTRS_E500_2	(CPU_FTR_MAYBE_CAN_DOZE | \
394
	    CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | \
395
	    CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
396
#define CPU_FTRS_E500MC	(CPU_FTR_NODSISRALIGN | \
397
	    CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
S
Scott Wood 已提交
398
	    CPU_FTR_DBELL | CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV)
399 400 401 402
/*
 * e5500/e6500 erratum A-006958 is a timebase bug that can use the
 * same workaround as CPU_FTR_CELL_TB_BUG.
 */
403
#define CPU_FTRS_E5500	(CPU_FTR_NODSISRALIGN | \
404
	    CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
405
	    CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
406
	    CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV | CPU_FTR_CELL_TB_BUG)
407
#define CPU_FTRS_E6500	(CPU_FTR_NODSISRALIGN | \
408
	    CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
409
	    CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
410
	    CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV | CPU_FTR_ALTIVEC_COMP | \
411
	    CPU_FTR_CELL_TB_BUG | CPU_FTR_SMT)
412
#define CPU_FTRS_GENERIC_32	(CPU_FTR_COMMON | CPU_FTR_NODSISRALIGN)
413 414

/* 64-bit CPUs */
415
#define CPU_FTRS_PPC970	(CPU_FTR_LWSYNC | \
416
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
417
	    CPU_FTR_ALTIVEC_COMP | CPU_FTR_CAN_NAP | CPU_FTR_MMCRA | \
418
	    CPU_FTR_CP_USE_DCBTZ | CPU_FTR_STCX_CHECKS_ADDRESS | \
419
	    CPU_FTR_HVMODE | CPU_FTR_DABRX)
420
#define CPU_FTRS_POWER5	(CPU_FTR_LWSYNC | \
421
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
422
	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
423
	    CPU_FTR_COHERENT_ICACHE | CPU_FTR_PURR | \
424
	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_DABRX)
425
#define CPU_FTRS_POWER6 (CPU_FTR_LWSYNC | \
426
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
427
	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
428
	    CPU_FTR_COHERENT_ICACHE | \
A
Anton Blanchard 已提交
429
	    CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
430
	    CPU_FTR_DSCR | CPU_FTR_UNALIGNED_LD_STD | \
431 432
	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_CFAR | \
	    CPU_FTR_DABRX)
433
#define CPU_FTRS_POWER7 (CPU_FTR_LWSYNC | \
434
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
435
	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
436
	    CPU_FTR_COHERENT_ICACHE | \
437
	    CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
438
	    CPU_FTR_DSCR | CPU_FTR_SAO  | CPU_FTR_ASYM_SMT | \
439
	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
440
	    CPU_FTR_CFAR | CPU_FTR_HVMODE | \
441
	    CPU_FTR_VMX_COPY | CPU_FTR_HAS_PPR | CPU_FTR_DABRX )
442
#define CPU_FTRS_POWER8 (CPU_FTR_LWSYNC | \
M
Michael Neuling 已提交
443 444 445 446 447 448
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
	    CPU_FTR_COHERENT_ICACHE | \
	    CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
	    CPU_FTR_DSCR | CPU_FTR_SAO  | \
	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
449
	    CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY | \
450
	    CPU_FTR_DBELL | CPU_FTR_HAS_PPR | CPU_FTR_DAWR | \
451
	    CPU_FTR_ARCH_207S | CPU_FTR_TM_COMP )
452
#define CPU_FTRS_POWER8E (CPU_FTRS_POWER8 | CPU_FTR_PMAO_BUG)
453
#define CPU_FTRS_POWER9 (CPU_FTR_LWSYNC | \
454 455 456 457 458 459
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
	    CPU_FTR_COHERENT_ICACHE | \
	    CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
	    CPU_FTR_DSCR | CPU_FTR_SAO  | \
	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
460
	    CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY | \
461
	    CPU_FTR_DBELL | CPU_FTR_HAS_PPR | CPU_FTR_ARCH_207S | \
462 463
	    CPU_FTR_TM_COMP | CPU_FTR_ARCH_300 | CPU_FTR_P9_TLBIE_STQ_BUG | \
	    CPU_FTR_P9_TLBIE_ERAT_BUG | CPU_FTR_P9_TIDR)
464 465 466 467
#define CPU_FTRS_POWER9_DD2_0 (CPU_FTRS_POWER9 | CPU_FTR_P9_RADIX_PREFETCH_BUG)
#define CPU_FTRS_POWER9_DD2_1 (CPU_FTRS_POWER9 | \
			       CPU_FTR_P9_RADIX_PREFETCH_BUG | \
			       CPU_FTR_POWER9_DD2_1)
468 469
#define CPU_FTRS_POWER9_DD2_2 (CPU_FTRS_POWER9 | CPU_FTR_POWER9_DD2_1 | \
			       CPU_FTR_P9_TM_HV_ASSIST | \
470
			       CPU_FTR_P9_TM_XER_SO_BUG)
471 472 473 474 475 476 477 478 479
#define CPU_FTRS_POWER10 (CPU_FTR_LWSYNC | \
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
	    CPU_FTR_COHERENT_ICACHE | \
	    CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
	    CPU_FTR_DSCR | CPU_FTR_SAO  | \
	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
	    CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY | \
	    CPU_FTR_DBELL | CPU_FTR_HAS_PPR | CPU_FTR_ARCH_207S | \
480
	    CPU_FTR_TM_COMP | CPU_FTR_ARCH_300 | CPU_FTR_ARCH_31)
481
#define CPU_FTRS_CELL	(CPU_FTR_LWSYNC | \
482
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
483
	    CPU_FTR_ALTIVEC_COMP | CPU_FTR_MMCRA | CPU_FTR_SMT | \
484
	    CPU_FTR_PAUSE_ZERO  | CPU_FTR_CELL_TB_BUG | CPU_FTR_CP_USE_DCBTZ | \
485
	    CPU_FTR_UNALIGNED_LD_STD | CPU_FTR_DABRX)
486
#define CPU_FTRS_PA6T (CPU_FTR_LWSYNC | \
487
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP | \
488
	    CPU_FTR_PURR | CPU_FTR_REAL_LE | CPU_FTR_DABRX)
489
#define CPU_FTRS_COMPATIBLE	(CPU_FTR_PPCAS_ARCH_V2)
490

491
#ifdef __powerpc64__
492
#ifdef CONFIG_PPC_BOOK3E
493
#define CPU_FTRS_POSSIBLE	(CPU_FTRS_E6500 | CPU_FTRS_E5500)
494
#else
495 496 497
#ifdef CONFIG_CPU_LITTLE_ENDIAN
#define CPU_FTRS_POSSIBLE	\
	    (CPU_FTRS_POWER7 | CPU_FTRS_POWER8E | CPU_FTRS_POWER8 | \
498
	     CPU_FTR_ALTIVEC_COMP | CPU_FTR_VSX_COMP | CPU_FTRS_POWER9 | \
499
	     CPU_FTRS_POWER9_DD2_1 | CPU_FTRS_POWER9_DD2_2 | CPU_FTRS_POWER10)
500
#else
501
#define CPU_FTRS_POSSIBLE	\
502
	    (CPU_FTRS_PPC970 | CPU_FTRS_POWER5 | \
503
	     CPU_FTRS_POWER6 | CPU_FTRS_POWER7 | CPU_FTRS_POWER8E | \
504 505
	     CPU_FTRS_POWER8 | CPU_FTRS_CELL | CPU_FTRS_PA6T | \
	     CPU_FTR_VSX_COMP | CPU_FTR_ALTIVEC_COMP | CPU_FTRS_POWER9 | \
506
	     CPU_FTRS_POWER9_DD2_1 | CPU_FTRS_POWER9_DD2_2 | CPU_FTRS_POWER10)
507
#endif /* CONFIG_CPU_LITTLE_ENDIAN */
508
#endif
509
#else
510 511
enum {
	CPU_FTRS_POSSIBLE =
512 513 514
#ifdef CONFIG_PPC_BOOK3S_601
	    CPU_FTRS_PPC601 |
#elif defined(CONFIG_PPC_BOOK3S_32)
515 516 517 518 519 520 521
	    CPU_FTRS_PPC601 | CPU_FTRS_603 | CPU_FTRS_604 | CPU_FTRS_740_NOTAU |
	    CPU_FTRS_740 | CPU_FTRS_750 | CPU_FTRS_750FX1 |
	    CPU_FTRS_750FX2 | CPU_FTRS_750FX | CPU_FTRS_750GX |
	    CPU_FTRS_7400_NOTAU | CPU_FTRS_7400 | CPU_FTRS_7450_20 |
	    CPU_FTRS_7450_21 | CPU_FTRS_7450_23 | CPU_FTRS_7455_1 |
	    CPU_FTRS_7455_20 | CPU_FTRS_7455 | CPU_FTRS_7447_10 |
	    CPU_FTRS_7447 | CPU_FTRS_7447A | CPU_FTRS_82XX |
522 523
	    CPU_FTRS_G2_LE | CPU_FTRS_E300 | CPU_FTRS_E300C2 |
	    CPU_FTRS_CLASSIC32 |
524 525 526
#else
	    CPU_FTRS_GENERIC_32 |
#endif
527
#ifdef CONFIG_PPC_8xx
528 529 530 531 532 533
	    CPU_FTRS_8XX |
#endif
#ifdef CONFIG_40x
	    CPU_FTRS_40X |
#endif
#ifdef CONFIG_44x
534
	    CPU_FTRS_44X | CPU_FTRS_440x6 |
535
#endif
D
Dave Kleikamp 已提交
536
#ifdef CONFIG_PPC_47x
537
	    CPU_FTRS_47X | CPU_FTR_476_DD2 |
D
Dave Kleikamp 已提交
538
#endif
539 540 541 542
#ifdef CONFIG_E200
	    CPU_FTRS_E200 |
#endif
#ifdef CONFIG_E500
543 544 545 546
	    CPU_FTRS_E500 | CPU_FTRS_E500_2 |
#endif
#ifdef CONFIG_PPC_E500MC
	    CPU_FTRS_E500MC | CPU_FTRS_E5500 | CPU_FTRS_E6500 |
547 548
#endif
	    0,
549 550
};
#endif /* __powerpc64__ */
551

552
#ifdef __powerpc64__
553
#ifdef CONFIG_PPC_BOOK3E
554
#define CPU_FTRS_ALWAYS		(CPU_FTRS_E6500 & CPU_FTRS_E5500)
555
#else
556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572

#ifdef CONFIG_PPC_DT_CPU_FTRS
#define CPU_FTRS_DT_CPU_BASE			\
	(CPU_FTR_LWSYNC |			\
	 CPU_FTR_FPU_UNAVAILABLE |		\
	 CPU_FTR_NODSISRALIGN |			\
	 CPU_FTR_NOEXECUTE |			\
	 CPU_FTR_COHERENT_ICACHE |		\
	 CPU_FTR_STCX_CHECKS_ADDRESS |		\
	 CPU_FTR_POPCNTB | CPU_FTR_POPCNTD |	\
	 CPU_FTR_DAWR |				\
	 CPU_FTR_ARCH_206 |			\
	 CPU_FTR_ARCH_207S)
#else
#define CPU_FTRS_DT_CPU_BASE	(~0ul)
#endif

573 574 575
#ifdef CONFIG_CPU_LITTLE_ENDIAN
#define CPU_FTRS_ALWAYS \
	    (CPU_FTRS_POSSIBLE & ~CPU_FTR_HVMODE & CPU_FTRS_POWER7 & \
576 577
	     CPU_FTRS_POWER8E & CPU_FTRS_POWER8 & CPU_FTRS_POWER9 & \
	     CPU_FTRS_POWER9_DD2_1 & CPU_FTRS_DT_CPU_BASE)
578
#else
579
#define CPU_FTRS_ALWAYS		\
580
	    (CPU_FTRS_PPC970 & CPU_FTRS_POWER5 & \
581
	     CPU_FTRS_POWER6 & CPU_FTRS_POWER7 & CPU_FTRS_CELL & \
582
	     CPU_FTRS_PA6T & CPU_FTRS_POWER8 & CPU_FTRS_POWER8E & \
583 584
	     ~CPU_FTR_HVMODE & CPU_FTRS_POSSIBLE & CPU_FTRS_POWER9 & \
	     CPU_FTRS_POWER9_DD2_1 & CPU_FTRS_DT_CPU_BASE)
585
#endif /* CONFIG_CPU_LITTLE_ENDIAN */
586
#endif
587
#else
588 589
enum {
	CPU_FTRS_ALWAYS =
590 591 592 593
#ifdef CONFIG_PPC_BOOK3S_601
	    CPU_FTRS_PPC601 &
#elif defined(CONFIG_PPC_BOOK3S_32)
	    CPU_FTRS_603 & CPU_FTRS_604 & CPU_FTRS_740_NOTAU &
594 595 596 597 598 599
	    CPU_FTRS_740 & CPU_FTRS_750 & CPU_FTRS_750FX1 &
	    CPU_FTRS_750FX2 & CPU_FTRS_750FX & CPU_FTRS_750GX &
	    CPU_FTRS_7400_NOTAU & CPU_FTRS_7400 & CPU_FTRS_7450_20 &
	    CPU_FTRS_7450_21 & CPU_FTRS_7450_23 & CPU_FTRS_7455_1 &
	    CPU_FTRS_7455_20 & CPU_FTRS_7455 & CPU_FTRS_7447_10 &
	    CPU_FTRS_7447 & CPU_FTRS_7447A & CPU_FTRS_82XX &
600 601
	    CPU_FTRS_G2_LE & CPU_FTRS_E300 & CPU_FTRS_E300C2 &
	    CPU_FTRS_CLASSIC32 &
602 603 604
#else
	    CPU_FTRS_GENERIC_32 &
#endif
605
#ifdef CONFIG_PPC_8xx
606 607 608 609 610 611
	    CPU_FTRS_8XX &
#endif
#ifdef CONFIG_40x
	    CPU_FTRS_40X &
#endif
#ifdef CONFIG_44x
612
	    CPU_FTRS_44X & CPU_FTRS_440x6 &
613 614 615 616 617
#endif
#ifdef CONFIG_E200
	    CPU_FTRS_E200 &
#endif
#ifdef CONFIG_E500
618 619 620 621
	    CPU_FTRS_E500 & CPU_FTRS_E500_2 &
#endif
#ifdef CONFIG_PPC_E500MC
	    CPU_FTRS_E500MC & CPU_FTRS_E5500 & CPU_FTRS_E6500 &
622
#endif
S
Scott Wood 已提交
623
	    ~CPU_FTR_EMB_HV &	/* can be removed at runtime */
624 625
	    CPU_FTRS_POSSIBLE,
};
626
#endif /* __powerpc64__ */
627

628 629 630 631 632
/*
 * Maximum number of hw breakpoint supported on powerpc. Number of
 * breakpoints supported by actual hw might be less than this.
 */
#define HBP_NUM_MAX	1
633

634 635 636
#endif /* !__ASSEMBLY__ */

#endif /* __ASM_POWERPC_CPUTABLE_H */