cputable.h 23.0 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0 */
2 3 4
#ifndef __ASM_POWERPC_CPUTABLE_H
#define __ASM_POWERPC_CPUTABLE_H

5

6
#include <linux/types.h>
7
#include <uapi/asm/cputable.h>
8
#include <asm/asm-const.h>
9

10 11 12 13 14 15 16 17
#ifndef __ASSEMBLY__

/* This structure can grow, it's real size is used by head.S code
 * via the mkdefs mechanism.
 */
struct cpu_spec;

typedef	void (*cpu_setup_t)(unsigned long offset, struct cpu_spec* spec);
O
Olof Johansson 已提交
18
typedef	void (*cpu_restore_t)(void);
19

20
enum powerpc_oprofile_type {
21 22 23 24
	PPC_OPROFILE_INVALID = 0,
	PPC_OPROFILE_RS64 = 1,
	PPC_OPROFILE_POWER4 = 2,
	PPC_OPROFILE_G4 = 3,
25
	PPC_OPROFILE_FSL_EMB = 4,
26
	PPC_OPROFILE_CELL = 5,
27
	PPC_OPROFILE_PA6T = 6,
28 29
};

30 31 32 33
enum powerpc_pmc_type {
	PPC_PMC_DEFAULT = 0,
	PPC_PMC_IBM = 1,
	PPC_PMC_PA6T = 2,
34
	PPC_PMC_G4 = 3,
35 36
};

37 38 39 40 41
struct pt_regs;

extern int machine_check_generic(struct pt_regs *regs);
extern int machine_check_4xx(struct pt_regs *regs);
extern int machine_check_440A(struct pt_regs *regs);
42
extern int machine_check_e500mc(struct pt_regs *regs);
43 44
extern int machine_check_e500(struct pt_regs *regs);
extern int machine_check_e200(struct pt_regs *regs);
45
extern int machine_check_47x(struct pt_regs *regs);
46
int machine_check_8xx(struct pt_regs *regs);
47
int machine_check_83xx(struct pt_regs *regs);
48

49 50 51 52 53
extern void cpu_down_flush_e500v2(void);
extern void cpu_down_flush_e500mc(void);
extern void cpu_down_flush_e5500(void);
extern void cpu_down_flush_e6500(void);

54
/* NOTE WELL: Update identify_cpu() if fields are added or removed! */
55 56 57 58 59 60 61 62
struct cpu_spec {
	/* CPU is matched via (PVR & pvr_mask) == pvr_value */
	unsigned int	pvr_mask;
	unsigned int	pvr_value;

	char		*cpu_name;
	unsigned long	cpu_features;		/* Kernel features */
	unsigned int	cpu_user_features;	/* Userland features */
M
Michael Neuling 已提交
63
	unsigned int	cpu_user_features2;	/* Userland features v2 */
64
	unsigned int	mmu_features;		/* MMU features */
65 66 67 68 69

	/* cache line sizes */
	unsigned int	icache_bsize;
	unsigned int	dcache_bsize;

70 71 72
	/* flush caches inside the current cpu */
	void (*cpu_down_flush)(void);

73 74
	/* number of performance monitor counters */
	unsigned int	num_pmcs;
75
	enum powerpc_pmc_type pmc_type;
76 77 78 79 80

	/* this is called to initialize various CPU bits like L1 cache,
	 * BHT, SPD, etc... from head.S before branching to identify_machine
	 */
	cpu_setup_t	cpu_setup;
O
Olof Johansson 已提交
81 82
	/* Used to restore cpu setup on secondary processors and at resume */
	cpu_restore_t	cpu_restore;
83 84 85 86 87

	/* Used by oprofile userspace to select the right counters */
	char		*oprofile_cpu_type;

	/* Processor specific oprofile operations */
88
	enum powerpc_oprofile_type oprofile_type;
89

90 91 92 93 94 95 96
	/* Bit locations inside the mmcra change */
	unsigned long	oprofile_mmcra_sihv;
	unsigned long	oprofile_mmcra_sipr;

	/* Bits to clear during an oprofile exception */
	unsigned long	oprofile_mmcra_clear;

97 98
	/* Name of processor class, for the ELF AT_PLATFORM entry */
	char		*platform;
99 100 101 102 103

	/* Processor specific machine check handling. Return negative
	 * if the error is fatal, 1 if it was fully recovered and 0 to
	 * pass up (not CPU originated) */
	int		(*machine_check)(struct pt_regs *regs);
104 105 106 107 108 109

	/*
	 * Processor specific early machine check handler which is
	 * called in real mode to handle SLB and TLB errors.
	 */
	long		(*machine_check_early)(struct pt_regs *regs);
110 111 112 113
};

extern struct cpu_spec		*cur_cpu_spec;

114 115
extern unsigned int __start___ftr_fixup, __stop___ftr_fixup;

116
extern void set_cur_cpu_spec(struct cpu_spec *s);
117
extern struct cpu_spec *identify_cpu(unsigned long offset, unsigned int pvr);
118
extern void identify_cpu_name(unsigned int pvr);
119 120
extern void do_feature_fixups(unsigned long value, void *fixup_start,
			      void *fixup_end);
121

122 123
extern const char *powerpc_base_platform;

124 125 126 127 128 129
#ifdef CONFIG_JUMP_LABEL_FEATURE_CHECKS
extern void cpu_feature_keys_init(void);
#else
static inline void cpu_feature_keys_init(void) { }
#endif

130 131 132 133
#endif /* __ASSEMBLY__ */

/* CPU kernel features */

134
/* Definitions for features that we have on both 32-bit and 64-bit chips */
135
#define CPU_FTR_COHERENT_ICACHE		ASM_CONST(0x00000001)
136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
#define CPU_FTR_ALTIVEC			ASM_CONST(0x00000002)
#define CPU_FTR_DBELL			ASM_CONST(0x00000004)
#define CPU_FTR_CAN_NAP			ASM_CONST(0x00000008)
#define CPU_FTR_DEBUG_LVL_EXC		ASM_CONST(0x00000010)
#define CPU_FTR_NODSISRALIGN		ASM_CONST(0x00000020)
#define CPU_FTR_FPU_UNAVAILABLE		ASM_CONST(0x00000040)
#define CPU_FTR_LWSYNC			ASM_CONST(0x00000080)
#define CPU_FTR_NOEXECUTE		ASM_CONST(0x00000100)
#define CPU_FTR_EMB_HV			ASM_CONST(0x00000200)

/* Definitions for features that only exist on 32-bit chips */
#ifdef CONFIG_PPC32
#define CPU_FTR_L2CR			ASM_CONST(0x00002000)
#define CPU_FTR_SPEC7450		ASM_CONST(0x00004000)
#define CPU_FTR_TAU			ASM_CONST(0x00008000)
#define CPU_FTR_CAN_DOZE		ASM_CONST(0x00010000)
#define CPU_FTR_L3CR			ASM_CONST(0x00040000)
#define CPU_FTR_L3_DISABLE_NAP		ASM_CONST(0x00080000)
#define CPU_FTR_NAP_DISABLE_L2_PR	ASM_CONST(0x00100000)
#define CPU_FTR_DUAL_PLL_750FX		ASM_CONST(0x00200000)
#define CPU_FTR_NO_DPM			ASM_CONST(0x00400000)
#define CPU_FTR_476_DD2			ASM_CONST(0x00800000)
#define CPU_FTR_NEED_COHERENT		ASM_CONST(0x01000000)
#define CPU_FTR_NO_BTIC			ASM_CONST(0x02000000)
#define CPU_FTR_PPC_LE			ASM_CONST(0x04000000)
#define CPU_FTR_UNIFIED_ID_CACHE	ASM_CONST(0x08000000)
#define CPU_FTR_SPE			ASM_CONST(0x10000000)
#define CPU_FTR_NEED_PAIRED_STWCX	ASM_CONST(0x20000000)
#define CPU_FTR_INDEXED_DCR		ASM_CONST(0x40000000)

#else	/* CONFIG_PPC32 */
/* Define these to 0 for the sake of tests in common code */
#define CPU_FTR_PPC_LE			(0)
#endif
170

171
/*
172
 * Definitions for the 64-bit processor unique features;
173 174
 * on 32-bit, make the names available but defined to be 0.
 */
175
#ifdef __powerpc64__
176
#define LONG_ASM_CONST(x)		ASM_CONST(x)
177
#else
178
#define LONG_ASM_CONST(x)		0
179 180
#endif

181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210
#define CPU_FTR_REAL_LE			LONG_ASM_CONST(0x0000000000001000)
#define CPU_FTR_HVMODE			LONG_ASM_CONST(0x0000000000002000)
#define CPU_FTR_ARCH_206		LONG_ASM_CONST(0x0000000000008000)
#define CPU_FTR_ARCH_207S		LONG_ASM_CONST(0x0000000000010000)
#define CPU_FTR_ARCH_300		LONG_ASM_CONST(0x0000000000020000)
#define CPU_FTR_MMCRA			LONG_ASM_CONST(0x0000000000040000)
#define CPU_FTR_CTRL			LONG_ASM_CONST(0x0000000000080000)
#define CPU_FTR_SMT			LONG_ASM_CONST(0x0000000000100000)
#define CPU_FTR_PAUSE_ZERO		LONG_ASM_CONST(0x0000000000200000)
#define CPU_FTR_PURR			LONG_ASM_CONST(0x0000000000400000)
#define CPU_FTR_CELL_TB_BUG		LONG_ASM_CONST(0x0000000000800000)
#define CPU_FTR_SPURR			LONG_ASM_CONST(0x0000000001000000)
#define CPU_FTR_DSCR			LONG_ASM_CONST(0x0000000002000000)
#define CPU_FTR_VSX			LONG_ASM_CONST(0x0000000004000000)
#define CPU_FTR_SAO			LONG_ASM_CONST(0x0000000008000000)
#define CPU_FTR_CP_USE_DCBTZ		LONG_ASM_CONST(0x0000000010000000)
#define CPU_FTR_UNALIGNED_LD_STD	LONG_ASM_CONST(0x0000000020000000)
#define CPU_FTR_ASYM_SMT		LONG_ASM_CONST(0x0000000040000000)
#define CPU_FTR_STCX_CHECKS_ADDRESS	LONG_ASM_CONST(0x0000000080000000)
#define CPU_FTR_POPCNTB			LONG_ASM_CONST(0x0000000100000000)
#define CPU_FTR_POPCNTD			LONG_ASM_CONST(0x0000000200000000)
#define CPU_FTR_PKEY			LONG_ASM_CONST(0x0000000400000000)
#define CPU_FTR_VMX_COPY		LONG_ASM_CONST(0x0000000800000000)
#define CPU_FTR_TM			LONG_ASM_CONST(0x0000001000000000)
#define CPU_FTR_CFAR			LONG_ASM_CONST(0x0000002000000000)
#define	CPU_FTR_HAS_PPR			LONG_ASM_CONST(0x0000004000000000)
#define CPU_FTR_DAWR			LONG_ASM_CONST(0x0000008000000000)
#define CPU_FTR_DABRX			LONG_ASM_CONST(0x0000010000000000)
#define CPU_FTR_PMAO_BUG		LONG_ASM_CONST(0x0000020000000000)
#define CPU_FTR_POWER9_DD2_1		LONG_ASM_CONST(0x0000080000000000)
211 212
#define CPU_FTR_P9_TM_HV_ASSIST		LONG_ASM_CONST(0x0000100000000000)
#define CPU_FTR_P9_TM_XER_SO_BUG	LONG_ASM_CONST(0x0000200000000000)
213
#define CPU_FTR_P9_TLBIE_BUG		LONG_ASM_CONST(0x0000400000000000)
214
#define CPU_FTR_P9_TIDR			LONG_ASM_CONST(0x0000800000000000)
215

216 217
#ifndef __ASSEMBLY__

218 219
#define CPU_FTR_PPCAS_ARCH_V2	(CPU_FTR_NOEXECUTE | CPU_FTR_NODSISRALIGN)

M
Michael Ellerman 已提交
220
#define MMU_FTR_PPCAS_ARCH_V2 	(MMU_FTR_TLBIEL | MMU_FTR_16M_PAGE)
221 222 223 224 225 226 227 228 229 230 231 232

/* We only set the altivec features if the kernel was compiled with altivec
 * support
 */
#ifdef CONFIG_ALTIVEC
#define CPU_FTR_ALTIVEC_COMP	CPU_FTR_ALTIVEC
#define PPC_FEATURE_HAS_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
#else
#define CPU_FTR_ALTIVEC_COMP	0
#define PPC_FEATURE_HAS_ALTIVEC_COMP    0
#endif

M
Michael Neuling 已提交
233 234 235 236 237 238 239 240 241 242 243
/* We only set the VSX features if the kernel was compiled with VSX
 * support
 */
#ifdef CONFIG_VSX
#define CPU_FTR_VSX_COMP	CPU_FTR_VSX
#define PPC_FEATURE_HAS_VSX_COMP PPC_FEATURE_HAS_VSX
#else
#define CPU_FTR_VSX_COMP	0
#define PPC_FEATURE_HAS_VSX_COMP    0
#endif

244 245 246 247 248 249 250 251 252 253 254 255 256 257 258
/* We only set the spe features if the kernel was compiled with spe
 * support
 */
#ifdef CONFIG_SPE
#define CPU_FTR_SPE_COMP	CPU_FTR_SPE
#define PPC_FEATURE_HAS_SPE_COMP PPC_FEATURE_HAS_SPE
#define PPC_FEATURE_HAS_EFP_SINGLE_COMP PPC_FEATURE_HAS_EFP_SINGLE
#define PPC_FEATURE_HAS_EFP_DOUBLE_COMP PPC_FEATURE_HAS_EFP_DOUBLE
#else
#define CPU_FTR_SPE_COMP	0
#define PPC_FEATURE_HAS_SPE_COMP    0
#define PPC_FEATURE_HAS_EFP_SINGLE_COMP 0
#define PPC_FEATURE_HAS_EFP_DOUBLE_COMP 0
#endif

259 260
/* We only set the TM feature if the kernel was compiled with TM supprt */
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
261 262 263
#define CPU_FTR_TM_COMP			CPU_FTR_TM
#define PPC_FEATURE2_HTM_COMP		PPC_FEATURE2_HTM
#define PPC_FEATURE2_HTM_NOSC_COMP	PPC_FEATURE2_HTM_NOSC
264
#else
265 266 267
#define CPU_FTR_TM_COMP			0
#define PPC_FEATURE2_HTM_COMP		0
#define PPC_FEATURE2_HTM_NOSC_COMP	0
268 269
#endif

270 271 272
/* We need to mark all pages as being coherent if we're SMP or we have a
 * 74[45]x and an MPC107 host bridge. Also 83xx and PowerQUICC II
 * require it for PCI "streaming/prefetch" to work properly.
273
 * This is also required by 52xx family.
274
 */
275
#if defined(CONFIG_SMP) || defined(CONFIG_MPC10X_BRIDGE) \
276 277
	|| defined(CONFIG_PPC_83xx) || defined(CONFIG_8260) \
	|| defined(CONFIG_PPC_MPC52xx)
278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293
#define CPU_FTR_COMMON                  CPU_FTR_NEED_COHERENT
#else
#define CPU_FTR_COMMON                  0
#endif

/* The powersave features NAP & DOZE seems to confuse BDI when
   debugging. So if a BDI is used, disable theses
 */
#ifndef CONFIG_BDI_SWITCH
#define CPU_FTR_MAYBE_CAN_DOZE	CPU_FTR_CAN_DOZE
#define CPU_FTR_MAYBE_CAN_NAP	CPU_FTR_CAN_NAP
#else
#define CPU_FTR_MAYBE_CAN_DOZE	0
#define CPU_FTR_MAYBE_CAN_NAP	0
#endif

294
#define CPU_FTRS_PPC601	(CPU_FTR_COMMON | \
295
	CPU_FTR_COHERENT_ICACHE | CPU_FTR_UNIFIED_ID_CACHE)
296
#define CPU_FTRS_603	(CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | \
297
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE | CPU_FTR_NOEXECUTE)
298
#define CPU_FTRS_604	(CPU_FTR_COMMON | CPU_FTR_PPC_LE)
299
#define CPU_FTRS_740_NOTAU	(CPU_FTR_COMMON | \
300
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
301
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
302
#define CPU_FTRS_740	(CPU_FTR_COMMON | \
303
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
304
	    CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \
305
	    CPU_FTR_PPC_LE)
306
#define CPU_FTRS_750	(CPU_FTR_COMMON | \
307
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
308
	    CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \
309
	    CPU_FTR_PPC_LE)
310
#define CPU_FTRS_750CL	(CPU_FTRS_750)
311 312
#define CPU_FTRS_750FX1	(CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX | CPU_FTR_NO_DPM)
#define CPU_FTRS_750FX2	(CPU_FTRS_750 | CPU_FTR_NO_DPM)
313
#define CPU_FTRS_750FX	(CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX)
314
#define CPU_FTRS_750GX	(CPU_FTRS_750FX)
315
#define CPU_FTRS_7400_NOTAU	(CPU_FTR_COMMON | \
316
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
317
	    CPU_FTR_ALTIVEC_COMP | \
318
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
319
#define CPU_FTRS_7400	(CPU_FTR_COMMON | \
320
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
321
	    CPU_FTR_TAU | CPU_FTR_ALTIVEC_COMP | \
322
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
323
#define CPU_FTRS_7450_20	(CPU_FTR_COMMON | \
324
	    CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
325
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
326
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
327
#define CPU_FTRS_7450_21	(CPU_FTR_COMMON | \
328
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
329
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
330
	    CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
331
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
332
#define CPU_FTRS_7450_23	(CPU_FTR_COMMON | \
333
	    CPU_FTR_NEED_PAIRED_STWCX | \
334
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
335
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
336
	    CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
337
#define CPU_FTRS_7455_1	(CPU_FTR_COMMON | \
338
	    CPU_FTR_NEED_PAIRED_STWCX | \
339
	    CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR | \
340
	    CPU_FTR_SPEC7450 | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
341
#define CPU_FTRS_7455_20	(CPU_FTR_COMMON | \
342
	    CPU_FTR_NEED_PAIRED_STWCX | \
343
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
344
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
345
	    CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
346
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
347
#define CPU_FTRS_7455	(CPU_FTR_COMMON | \
348
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
349
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
350
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
351
#define CPU_FTRS_7447_10	(CPU_FTR_COMMON | \
352
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
353
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
354 355
	    CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC | CPU_FTR_PPC_LE | \
	    CPU_FTR_NEED_PAIRED_STWCX)
356
#define CPU_FTRS_7447	(CPU_FTR_COMMON | \
357
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
358
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
359
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
360
#define CPU_FTRS_7447A	(CPU_FTR_COMMON | \
361
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
362
	    CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
363
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
364
#define CPU_FTRS_7448	(CPU_FTR_COMMON | \
365
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
366
	    CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
367
	    CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
368
#define CPU_FTRS_82XX	(CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_NOEXECUTE)
369
#define CPU_FTRS_G2_LE	(CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | \
370
	    CPU_FTR_MAYBE_CAN_NAP)
371
#define CPU_FTRS_E300	(CPU_FTR_MAYBE_CAN_DOZE | \
372
	    CPU_FTR_MAYBE_CAN_NAP | \
373
	    CPU_FTR_COMMON  | CPU_FTR_NOEXECUTE)
374
#define CPU_FTRS_E300C2	(CPU_FTR_MAYBE_CAN_DOZE | \
375
	    CPU_FTR_MAYBE_CAN_NAP | \
376
	    CPU_FTR_COMMON | CPU_FTR_FPU_UNAVAILABLE  | CPU_FTR_NOEXECUTE)
377 378 379 380 381
#define CPU_FTRS_CLASSIC32	(CPU_FTR_COMMON)
#define CPU_FTRS_8XX	(CPU_FTR_NOEXECUTE)
#define CPU_FTRS_40X	(CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
#define CPU_FTRS_44X	(CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
#define CPU_FTRS_440x6	(CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE | \
382
	    CPU_FTR_INDEXED_DCR)
D
Dave Kleikamp 已提交
383
#define CPU_FTRS_47X	(CPU_FTRS_440x6)
384
#define CPU_FTRS_E200	(CPU_FTR_SPE_COMP | \
385
	    CPU_FTR_NODSISRALIGN | CPU_FTR_COHERENT_ICACHE | \
386 387
	    CPU_FTR_UNIFIED_ID_CACHE | CPU_FTR_NOEXECUTE | \
	    CPU_FTR_DEBUG_LVL_EXC)
388
#define CPU_FTRS_E500	(CPU_FTR_MAYBE_CAN_DOZE | \
389 390
	    CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_NODSISRALIGN | \
	    CPU_FTR_NOEXECUTE)
391
#define CPU_FTRS_E500_2	(CPU_FTR_MAYBE_CAN_DOZE | \
392
	    CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | \
393
	    CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
394
#define CPU_FTRS_E500MC	(CPU_FTR_NODSISRALIGN | \
395
	    CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
S
Scott Wood 已提交
396
	    CPU_FTR_DBELL | CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV)
397 398 399 400
/*
 * e5500/e6500 erratum A-006958 is a timebase bug that can use the
 * same workaround as CPU_FTR_CELL_TB_BUG.
 */
401
#define CPU_FTRS_E5500	(CPU_FTR_NODSISRALIGN | \
402
	    CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
403
	    CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
404
	    CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV | CPU_FTR_CELL_TB_BUG)
405
#define CPU_FTRS_E6500	(CPU_FTR_NODSISRALIGN | \
406
	    CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
407
	    CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
408
	    CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV | CPU_FTR_ALTIVEC_COMP | \
409
	    CPU_FTR_CELL_TB_BUG | CPU_FTR_SMT)
410
#define CPU_FTRS_GENERIC_32	(CPU_FTR_COMMON | CPU_FTR_NODSISRALIGN)
411 412

/* 64-bit CPUs */
413
#define CPU_FTRS_PPC970	(CPU_FTR_LWSYNC | \
414
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
415
	    CPU_FTR_ALTIVEC_COMP | CPU_FTR_CAN_NAP | CPU_FTR_MMCRA | \
416
	    CPU_FTR_CP_USE_DCBTZ | CPU_FTR_STCX_CHECKS_ADDRESS | \
417
	    CPU_FTR_HVMODE | CPU_FTR_DABRX)
418
#define CPU_FTRS_POWER5	(CPU_FTR_LWSYNC | \
419
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
420
	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
421
	    CPU_FTR_COHERENT_ICACHE | CPU_FTR_PURR | \
422
	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_DABRX)
423
#define CPU_FTRS_POWER6 (CPU_FTR_LWSYNC | \
424
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
425
	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
426
	    CPU_FTR_COHERENT_ICACHE | \
A
Anton Blanchard 已提交
427
	    CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
428
	    CPU_FTR_DSCR | CPU_FTR_UNALIGNED_LD_STD | \
429 430
	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_CFAR | \
	    CPU_FTR_DABRX)
431
#define CPU_FTRS_POWER7 (CPU_FTR_LWSYNC | \
432
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
433
	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
434
	    CPU_FTR_COHERENT_ICACHE | \
435
	    CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
436
	    CPU_FTR_DSCR | CPU_FTR_SAO  | CPU_FTR_ASYM_SMT | \
437
	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
438
	    CPU_FTR_CFAR | CPU_FTR_HVMODE | \
R
Ram Pai 已提交
439
	    CPU_FTR_VMX_COPY | CPU_FTR_HAS_PPR | CPU_FTR_DABRX | CPU_FTR_PKEY)
440
#define CPU_FTRS_POWER8 (CPU_FTR_LWSYNC | \
M
Michael Neuling 已提交
441 442 443 444 445 446
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
	    CPU_FTR_COHERENT_ICACHE | \
	    CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
	    CPU_FTR_DSCR | CPU_FTR_SAO  | \
	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
447
	    CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY | \
448
	    CPU_FTR_DBELL | CPU_FTR_HAS_PPR | CPU_FTR_DAWR | \
R
Ram Pai 已提交
449
	    CPU_FTR_ARCH_207S | CPU_FTR_TM_COMP | CPU_FTR_PKEY)
450
#define CPU_FTRS_POWER8E (CPU_FTRS_POWER8 | CPU_FTR_PMAO_BUG)
451
#define CPU_FTRS_POWER9 (CPU_FTR_LWSYNC | \
452 453 454 455 456 457
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
	    CPU_FTR_COHERENT_ICACHE | \
	    CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
	    CPU_FTR_DSCR | CPU_FTR_SAO  | \
	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
458
	    CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY | \
459
	    CPU_FTR_DBELL | CPU_FTR_HAS_PPR | CPU_FTR_ARCH_207S | \
460
	    CPU_FTR_TM_COMP | CPU_FTR_ARCH_300 | CPU_FTR_PKEY | \
461
	    CPU_FTR_P9_TLBIE_BUG | CPU_FTR_P9_TIDR)
462 463
#define CPU_FTRS_POWER9_DD2_0 CPU_FTRS_POWER9
#define CPU_FTRS_POWER9_DD2_1 (CPU_FTRS_POWER9 | CPU_FTR_POWER9_DD2_1)
464 465
#define CPU_FTRS_POWER9_DD2_2 (CPU_FTRS_POWER9 | CPU_FTR_POWER9_DD2_1 | \
			       CPU_FTR_P9_TM_HV_ASSIST | \
466
			       CPU_FTR_P9_TM_XER_SO_BUG)
467
#define CPU_FTRS_CELL	(CPU_FTR_LWSYNC | \
468
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
469
	    CPU_FTR_ALTIVEC_COMP | CPU_FTR_MMCRA | CPU_FTR_SMT | \
470
	    CPU_FTR_PAUSE_ZERO  | CPU_FTR_CELL_TB_BUG | CPU_FTR_CP_USE_DCBTZ | \
471
	    CPU_FTR_UNALIGNED_LD_STD | CPU_FTR_DABRX)
472
#define CPU_FTRS_PA6T (CPU_FTR_LWSYNC | \
473
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP | \
474
	    CPU_FTR_PURR | CPU_FTR_REAL_LE | CPU_FTR_DABRX)
475
#define CPU_FTRS_COMPATIBLE	(CPU_FTR_PPCAS_ARCH_V2)
476

477
#ifdef __powerpc64__
478
#ifdef CONFIG_PPC_BOOK3E
479
#define CPU_FTRS_POSSIBLE	(CPU_FTRS_E6500 | CPU_FTRS_E5500)
480
#else
481 482 483
#ifdef CONFIG_CPU_LITTLE_ENDIAN
#define CPU_FTRS_POSSIBLE	\
	    (CPU_FTRS_POWER7 | CPU_FTRS_POWER8E | CPU_FTRS_POWER8 | \
484
	     CPU_FTR_ALTIVEC_COMP | CPU_FTR_VSX_COMP | CPU_FTRS_POWER9 | \
485
	     CPU_FTRS_POWER9_DD2_1 | CPU_FTRS_POWER9_DD2_2)
486
#else
487
#define CPU_FTRS_POSSIBLE	\
488
	    (CPU_FTRS_PPC970 | CPU_FTRS_POWER5 | \
489
	     CPU_FTRS_POWER6 | CPU_FTRS_POWER7 | CPU_FTRS_POWER8E | \
490 491
	     CPU_FTRS_POWER8 | CPU_FTRS_CELL | CPU_FTRS_PA6T | \
	     CPU_FTR_VSX_COMP | CPU_FTR_ALTIVEC_COMP | CPU_FTRS_POWER9 | \
492
	     CPU_FTRS_POWER9_DD2_1 | CPU_FTRS_POWER9_DD2_2)
493
#endif /* CONFIG_CPU_LITTLE_ENDIAN */
494
#endif
495
#else
496 497
enum {
	CPU_FTRS_POSSIBLE =
498 499 500
#ifdef CONFIG_PPC_BOOK3S_601
	    CPU_FTRS_PPC601 |
#elif defined(CONFIG_PPC_BOOK3S_32)
501 502 503 504 505 506 507
	    CPU_FTRS_PPC601 | CPU_FTRS_603 | CPU_FTRS_604 | CPU_FTRS_740_NOTAU |
	    CPU_FTRS_740 | CPU_FTRS_750 | CPU_FTRS_750FX1 |
	    CPU_FTRS_750FX2 | CPU_FTRS_750FX | CPU_FTRS_750GX |
	    CPU_FTRS_7400_NOTAU | CPU_FTRS_7400 | CPU_FTRS_7450_20 |
	    CPU_FTRS_7450_21 | CPU_FTRS_7450_23 | CPU_FTRS_7455_1 |
	    CPU_FTRS_7455_20 | CPU_FTRS_7455 | CPU_FTRS_7447_10 |
	    CPU_FTRS_7447 | CPU_FTRS_7447A | CPU_FTRS_82XX |
508 509
	    CPU_FTRS_G2_LE | CPU_FTRS_E300 | CPU_FTRS_E300C2 |
	    CPU_FTRS_CLASSIC32 |
510 511 512
#else
	    CPU_FTRS_GENERIC_32 |
#endif
513
#ifdef CONFIG_PPC_8xx
514 515 516 517 518 519
	    CPU_FTRS_8XX |
#endif
#ifdef CONFIG_40x
	    CPU_FTRS_40X |
#endif
#ifdef CONFIG_44x
520
	    CPU_FTRS_44X | CPU_FTRS_440x6 |
521
#endif
D
Dave Kleikamp 已提交
522
#ifdef CONFIG_PPC_47x
523
	    CPU_FTRS_47X | CPU_FTR_476_DD2 |
D
Dave Kleikamp 已提交
524
#endif
525 526 527 528
#ifdef CONFIG_E200
	    CPU_FTRS_E200 |
#endif
#ifdef CONFIG_E500
529 530 531 532
	    CPU_FTRS_E500 | CPU_FTRS_E500_2 |
#endif
#ifdef CONFIG_PPC_E500MC
	    CPU_FTRS_E500MC | CPU_FTRS_E5500 | CPU_FTRS_E6500 |
533 534
#endif
	    0,
535 536
};
#endif /* __powerpc64__ */
537

538
#ifdef __powerpc64__
539
#ifdef CONFIG_PPC_BOOK3E
540
#define CPU_FTRS_ALWAYS		(CPU_FTRS_E6500 & CPU_FTRS_E5500)
541
#else
542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558

#ifdef CONFIG_PPC_DT_CPU_FTRS
#define CPU_FTRS_DT_CPU_BASE			\
	(CPU_FTR_LWSYNC |			\
	 CPU_FTR_FPU_UNAVAILABLE |		\
	 CPU_FTR_NODSISRALIGN |			\
	 CPU_FTR_NOEXECUTE |			\
	 CPU_FTR_COHERENT_ICACHE |		\
	 CPU_FTR_STCX_CHECKS_ADDRESS |		\
	 CPU_FTR_POPCNTB | CPU_FTR_POPCNTD |	\
	 CPU_FTR_DAWR |				\
	 CPU_FTR_ARCH_206 |			\
	 CPU_FTR_ARCH_207S)
#else
#define CPU_FTRS_DT_CPU_BASE	(~0ul)
#endif

559 560 561
#ifdef CONFIG_CPU_LITTLE_ENDIAN
#define CPU_FTRS_ALWAYS \
	    (CPU_FTRS_POSSIBLE & ~CPU_FTR_HVMODE & CPU_FTRS_POWER7 & \
562 563
	     CPU_FTRS_POWER8E & CPU_FTRS_POWER8 & CPU_FTRS_POWER9 & \
	     CPU_FTRS_POWER9_DD2_1 & CPU_FTRS_DT_CPU_BASE)
564
#else
565
#define CPU_FTRS_ALWAYS		\
566
	    (CPU_FTRS_PPC970 & CPU_FTRS_POWER5 & \
567
	     CPU_FTRS_POWER6 & CPU_FTRS_POWER7 & CPU_FTRS_CELL & \
568
	     CPU_FTRS_PA6T & CPU_FTRS_POWER8 & CPU_FTRS_POWER8E & \
569 570
	     ~CPU_FTR_HVMODE & CPU_FTRS_POSSIBLE & CPU_FTRS_POWER9 & \
	     CPU_FTRS_POWER9_DD2_1 & CPU_FTRS_DT_CPU_BASE)
571
#endif /* CONFIG_CPU_LITTLE_ENDIAN */
572
#endif
573
#else
574 575
enum {
	CPU_FTRS_ALWAYS =
576 577 578 579
#ifdef CONFIG_PPC_BOOK3S_601
	    CPU_FTRS_PPC601 &
#elif defined(CONFIG_PPC_BOOK3S_32)
	    CPU_FTRS_603 & CPU_FTRS_604 & CPU_FTRS_740_NOTAU &
580 581 582 583 584 585
	    CPU_FTRS_740 & CPU_FTRS_750 & CPU_FTRS_750FX1 &
	    CPU_FTRS_750FX2 & CPU_FTRS_750FX & CPU_FTRS_750GX &
	    CPU_FTRS_7400_NOTAU & CPU_FTRS_7400 & CPU_FTRS_7450_20 &
	    CPU_FTRS_7450_21 & CPU_FTRS_7450_23 & CPU_FTRS_7455_1 &
	    CPU_FTRS_7455_20 & CPU_FTRS_7455 & CPU_FTRS_7447_10 &
	    CPU_FTRS_7447 & CPU_FTRS_7447A & CPU_FTRS_82XX &
586 587
	    CPU_FTRS_G2_LE & CPU_FTRS_E300 & CPU_FTRS_E300C2 &
	    CPU_FTRS_CLASSIC32 &
588 589 590
#else
	    CPU_FTRS_GENERIC_32 &
#endif
591
#ifdef CONFIG_PPC_8xx
592 593 594 595 596 597
	    CPU_FTRS_8XX &
#endif
#ifdef CONFIG_40x
	    CPU_FTRS_40X &
#endif
#ifdef CONFIG_44x
598
	    CPU_FTRS_44X & CPU_FTRS_440x6 &
599 600 601 602 603
#endif
#ifdef CONFIG_E200
	    CPU_FTRS_E200 &
#endif
#ifdef CONFIG_E500
604 605 606 607
	    CPU_FTRS_E500 & CPU_FTRS_E500_2 &
#endif
#ifdef CONFIG_PPC_E500MC
	    CPU_FTRS_E500MC & CPU_FTRS_E5500 & CPU_FTRS_E6500 &
608
#endif
S
Scott Wood 已提交
609
	    ~CPU_FTR_EMB_HV &	/* can be removed at runtime */
610 611
	    CPU_FTRS_POSSIBLE,
};
612
#endif /* __powerpc64__ */
613

614 615
#define HBP_NUM 1

616 617 618
#endif /* !__ASSEMBLY__ */

#endif /* __ASM_POWERPC_CPUTABLE_H */