cputable.h 21.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14
#ifndef __ASM_POWERPC_CPUTABLE_H
#define __ASM_POWERPC_CPUTABLE_H

#define PPC_FEATURE_32			0x80000000
#define PPC_FEATURE_64			0x40000000
#define PPC_FEATURE_601_INSTR		0x20000000
#define PPC_FEATURE_HAS_ALTIVEC		0x10000000
#define PPC_FEATURE_HAS_FPU		0x08000000
#define PPC_FEATURE_HAS_MMU		0x04000000
#define PPC_FEATURE_HAS_4xxMAC		0x02000000
#define PPC_FEATURE_UNIFIED_CACHE	0x01000000
#define PPC_FEATURE_HAS_SPE		0x00800000
#define PPC_FEATURE_HAS_EFP_SINGLE	0x00400000
#define PPC_FEATURE_HAS_EFP_DOUBLE	0x00200000
15
#define PPC_FEATURE_NO_TB		0x00100000
16 17 18 19
#define PPC_FEATURE_POWER4		0x00080000
#define PPC_FEATURE_POWER5		0x00040000
#define PPC_FEATURE_POWER5_PLUS		0x00020000
#define PPC_FEATURE_CELL		0x00010000
20
#define PPC_FEATURE_BOOKE		0x00008000
21 22
#define PPC_FEATURE_SMT			0x00004000
#define PPC_FEATURE_ICACHE_SNOOP	0x00002000
23
#define PPC_FEATURE_ARCH_2_05		0x00001000
24
#define PPC_FEATURE_PA6T		0x00000800
25 26
#define PPC_FEATURE_HAS_DFP		0x00000400
#define PPC_FEATURE_POWER6_EXT		0x00000200
27
#define PPC_FEATURE_ARCH_2_06		0x00000100
M
Michael Neuling 已提交
28
#define PPC_FEATURE_HAS_VSX		0x00000080
29

30 31 32
#define PPC_FEATURE_PSERIES_PERFMON_COMPAT \
					0x00000040

33 34 35
#define PPC_FEATURE_TRUE_LE		0x00000002
#define PPC_FEATURE_PPC_LE		0x00000001

36
#ifdef __KERNEL__
37 38

#include <asm/asm-compat.h>
39
#include <asm/feature-fixups.h>
40

41 42 43 44 45 46 47 48
#ifndef __ASSEMBLY__

/* This structure can grow, it's real size is used by head.S code
 * via the mkdefs mechanism.
 */
struct cpu_spec;

typedef	void (*cpu_setup_t)(unsigned long offset, struct cpu_spec* spec);
O
Olof Johansson 已提交
49
typedef	void (*cpu_restore_t)(void);
50

51
enum powerpc_oprofile_type {
52 53 54 55
	PPC_OPROFILE_INVALID = 0,
	PPC_OPROFILE_RS64 = 1,
	PPC_OPROFILE_POWER4 = 2,
	PPC_OPROFILE_G4 = 3,
56
	PPC_OPROFILE_FSL_EMB = 4,
57
	PPC_OPROFILE_CELL = 5,
58
	PPC_OPROFILE_PA6T = 6,
59 60
};

61 62 63 64
enum powerpc_pmc_type {
	PPC_PMC_DEFAULT = 0,
	PPC_PMC_IBM = 1,
	PPC_PMC_PA6T = 2,
65
	PPC_PMC_G4 = 3,
66 67
};

68 69 70 71 72
struct pt_regs;

extern int machine_check_generic(struct pt_regs *regs);
extern int machine_check_4xx(struct pt_regs *regs);
extern int machine_check_440A(struct pt_regs *regs);
73
extern int machine_check_e500mc(struct pt_regs *regs);
74 75
extern int machine_check_e500(struct pt_regs *regs);
extern int machine_check_e200(struct pt_regs *regs);
76
extern int machine_check_47x(struct pt_regs *regs);
77

78
/* NOTE WELL: Update identify_cpu() if fields are added or removed! */
79 80 81 82 83 84 85 86
struct cpu_spec {
	/* CPU is matched via (PVR & pvr_mask) == pvr_value */
	unsigned int	pvr_mask;
	unsigned int	pvr_value;

	char		*cpu_name;
	unsigned long	cpu_features;		/* Kernel features */
	unsigned int	cpu_user_features;	/* Userland features */
87
	unsigned int	mmu_features;		/* MMU features */
88 89 90 91 92 93 94

	/* cache line sizes */
	unsigned int	icache_bsize;
	unsigned int	dcache_bsize;

	/* number of performance monitor counters */
	unsigned int	num_pmcs;
95
	enum powerpc_pmc_type pmc_type;
96 97 98 99 100

	/* this is called to initialize various CPU bits like L1 cache,
	 * BHT, SPD, etc... from head.S before branching to identify_machine
	 */
	cpu_setup_t	cpu_setup;
O
Olof Johansson 已提交
101 102
	/* Used to restore cpu setup on secondary processors and at resume */
	cpu_restore_t	cpu_restore;
103 104 105 106 107

	/* Used by oprofile userspace to select the right counters */
	char		*oprofile_cpu_type;

	/* Processor specific oprofile operations */
108
	enum powerpc_oprofile_type oprofile_type;
109

110 111 112 113 114 115 116
	/* Bit locations inside the mmcra change */
	unsigned long	oprofile_mmcra_sihv;
	unsigned long	oprofile_mmcra_sipr;

	/* Bits to clear during an oprofile exception */
	unsigned long	oprofile_mmcra_clear;

117 118
	/* Name of processor class, for the ELF AT_PLATFORM entry */
	char		*platform;
119 120 121 122 123

	/* Processor specific machine check handling. Return negative
	 * if the error is fatal, 1 if it was fully recovered and 0 to
	 * pass up (not CPU originated) */
	int		(*machine_check)(struct pt_regs *regs);
124 125 126 127
};

extern struct cpu_spec		*cur_cpu_spec;

128 129
extern unsigned int __start___ftr_fixup, __stop___ftr_fixup;

130
extern struct cpu_spec *identify_cpu(unsigned long offset, unsigned int pvr);
131 132
extern void do_feature_fixups(unsigned long value, void *fixup_start,
			      void *fixup_end);
133

134 135
extern const char *powerpc_base_platform;

136 137 138 139 140
#endif /* __ASSEMBLY__ */

/* CPU kernel features */

/* Retain the 32b definitions all use bottom half of word */
141
#define CPU_FTR_COHERENT_ICACHE		ASM_CONST(0x0000000000000001)
142 143 144 145 146 147
#define CPU_FTR_L2CR			ASM_CONST(0x0000000000000002)
#define CPU_FTR_SPEC7450		ASM_CONST(0x0000000000000004)
#define CPU_FTR_ALTIVEC			ASM_CONST(0x0000000000000008)
#define CPU_FTR_TAU			ASM_CONST(0x0000000000000010)
#define CPU_FTR_CAN_DOZE		ASM_CONST(0x0000000000000020)
#define CPU_FTR_USE_TB			ASM_CONST(0x0000000000000040)
148
#define CPU_FTR_L2CSR			ASM_CONST(0x0000000000000080)
149
#define CPU_FTR_601			ASM_CONST(0x0000000000000100)
150
#define CPU_FTR_DBELL			ASM_CONST(0x0000000000000200)
151 152 153 154 155 156
#define CPU_FTR_CAN_NAP			ASM_CONST(0x0000000000000400)
#define CPU_FTR_L3CR			ASM_CONST(0x0000000000000800)
#define CPU_FTR_L3_DISABLE_NAP		ASM_CONST(0x0000000000001000)
#define CPU_FTR_NAP_DISABLE_L2_PR	ASM_CONST(0x0000000000002000)
#define CPU_FTR_DUAL_PLL_750FX		ASM_CONST(0x0000000000004000)
#define CPU_FTR_NO_DPM			ASM_CONST(0x0000000000008000)
157
#define CPU_FTR_476_DD2			ASM_CONST(0x0000000000010000)
158 159
#define CPU_FTR_NEED_COHERENT		ASM_CONST(0x0000000000020000)
#define CPU_FTR_NO_BTIC			ASM_CONST(0x0000000000040000)
160
#define CPU_FTR_DEBUG_LVL_EXC		ASM_CONST(0x0000000000080000)
161
#define CPU_FTR_NODSISRALIGN		ASM_CONST(0x0000000000100000)
162 163
#define CPU_FTR_PPC_LE			ASM_CONST(0x0000000000200000)
#define CPU_FTR_REAL_LE			ASM_CONST(0x0000000000400000)
164
#define CPU_FTR_FPU_UNAVAILABLE		ASM_CONST(0x0000000000800000)
165
#define CPU_FTR_UNIFIED_ID_CACHE	ASM_CONST(0x0000000001000000)
166
#define CPU_FTR_SPE			ASM_CONST(0x0000000002000000)
167
#define CPU_FTR_NEED_PAIRED_STWCX	ASM_CONST(0x0000000004000000)
K
Kumar Gala 已提交
168
#define CPU_FTR_LWSYNC			ASM_CONST(0x0000000008000000)
169
#define CPU_FTR_NOEXECUTE		ASM_CONST(0x0000000010000000)
170
#define CPU_FTR_INDEXED_DCR		ASM_CONST(0x0000000020000000)
171

172 173 174 175
/*
 * Add the 64-bit processor unique features in the top half of the word;
 * on 32-bit, make the names available but defined to be 0.
 */
176
#ifdef __powerpc64__
177
#define LONG_ASM_CONST(x)		ASM_CONST(x)
178
#else
179
#define LONG_ASM_CONST(x)		0
180 181
#endif

182 183 184
#define CPU_FTR_HVMODE			LONG_ASM_CONST(0x0000000200000000)
#define CPU_FTR_ARCH_201		LONG_ASM_CONST(0x0000000400000000)
#define CPU_FTR_ARCH_206		LONG_ASM_CONST(0x0000000800000000)
185
#define CPU_FTR_CFAR			LONG_ASM_CONST(0x0000001000000000)
186 187 188 189 190 191
#define CPU_FTR_IABR			LONG_ASM_CONST(0x0000002000000000)
#define CPU_FTR_MMCRA			LONG_ASM_CONST(0x0000004000000000)
#define CPU_FTR_CTRL			LONG_ASM_CONST(0x0000008000000000)
#define CPU_FTR_SMT			LONG_ASM_CONST(0x0000010000000000)
#define CPU_FTR_PAUSE_ZERO		LONG_ASM_CONST(0x0000200000000000)
#define CPU_FTR_PURR			LONG_ASM_CONST(0x0000400000000000)
192
#define CPU_FTR_CELL_TB_BUG		LONG_ASM_CONST(0x0000800000000000)
193
#define CPU_FTR_SPURR			LONG_ASM_CONST(0x0001000000000000)
A
Anton Blanchard 已提交
194
#define CPU_FTR_DSCR			LONG_ASM_CONST(0x0002000000000000)
M
Michael Neuling 已提交
195
#define CPU_FTR_VSX			LONG_ASM_CONST(0x0010000000000000)
196
#define CPU_FTR_SAO			LONG_ASM_CONST(0x0020000000000000)
197
#define CPU_FTR_CP_USE_DCBTZ		LONG_ASM_CONST(0x0040000000000000)
198
#define CPU_FTR_UNALIGNED_LD_STD	LONG_ASM_CONST(0x0080000000000000)
199
#define CPU_FTR_ASYM_SMT		LONG_ASM_CONST(0x0100000000000000)
200
#define CPU_FTR_STCX_CHECKS_ADDRESS	LONG_ASM_CONST(0x0200000000000000)
201 202
#define CPU_FTR_POPCNTB			LONG_ASM_CONST(0x0400000000000000)
#define CPU_FTR_POPCNTD			LONG_ASM_CONST(0x0800000000000000)
203
#define CPU_FTR_ICSWX			LONG_ASM_CONST(0x1000000000000000)
204
#define CPU_FTR_VMX_COPY		LONG_ASM_CONST(0x2000000000000000)
205

206 207
#ifndef __ASSEMBLY__

208 209 210 211
#define CPU_FTR_PPCAS_ARCH_V2	(CPU_FTR_NOEXECUTE | CPU_FTR_NODSISRALIGN)

#define MMU_FTR_PPCAS_ARCH_V2 	(MMU_FTR_SLB | MMU_FTR_TLBIEL | \
				 MMU_FTR_16M_PAGE)
212 213 214 215 216 217 218 219 220 221 222 223

/* We only set the altivec features if the kernel was compiled with altivec
 * support
 */
#ifdef CONFIG_ALTIVEC
#define CPU_FTR_ALTIVEC_COMP	CPU_FTR_ALTIVEC
#define PPC_FEATURE_HAS_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
#else
#define CPU_FTR_ALTIVEC_COMP	0
#define PPC_FEATURE_HAS_ALTIVEC_COMP    0
#endif

M
Michael Neuling 已提交
224 225 226 227 228 229 230 231 232 233 234
/* We only set the VSX features if the kernel was compiled with VSX
 * support
 */
#ifdef CONFIG_VSX
#define CPU_FTR_VSX_COMP	CPU_FTR_VSX
#define PPC_FEATURE_HAS_VSX_COMP PPC_FEATURE_HAS_VSX
#else
#define CPU_FTR_VSX_COMP	0
#define PPC_FEATURE_HAS_VSX_COMP    0
#endif

235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
/* We only set the spe features if the kernel was compiled with spe
 * support
 */
#ifdef CONFIG_SPE
#define CPU_FTR_SPE_COMP	CPU_FTR_SPE
#define PPC_FEATURE_HAS_SPE_COMP PPC_FEATURE_HAS_SPE
#define PPC_FEATURE_HAS_EFP_SINGLE_COMP PPC_FEATURE_HAS_EFP_SINGLE
#define PPC_FEATURE_HAS_EFP_DOUBLE_COMP PPC_FEATURE_HAS_EFP_DOUBLE
#else
#define CPU_FTR_SPE_COMP	0
#define PPC_FEATURE_HAS_SPE_COMP    0
#define PPC_FEATURE_HAS_EFP_SINGLE_COMP 0
#define PPC_FEATURE_HAS_EFP_DOUBLE_COMP 0
#endif

250 251 252
/* We need to mark all pages as being coherent if we're SMP or we have a
 * 74[45]x and an MPC107 host bridge. Also 83xx and PowerQUICC II
 * require it for PCI "streaming/prefetch" to work properly.
253
 * This is also required by 52xx family.
254
 */
255
#if defined(CONFIG_SMP) || defined(CONFIG_MPC10X_BRIDGE) \
256 257
	|| defined(CONFIG_PPC_83xx) || defined(CONFIG_8260) \
	|| defined(CONFIG_PPC_MPC52xx)
258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277
#define CPU_FTR_COMMON                  CPU_FTR_NEED_COHERENT
#else
#define CPU_FTR_COMMON                  0
#endif

/* The powersave features NAP & DOZE seems to confuse BDI when
   debugging. So if a BDI is used, disable theses
 */
#ifndef CONFIG_BDI_SWITCH
#define CPU_FTR_MAYBE_CAN_DOZE	CPU_FTR_CAN_DOZE
#define CPU_FTR_MAYBE_CAN_NAP	CPU_FTR_CAN_NAP
#else
#define CPU_FTR_MAYBE_CAN_DOZE	0
#define CPU_FTR_MAYBE_CAN_NAP	0
#endif

#define CLASSIC_PPC (!defined(CONFIG_8xx) && !defined(CONFIG_4xx) && \
		     !defined(CONFIG_POWER3) && !defined(CONFIG_POWER4) && \
		     !defined(CONFIG_BOOKE))

278
#define CPU_FTRS_PPC601	(CPU_FTR_COMMON | CPU_FTR_601 | \
279 280
	CPU_FTR_COHERENT_ICACHE | CPU_FTR_UNIFIED_ID_CACHE)
#define CPU_FTRS_603	(CPU_FTR_COMMON | \
281
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \
282
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
283
#define CPU_FTRS_604	(CPU_FTR_COMMON | \
284
	    CPU_FTR_USE_TB | CPU_FTR_PPC_LE)
285
#define CPU_FTRS_740_NOTAU	(CPU_FTR_COMMON | \
286
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
287
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
288
#define CPU_FTRS_740	(CPU_FTR_COMMON | \
289
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
290
	    CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \
291
	    CPU_FTR_PPC_LE)
292
#define CPU_FTRS_750	(CPU_FTR_COMMON | \
293
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
294
	    CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \
295
	    CPU_FTR_PPC_LE)
296
#define CPU_FTRS_750CL	(CPU_FTRS_750)
297 298
#define CPU_FTRS_750FX1	(CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX | CPU_FTR_NO_DPM)
#define CPU_FTRS_750FX2	(CPU_FTRS_750 | CPU_FTR_NO_DPM)
299
#define CPU_FTRS_750FX	(CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX)
300
#define CPU_FTRS_750GX	(CPU_FTRS_750FX)
301
#define CPU_FTRS_7400_NOTAU	(CPU_FTR_COMMON | \
302
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
303
	    CPU_FTR_ALTIVEC_COMP | \
304
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
305
#define CPU_FTRS_7400	(CPU_FTR_COMMON | \
306
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
307
	    CPU_FTR_TAU | CPU_FTR_ALTIVEC_COMP | \
308
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
309
#define CPU_FTRS_7450_20	(CPU_FTR_COMMON | \
310
	    CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
311
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
312
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
313
#define CPU_FTRS_7450_21	(CPU_FTR_COMMON | \
314 315
	    CPU_FTR_USE_TB | \
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
316
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
317
	    CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
318
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
319
#define CPU_FTRS_7450_23	(CPU_FTR_COMMON | \
320
	    CPU_FTR_USE_TB | CPU_FTR_NEED_PAIRED_STWCX | \
321
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
322
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
323
	    CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
324
#define CPU_FTRS_7455_1	(CPU_FTR_COMMON | \
325
	    CPU_FTR_USE_TB | CPU_FTR_NEED_PAIRED_STWCX | \
326
	    CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR | \
327
	    CPU_FTR_SPEC7450 | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
328
#define CPU_FTRS_7455_20	(CPU_FTR_COMMON | \
329
	    CPU_FTR_USE_TB | CPU_FTR_NEED_PAIRED_STWCX | \
330
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
331
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
332
	    CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
333
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
334
#define CPU_FTRS_7455	(CPU_FTR_COMMON | \
335 336
	    CPU_FTR_USE_TB | \
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
337
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
338
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
339
#define CPU_FTRS_7447_10	(CPU_FTR_COMMON | \
340 341
	    CPU_FTR_USE_TB | \
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
342
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
343 344
	    CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC | CPU_FTR_PPC_LE | \
	    CPU_FTR_NEED_PAIRED_STWCX)
345
#define CPU_FTRS_7447	(CPU_FTR_COMMON | \
346 347
	    CPU_FTR_USE_TB | \
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
348
	    CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
349
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
350
#define CPU_FTRS_7447A	(CPU_FTR_COMMON | \
351 352
	    CPU_FTR_USE_TB | \
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
353
	    CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
354
	    CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
355
#define CPU_FTRS_7448	(CPU_FTR_COMMON | \
356 357
	    CPU_FTR_USE_TB | \
	    CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
358
	    CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
359
	    CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
360
#define CPU_FTRS_82XX	(CPU_FTR_COMMON | \
361
	    CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB)
362
#define CPU_FTRS_G2_LE	(CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | \
363
	    CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP)
364
#define CPU_FTRS_E300	(CPU_FTR_MAYBE_CAN_DOZE | \
365
	    CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | \
366
	    CPU_FTR_COMMON)
367
#define CPU_FTRS_E300C2	(CPU_FTR_MAYBE_CAN_DOZE | \
368
	    CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | \
369
	    CPU_FTR_COMMON | CPU_FTR_FPU_UNAVAILABLE)
370
#define CPU_FTRS_CLASSIC32	(CPU_FTR_COMMON | CPU_FTR_USE_TB)
371
#define CPU_FTRS_8XX	(CPU_FTR_USE_TB)
372 373
#define CPU_FTRS_40X	(CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
#define CPU_FTRS_44X	(CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
374 375
#define CPU_FTRS_440x6	(CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE | \
	    CPU_FTR_INDEXED_DCR)
D
Dave Kleikamp 已提交
376
#define CPU_FTRS_47X	(CPU_FTRS_440x6)
377 378
#define CPU_FTRS_E200	(CPU_FTR_USE_TB | CPU_FTR_SPE_COMP | \
	    CPU_FTR_NODSISRALIGN | CPU_FTR_COHERENT_ICACHE | \
379 380
	    CPU_FTR_UNIFIED_ID_CACHE | CPU_FTR_NOEXECUTE | \
	    CPU_FTR_DEBUG_LVL_EXC)
381
#define CPU_FTRS_E500	(CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \
382 383
	    CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_NODSISRALIGN | \
	    CPU_FTR_NOEXECUTE)
384
#define CPU_FTRS_E500_2	(CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \
385
	    CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | \
386
	    CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
387
#define CPU_FTRS_E500MC	(CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | \
388
	    CPU_FTR_L2CSR | CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
389
	    CPU_FTR_DBELL | CPU_FTR_DEBUG_LVL_EXC)
390 391
#define CPU_FTRS_E5500	(CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | \
	    CPU_FTR_L2CSR | CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
392 393
	    CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
	    CPU_FTR_DEBUG_LVL_EXC)
394 395 396 397
#define CPU_FTRS_E6500	(CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | \
	    CPU_FTR_L2CSR | CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
	    CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
	    CPU_FTR_DEBUG_LVL_EXC)
398
#define CPU_FTRS_GENERIC_32	(CPU_FTR_COMMON | CPU_FTR_NODSISRALIGN)
399 400

/* 64-bit CPUs */
401
#define CPU_FTRS_POWER3	(CPU_FTR_USE_TB | \
402
	    CPU_FTR_IABR | CPU_FTR_PPC_LE)
403
#define CPU_FTRS_RS64	(CPU_FTR_USE_TB | \
404
	    CPU_FTR_IABR | \
405
	    CPU_FTR_MMCRA | CPU_FTR_CTRL)
K
Kumar Gala 已提交
406
#define CPU_FTRS_POWER4	(CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
407
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
408 409
	    CPU_FTR_MMCRA | CPU_FTR_CP_USE_DCBTZ | \
	    CPU_FTR_STCX_CHECKS_ADDRESS)
K
Kumar Gala 已提交
410
#define CPU_FTRS_PPC970	(CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
411
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_201 | \
412
	    CPU_FTR_ALTIVEC_COMP | CPU_FTR_CAN_NAP | CPU_FTR_MMCRA | \
413 414
	    CPU_FTR_CP_USE_DCBTZ | CPU_FTR_STCX_CHECKS_ADDRESS | \
	    CPU_FTR_HVMODE)
K
Kumar Gala 已提交
415
#define CPU_FTRS_POWER5	(CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
416
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
417
	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
418 419
	    CPU_FTR_COHERENT_ICACHE | CPU_FTR_PURR | \
	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB)
K
Kumar Gala 已提交
420
#define CPU_FTRS_POWER6 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
421
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
422
	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
423
	    CPU_FTR_COHERENT_ICACHE | \
A
Anton Blanchard 已提交
424
	    CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
425
	    CPU_FTR_DSCR | CPU_FTR_UNALIGNED_LD_STD | \
426
	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_CFAR)
K
Kumar Gala 已提交
427
#define CPU_FTRS_POWER7 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
428
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
429
	    CPU_FTR_MMCRA | CPU_FTR_SMT | \
430
	    CPU_FTR_COHERENT_ICACHE | \
431
	    CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
432
	    CPU_FTR_DSCR | CPU_FTR_SAO  | CPU_FTR_ASYM_SMT | \
433
	    CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
434
	    CPU_FTR_ICSWX | CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY)
K
Kumar Gala 已提交
435
#define CPU_FTRS_CELL	(CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
436
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
437
	    CPU_FTR_ALTIVEC_COMP | CPU_FTR_MMCRA | CPU_FTR_SMT | \
438
	    CPU_FTR_PAUSE_ZERO  | CPU_FTR_CELL_TB_BUG | CPU_FTR_CP_USE_DCBTZ | \
439
	    CPU_FTR_UNALIGNED_LD_STD)
K
Kumar Gala 已提交
440
#define CPU_FTRS_PA6T (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
441 442
	    CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP | \
	    CPU_FTR_PURR | CPU_FTR_REAL_LE)
443
#define CPU_FTRS_COMPATIBLE	(CPU_FTR_USE_TB | CPU_FTR_PPCAS_ARCH_V2)
444

445
#define CPU_FTRS_A2 (CPU_FTR_USE_TB | CPU_FTR_SMT | CPU_FTR_DBELL | \
446
		     CPU_FTR_NOEXECUTE | CPU_FTR_NODSISRALIGN | CPU_FTR_ICSWX)
447

448
#ifdef __powerpc64__
449
#ifdef CONFIG_PPC_BOOK3E
450
#define CPU_FTRS_POSSIBLE	(CPU_FTRS_E6500 | CPU_FTRS_E5500 | CPU_FTRS_A2)
451
#else
452 453
#define CPU_FTRS_POSSIBLE	\
	    (CPU_FTRS_POWER3 | CPU_FTRS_RS64 | CPU_FTRS_POWER4 |	\
454
	    CPU_FTRS_PPC970 | CPU_FTRS_POWER5 | CPU_FTRS_POWER6 |	\
455
	    CPU_FTRS_POWER7 | CPU_FTRS_CELL | CPU_FTRS_PA6T |		\
456
	    CPU_FTR_VSX)
457
#endif
458
#else
459 460
enum {
	CPU_FTRS_POSSIBLE =
461 462 463 464 465 466 467 468
#if CLASSIC_PPC
	    CPU_FTRS_PPC601 | CPU_FTRS_603 | CPU_FTRS_604 | CPU_FTRS_740_NOTAU |
	    CPU_FTRS_740 | CPU_FTRS_750 | CPU_FTRS_750FX1 |
	    CPU_FTRS_750FX2 | CPU_FTRS_750FX | CPU_FTRS_750GX |
	    CPU_FTRS_7400_NOTAU | CPU_FTRS_7400 | CPU_FTRS_7450_20 |
	    CPU_FTRS_7450_21 | CPU_FTRS_7450_23 | CPU_FTRS_7455_1 |
	    CPU_FTRS_7455_20 | CPU_FTRS_7455 | CPU_FTRS_7447_10 |
	    CPU_FTRS_7447 | CPU_FTRS_7447A | CPU_FTRS_82XX |
469 470
	    CPU_FTRS_G2_LE | CPU_FTRS_E300 | CPU_FTRS_E300C2 |
	    CPU_FTRS_CLASSIC32 |
471 472 473 474 475 476 477 478 479 480
#else
	    CPU_FTRS_GENERIC_32 |
#endif
#ifdef CONFIG_8xx
	    CPU_FTRS_8XX |
#endif
#ifdef CONFIG_40x
	    CPU_FTRS_40X |
#endif
#ifdef CONFIG_44x
481
	    CPU_FTRS_44X | CPU_FTRS_440x6 |
482
#endif
D
Dave Kleikamp 已提交
483
#ifdef CONFIG_PPC_47x
484
	    CPU_FTRS_47X | CPU_FTR_476_DD2 |
D
Dave Kleikamp 已提交
485
#endif
486 487 488 489
#ifdef CONFIG_E200
	    CPU_FTRS_E200 |
#endif
#ifdef CONFIG_E500
490 491 492 493
	    CPU_FTRS_E500 | CPU_FTRS_E500_2 |
#endif
#ifdef CONFIG_PPC_E500MC
	    CPU_FTRS_E500MC | CPU_FTRS_E5500 | CPU_FTRS_E6500 |
494 495
#endif
	    0,
496 497
};
#endif /* __powerpc64__ */
498

499
#ifdef __powerpc64__
500
#ifdef CONFIG_PPC_BOOK3E
501
#define CPU_FTRS_ALWAYS		(CPU_FTRS_E6500 & CPU_FTRS_E5500 & CPU_FTRS_A2)
502
#else
503 504
#define CPU_FTRS_ALWAYS		\
	    (CPU_FTRS_POWER3 & CPU_FTRS_RS64 & CPU_FTRS_POWER4 &	\
505
	    CPU_FTRS_PPC970 & CPU_FTRS_POWER5 & CPU_FTRS_POWER6 &	\
506
	    CPU_FTRS_POWER7 & CPU_FTRS_CELL & CPU_FTRS_PA6T & CPU_FTRS_POSSIBLE)
507
#endif
508
#else
509 510
enum {
	CPU_FTRS_ALWAYS =
511 512 513 514 515 516 517 518
#if CLASSIC_PPC
	    CPU_FTRS_PPC601 & CPU_FTRS_603 & CPU_FTRS_604 & CPU_FTRS_740_NOTAU &
	    CPU_FTRS_740 & CPU_FTRS_750 & CPU_FTRS_750FX1 &
	    CPU_FTRS_750FX2 & CPU_FTRS_750FX & CPU_FTRS_750GX &
	    CPU_FTRS_7400_NOTAU & CPU_FTRS_7400 & CPU_FTRS_7450_20 &
	    CPU_FTRS_7450_21 & CPU_FTRS_7450_23 & CPU_FTRS_7455_1 &
	    CPU_FTRS_7455_20 & CPU_FTRS_7455 & CPU_FTRS_7447_10 &
	    CPU_FTRS_7447 & CPU_FTRS_7447A & CPU_FTRS_82XX &
519 520
	    CPU_FTRS_G2_LE & CPU_FTRS_E300 & CPU_FTRS_E300C2 &
	    CPU_FTRS_CLASSIC32 &
521 522 523 524 525 526 527 528 529 530
#else
	    CPU_FTRS_GENERIC_32 &
#endif
#ifdef CONFIG_8xx
	    CPU_FTRS_8XX &
#endif
#ifdef CONFIG_40x
	    CPU_FTRS_40X &
#endif
#ifdef CONFIG_44x
531
	    CPU_FTRS_44X & CPU_FTRS_440x6 &
532 533 534 535 536
#endif
#ifdef CONFIG_E200
	    CPU_FTRS_E200 &
#endif
#ifdef CONFIG_E500
537 538 539 540
	    CPU_FTRS_E500 & CPU_FTRS_E500_2 &
#endif
#ifdef CONFIG_PPC_E500MC
	    CPU_FTRS_E500MC & CPU_FTRS_E5500 & CPU_FTRS_E6500 &
541 542 543
#endif
	    CPU_FTRS_POSSIBLE,
};
544
#endif /* __powerpc64__ */
545 546 547 548 549 550 551 552 553

static inline int cpu_has_feature(unsigned long feature)
{
	return (CPU_FTRS_ALWAYS & feature) ||
	       (CPU_FTRS_POSSIBLE
		& cur_cpu_spec->cpu_features
		& feature);
}

554 555 556 557
#ifdef CONFIG_HAVE_HW_BREAKPOINT
#define HBP_NUM 1
#endif /* CONFIG_HAVE_HW_BREAKPOINT */

558 559 560 561
#endif /* !__ASSEMBLY__ */

#endif /* __KERNEL__ */
#endif /* __ASM_POWERPC_CPUTABLE_H */