booke.c 56.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License, version 2, as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
 *
 * Copyright IBM Corp. 2007
16
 * Copyright 2010-2011 Freescale Semiconductor, Inc.
17 18 19
 *
 * Authors: Hollis Blanchard <hollisb@us.ibm.com>
 *          Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com>
20 21
 *          Scott Wood <scottwood@freescale.com>
 *          Varun Sethi <varun.sethi@freescale.com>
22 23 24 25 26
 */

#include <linux/errno.h>
#include <linux/err.h>
#include <linux/kvm_host.h>
27
#include <linux/gfp.h>
28 29 30
#include <linux/module.h>
#include <linux/vmalloc.h>
#include <linux/fs.h>
31

32
#include <asm/cputable.h>
33
#include <linux/uaccess.h>
34
#include <asm/kvm_ppc.h>
35
#include <asm/cacheflush.h>
36 37 38
#include <asm/dbell.h>
#include <asm/hw_irq.h>
#include <asm/irq.h>
39
#include <asm/time.h>
40

41
#include "timing.h"
42
#include "booke.h"
43 44 45

#define CREATE_TRACE_POINTS
#include "trace_booke.h"
46

47 48
unsigned long kvmppc_booke_handlers;

49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
#define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
#define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU

struct kvm_stats_debugfs_item debugfs_entries[] = {
	{ "mmio",       VCPU_STAT(mmio_exits) },
	{ "sig",        VCPU_STAT(signal_exits) },
	{ "itlb_r",     VCPU_STAT(itlb_real_miss_exits) },
	{ "itlb_v",     VCPU_STAT(itlb_virt_miss_exits) },
	{ "dtlb_r",     VCPU_STAT(dtlb_real_miss_exits) },
	{ "dtlb_v",     VCPU_STAT(dtlb_virt_miss_exits) },
	{ "sysc",       VCPU_STAT(syscall_exits) },
	{ "isi",        VCPU_STAT(isi_exits) },
	{ "dsi",        VCPU_STAT(dsi_exits) },
	{ "inst_emu",   VCPU_STAT(emulated_inst_exits) },
	{ "dec",        VCPU_STAT(dec_exits) },
	{ "ext_intr",   VCPU_STAT(ext_intr_exits) },
65
	{ "halt_successful_poll", VCPU_STAT(halt_successful_poll) },
66
	{ "halt_attempted_poll", VCPU_STAT(halt_attempted_poll) },
67
	{ "halt_poll_invalid", VCPU_STAT(halt_poll_invalid) },
68
	{ "halt_wakeup", VCPU_STAT(halt_wakeup) },
69 70
	{ "doorbell", VCPU_STAT(dbell_exits) },
	{ "guest doorbell", VCPU_STAT(gdbell_exits) },
71
	{ "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
72 73 74 75 76 77 78 79
	{ NULL }
};

/* TODO: use vcpu_printf() */
void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu)
{
	int i;

80 81 82 83
	printk("pc:   %08lx msr:  %08llx\n", vcpu->arch.regs.nip,
			vcpu->arch.shared->msr);
	printk("lr:   %08lx ctr:  %08lx\n", vcpu->arch.regs.link,
			vcpu->arch.regs.ctr);
84 85
	printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0,
					    vcpu->arch.shared->srr1);
86 87 88 89

	printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions);

	for (i = 0; i < 32; i += 4) {
90
		printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i,
91 92 93 94
		       kvmppc_get_gpr(vcpu, i),
		       kvmppc_get_gpr(vcpu, i+1),
		       kvmppc_get_gpr(vcpu, i+2),
		       kvmppc_get_gpr(vcpu, i+3));
95 96 97
	}
}

98 99 100 101 102 103
#ifdef CONFIG_SPE
void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu)
{
	preempt_disable();
	enable_kernel_spe();
	kvmppc_save_guest_spe(vcpu);
104
	disable_kernel_spe();
105 106 107 108 109 110 111 112 113
	vcpu->arch.shadow_msr &= ~MSR_SPE;
	preempt_enable();
}

static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu)
{
	preempt_disable();
	enable_kernel_spe();
	kvmppc_load_guest_spe(vcpu);
114
	disable_kernel_spe();
115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
	vcpu->arch.shadow_msr |= MSR_SPE;
	preempt_enable();
}

static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
{
	if (vcpu->arch.shared->msr & MSR_SPE) {
		if (!(vcpu->arch.shadow_msr & MSR_SPE))
			kvmppc_vcpu_enable_spe(vcpu);
	} else if (vcpu->arch.shadow_msr & MSR_SPE) {
		kvmppc_vcpu_disable_spe(vcpu);
	}
}
#else
static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
{
}
#endif

134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
/*
 * Load up guest vcpu FP state if it's needed.
 * It also set the MSR_FP in thread so that host know
 * we're holding FPU, and then host can help to save
 * guest vcpu FP state if other threads require to use FPU.
 * This simulates an FP unavailable fault.
 *
 * It requires to be called with preemption disabled.
 */
static inline void kvmppc_load_guest_fp(struct kvm_vcpu *vcpu)
{
#ifdef CONFIG_PPC_FPU
	if (!(current->thread.regs->msr & MSR_FP)) {
		enable_kernel_fp();
		load_fp_state(&vcpu->arch.fp);
149
		disable_kernel_fp();
150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
		current->thread.fp_save_area = &vcpu->arch.fp;
		current->thread.regs->msr |= MSR_FP;
	}
#endif
}

/*
 * Save guest vcpu FP state into thread.
 * It requires to be called with preemption disabled.
 */
static inline void kvmppc_save_guest_fp(struct kvm_vcpu *vcpu)
{
#ifdef CONFIG_PPC_FPU
	if (current->thread.regs->msr & MSR_FP)
		giveup_fpu(current);
	current->thread.fp_save_area = NULL;
#endif
}

169 170 171 172 173 174 175 176 177 178
static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu)
{
#if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV)
	/* We always treat the FP bit as enabled from the host
	   perspective, so only need to adjust the shadow MSR */
	vcpu->arch.shadow_msr &= ~MSR_FP;
	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP;
#endif
}

179 180 181 182 183 184 185 186 187 188 189 190
/*
 * Simulate AltiVec unavailable fault to load guest state
 * from thread to AltiVec unit.
 * It requires to be called with preemption disabled.
 */
static inline void kvmppc_load_guest_altivec(struct kvm_vcpu *vcpu)
{
#ifdef CONFIG_ALTIVEC
	if (cpu_has_feature(CPU_FTR_ALTIVEC)) {
		if (!(current->thread.regs->msr & MSR_VEC)) {
			enable_kernel_altivec();
			load_vr_state(&vcpu->arch.vr);
191
			disable_kernel_altivec();
192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
			current->thread.vr_save_area = &vcpu->arch.vr;
			current->thread.regs->msr |= MSR_VEC;
		}
	}
#endif
}

/*
 * Save guest vcpu AltiVec state into thread.
 * It requires to be called with preemption disabled.
 */
static inline void kvmppc_save_guest_altivec(struct kvm_vcpu *vcpu)
{
#ifdef CONFIG_ALTIVEC
	if (cpu_has_feature(CPU_FTR_ALTIVEC)) {
		if (current->thread.regs->msr & MSR_VEC)
			giveup_altivec(current);
		current->thread.vr_save_area = NULL;
	}
#endif
}

214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu)
{
	/* Synchronize guest's desire to get debug interrupts into shadow MSR */
#ifndef CONFIG_KVM_BOOKE_HV
	vcpu->arch.shadow_msr &= ~MSR_DE;
	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE;
#endif

	/* Force enable debug interrupts when user space wants to debug */
	if (vcpu->guest_debug) {
#ifdef CONFIG_KVM_BOOKE_HV
		/*
		 * Since there is no shadow MSR, sync MSR_DE into the guest
		 * visible MSR.
		 */
		vcpu->arch.shared->msr |= MSR_DE;
#else
		vcpu->arch.shadow_msr |= MSR_DE;
		vcpu->arch.shared->msr &= ~MSR_DE;
#endif
	}
}

L
Liu Yu 已提交
237 238 239 240
/*
 * Helper function for "full" MSR writes.  No need to call this if only
 * EE/CE/ME/DE/RI are changing.
 */
241 242
void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr)
{
L
Liu Yu 已提交
243
	u32 old_msr = vcpu->arch.shared->msr;
244

245 246 247 248
#ifdef CONFIG_KVM_BOOKE_HV
	new_msr |= MSR_GS;
#endif

249 250
	vcpu->arch.shared->msr = new_msr;

L
Liu Yu 已提交
251
	kvmppc_mmu_msr_notify(vcpu, old_msr);
252
	kvmppc_vcpu_sync_spe(vcpu);
253
	kvmppc_vcpu_sync_fpu(vcpu);
254
	kvmppc_vcpu_sync_debug(vcpu);
255 256
}

257 258
static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu,
                                       unsigned int priority)
259
{
260
	trace_kvm_booke_queue_irqprio(vcpu, priority);
261 262 263
	set_bit(priority, &vcpu->arch.pending_exceptions);
}

264 265
void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu,
				 ulong dear_flags, ulong esr_flags)
266
{
267 268 269 270 271
	vcpu->arch.queued_dear = dear_flags;
	vcpu->arch.queued_esr = esr_flags;
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS);
}

272 273
void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu,
				    ulong dear_flags, ulong esr_flags)
274 275 276 277 278 279
{
	vcpu->arch.queued_dear = dear_flags;
	vcpu->arch.queued_esr = esr_flags;
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE);
}

280 281 282 283 284 285
void kvmppc_core_queue_itlb_miss(struct kvm_vcpu *vcpu)
{
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
}

void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, ulong esr_flags)
286 287 288 289 290
{
	vcpu->arch.queued_esr = esr_flags;
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE);
}

291 292 293 294 295 296 297 298
static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags,
					ulong esr_flags)
{
	vcpu->arch.queued_dear = dear_flags;
	vcpu->arch.queued_esr = esr_flags;
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT);
}

299 300 301
void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags)
{
	vcpu->arch.queued_esr = esr_flags;
302
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM);
303 304
}

305 306 307 308 309
void kvmppc_core_queue_fpunavail(struct kvm_vcpu *vcpu)
{
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL);
}

310 311 312 313 314 315 316
#ifdef CONFIG_ALTIVEC
void kvmppc_core_queue_vec_unavail(struct kvm_vcpu *vcpu)
{
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL);
}
#endif

317 318
void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu)
{
319
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER);
320 321 322 323
}

int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu)
{
324
	return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
325 326
}

327 328 329 330 331
void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu)
{
	clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
}

332 333 334
void kvmppc_core_queue_external(struct kvm_vcpu *vcpu,
                                struct kvm_interrupt *irq)
{
335 336 337 338 339 340
	unsigned int prio = BOOKE_IRQPRIO_EXTERNAL;

	if (irq->irq == KVM_INTERRUPT_SET_LEVEL)
		prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL;

	kvmppc_booke_queue_irqprio(vcpu, prio);
341 342
}

343
void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu)
344 345
{
	clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions);
346
	clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions);
347 348
}

349 350 351 352 353 354 355 356 357 358
static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu)
{
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG);
}

static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu)
{
	clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions);
}

359 360 361 362 363 364 365 366 367 368
void kvmppc_core_queue_debug(struct kvm_vcpu *vcpu)
{
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DEBUG);
}

void kvmppc_core_dequeue_debug(struct kvm_vcpu *vcpu)
{
	clear_bit(BOOKE_IRQPRIO_DEBUG, &vcpu->arch.pending_exceptions);
}

369 370
static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
{
371 372
	kvmppc_set_srr0(vcpu, srr0);
	kvmppc_set_srr1(vcpu, srr1);
373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396
}

static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
{
	vcpu->arch.csrr0 = srr0;
	vcpu->arch.csrr1 = srr1;
}

static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
{
	if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) {
		vcpu->arch.dsrr0 = srr0;
		vcpu->arch.dsrr1 = srr1;
	} else {
		set_guest_csrr(vcpu, srr0, srr1);
	}
}

static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
{
	vcpu->arch.mcsrr0 = srr0;
	vcpu->arch.mcsrr1 = srr1;
}

397 398 399
/* Deliver the interrupt of the corresponding priority, if possible. */
static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu,
                                        unsigned int priority)
400
{
401
	int allowed = 0;
402
	ulong msr_mask = 0;
403
	bool update_esr = false, update_dear = false, update_epr = false;
404 405 406
	ulong crit_raw = vcpu->arch.shared->critical;
	ulong crit_r1 = kvmppc_get_gpr(vcpu, 1);
	bool crit;
407
	bool keep_irq = false;
408
	enum int_class int_class;
409
	ulong new_msr = vcpu->arch.shared->msr;
410 411 412 413 414 415 416 417 418 419 420

	/* Truncate crit indicators in 32 bit mode */
	if (!(vcpu->arch.shared->msr & MSR_SF)) {
		crit_raw &= 0xffffffff;
		crit_r1 &= 0xffffffff;
	}

	/* Critical section when crit == r1 */
	crit = (crit_raw == crit_r1);
	/* ... and we're in supervisor mode */
	crit = crit && !(vcpu->arch.shared->msr & MSR_PR);
421

422 423 424 425 426
	if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) {
		priority = BOOKE_IRQPRIO_EXTERNAL;
		keep_irq = true;
	}

427
	if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags)
428 429
		update_epr = true;

430 431 432
	switch (priority) {
	case BOOKE_IRQPRIO_DTLB_MISS:
	case BOOKE_IRQPRIO_DATA_STORAGE:
433
	case BOOKE_IRQPRIO_ALIGNMENT:
434 435
		update_dear = true;
		/* fall through */
436
	case BOOKE_IRQPRIO_INST_STORAGE:
437 438 439 440 441
	case BOOKE_IRQPRIO_PROGRAM:
		update_esr = true;
		/* fall through */
	case BOOKE_IRQPRIO_ITLB_MISS:
	case BOOKE_IRQPRIO_SYSCALL:
442
	case BOOKE_IRQPRIO_FP_UNAVAIL:
443
#ifdef CONFIG_SPE_POSSIBLE
444 445 446
	case BOOKE_IRQPRIO_SPE_UNAVAIL:
	case BOOKE_IRQPRIO_SPE_FP_DATA:
	case BOOKE_IRQPRIO_SPE_FP_ROUND:
447 448 449 450 451
#endif
#ifdef CONFIG_ALTIVEC
	case BOOKE_IRQPRIO_ALTIVEC_UNAVAIL:
	case BOOKE_IRQPRIO_ALTIVEC_ASSIST:
#endif
452 453
	case BOOKE_IRQPRIO_AP_UNAVAIL:
		allowed = 1;
454
		msr_mask = MSR_CE | MSR_ME | MSR_DE;
455
		int_class = INT_CLASS_NONCRIT;
456
		break;
457
	case BOOKE_IRQPRIO_WATCHDOG:
458
	case BOOKE_IRQPRIO_CRITICAL:
459
	case BOOKE_IRQPRIO_DBELL_CRIT:
460
		allowed = vcpu->arch.shared->msr & MSR_CE;
461
		allowed = allowed && !crit;
462
		msr_mask = MSR_ME;
463
		int_class = INT_CLASS_CRIT;
464
		break;
465
	case BOOKE_IRQPRIO_MACHINE_CHECK:
466
		allowed = vcpu->arch.shared->msr & MSR_ME;
467 468
		allowed = allowed && !crit;
		int_class = INT_CLASS_MC;
469
		break;
470 471
	case BOOKE_IRQPRIO_DECREMENTER:
	case BOOKE_IRQPRIO_FIT:
472 473 474
		keep_irq = true;
		/* fall through */
	case BOOKE_IRQPRIO_EXTERNAL:
475
	case BOOKE_IRQPRIO_DBELL:
476
		allowed = vcpu->arch.shared->msr & MSR_EE;
477
		allowed = allowed && !crit;
478
		msr_mask = MSR_CE | MSR_ME | MSR_DE;
479
		int_class = INT_CLASS_NONCRIT;
480
		break;
481
	case BOOKE_IRQPRIO_DEBUG:
482
		allowed = vcpu->arch.shared->msr & MSR_DE;
483
		allowed = allowed && !crit;
484
		msr_mask = MSR_ME;
485 486 487 488 489
		if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC))
			int_class = INT_CLASS_DBG;
		else
			int_class = INT_CLASS_CRIT;

490 491 492
		break;
	}

493
	if (allowed) {
494 495
		switch (int_class) {
		case INT_CLASS_NONCRIT:
496
			set_guest_srr(vcpu, vcpu->arch.regs.nip,
497 498 499
				      vcpu->arch.shared->msr);
			break;
		case INT_CLASS_CRIT:
500
			set_guest_csrr(vcpu, vcpu->arch.regs.nip,
501 502 503
				       vcpu->arch.shared->msr);
			break;
		case INT_CLASS_DBG:
504
			set_guest_dsrr(vcpu, vcpu->arch.regs.nip,
505 506 507
				       vcpu->arch.shared->msr);
			break;
		case INT_CLASS_MC:
508
			set_guest_mcsrr(vcpu, vcpu->arch.regs.nip,
509 510 511 512
					vcpu->arch.shared->msr);
			break;
		}

513 514
		vcpu->arch.regs.nip = vcpu->arch.ivpr |
					vcpu->arch.ivor[priority];
515
		if (update_esr == true)
516
			kvmppc_set_esr(vcpu, vcpu->arch.queued_esr);
517
		if (update_dear == true)
518
			kvmppc_set_dar(vcpu, vcpu->arch.queued_dear);
519 520 521
		if (update_epr == true) {
			if (vcpu->arch.epr_flags & KVMPPC_EPR_USER)
				kvm_make_request(KVM_REQ_EPR_EXIT, vcpu);
S
Scott Wood 已提交
522 523 524 525
			else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) {
				BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC);
				kvmppc_mpic_set_epr(vcpu);
			}
526
		}
527 528 529 530 531 532 533

		new_msr &= msr_mask;
#if defined(CONFIG_64BIT)
		if (vcpu->arch.epcr & SPRN_EPCR_ICM)
			new_msr |= MSR_CM;
#endif
		kvmppc_set_msr(vcpu, new_msr);
534

535 536
		if (!keep_irq)
			clear_bit(priority, &vcpu->arch.pending_exceptions);
537 538
	}

539 540 541 542 543 544 545 546 547 548 549 550 551 552
#ifdef CONFIG_KVM_BOOKE_HV
	/*
	 * If an interrupt is pending but masked, raise a guest doorbell
	 * so that we are notified when the guest enables the relevant
	 * MSR bit.
	 */
	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE)
		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT);
	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE)
		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT);
	if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK)
		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC);
#endif

553
	return allowed;
554 555
}

556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596
/*
 * Return the number of jiffies until the next timeout.  If the timeout is
 * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA
 * because the larger value can break the timer APIs.
 */
static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu)
{
	u64 tb, wdt_tb, wdt_ticks = 0;
	u64 nr_jiffies = 0;
	u32 period = TCR_GET_WP(vcpu->arch.tcr);

	wdt_tb = 1ULL << (63 - period);
	tb = get_tb();
	/*
	 * The watchdog timeout will hapeen when TB bit corresponding
	 * to watchdog will toggle from 0 to 1.
	 */
	if (tb & wdt_tb)
		wdt_ticks = wdt_tb;

	wdt_ticks += wdt_tb - (tb & (wdt_tb - 1));

	/* Convert timebase ticks to jiffies */
	nr_jiffies = wdt_ticks;

	if (do_div(nr_jiffies, tb_ticks_per_jiffy))
		nr_jiffies++;

	return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA);
}

static void arm_next_watchdog(struct kvm_vcpu *vcpu)
{
	unsigned long nr_jiffies;
	unsigned long flags;

	/*
	 * If TSR_ENW and TSR_WIS are not set then no need to exit to
	 * userspace, so clear the KVM_REQ_WATCHDOG request.
	 */
	if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS))
597
		kvm_clear_request(KVM_REQ_WATCHDOG, vcpu);
598 599 600 601 602 603 604 605 606 607 608 609 610 611

	spin_lock_irqsave(&vcpu->arch.wdt_lock, flags);
	nr_jiffies = watchdog_next_timeout(vcpu);
	/*
	 * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA
	 * then do not run the watchdog timer as this can break timer APIs.
	 */
	if (nr_jiffies < NEXT_TIMER_MAX_DELTA)
		mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies);
	else
		del_timer(&vcpu->arch.wdt_timer);
	spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags);
}

612
void kvmppc_watchdog_func(struct timer_list *t)
613
{
614
	struct kvm_vcpu *vcpu = from_timer(vcpu, t, arch.wdt_timer);
615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659
	u32 tsr, new_tsr;
	int final;

	do {
		new_tsr = tsr = vcpu->arch.tsr;
		final = 0;

		/* Time out event */
		if (tsr & TSR_ENW) {
			if (tsr & TSR_WIS)
				final = 1;
			else
				new_tsr = tsr | TSR_WIS;
		} else {
			new_tsr = tsr | TSR_ENW;
		}
	} while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr);

	if (new_tsr & TSR_WIS) {
		smp_wmb();
		kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
		kvm_vcpu_kick(vcpu);
	}

	/*
	 * If this is final watchdog expiry and some action is required
	 * then exit to userspace.
	 */
	if (final && (vcpu->arch.tcr & TCR_WRC_MASK) &&
	    vcpu->arch.watchdog_enabled) {
		smp_wmb();
		kvm_make_request(KVM_REQ_WATCHDOG, vcpu);
		kvm_vcpu_kick(vcpu);
	}

	/*
	 * Stop running the watchdog timer after final expiration to
	 * prevent the host from being flooded with timers if the
	 * guest sets a short period.
	 * Timers will resume when TSR/TCR is updated next time.
	 */
	if (!final)
		arm_next_watchdog(vcpu);
}

660 661 662 663 664 665
static void update_timer_ints(struct kvm_vcpu *vcpu)
{
	if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS))
		kvmppc_core_queue_dec(vcpu);
	else
		kvmppc_core_dequeue_dec(vcpu);
666 667 668 669 670

	if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS))
		kvmppc_core_queue_watchdog(vcpu);
	else
		kvmppc_core_dequeue_watchdog(vcpu);
671 672
}

673
static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu)
674 675 676 677
{
	unsigned long *pending = &vcpu->arch.pending_exceptions;
	unsigned int priority;

678
	priority = __ffs(*pending);
679
	while (priority < BOOKE_IRQPRIO_MAX) {
680
		if (kvmppc_booke_irqprio_deliver(vcpu, priority))
681 682 683 684 685 686
			break;

		priority = find_next_bit(pending,
		                         BITS_PER_BYTE * sizeof(*pending),
		                         priority + 1);
	}
687 688

	/* Tell the guest about our interrupt status */
689
	vcpu->arch.shared->int_pending = !!*pending;
690 691
}

692
/* Check pending exceptions and deliver one, if possible. */
693
int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu)
694
{
695
	int r = 0;
696 697 698 699
	WARN_ON_ONCE(!irqs_disabled());

	kvmppc_core_check_exceptions(vcpu);

R
Radim Krčmář 已提交
700
	if (kvm_request_pending(vcpu)) {
701 702 703 704
		/* Exception delivery raised request; start over */
		return 1;
	}

705 706 707
	if (vcpu->arch.shared->msr & MSR_WE) {
		local_irq_enable();
		kvm_vcpu_block(vcpu);
708
		kvm_clear_request(KVM_REQ_UNHALT, vcpu);
S
Scott Wood 已提交
709
		hard_irq_disable();
710 711

		kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS);
712
		r = 1;
713
	};
714 715 716 717

	return r;
}

718
int kvmppc_core_check_requests(struct kvm_vcpu *vcpu)
719
{
720 721
	int r = 1; /* Indicate we want to get back into the guest */

722 723
	if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu))
		update_timer_ints(vcpu);
724
#if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC)
725 726
	if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
		kvmppc_core_flush_tlb(vcpu);
727
#endif
728

729 730 731 732 733
	if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) {
		vcpu->run->exit_reason = KVM_EXIT_WATCHDOG;
		r = 0;
	}

734 735 736 737 738 739 740
	if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) {
		vcpu->run->epr.epr = 0;
		vcpu->arch.epr_needed = true;
		vcpu->run->exit_reason = KVM_EXIT_EPR;
		r = 0;
	}

741
	return r;
742 743
}

744 745
int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
{
746
	int ret, s;
747
	struct debug_reg debug;
748

749 750 751 752 753
	if (!vcpu->arch.sane) {
		kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		return -EINVAL;
	}

754 755 756
	s = kvmppc_prepare_to_enter(vcpu);
	if (s <= 0) {
		ret = s;
757 758
		goto out;
	}
S
Scott Wood 已提交
759
	/* interrupts now hard-disabled */
760

761 762 763 764 765 766
#ifdef CONFIG_PPC_FPU
	/* Save userspace FPU state in stack */
	enable_kernel_fp();

	/*
	 * Since we can't trap on MSR_FP in GS-mode, we consider the guest
767
	 * as always using the FPU.
768 769 770 771
	 */
	kvmppc_load_guest_fp(vcpu);
#endif

772 773 774 775 776 777 778 779 780 781 782
#ifdef CONFIG_ALTIVEC
	/* Save userspace AltiVec state in stack */
	if (cpu_has_feature(CPU_FTR_ALTIVEC))
		enable_kernel_altivec();
	/*
	 * Since we can't trap on MSR_VEC in GS-mode, we consider the guest
	 * as always using the AltiVec.
	 */
	kvmppc_load_guest_altivec(vcpu);
#endif

783
	/* Switch to guest debug context */
784
	debug = vcpu->arch.dbg_reg;
785 786
	switch_booke_debug_regs(&debug);
	debug = current->thread.debug;
787
	current->thread.debug = vcpu->arch.dbg_reg;
788

789
	vcpu->arch.pgdir = current->mm->pgd;
790
	kvmppc_fix_ee_before_entry();
791

792
	ret = __kvmppc_vcpu_run(kvm_run, vcpu);
793

794
	/* No need for guest_exit. It's done in handle_exit.
795 796
	   We also get here with interrupts enabled. */

797
	/* Switch back to user space debug context */
798 799
	switch_booke_debug_regs(&debug);
	current->thread.debug = debug;
800

801 802 803 804
#ifdef CONFIG_PPC_FPU
	kvmppc_save_guest_fp(vcpu);
#endif

805 806 807 808
#ifdef CONFIG_ALTIVEC
	kvmppc_save_guest_altivec(vcpu);
#endif

809
out:
810
	vcpu->mode = OUTSIDE_GUEST_MODE;
811 812 813
	return ret;
}

814 815 816 817 818 819 820 821 822 823 824 825 826
static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu)
{
	enum emulation_result er;

	er = kvmppc_emulate_instruction(run, vcpu);
	switch (er) {
	case EMULATE_DONE:
		/* don't overwrite subtypes, just account kvm_stats */
		kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS);
		/* Future optimization: only reload non-volatiles if
		 * they were actually modified by emulation. */
		return RESUME_GUEST_NV;

827 828 829
	case EMULATE_AGAIN:
		return RESUME_GUEST;

830 831
	case EMULATE_FAIL:
		printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n",
832
		       __func__, vcpu->arch.regs.nip, vcpu->arch.last_inst);
833 834 835 836
		/* For debugging, encode the failing instruction and
		 * report it to userspace. */
		run->hw.hardware_exit_reason = ~0ULL << 32;
		run->hw.hardware_exit_reason |= vcpu->arch.last_inst;
837
		kvmppc_core_queue_program(vcpu, ESR_PIL);
838 839
		return RESUME_HOST;

840 841 842
	case EMULATE_EXIT_USER:
		return RESUME_HOST;

843 844 845 846 847
	default:
		BUG();
	}
}

848 849
static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu)
{
850
	struct debug_reg *dbg_reg = &(vcpu->arch.dbg_reg);
851 852
	u32 dbsr = vcpu->arch.dbsr;

853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878
	if (vcpu->guest_debug == 0) {
		/*
		 * Debug resources belong to Guest.
		 * Imprecise debug event is not injected
		 */
		if (dbsr & DBSR_IDE) {
			dbsr &= ~DBSR_IDE;
			if (!dbsr)
				return RESUME_GUEST;
		}

		if (dbsr && (vcpu->arch.shared->msr & MSR_DE) &&
			    (vcpu->arch.dbg_reg.dbcr0 & DBCR0_IDM))
			kvmppc_core_queue_debug(vcpu);

		/* Inject a program interrupt if trap debug is not allowed */
		if ((dbsr & DBSR_TIE) && !(vcpu->arch.shared->msr & MSR_DE))
			kvmppc_core_queue_program(vcpu, ESR_PTR);

		return RESUME_GUEST;
	}

	/*
	 * Debug resource owned by userspace.
	 * Clear guest dbsr (vcpu->arch.dbsr)
	 */
879
	vcpu->arch.dbsr = 0;
880
	run->debug.arch.status = 0;
881
	run->debug.arch.address = vcpu->arch.regs.nip;
882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898

	if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) {
		run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT;
	} else {
		if (dbsr & (DBSR_DAC1W | DBSR_DAC2W))
			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE;
		else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R))
			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ;
		if (dbsr & (DBSR_DAC1R | DBSR_DAC1W))
			run->debug.arch.address = dbg_reg->dac1;
		else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W))
			run->debug.arch.address = dbg_reg->dac2;
	}

	return RESUME_HOST;
}

899
static void kvmppc_fill_pt_regs(struct pt_regs *regs)
900
{
901
	ulong r1, ip, msr, lr;
902

903 904 905 906 907 908 909 910 911 912 913 914
	asm("mr %0, 1" : "=r"(r1));
	asm("mflr %0" : "=r"(lr));
	asm("mfmsr %0" : "=r"(msr));
	asm("bl 1f; 1: mflr %0" : "=r"(ip));

	memset(regs, 0, sizeof(*regs));
	regs->gpr[1] = r1;
	regs->nip = ip;
	regs->msr = msr;
	regs->link = lr;
}

915 916 917 918 919 920
/*
 * For interrupts needed to be handled by host interrupt handlers,
 * corresponding host handler are called from here in similar way
 * (but not exact) as they are called from low level handler
 * (such as from arch/powerpc/kernel/head_fsl_booke.S).
 */
921 922 923 924
static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu,
				     unsigned int exit_nr)
{
	struct pt_regs regs;
925

926 927
	switch (exit_nr) {
	case BOOKE_INTERRUPT_EXTERNAL:
928 929
		kvmppc_fill_pt_regs(&regs);
		do_IRQ(&regs);
930 931
		break;
	case BOOKE_INTERRUPT_DECREMENTER:
932 933
		kvmppc_fill_pt_regs(&regs);
		timer_interrupt(&regs);
934
		break;
935
#if defined(CONFIG_PPC_DOORBELL)
936
	case BOOKE_INTERRUPT_DOORBELL:
937 938
		kvmppc_fill_pt_regs(&regs);
		doorbell_exception(&regs);
939 940 941 942 943
		break;
#endif
	case BOOKE_INTERRUPT_MACHINE_CHECK:
		/* FIXME */
		break;
944 945 946 947
	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
		kvmppc_fill_pt_regs(&regs);
		performance_monitor_exception(&regs);
		break;
948 949 950 951 952 953 954 955 956
	case BOOKE_INTERRUPT_WATCHDOG:
		kvmppc_fill_pt_regs(&regs);
#ifdef CONFIG_BOOKE_WDT
		WatchdogException(&regs);
#else
		unknown_exception(&regs);
#endif
		break;
	case BOOKE_INTERRUPT_CRITICAL:
957
		kvmppc_fill_pt_regs(&regs);
958 959
		unknown_exception(&regs);
		break;
960 961 962 963 964
	case BOOKE_INTERRUPT_DEBUG:
		/* Save DBSR before preemption is enabled */
		vcpu->arch.dbsr = mfspr(SPRN_DBSR);
		kvmppc_clear_dbsr();
		break;
965
	}
966 967
}

968 969 970 971 972 973 974 975 976
static int kvmppc_resume_inst_load(struct kvm_run *run, struct kvm_vcpu *vcpu,
				  enum emulation_result emulated, u32 last_inst)
{
	switch (emulated) {
	case EMULATE_AGAIN:
		return RESUME_GUEST;

	case EMULATE_FAIL:
		pr_debug("%s: load instruction from guest address %lx failed\n",
977
		       __func__, vcpu->arch.regs.nip);
978 979 980 981 982 983 984 985 986 987 988 989
		/* For debugging, encode the failing instruction and
		 * report it to userspace. */
		run->hw.hardware_exit_reason = ~0ULL << 32;
		run->hw.hardware_exit_reason |= last_inst;
		kvmppc_core_queue_program(vcpu, ESR_PIL);
		return RESUME_HOST;

	default:
		BUG();
	}
}

990 991 992 993 994 995 996 997 998
/**
 * kvmppc_handle_exit
 *
 * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV)
 */
int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu,
                       unsigned int exit_nr)
{
	int r = RESUME_HOST;
999
	int s;
1000
	int idx;
1001 1002
	u32 last_inst = KVM_INST_FETCH_FAILED;
	enum emulation_result emulated = EMULATE_DONE;
1003 1004 1005 1006 1007 1008

	/* update before a new last_exit_type is rewritten */
	kvmppc_update_timing_stats(vcpu);

	/* restart interrupts if they were meant for the host */
	kvmppc_restart_interrupt(vcpu, exit_nr);
1009

1010
	/*
1011
	 * get last instruction before being preempted
1012 1013 1014 1015 1016 1017
	 * TODO: for e6500 check also BOOKE_INTERRUPT_LRAT_ERROR & ESR_DATA
	 */
	switch (exit_nr) {
	case BOOKE_INTERRUPT_DATA_STORAGE:
	case BOOKE_INTERRUPT_DTLB_MISS:
	case BOOKE_INTERRUPT_HV_PRIV:
1018
		emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst);
1019
		break;
1020 1021 1022
	case BOOKE_INTERRUPT_PROGRAM:
		/* SW breakpoints arrive as illegal instructions on HV */
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
1023
			emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst);
1024
		break;
1025 1026 1027 1028
	default:
		break;
	}

1029
	trace_kvm_exit(exit_nr, vcpu);
1030
	guest_exit_irqoff();
P
Paolo Bonzini 已提交
1031 1032

	local_irq_enable();
1033

1034 1035 1036
	run->exit_reason = KVM_EXIT_UNKNOWN;
	run->ready_for_interrupt_injection = 1;

1037 1038 1039 1040 1041
	if (emulated != EMULATE_DONE) {
		r = kvmppc_resume_inst_load(run, vcpu, emulated, last_inst);
		goto out;
	}

1042 1043
	switch (exit_nr) {
	case BOOKE_INTERRUPT_MACHINE_CHECK:
1044 1045 1046 1047 1048 1049
		printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR));
		kvmppc_dump_vcpu(vcpu);
		/* For debugging, send invalid exit reason to user space */
		run->hw.hardware_exit_reason = ~1ULL << 32;
		run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR);
		r = RESUME_HOST;
1050 1051 1052
		break;

	case BOOKE_INTERRUPT_EXTERNAL:
1053
		kvmppc_account_exit(vcpu, EXT_INTR_EXITS);
1054 1055 1056
		r = RESUME_GUEST;
		break;

1057
	case BOOKE_INTERRUPT_DECREMENTER:
1058
		kvmppc_account_exit(vcpu, DEC_EXITS);
1059 1060 1061
		r = RESUME_GUEST;
		break;

1062 1063 1064 1065
	case BOOKE_INTERRUPT_WATCHDOG:
		r = RESUME_GUEST;
		break;

1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092
	case BOOKE_INTERRUPT_DOORBELL:
		kvmppc_account_exit(vcpu, DBELL_EXITS);
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_GUEST_DBELL_CRIT:
		kvmppc_account_exit(vcpu, GDBELL_EXITS);

		/*
		 * We are here because there is a pending guest interrupt
		 * which could not be delivered as MSR_CE or MSR_ME was not
		 * set.  Once we break from here we will retry delivery.
		 */
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_GUEST_DBELL:
		kvmppc_account_exit(vcpu, GDBELL_EXITS);

		/*
		 * We are here because there is a pending guest interrupt
		 * which could not be delivered as MSR_EE was not set.  Once
		 * we break from here we will retry delivery.
		 */
		r = RESUME_GUEST;
		break;

1093 1094 1095 1096
	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
		r = RESUME_GUEST;
		break;

1097 1098 1099 1100
	case BOOKE_INTERRUPT_HV_PRIV:
		r = emulation_exit(run, vcpu);
		break;

1101
	case BOOKE_INTERRUPT_PROGRAM:
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
		if ((vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) &&
			(last_inst == KVMPPC_INST_SW_BREAKPOINT)) {
			/*
			 * We are here because of an SW breakpoint instr,
			 * so lets return to host to handle.
			 */
			r = kvmppc_handle_debug(run, vcpu);
			run->exit_reason = KVM_EXIT_DEBUG;
			kvmppc_account_exit(vcpu, DEBUG_EXITS);
			break;
		}

1114
		if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) {
1115 1116 1117 1118 1119 1120 1121 1122
			/*
			 * Program traps generated by user-level software must
			 * be handled by the guest kernel.
			 *
			 * In GS mode, hypervisor privileged instructions trap
			 * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are
			 * actual program interrupts, handled by the guest.
			 */
1123
			kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr);
1124
			r = RESUME_GUEST;
1125
			kvmppc_account_exit(vcpu, USR_PR_INST);
1126 1127 1128
			break;
		}

1129
		r = emulation_exit(run, vcpu);
1130 1131
		break;

1132
	case BOOKE_INTERRUPT_FP_UNAVAIL:
1133
		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL);
1134
		kvmppc_account_exit(vcpu, FP_UNAVAIL);
1135 1136 1137
		r = RESUME_GUEST;
		break;

1138 1139 1140 1141 1142 1143 1144
#ifdef CONFIG_SPE
	case BOOKE_INTERRUPT_SPE_UNAVAIL: {
		if (vcpu->arch.shared->msr & MSR_SPE)
			kvmppc_vcpu_enable_spe(vcpu);
		else
			kvmppc_booke_queue_irqprio(vcpu,
						   BOOKE_IRQPRIO_SPE_UNAVAIL);
1145 1146
		r = RESUME_GUEST;
		break;
1147
	}
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157

	case BOOKE_INTERRUPT_SPE_FP_DATA:
		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA);
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_SPE_FP_ROUND:
		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND);
		r = RESUME_GUEST;
		break;
1158
#elif defined(CONFIG_SPE_POSSIBLE)
1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
	case BOOKE_INTERRUPT_SPE_UNAVAIL:
		/*
		 * Guest wants SPE, but host kernel doesn't support it.  Send
		 * an "unimplemented operation" program check to the guest.
		 */
		kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV);
		r = RESUME_GUEST;
		break;

	/*
	 * These really should never happen without CONFIG_SPE,
	 * as we should never enable the real MSR[SPE] in the guest.
	 */
	case BOOKE_INTERRUPT_SPE_FP_DATA:
	case BOOKE_INTERRUPT_SPE_FP_ROUND:
		printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n",
1175
		       __func__, exit_nr, vcpu->arch.regs.nip);
1176 1177 1178
		run->hw.hardware_exit_reason = exit_nr;
		r = RESUME_HOST;
		break;
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
#endif /* CONFIG_SPE_POSSIBLE */

/*
 * On cores with Vector category, KVM is loaded only if CONFIG_ALTIVEC,
 * see kvmppc_core_check_processor_compat().
 */
#ifdef CONFIG_ALTIVEC
	case BOOKE_INTERRUPT_ALTIVEC_UNAVAIL:
		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL);
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_ALTIVEC_ASSIST:
		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_ASSIST);
		r = RESUME_GUEST;
		break;
1195
#endif
1196

1197
	case BOOKE_INTERRUPT_DATA_STORAGE:
1198 1199
		kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear,
		                               vcpu->arch.fault_esr);
1200
		kvmppc_account_exit(vcpu, DSI_EXITS);
1201 1202 1203 1204
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_INST_STORAGE:
1205
		kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr);
1206
		kvmppc_account_exit(vcpu, ISI_EXITS);
1207 1208 1209
		r = RESUME_GUEST;
		break;

1210 1211 1212 1213 1214 1215
	case BOOKE_INTERRUPT_ALIGNMENT:
		kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear,
		                            vcpu->arch.fault_esr);
		r = RESUME_GUEST;
		break;

1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
#ifdef CONFIG_KVM_BOOKE_HV
	case BOOKE_INTERRUPT_HV_SYSCALL:
		if (!(vcpu->arch.shared->msr & MSR_PR)) {
			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
		} else {
			/*
			 * hcall from guest userspace -- send privileged
			 * instruction program check.
			 */
			kvmppc_core_queue_program(vcpu, ESR_PPR);
		}

		r = RESUME_GUEST;
		break;
#else
1231
	case BOOKE_INTERRUPT_SYSCALL:
1232 1233 1234 1235 1236 1237 1238 1239 1240
		if (!(vcpu->arch.shared->msr & MSR_PR) &&
		    (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) {
			/* KVM PV hypercalls */
			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
			r = RESUME_GUEST;
		} else {
			/* Guest syscalls */
			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL);
		}
1241
		kvmppc_account_exit(vcpu, SYSCALL_EXITS);
1242 1243
		r = RESUME_GUEST;
		break;
1244
#endif
1245 1246 1247

	case BOOKE_INTERRUPT_DTLB_MISS: {
		unsigned long eaddr = vcpu->arch.fault_dear;
1248
		int gtlb_index;
1249
		gpa_t gpaddr;
1250 1251
		gfn_t gfn;

1252
#ifdef CONFIG_KVM_E500V2
S
Scott Wood 已提交
1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
		if (!(vcpu->arch.shared->msr & MSR_PR) &&
		    (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
			kvmppc_map_magic(vcpu);
			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
			r = RESUME_GUEST;

			break;
		}
#endif

1263
		/* Check the guest TLB. */
1264
		gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
1265
		if (gtlb_index < 0) {
1266
			/* The guest didn't have a mapping for it. */
1267 1268 1269
			kvmppc_core_queue_dtlb_miss(vcpu,
			                            vcpu->arch.fault_dear,
			                            vcpu->arch.fault_esr);
1270
			kvmppc_mmu_dtlb_miss(vcpu);
1271
			kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS);
1272 1273 1274 1275
			r = RESUME_GUEST;
			break;
		}

1276 1277
		idx = srcu_read_lock(&vcpu->kvm->srcu);

1278
		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
1279
		gfn = gpaddr >> PAGE_SHIFT;
1280 1281 1282 1283 1284 1285 1286 1287

		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
			/* The guest TLB had a mapping, but the shadow TLB
			 * didn't, and it is RAM. This could be because:
			 * a) the entry is mapping the host kernel, or
			 * b) the guest used a large mapping which we're faking
			 * Either way, we need to satisfy the fault without
			 * invoking the guest. */
1288
			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
1289
			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
1290 1291 1292 1293
			r = RESUME_GUEST;
		} else {
			/* Guest has mapped and accessed a page which is not
			 * actually RAM. */
1294
			vcpu->arch.paddr_accessed = gpaddr;
1295
			vcpu->arch.vaddr_accessed = eaddr;
1296
			r = kvmppc_emulate_mmio(run, vcpu);
1297
			kvmppc_account_exit(vcpu, MMIO_EXITS);
1298 1299
		}

1300
		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1301 1302 1303 1304
		break;
	}

	case BOOKE_INTERRUPT_ITLB_MISS: {
1305
		unsigned long eaddr = vcpu->arch.regs.nip;
1306
		gpa_t gpaddr;
1307
		gfn_t gfn;
1308
		int gtlb_index;
1309 1310 1311 1312

		r = RESUME_GUEST;

		/* Check the guest TLB. */
1313
		gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
1314
		if (gtlb_index < 0) {
1315
			/* The guest didn't have a mapping for it. */
1316
			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
1317
			kvmppc_mmu_itlb_miss(vcpu);
1318
			kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS);
1319 1320 1321
			break;
		}

1322
		kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS);
1323

1324 1325
		idx = srcu_read_lock(&vcpu->kvm->srcu);

1326
		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
1327
		gfn = gpaddr >> PAGE_SHIFT;
1328 1329 1330 1331 1332 1333 1334 1335

		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
			/* The guest TLB had a mapping, but the shadow TLB
			 * didn't. This could be because:
			 * a) the entry is mapping the host kernel, or
			 * b) the guest used a large mapping which we're faking
			 * Either way, we need to satisfy the fault without
			 * invoking the guest. */
1336
			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
1337 1338
		} else {
			/* Guest mapped and leaped at non-RAM! */
1339
			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK);
1340 1341
		}

1342
		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1343 1344 1345
		break;
	}

1346
	case BOOKE_INTERRUPT_DEBUG: {
1347 1348 1349
		r = kvmppc_handle_debug(run, vcpu);
		if (r == RESUME_HOST)
			run->exit_reason = KVM_EXIT_DEBUG;
1350
		kvmppc_account_exit(vcpu, DEBUG_EXITS);
1351 1352 1353
		break;
	}

1354 1355 1356 1357 1358
	default:
		printk(KERN_EMERG "exit_nr %d\n", exit_nr);
		BUG();
	}

1359
out:
1360 1361 1362 1363
	/*
	 * To avoid clobbering exit_reason, only check for signals if we
	 * aren't already exiting to userspace for some other reason.
	 */
1364
	if (!(r & RESUME_HOST)) {
1365
		s = kvmppc_prepare_to_enter(vcpu);
S
Scott Wood 已提交
1366
		if (s <= 0)
1367
			r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV);
S
Scott Wood 已提交
1368 1369
		else {
			/* interrupts now hard-disabled */
1370
			kvmppc_fix_ee_before_entry();
1371
			kvmppc_load_guest_fp(vcpu);
1372
			kvmppc_load_guest_altivec(vcpu);
1373
		}
1374 1375 1376 1377 1378
	}

	return r;
}

1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr)
{
	u32 old_tsr = vcpu->arch.tsr;

	vcpu->arch.tsr = new_tsr;

	if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS))
		arm_next_watchdog(vcpu);

	update_timer_ints(vcpu);
}

1391 1392 1393
/* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */
int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
{
1394
	int i;
1395
	int r;
1396

1397
	vcpu->arch.regs.nip = 0;
1398
	vcpu->arch.shared->pir = vcpu->vcpu_id;
1399
	kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */
1400
	kvmppc_set_msr(vcpu, 0);
1401

1402
#ifndef CONFIG_KVM_BOOKE_HV
1403
	vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS;
1404
	vcpu->arch.shadow_pid = 1;
1405 1406
	vcpu->arch.shared->msr = 0;
#endif
1407

1408 1409
	/* Eye-catching numbers so we know if the guest takes an interrupt
	 * before it's programmed its own IVPR/IVORs. */
1410
	vcpu->arch.ivpr = 0x55550000;
1411 1412
	for (i = 0; i < BOOKE_IRQPRIO_MAX; i++)
		vcpu->arch.ivor[i] = 0x7700 | i * 4;
1413

1414 1415
	kvmppc_init_timing_stats(vcpu);

1416 1417 1418
	r = kvmppc_core_vcpu_setup(vcpu);
	kvmppc_sanity_check(vcpu);
	return r;
1419 1420
}

1421 1422 1423 1424
int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu)
{
	/* setup watchdog timer once */
	spin_lock_init(&vcpu->arch.wdt_lock);
1425
	timer_setup(&vcpu->arch.wdt_timer, kvmppc_watchdog_func, 0);
1426

1427 1428 1429 1430 1431
	/*
	 * Clear DBSR.MRR to avoid guest debug interrupt as
	 * this is of host interest
	 */
	mtspr(SPRN_DBSR, DBSR_MRR);
1432 1433 1434 1435 1436 1437 1438 1439
	return 0;
}

void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu)
{
	del_timer_sync(&vcpu->arch.wdt_timer);
}

1440 1441 1442 1443
int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
{
	int i;

1444 1445
	vcpu_load(vcpu);

1446
	regs->pc = vcpu->arch.regs.nip;
1447
	regs->cr = kvmppc_get_cr(vcpu);
1448 1449
	regs->ctr = vcpu->arch.regs.ctr;
	regs->lr = vcpu->arch.regs.link;
1450
	regs->xer = kvmppc_get_xer(vcpu);
1451
	regs->msr = vcpu->arch.shared->msr;
1452 1453
	regs->srr0 = kvmppc_get_srr0(vcpu);
	regs->srr1 = kvmppc_get_srr1(vcpu);
1454
	regs->pid = vcpu->arch.pid;
1455 1456 1457 1458 1459 1460 1461 1462
	regs->sprg0 = kvmppc_get_sprg0(vcpu);
	regs->sprg1 = kvmppc_get_sprg1(vcpu);
	regs->sprg2 = kvmppc_get_sprg2(vcpu);
	regs->sprg3 = kvmppc_get_sprg3(vcpu);
	regs->sprg4 = kvmppc_get_sprg4(vcpu);
	regs->sprg5 = kvmppc_get_sprg5(vcpu);
	regs->sprg6 = kvmppc_get_sprg6(vcpu);
	regs->sprg7 = kvmppc_get_sprg7(vcpu);
1463 1464

	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
1465
		regs->gpr[i] = kvmppc_get_gpr(vcpu, i);
1466

1467
	vcpu_put(vcpu);
1468 1469 1470 1471 1472 1473 1474
	return 0;
}

int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
{
	int i;

1475 1476
	vcpu_load(vcpu);

1477
	vcpu->arch.regs.nip = regs->pc;
1478
	kvmppc_set_cr(vcpu, regs->cr);
1479 1480
	vcpu->arch.regs.ctr = regs->ctr;
	vcpu->arch.regs.link = regs->lr;
1481
	kvmppc_set_xer(vcpu, regs->xer);
1482
	kvmppc_set_msr(vcpu, regs->msr);
1483 1484
	kvmppc_set_srr0(vcpu, regs->srr0);
	kvmppc_set_srr1(vcpu, regs->srr1);
S
Scott Wood 已提交
1485
	kvmppc_set_pid(vcpu, regs->pid);
1486 1487 1488 1489 1490 1491 1492 1493
	kvmppc_set_sprg0(vcpu, regs->sprg0);
	kvmppc_set_sprg1(vcpu, regs->sprg1);
	kvmppc_set_sprg2(vcpu, regs->sprg2);
	kvmppc_set_sprg3(vcpu, regs->sprg3);
	kvmppc_set_sprg4(vcpu, regs->sprg4);
	kvmppc_set_sprg5(vcpu, regs->sprg5);
	kvmppc_set_sprg6(vcpu, regs->sprg6);
	kvmppc_set_sprg7(vcpu, regs->sprg7);
1494

1495 1496
	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
		kvmppc_set_gpr(vcpu, i, regs->gpr[i]);
1497

1498
	vcpu_put(vcpu);
1499 1500 1501
	return 0;
}

S
Scott Wood 已提交
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
static void get_sregs_base(struct kvm_vcpu *vcpu,
                           struct kvm_sregs *sregs)
{
	u64 tb = get_tb();

	sregs->u.e.features |= KVM_SREGS_E_BASE;

	sregs->u.e.csrr0 = vcpu->arch.csrr0;
	sregs->u.e.csrr1 = vcpu->arch.csrr1;
	sregs->u.e.mcsr = vcpu->arch.mcsr;
1512
	sregs->u.e.esr = kvmppc_get_esr(vcpu);
1513
	sregs->u.e.dear = kvmppc_get_dar(vcpu);
S
Scott Wood 已提交
1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
	sregs->u.e.tsr = vcpu->arch.tsr;
	sregs->u.e.tcr = vcpu->arch.tcr;
	sregs->u.e.dec = kvmppc_get_dec(vcpu, tb);
	sregs->u.e.tb = tb;
	sregs->u.e.vrsave = vcpu->arch.vrsave;
}

static int set_sregs_base(struct kvm_vcpu *vcpu,
                          struct kvm_sregs *sregs)
{
	if (!(sregs->u.e.features & KVM_SREGS_E_BASE))
		return 0;

	vcpu->arch.csrr0 = sregs->u.e.csrr0;
	vcpu->arch.csrr1 = sregs->u.e.csrr1;
	vcpu->arch.mcsr = sregs->u.e.mcsr;
1530
	kvmppc_set_esr(vcpu, sregs->u.e.esr);
1531
	kvmppc_set_dar(vcpu, sregs->u.e.dear);
S
Scott Wood 已提交
1532
	vcpu->arch.vrsave = sregs->u.e.vrsave;
1533
	kvmppc_set_tcr(vcpu, sregs->u.e.tcr);
S
Scott Wood 已提交
1534

1535
	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) {
S
Scott Wood 已提交
1536
		vcpu->arch.dec = sregs->u.e.dec;
1537 1538
		kvmppc_emulate_dec(vcpu);
	}
S
Scott Wood 已提交
1539

1540 1541
	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR)
		kvmppc_set_tsr(vcpu, sregs->u.e.tsr);
S
Scott Wood 已提交
1542 1543 1544 1545 1546 1547 1548 1549 1550

	return 0;
}

static void get_sregs_arch206(struct kvm_vcpu *vcpu,
                              struct kvm_sregs *sregs)
{
	sregs->u.e.features |= KVM_SREGS_E_ARCH206;

1551
	sregs->u.e.pir = vcpu->vcpu_id;
S
Scott Wood 已提交
1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
	sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0;
	sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1;
	sregs->u.e.decar = vcpu->arch.decar;
	sregs->u.e.ivpr = vcpu->arch.ivpr;
}

static int set_sregs_arch206(struct kvm_vcpu *vcpu,
                             struct kvm_sregs *sregs)
{
	if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206))
		return 0;

1564
	if (sregs->u.e.pir != vcpu->vcpu_id)
S
Scott Wood 已提交
1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
		return -EINVAL;

	vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0;
	vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1;
	vcpu->arch.decar = sregs->u.e.decar;
	vcpu->arch.ivpr = sregs->u.e.ivpr;

	return 0;
}

1575
int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
S
Scott Wood 已提交
1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594
{
	sregs->u.e.features |= KVM_SREGS_E_IVOR;

	sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL];
	sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK];
	sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE];
	sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE];
	sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL];
	sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT];
	sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM];
	sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL];
	sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL];
	sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL];
	sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER];
	sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT];
	sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG];
	sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS];
	sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS];
	sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG];
1595
	return 0;
S
Scott Wood 已提交
1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
}

int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
{
	if (!(sregs->u.e.features & KVM_SREGS_E_IVOR))
		return 0;

	vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0];
	vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1];
	vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2];
	vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3];
	vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4];
	vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5];
	vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6];
	vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7];
	vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8];
	vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9];
	vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10];
	vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11];
	vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12];
	vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13];
	vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14];
	vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15];

	return 0;
}

1623 1624 1625
int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
                                  struct kvm_sregs *sregs)
{
1626 1627 1628 1629
	int ret;

	vcpu_load(vcpu);

S
Scott Wood 已提交
1630 1631 1632 1633
	sregs->pvr = vcpu->arch.pvr;

	get_sregs_base(vcpu, sregs);
	get_sregs_arch206(vcpu, sregs);
1634 1635 1636 1637
	ret = vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs);

	vcpu_put(vcpu);
	return ret;
1638 1639 1640 1641 1642
}

int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
                                  struct kvm_sregs *sregs)
{
1643
	int ret = -EINVAL;
S
Scott Wood 已提交
1644

1645
	vcpu_load(vcpu);
S
Scott Wood 已提交
1646
	if (vcpu->arch.pvr != sregs->pvr)
1647
		goto out;
S
Scott Wood 已提交
1648 1649 1650

	ret = set_sregs_base(vcpu, sregs);
	if (ret < 0)
1651
		goto out;
S
Scott Wood 已提交
1652 1653 1654

	ret = set_sregs_arch206(vcpu, sregs);
	if (ret < 0)
1655 1656 1657
		goto out;

	ret = vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs);
S
Scott Wood 已提交
1658

1659 1660 1661
out:
	vcpu_put(vcpu);
	return ret;
1662 1663
}

1664 1665
int kvmppc_get_one_reg(struct kvm_vcpu *vcpu, u64 id,
			union kvmppc_one_reg *val)
1666
{
1667 1668
	int r = 0;

1669
	switch (id) {
1670
	case KVM_REG_PPC_IAC1:
1671
		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac1);
1672
		break;
1673
	case KVM_REG_PPC_IAC2:
1674
		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac2);
1675 1676
		break;
#if CONFIG_PPC_ADV_DEBUG_IACS > 2
1677
	case KVM_REG_PPC_IAC3:
1678
		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac3);
1679
		break;
1680
	case KVM_REG_PPC_IAC4:
1681
		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac4);
1682
		break;
1683
#endif
1684
	case KVM_REG_PPC_DAC1:
1685
		*val = get_reg_val(id, vcpu->arch.dbg_reg.dac1);
1686
		break;
1687
	case KVM_REG_PPC_DAC2:
1688
		*val = get_reg_val(id, vcpu->arch.dbg_reg.dac2);
1689
		break;
1690
	case KVM_REG_PPC_EPR: {
1691
		u32 epr = kvmppc_get_epr(vcpu);
1692
		*val = get_reg_val(id, epr);
1693 1694
		break;
	}
1695 1696
#if defined(CONFIG_64BIT)
	case KVM_REG_PPC_EPCR:
1697
		*val = get_reg_val(id, vcpu->arch.epcr);
1698 1699
		break;
#endif
1700
	case KVM_REG_PPC_TCR:
1701
		*val = get_reg_val(id, vcpu->arch.tcr);
1702 1703
		break;
	case KVM_REG_PPC_TSR:
1704
		*val = get_reg_val(id, vcpu->arch.tsr);
1705
		break;
1706
	case KVM_REG_PPC_DEBUG_INST:
1707
		*val = get_reg_val(id, KVMPPC_INST_SW_BREAKPOINT);
1708
		break;
1709
	case KVM_REG_PPC_VRSAVE:
1710
		*val = get_reg_val(id, vcpu->arch.vrsave);
1711
		break;
1712
	default:
1713
		r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, id, val);
1714 1715
		break;
	}
1716

1717
	return r;
1718 1719
}

1720 1721
int kvmppc_set_one_reg(struct kvm_vcpu *vcpu, u64 id,
			union kvmppc_one_reg *val)
1722
{
1723 1724
	int r = 0;

1725
	switch (id) {
1726
	case KVM_REG_PPC_IAC1:
1727
		vcpu->arch.dbg_reg.iac1 = set_reg_val(id, *val);
1728
		break;
1729
	case KVM_REG_PPC_IAC2:
1730
		vcpu->arch.dbg_reg.iac2 = set_reg_val(id, *val);
1731 1732
		break;
#if CONFIG_PPC_ADV_DEBUG_IACS > 2
1733
	case KVM_REG_PPC_IAC3:
1734
		vcpu->arch.dbg_reg.iac3 = set_reg_val(id, *val);
1735
		break;
1736
	case KVM_REG_PPC_IAC4:
1737
		vcpu->arch.dbg_reg.iac4 = set_reg_val(id, *val);
1738
		break;
1739
#endif
1740
	case KVM_REG_PPC_DAC1:
1741
		vcpu->arch.dbg_reg.dac1 = set_reg_val(id, *val);
1742
		break;
1743
	case KVM_REG_PPC_DAC2:
1744
		vcpu->arch.dbg_reg.dac2 = set_reg_val(id, *val);
1745
		break;
1746
	case KVM_REG_PPC_EPR: {
1747
		u32 new_epr = set_reg_val(id, *val);
1748
		kvmppc_set_epr(vcpu, new_epr);
1749 1750
		break;
	}
1751 1752
#if defined(CONFIG_64BIT)
	case KVM_REG_PPC_EPCR: {
1753
		u32 new_epcr = set_reg_val(id, *val);
1754
		kvmppc_set_epcr(vcpu, new_epcr);
1755 1756 1757
		break;
	}
#endif
1758
	case KVM_REG_PPC_OR_TSR: {
1759
		u32 tsr_bits = set_reg_val(id, *val);
1760 1761 1762 1763
		kvmppc_set_tsr_bits(vcpu, tsr_bits);
		break;
	}
	case KVM_REG_PPC_CLEAR_TSR: {
1764
		u32 tsr_bits = set_reg_val(id, *val);
1765 1766 1767 1768
		kvmppc_clr_tsr_bits(vcpu, tsr_bits);
		break;
	}
	case KVM_REG_PPC_TSR: {
1769
		u32 tsr = set_reg_val(id, *val);
1770 1771 1772 1773
		kvmppc_set_tsr(vcpu, tsr);
		break;
	}
	case KVM_REG_PPC_TCR: {
1774
		u32 tcr = set_reg_val(id, *val);
1775 1776 1777
		kvmppc_set_tcr(vcpu, tcr);
		break;
	}
1778
	case KVM_REG_PPC_VRSAVE:
1779
		vcpu->arch.vrsave = set_reg_val(id, *val);
1780
		break;
1781
	default:
1782
		r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, id, val);
1783 1784
		break;
	}
1785

1786
	return r;
1787 1788
}

1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
{
	return -ENOTSUPP;
}

int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
{
	return -ENOTSUPP;
}

int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
                                  struct kvm_translation *tr)
{
1802 1803
	int r;

1804
	vcpu_load(vcpu);
1805
	r = kvmppc_core_vcpu_translate(vcpu, tr);
1806
	vcpu_put(vcpu);
1807
	return r;
1808
}
1809

1810 1811 1812 1813 1814
int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
{
	return -ENOTSUPP;
}

1815
void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
1816 1817 1818 1819
			      struct kvm_memory_slot *dont)
{
}

1820
int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
1821 1822 1823 1824 1825
			       unsigned long npages)
{
	return 0;
}

1826
int kvmppc_core_prepare_memory_region(struct kvm *kvm,
1827
				      struct kvm_memory_slot *memslot,
1828
				      const struct kvm_userspace_memory_region *mem)
1829 1830 1831 1832 1833
{
	return 0;
}

void kvmppc_core_commit_memory_region(struct kvm *kvm,
1834
				const struct kvm_userspace_memory_region *mem,
1835
				const struct kvm_memory_slot *old,
1836 1837
				const struct kvm_memory_slot *new,
				enum kvm_mr_change change)
1838 1839 1840 1841
{
}

void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot)
1842 1843 1844
{
}

1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856
void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr)
{
#if defined(CONFIG_64BIT)
	vcpu->arch.epcr = new_epcr;
#ifdef CONFIG_KVM_BOOKE_HV
	vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM;
	if (vcpu->arch.epcr  & SPRN_EPCR_ICM)
		vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM;
#endif
#endif
}

1857 1858 1859
void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr)
{
	vcpu->arch.tcr = new_tcr;
1860
	arm_next_watchdog(vcpu);
1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874
	update_timer_ints(vcpu);
}

void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
{
	set_bits(tsr_bits, &vcpu->arch.tsr);
	smp_wmb();
	kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
	kvm_vcpu_kick(vcpu);
}

void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
{
	clear_bits(tsr_bits, &vcpu->arch.tsr);
1875 1876 1877 1878 1879 1880 1881 1882

	/*
	 * We may have stopped the watchdog due to
	 * being stuck on final expiration.
	 */
	if (tsr_bits & (TSR_ENW | TSR_WIS))
		arm_next_watchdog(vcpu);

1883 1884 1885
	update_timer_ints(vcpu);
}

1886
void kvmppc_decrementer_func(struct kvm_vcpu *vcpu)
1887
{
1888 1889 1890 1891 1892
	if (vcpu->arch.tcr & TCR_ARE) {
		vcpu->arch.dec = vcpu->arch.decar;
		kvmppc_emulate_dec(vcpu);
	}

1893 1894 1895
	kvmppc_set_tsr_bits(vcpu, TSR_DIS);
}

1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973
static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg,
				       uint64_t addr, int index)
{
	switch (index) {
	case 0:
		dbg_reg->dbcr0 |= DBCR0_IAC1;
		dbg_reg->iac1 = addr;
		break;
	case 1:
		dbg_reg->dbcr0 |= DBCR0_IAC2;
		dbg_reg->iac2 = addr;
		break;
#if CONFIG_PPC_ADV_DEBUG_IACS > 2
	case 2:
		dbg_reg->dbcr0 |= DBCR0_IAC3;
		dbg_reg->iac3 = addr;
		break;
	case 3:
		dbg_reg->dbcr0 |= DBCR0_IAC4;
		dbg_reg->iac4 = addr;
		break;
#endif
	default:
		return -EINVAL;
	}

	dbg_reg->dbcr0 |= DBCR0_IDM;
	return 0;
}

static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr,
				       int type, int index)
{
	switch (index) {
	case 0:
		if (type & KVMPPC_DEBUG_WATCH_READ)
			dbg_reg->dbcr0 |= DBCR0_DAC1R;
		if (type & KVMPPC_DEBUG_WATCH_WRITE)
			dbg_reg->dbcr0 |= DBCR0_DAC1W;
		dbg_reg->dac1 = addr;
		break;
	case 1:
		if (type & KVMPPC_DEBUG_WATCH_READ)
			dbg_reg->dbcr0 |= DBCR0_DAC2R;
		if (type & KVMPPC_DEBUG_WATCH_WRITE)
			dbg_reg->dbcr0 |= DBCR0_DAC2W;
		dbg_reg->dac2 = addr;
		break;
	default:
		return -EINVAL;
	}

	dbg_reg->dbcr0 |= DBCR0_IDM;
	return 0;
}
void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set)
{
	/* XXX: Add similar MSR protection for BookE-PR */
#ifdef CONFIG_KVM_BOOKE_HV
	BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP));
	if (set) {
		if (prot_bitmap & MSR_UCLE)
			vcpu->arch.shadow_msrp |= MSRP_UCLEP;
		if (prot_bitmap & MSR_DE)
			vcpu->arch.shadow_msrp |= MSRP_DEP;
		if (prot_bitmap & MSR_PMM)
			vcpu->arch.shadow_msrp |= MSRP_PMMP;
	} else {
		if (prot_bitmap & MSR_UCLE)
			vcpu->arch.shadow_msrp &= ~MSRP_UCLEP;
		if (prot_bitmap & MSR_DE)
			vcpu->arch.shadow_msrp &= ~MSRP_DEP;
		if (prot_bitmap & MSR_PMM)
			vcpu->arch.shadow_msrp &= ~MSRP_PMMP;
	}
#endif
}

1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024
int kvmppc_xlate(struct kvm_vcpu *vcpu, ulong eaddr, enum xlate_instdata xlid,
		 enum xlate_readwrite xlrw, struct kvmppc_pte *pte)
{
	int gtlb_index;
	gpa_t gpaddr;

#ifdef CONFIG_KVM_E500V2
	if (!(vcpu->arch.shared->msr & MSR_PR) &&
	    (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
		pte->eaddr = eaddr;
		pte->raddr = (vcpu->arch.magic_page_pa & PAGE_MASK) |
			     (eaddr & ~PAGE_MASK);
		pte->vpage = eaddr >> PAGE_SHIFT;
		pte->may_read = true;
		pte->may_write = true;
		pte->may_execute = true;

		return 0;
	}
#endif

	/* Check the guest TLB. */
	switch (xlid) {
	case XLATE_INST:
		gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
		break;
	case XLATE_DATA:
		gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
		break;
	default:
		BUG();
	}

	/* Do we have a TLB entry at all? */
	if (gtlb_index < 0)
		return -ENOENT;

	gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);

	pte->eaddr = eaddr;
	pte->raddr = (gpaddr & PAGE_MASK) | (eaddr & ~PAGE_MASK);
	pte->vpage = eaddr >> PAGE_SHIFT;

	/* XXX read permissions from the guest TLB */
	pte->may_read = true;
	pte->may_write = true;
	pte->may_execute = true;

	return 0;
}

2025 2026 2027 2028 2029
int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
					 struct kvm_guest_debug *dbg)
{
	struct debug_reg *dbg_reg;
	int n, b = 0, w = 0;
2030 2031 2032
	int ret = 0;

	vcpu_load(vcpu);
2033 2034

	if (!(dbg->control & KVM_GUESTDBG_ENABLE)) {
2035
		vcpu->arch.dbg_reg.dbcr0 = 0;
2036 2037
		vcpu->guest_debug = 0;
		kvm_guest_protect_msr(vcpu, MSR_DE, false);
2038
		goto out;
2039 2040 2041 2042
	}

	kvm_guest_protect_msr(vcpu, MSR_DE, true);
	vcpu->guest_debug = dbg->control;
2043
	vcpu->arch.dbg_reg.dbcr0 = 0;
2044 2045

	if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
2046
		vcpu->arch.dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC;
2047 2048

	/* Code below handles only HW breakpoints */
2049
	dbg_reg = &(vcpu->arch.dbg_reg);
2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069

#ifdef CONFIG_KVM_BOOKE_HV
	/*
	 * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1
	 * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0
	 */
	dbg_reg->dbcr1 = 0;
	dbg_reg->dbcr2 = 0;
#else
	/*
	 * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1
	 * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR
	 * is set.
	 */
	dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US |
			  DBCR1_IAC4US;
	dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
#endif

	if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
2070
		goto out;
2071

2072
	ret = -EINVAL;
2073 2074 2075 2076 2077 2078 2079
	for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) {
		uint64_t addr = dbg->arch.bp[n].addr;
		uint32_t type = dbg->arch.bp[n].type;

		if (type == KVMPPC_DEBUG_NONE)
			continue;

2080
		if (type & ~(KVMPPC_DEBUG_WATCH_READ |
2081 2082
			     KVMPPC_DEBUG_WATCH_WRITE |
			     KVMPPC_DEBUG_BREAKPOINT))
2083
			goto out;
2084 2085 2086 2087

		if (type & KVMPPC_DEBUG_BREAKPOINT) {
			/* Setting H/W breakpoint */
			if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++))
2088
				goto out;
2089 2090 2091 2092
		} else {
			/* Setting H/W watchpoint */
			if (kvmppc_booke_add_watchpoint(dbg_reg, addr,
							type, w++))
2093
				goto out;
2094 2095 2096
		}
	}

2097 2098 2099 2100
	ret = 0;
out:
	vcpu_put(vcpu);
	return ret;
2101 2102
}

2103 2104
void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
{
2105
	vcpu->cpu = smp_processor_id();
2106
	current->thread.kvm_vcpu = vcpu;
2107 2108 2109 2110
}

void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu)
{
2111
	current->thread.kvm_vcpu = NULL;
2112
	vcpu->cpu = -1;
2113 2114 2115

	/* Clear pending debug event in DBSR */
	kvmppc_clear_dbsr();
2116 2117
}

2118 2119
void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu)
{
2120
	vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu);
2121 2122 2123 2124
}

int kvmppc_core_init_vm(struct kvm *kvm)
{
2125
	return kvm->arch.kvm_ops->init_vm(kvm);
2126 2127 2128 2129
}

struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id)
{
2130
	return kvm->arch.kvm_ops->vcpu_create(kvm, id);
2131 2132 2133 2134
}

void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu)
{
2135
	vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu);
2136 2137 2138 2139
}

void kvmppc_core_destroy_vm(struct kvm *kvm)
{
2140
	kvm->arch.kvm_ops->destroy_vm(kvm);
2141 2142 2143 2144
}

void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
{
2145
	vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu);
2146 2147 2148 2149
}

void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu)
{
2150
	vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu);
2151 2152
}

2153
int __init kvmppc_booke_init(void)
2154
{
2155
#ifndef CONFIG_KVM_BOOKE_HV
2156
	unsigned long ivor[16];
2157
	unsigned long *handler = kvmppc_booke_handler_addr;
2158
	unsigned long max_ivor = 0;
2159
	unsigned long handler_len;
2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191
	int i;

	/* We install our own exception handlers by hijacking IVPR. IVPR must
	 * be 16-bit aligned, so we need a 64KB allocation. */
	kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO,
	                                         VCPU_SIZE_ORDER);
	if (!kvmppc_booke_handlers)
		return -ENOMEM;

	/* XXX make sure our handlers are smaller than Linux's */

	/* Copy our interrupt handlers to match host IVORs. That way we don't
	 * have to swap the IVORs on every guest/host transition. */
	ivor[0] = mfspr(SPRN_IVOR0);
	ivor[1] = mfspr(SPRN_IVOR1);
	ivor[2] = mfspr(SPRN_IVOR2);
	ivor[3] = mfspr(SPRN_IVOR3);
	ivor[4] = mfspr(SPRN_IVOR4);
	ivor[5] = mfspr(SPRN_IVOR5);
	ivor[6] = mfspr(SPRN_IVOR6);
	ivor[7] = mfspr(SPRN_IVOR7);
	ivor[8] = mfspr(SPRN_IVOR8);
	ivor[9] = mfspr(SPRN_IVOR9);
	ivor[10] = mfspr(SPRN_IVOR10);
	ivor[11] = mfspr(SPRN_IVOR11);
	ivor[12] = mfspr(SPRN_IVOR12);
	ivor[13] = mfspr(SPRN_IVOR13);
	ivor[14] = mfspr(SPRN_IVOR14);
	ivor[15] = mfspr(SPRN_IVOR15);

	for (i = 0; i < 16; i++) {
		if (ivor[i] > max_ivor)
2192
			max_ivor = i;
2193

2194
		handler_len = handler[i + 1] - handler[i];
2195
		memcpy((void *)kvmppc_booke_handlers + ivor[i],
2196
		       (void *)handler[i], handler_len);
2197
	}
2198 2199 2200 2201

	handler_len = handler[max_ivor + 1] - handler[max_ivor];
	flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers +
			   ivor[max_ivor] + handler_len);
2202
#endif /* !BOOKE_HV */
2203
	return 0;
2204 2205
}

2206
void __exit kvmppc_booke_exit(void)
2207 2208 2209 2210
{
	free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER);
	kvm_exit();
}