booke.c 55.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License, version 2, as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
 *
 * Copyright IBM Corp. 2007
16
 * Copyright 2010-2011 Freescale Semiconductor, Inc.
17 18 19
 *
 * Authors: Hollis Blanchard <hollisb@us.ibm.com>
 *          Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com>
20 21
 *          Scott Wood <scottwood@freescale.com>
 *          Varun Sethi <varun.sethi@freescale.com>
22 23 24 25 26
 */

#include <linux/errno.h>
#include <linux/err.h>
#include <linux/kvm_host.h>
27
#include <linux/gfp.h>
28 29 30
#include <linux/module.h>
#include <linux/vmalloc.h>
#include <linux/fs.h>
31

32
#include <asm/cputable.h>
33
#include <linux/uaccess.h>
34
#include <asm/kvm_ppc.h>
35
#include <asm/cacheflush.h>
36 37 38
#include <asm/dbell.h>
#include <asm/hw_irq.h>
#include <asm/irq.h>
39
#include <asm/time.h>
40

41
#include "timing.h"
42
#include "booke.h"
43 44 45

#define CREATE_TRACE_POINTS
#include "trace_booke.h"
46

47 48
unsigned long kvmppc_booke_handlers;

49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
#define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
#define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU

struct kvm_stats_debugfs_item debugfs_entries[] = {
	{ "mmio",       VCPU_STAT(mmio_exits) },
	{ "sig",        VCPU_STAT(signal_exits) },
	{ "itlb_r",     VCPU_STAT(itlb_real_miss_exits) },
	{ "itlb_v",     VCPU_STAT(itlb_virt_miss_exits) },
	{ "dtlb_r",     VCPU_STAT(dtlb_real_miss_exits) },
	{ "dtlb_v",     VCPU_STAT(dtlb_virt_miss_exits) },
	{ "sysc",       VCPU_STAT(syscall_exits) },
	{ "isi",        VCPU_STAT(isi_exits) },
	{ "dsi",        VCPU_STAT(dsi_exits) },
	{ "inst_emu",   VCPU_STAT(emulated_inst_exits) },
	{ "dec",        VCPU_STAT(dec_exits) },
	{ "ext_intr",   VCPU_STAT(ext_intr_exits) },
65
	{ "halt_successful_poll", VCPU_STAT(halt_successful_poll) },
66
	{ "halt_attempted_poll", VCPU_STAT(halt_attempted_poll) },
67
	{ "halt_poll_invalid", VCPU_STAT(halt_poll_invalid) },
68
	{ "halt_wakeup", VCPU_STAT(halt_wakeup) },
69 70
	{ "doorbell", VCPU_STAT(dbell_exits) },
	{ "guest doorbell", VCPU_STAT(gdbell_exits) },
71
	{ "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
72 73 74 75 76 77 78 79
	{ NULL }
};

/* TODO: use vcpu_printf() */
void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu)
{
	int i;

80
	printk("pc:   %08lx msr:  %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr);
81
	printk("lr:   %08lx ctr:  %08lx\n", vcpu->arch.lr, vcpu->arch.ctr);
82 83
	printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0,
					    vcpu->arch.shared->srr1);
84 85 86 87

	printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions);

	for (i = 0; i < 32; i += 4) {
88
		printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i,
89 90 91 92
		       kvmppc_get_gpr(vcpu, i),
		       kvmppc_get_gpr(vcpu, i+1),
		       kvmppc_get_gpr(vcpu, i+2),
		       kvmppc_get_gpr(vcpu, i+3));
93 94 95
	}
}

96 97 98 99 100 101
#ifdef CONFIG_SPE
void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu)
{
	preempt_disable();
	enable_kernel_spe();
	kvmppc_save_guest_spe(vcpu);
102
	disable_kernel_spe();
103 104 105 106 107 108 109 110 111
	vcpu->arch.shadow_msr &= ~MSR_SPE;
	preempt_enable();
}

static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu)
{
	preempt_disable();
	enable_kernel_spe();
	kvmppc_load_guest_spe(vcpu);
112
	disable_kernel_spe();
113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131
	vcpu->arch.shadow_msr |= MSR_SPE;
	preempt_enable();
}

static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
{
	if (vcpu->arch.shared->msr & MSR_SPE) {
		if (!(vcpu->arch.shadow_msr & MSR_SPE))
			kvmppc_vcpu_enable_spe(vcpu);
	} else if (vcpu->arch.shadow_msr & MSR_SPE) {
		kvmppc_vcpu_disable_spe(vcpu);
	}
}
#else
static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
{
}
#endif

132 133 134 135 136 137 138 139 140 141 142 143 144 145 146
/*
 * Load up guest vcpu FP state if it's needed.
 * It also set the MSR_FP in thread so that host know
 * we're holding FPU, and then host can help to save
 * guest vcpu FP state if other threads require to use FPU.
 * This simulates an FP unavailable fault.
 *
 * It requires to be called with preemption disabled.
 */
static inline void kvmppc_load_guest_fp(struct kvm_vcpu *vcpu)
{
#ifdef CONFIG_PPC_FPU
	if (!(current->thread.regs->msr & MSR_FP)) {
		enable_kernel_fp();
		load_fp_state(&vcpu->arch.fp);
147
		disable_kernel_fp();
148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166
		current->thread.fp_save_area = &vcpu->arch.fp;
		current->thread.regs->msr |= MSR_FP;
	}
#endif
}

/*
 * Save guest vcpu FP state into thread.
 * It requires to be called with preemption disabled.
 */
static inline void kvmppc_save_guest_fp(struct kvm_vcpu *vcpu)
{
#ifdef CONFIG_PPC_FPU
	if (current->thread.regs->msr & MSR_FP)
		giveup_fpu(current);
	current->thread.fp_save_area = NULL;
#endif
}

167 168 169 170 171 172 173 174 175 176
static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu)
{
#if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV)
	/* We always treat the FP bit as enabled from the host
	   perspective, so only need to adjust the shadow MSR */
	vcpu->arch.shadow_msr &= ~MSR_FP;
	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP;
#endif
}

177 178 179 180 181 182 183 184 185 186 187 188
/*
 * Simulate AltiVec unavailable fault to load guest state
 * from thread to AltiVec unit.
 * It requires to be called with preemption disabled.
 */
static inline void kvmppc_load_guest_altivec(struct kvm_vcpu *vcpu)
{
#ifdef CONFIG_ALTIVEC
	if (cpu_has_feature(CPU_FTR_ALTIVEC)) {
		if (!(current->thread.regs->msr & MSR_VEC)) {
			enable_kernel_altivec();
			load_vr_state(&vcpu->arch.vr);
189
			disable_kernel_altivec();
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
			current->thread.vr_save_area = &vcpu->arch.vr;
			current->thread.regs->msr |= MSR_VEC;
		}
	}
#endif
}

/*
 * Save guest vcpu AltiVec state into thread.
 * It requires to be called with preemption disabled.
 */
static inline void kvmppc_save_guest_altivec(struct kvm_vcpu *vcpu)
{
#ifdef CONFIG_ALTIVEC
	if (cpu_has_feature(CPU_FTR_ALTIVEC)) {
		if (current->thread.regs->msr & MSR_VEC)
			giveup_altivec(current);
		current->thread.vr_save_area = NULL;
	}
#endif
}

212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234
static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu)
{
	/* Synchronize guest's desire to get debug interrupts into shadow MSR */
#ifndef CONFIG_KVM_BOOKE_HV
	vcpu->arch.shadow_msr &= ~MSR_DE;
	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE;
#endif

	/* Force enable debug interrupts when user space wants to debug */
	if (vcpu->guest_debug) {
#ifdef CONFIG_KVM_BOOKE_HV
		/*
		 * Since there is no shadow MSR, sync MSR_DE into the guest
		 * visible MSR.
		 */
		vcpu->arch.shared->msr |= MSR_DE;
#else
		vcpu->arch.shadow_msr |= MSR_DE;
		vcpu->arch.shared->msr &= ~MSR_DE;
#endif
	}
}

L
Liu Yu 已提交
235 236 237 238
/*
 * Helper function for "full" MSR writes.  No need to call this if only
 * EE/CE/ME/DE/RI are changing.
 */
239 240
void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr)
{
L
Liu Yu 已提交
241
	u32 old_msr = vcpu->arch.shared->msr;
242

243 244 245 246
#ifdef CONFIG_KVM_BOOKE_HV
	new_msr |= MSR_GS;
#endif

247 248
	vcpu->arch.shared->msr = new_msr;

L
Liu Yu 已提交
249
	kvmppc_mmu_msr_notify(vcpu, old_msr);
250
	kvmppc_vcpu_sync_spe(vcpu);
251
	kvmppc_vcpu_sync_fpu(vcpu);
252
	kvmppc_vcpu_sync_debug(vcpu);
253 254
}

255 256
static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu,
                                       unsigned int priority)
257
{
258
	trace_kvm_booke_queue_irqprio(vcpu, priority);
259 260 261
	set_bit(priority, &vcpu->arch.pending_exceptions);
}

262 263
void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu,
				 ulong dear_flags, ulong esr_flags)
264
{
265 266 267 268 269
	vcpu->arch.queued_dear = dear_flags;
	vcpu->arch.queued_esr = esr_flags;
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS);
}

270 271
void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu,
				    ulong dear_flags, ulong esr_flags)
272 273 274 275 276 277
{
	vcpu->arch.queued_dear = dear_flags;
	vcpu->arch.queued_esr = esr_flags;
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE);
}

278 279 280 281 282 283
void kvmppc_core_queue_itlb_miss(struct kvm_vcpu *vcpu)
{
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
}

void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, ulong esr_flags)
284 285 286 287 288
{
	vcpu->arch.queued_esr = esr_flags;
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE);
}

289 290 291 292 293 294 295 296
static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags,
					ulong esr_flags)
{
	vcpu->arch.queued_dear = dear_flags;
	vcpu->arch.queued_esr = esr_flags;
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT);
}

297 298 299
void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags)
{
	vcpu->arch.queued_esr = esr_flags;
300
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM);
301 302
}

303 304 305 306 307
void kvmppc_core_queue_fpunavail(struct kvm_vcpu *vcpu)
{
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL);
}

308 309
void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu)
{
310
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER);
311 312 313 314
}

int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu)
{
315
	return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
316 317
}

318 319 320 321 322
void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu)
{
	clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
}

323 324 325
void kvmppc_core_queue_external(struct kvm_vcpu *vcpu,
                                struct kvm_interrupt *irq)
{
326 327 328 329 330 331
	unsigned int prio = BOOKE_IRQPRIO_EXTERNAL;

	if (irq->irq == KVM_INTERRUPT_SET_LEVEL)
		prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL;

	kvmppc_booke_queue_irqprio(vcpu, prio);
332 333
}

334
void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu)
335 336
{
	clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions);
337
	clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions);
338 339
}

340 341 342 343 344 345 346 347 348 349
static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu)
{
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG);
}

static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu)
{
	clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions);
}

350 351 352 353 354 355 356 357 358 359
void kvmppc_core_queue_debug(struct kvm_vcpu *vcpu)
{
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DEBUG);
}

void kvmppc_core_dequeue_debug(struct kvm_vcpu *vcpu)
{
	clear_bit(BOOKE_IRQPRIO_DEBUG, &vcpu->arch.pending_exceptions);
}

360 361
static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
{
362 363
	kvmppc_set_srr0(vcpu, srr0);
	kvmppc_set_srr1(vcpu, srr1);
364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387
}

static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
{
	vcpu->arch.csrr0 = srr0;
	vcpu->arch.csrr1 = srr1;
}

static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
{
	if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) {
		vcpu->arch.dsrr0 = srr0;
		vcpu->arch.dsrr1 = srr1;
	} else {
		set_guest_csrr(vcpu, srr0, srr1);
	}
}

static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
{
	vcpu->arch.mcsrr0 = srr0;
	vcpu->arch.mcsrr1 = srr1;
}

388 389 390
/* Deliver the interrupt of the corresponding priority, if possible. */
static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu,
                                        unsigned int priority)
391
{
392
	int allowed = 0;
393
	ulong msr_mask = 0;
394
	bool update_esr = false, update_dear = false, update_epr = false;
395 396 397
	ulong crit_raw = vcpu->arch.shared->critical;
	ulong crit_r1 = kvmppc_get_gpr(vcpu, 1);
	bool crit;
398
	bool keep_irq = false;
399
	enum int_class int_class;
400
	ulong new_msr = vcpu->arch.shared->msr;
401 402 403 404 405 406 407 408 409 410 411

	/* Truncate crit indicators in 32 bit mode */
	if (!(vcpu->arch.shared->msr & MSR_SF)) {
		crit_raw &= 0xffffffff;
		crit_r1 &= 0xffffffff;
	}

	/* Critical section when crit == r1 */
	crit = (crit_raw == crit_r1);
	/* ... and we're in supervisor mode */
	crit = crit && !(vcpu->arch.shared->msr & MSR_PR);
412

413 414 415 416 417
	if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) {
		priority = BOOKE_IRQPRIO_EXTERNAL;
		keep_irq = true;
	}

418
	if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags)
419 420
		update_epr = true;

421 422 423
	switch (priority) {
	case BOOKE_IRQPRIO_DTLB_MISS:
	case BOOKE_IRQPRIO_DATA_STORAGE:
424
	case BOOKE_IRQPRIO_ALIGNMENT:
425 426
		update_dear = true;
		/* fall through */
427
	case BOOKE_IRQPRIO_INST_STORAGE:
428 429 430 431 432
	case BOOKE_IRQPRIO_PROGRAM:
		update_esr = true;
		/* fall through */
	case BOOKE_IRQPRIO_ITLB_MISS:
	case BOOKE_IRQPRIO_SYSCALL:
433
	case BOOKE_IRQPRIO_FP_UNAVAIL:
434
#ifdef CONFIG_SPE_POSSIBLE
435 436 437
	case BOOKE_IRQPRIO_SPE_UNAVAIL:
	case BOOKE_IRQPRIO_SPE_FP_DATA:
	case BOOKE_IRQPRIO_SPE_FP_ROUND:
438 439 440 441 442
#endif
#ifdef CONFIG_ALTIVEC
	case BOOKE_IRQPRIO_ALTIVEC_UNAVAIL:
	case BOOKE_IRQPRIO_ALTIVEC_ASSIST:
#endif
443 444
	case BOOKE_IRQPRIO_AP_UNAVAIL:
		allowed = 1;
445
		msr_mask = MSR_CE | MSR_ME | MSR_DE;
446
		int_class = INT_CLASS_NONCRIT;
447
		break;
448
	case BOOKE_IRQPRIO_WATCHDOG:
449
	case BOOKE_IRQPRIO_CRITICAL:
450
	case BOOKE_IRQPRIO_DBELL_CRIT:
451
		allowed = vcpu->arch.shared->msr & MSR_CE;
452
		allowed = allowed && !crit;
453
		msr_mask = MSR_ME;
454
		int_class = INT_CLASS_CRIT;
455
		break;
456
	case BOOKE_IRQPRIO_MACHINE_CHECK:
457
		allowed = vcpu->arch.shared->msr & MSR_ME;
458 459
		allowed = allowed && !crit;
		int_class = INT_CLASS_MC;
460
		break;
461 462
	case BOOKE_IRQPRIO_DECREMENTER:
	case BOOKE_IRQPRIO_FIT:
463 464 465
		keep_irq = true;
		/* fall through */
	case BOOKE_IRQPRIO_EXTERNAL:
466
	case BOOKE_IRQPRIO_DBELL:
467
		allowed = vcpu->arch.shared->msr & MSR_EE;
468
		allowed = allowed && !crit;
469
		msr_mask = MSR_CE | MSR_ME | MSR_DE;
470
		int_class = INT_CLASS_NONCRIT;
471
		break;
472
	case BOOKE_IRQPRIO_DEBUG:
473
		allowed = vcpu->arch.shared->msr & MSR_DE;
474
		allowed = allowed && !crit;
475
		msr_mask = MSR_ME;
476 477 478 479 480
		if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC))
			int_class = INT_CLASS_DBG;
		else
			int_class = INT_CLASS_CRIT;

481 482 483
		break;
	}

484
	if (allowed) {
485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503
		switch (int_class) {
		case INT_CLASS_NONCRIT:
			set_guest_srr(vcpu, vcpu->arch.pc,
				      vcpu->arch.shared->msr);
			break;
		case INT_CLASS_CRIT:
			set_guest_csrr(vcpu, vcpu->arch.pc,
				       vcpu->arch.shared->msr);
			break;
		case INT_CLASS_DBG:
			set_guest_dsrr(vcpu, vcpu->arch.pc,
				       vcpu->arch.shared->msr);
			break;
		case INT_CLASS_MC:
			set_guest_mcsrr(vcpu, vcpu->arch.pc,
					vcpu->arch.shared->msr);
			break;
		}

504
		vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority];
505
		if (update_esr == true)
506
			kvmppc_set_esr(vcpu, vcpu->arch.queued_esr);
507
		if (update_dear == true)
508
			kvmppc_set_dar(vcpu, vcpu->arch.queued_dear);
509 510 511
		if (update_epr == true) {
			if (vcpu->arch.epr_flags & KVMPPC_EPR_USER)
				kvm_make_request(KVM_REQ_EPR_EXIT, vcpu);
S
Scott Wood 已提交
512 513 514 515
			else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) {
				BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC);
				kvmppc_mpic_set_epr(vcpu);
			}
516
		}
517 518 519 520 521 522 523

		new_msr &= msr_mask;
#if defined(CONFIG_64BIT)
		if (vcpu->arch.epcr & SPRN_EPCR_ICM)
			new_msr |= MSR_CM;
#endif
		kvmppc_set_msr(vcpu, new_msr);
524

525 526
		if (!keep_irq)
			clear_bit(priority, &vcpu->arch.pending_exceptions);
527 528
	}

529 530 531 532 533 534 535 536 537 538 539 540 541 542
#ifdef CONFIG_KVM_BOOKE_HV
	/*
	 * If an interrupt is pending but masked, raise a guest doorbell
	 * so that we are notified when the guest enables the relevant
	 * MSR bit.
	 */
	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE)
		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT);
	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE)
		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT);
	if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK)
		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC);
#endif

543
	return allowed;
544 545
}

546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
/*
 * Return the number of jiffies until the next timeout.  If the timeout is
 * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA
 * because the larger value can break the timer APIs.
 */
static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu)
{
	u64 tb, wdt_tb, wdt_ticks = 0;
	u64 nr_jiffies = 0;
	u32 period = TCR_GET_WP(vcpu->arch.tcr);

	wdt_tb = 1ULL << (63 - period);
	tb = get_tb();
	/*
	 * The watchdog timeout will hapeen when TB bit corresponding
	 * to watchdog will toggle from 0 to 1.
	 */
	if (tb & wdt_tb)
		wdt_ticks = wdt_tb;

	wdt_ticks += wdt_tb - (tb & (wdt_tb - 1));

	/* Convert timebase ticks to jiffies */
	nr_jiffies = wdt_ticks;

	if (do_div(nr_jiffies, tb_ticks_per_jiffy))
		nr_jiffies++;

	return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA);
}

static void arm_next_watchdog(struct kvm_vcpu *vcpu)
{
	unsigned long nr_jiffies;
	unsigned long flags;

	/*
	 * If TSR_ENW and TSR_WIS are not set then no need to exit to
	 * userspace, so clear the KVM_REQ_WATCHDOG request.
	 */
	if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS))
587
		kvm_clear_request(KVM_REQ_WATCHDOG, vcpu);
588 589 590 591 592 593 594 595 596 597 598 599 600 601

	spin_lock_irqsave(&vcpu->arch.wdt_lock, flags);
	nr_jiffies = watchdog_next_timeout(vcpu);
	/*
	 * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA
	 * then do not run the watchdog timer as this can break timer APIs.
	 */
	if (nr_jiffies < NEXT_TIMER_MAX_DELTA)
		mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies);
	else
		del_timer(&vcpu->arch.wdt_timer);
	spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags);
}

602
void kvmppc_watchdog_func(struct timer_list *t)
603
{
604
	struct kvm_vcpu *vcpu = from_timer(vcpu, t, arch.wdt_timer);
605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
	u32 tsr, new_tsr;
	int final;

	do {
		new_tsr = tsr = vcpu->arch.tsr;
		final = 0;

		/* Time out event */
		if (tsr & TSR_ENW) {
			if (tsr & TSR_WIS)
				final = 1;
			else
				new_tsr = tsr | TSR_WIS;
		} else {
			new_tsr = tsr | TSR_ENW;
		}
	} while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr);

	if (new_tsr & TSR_WIS) {
		smp_wmb();
		kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
		kvm_vcpu_kick(vcpu);
	}

	/*
	 * If this is final watchdog expiry and some action is required
	 * then exit to userspace.
	 */
	if (final && (vcpu->arch.tcr & TCR_WRC_MASK) &&
	    vcpu->arch.watchdog_enabled) {
		smp_wmb();
		kvm_make_request(KVM_REQ_WATCHDOG, vcpu);
		kvm_vcpu_kick(vcpu);
	}

	/*
	 * Stop running the watchdog timer after final expiration to
	 * prevent the host from being flooded with timers if the
	 * guest sets a short period.
	 * Timers will resume when TSR/TCR is updated next time.
	 */
	if (!final)
		arm_next_watchdog(vcpu);
}

650 651 652 653 654 655
static void update_timer_ints(struct kvm_vcpu *vcpu)
{
	if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS))
		kvmppc_core_queue_dec(vcpu);
	else
		kvmppc_core_dequeue_dec(vcpu);
656 657 658 659 660

	if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS))
		kvmppc_core_queue_watchdog(vcpu);
	else
		kvmppc_core_dequeue_watchdog(vcpu);
661 662
}

663
static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu)
664 665 666 667
{
	unsigned long *pending = &vcpu->arch.pending_exceptions;
	unsigned int priority;

668
	priority = __ffs(*pending);
669
	while (priority < BOOKE_IRQPRIO_MAX) {
670
		if (kvmppc_booke_irqprio_deliver(vcpu, priority))
671 672 673 674 675 676
			break;

		priority = find_next_bit(pending,
		                         BITS_PER_BYTE * sizeof(*pending),
		                         priority + 1);
	}
677 678

	/* Tell the guest about our interrupt status */
679
	vcpu->arch.shared->int_pending = !!*pending;
680 681
}

682
/* Check pending exceptions and deliver one, if possible. */
683
int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu)
684
{
685
	int r = 0;
686 687 688 689
	WARN_ON_ONCE(!irqs_disabled());

	kvmppc_core_check_exceptions(vcpu);

R
Radim Krčmář 已提交
690
	if (kvm_request_pending(vcpu)) {
691 692 693 694
		/* Exception delivery raised request; start over */
		return 1;
	}

695 696 697
	if (vcpu->arch.shared->msr & MSR_WE) {
		local_irq_enable();
		kvm_vcpu_block(vcpu);
698
		kvm_clear_request(KVM_REQ_UNHALT, vcpu);
S
Scott Wood 已提交
699
		hard_irq_disable();
700 701

		kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS);
702
		r = 1;
703
	};
704 705 706 707

	return r;
}

708
int kvmppc_core_check_requests(struct kvm_vcpu *vcpu)
709
{
710 711
	int r = 1; /* Indicate we want to get back into the guest */

712 713
	if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu))
		update_timer_ints(vcpu);
714
#if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC)
715 716
	if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
		kvmppc_core_flush_tlb(vcpu);
717
#endif
718

719 720 721 722 723
	if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) {
		vcpu->run->exit_reason = KVM_EXIT_WATCHDOG;
		r = 0;
	}

724 725 726 727 728 729 730
	if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) {
		vcpu->run->epr.epr = 0;
		vcpu->arch.epr_needed = true;
		vcpu->run->exit_reason = KVM_EXIT_EPR;
		r = 0;
	}

731
	return r;
732 733
}

734 735
int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
{
736
	int ret, s;
737
	struct debug_reg debug;
738

739 740 741 742 743
	if (!vcpu->arch.sane) {
		kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		return -EINVAL;
	}

744 745 746
	s = kvmppc_prepare_to_enter(vcpu);
	if (s <= 0) {
		ret = s;
747 748
		goto out;
	}
S
Scott Wood 已提交
749
	/* interrupts now hard-disabled */
750

751 752 753 754 755 756
#ifdef CONFIG_PPC_FPU
	/* Save userspace FPU state in stack */
	enable_kernel_fp();

	/*
	 * Since we can't trap on MSR_FP in GS-mode, we consider the guest
757
	 * as always using the FPU.
758 759 760 761
	 */
	kvmppc_load_guest_fp(vcpu);
#endif

762 763 764 765 766 767 768 769 770 771 772
#ifdef CONFIG_ALTIVEC
	/* Save userspace AltiVec state in stack */
	if (cpu_has_feature(CPU_FTR_ALTIVEC))
		enable_kernel_altivec();
	/*
	 * Since we can't trap on MSR_VEC in GS-mode, we consider the guest
	 * as always using the AltiVec.
	 */
	kvmppc_load_guest_altivec(vcpu);
#endif

773
	/* Switch to guest debug context */
774
	debug = vcpu->arch.dbg_reg;
775 776
	switch_booke_debug_regs(&debug);
	debug = current->thread.debug;
777
	current->thread.debug = vcpu->arch.dbg_reg;
778

779
	vcpu->arch.pgdir = current->mm->pgd;
780
	kvmppc_fix_ee_before_entry();
781

782
	ret = __kvmppc_vcpu_run(kvm_run, vcpu);
783

784
	/* No need for guest_exit. It's done in handle_exit.
785 786
	   We also get here with interrupts enabled. */

787
	/* Switch back to user space debug context */
788 789
	switch_booke_debug_regs(&debug);
	current->thread.debug = debug;
790

791 792 793 794
#ifdef CONFIG_PPC_FPU
	kvmppc_save_guest_fp(vcpu);
#endif

795 796 797 798
#ifdef CONFIG_ALTIVEC
	kvmppc_save_guest_altivec(vcpu);
#endif

799
out:
800
	vcpu->mode = OUTSIDE_GUEST_MODE;
801 802 803
	return ret;
}

804 805 806 807 808 809 810 811 812 813 814 815 816
static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu)
{
	enum emulation_result er;

	er = kvmppc_emulate_instruction(run, vcpu);
	switch (er) {
	case EMULATE_DONE:
		/* don't overwrite subtypes, just account kvm_stats */
		kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS);
		/* Future optimization: only reload non-volatiles if
		 * they were actually modified by emulation. */
		return RESUME_GUEST_NV;

817 818 819
	case EMULATE_AGAIN:
		return RESUME_GUEST;

820 821 822 823 824 825 826
	case EMULATE_FAIL:
		printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n",
		       __func__, vcpu->arch.pc, vcpu->arch.last_inst);
		/* For debugging, encode the failing instruction and
		 * report it to userspace. */
		run->hw.hardware_exit_reason = ~0ULL << 32;
		run->hw.hardware_exit_reason |= vcpu->arch.last_inst;
827
		kvmppc_core_queue_program(vcpu, ESR_PIL);
828 829
		return RESUME_HOST;

830 831 832
	case EMULATE_EXIT_USER:
		return RESUME_HOST;

833 834 835 836 837
	default:
		BUG();
	}
}

838 839
static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu)
{
840
	struct debug_reg *dbg_reg = &(vcpu->arch.dbg_reg);
841 842
	u32 dbsr = vcpu->arch.dbsr;

843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868
	if (vcpu->guest_debug == 0) {
		/*
		 * Debug resources belong to Guest.
		 * Imprecise debug event is not injected
		 */
		if (dbsr & DBSR_IDE) {
			dbsr &= ~DBSR_IDE;
			if (!dbsr)
				return RESUME_GUEST;
		}

		if (dbsr && (vcpu->arch.shared->msr & MSR_DE) &&
			    (vcpu->arch.dbg_reg.dbcr0 & DBCR0_IDM))
			kvmppc_core_queue_debug(vcpu);

		/* Inject a program interrupt if trap debug is not allowed */
		if ((dbsr & DBSR_TIE) && !(vcpu->arch.shared->msr & MSR_DE))
			kvmppc_core_queue_program(vcpu, ESR_PTR);

		return RESUME_GUEST;
	}

	/*
	 * Debug resource owned by userspace.
	 * Clear guest dbsr (vcpu->arch.dbsr)
	 */
869
	vcpu->arch.dbsr = 0;
870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888
	run->debug.arch.status = 0;
	run->debug.arch.address = vcpu->arch.pc;

	if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) {
		run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT;
	} else {
		if (dbsr & (DBSR_DAC1W | DBSR_DAC2W))
			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE;
		else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R))
			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ;
		if (dbsr & (DBSR_DAC1R | DBSR_DAC1W))
			run->debug.arch.address = dbg_reg->dac1;
		else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W))
			run->debug.arch.address = dbg_reg->dac2;
	}

	return RESUME_HOST;
}

889
static void kvmppc_fill_pt_regs(struct pt_regs *regs)
890
{
891
	ulong r1, ip, msr, lr;
892

893 894 895 896 897 898 899 900 901 902 903 904
	asm("mr %0, 1" : "=r"(r1));
	asm("mflr %0" : "=r"(lr));
	asm("mfmsr %0" : "=r"(msr));
	asm("bl 1f; 1: mflr %0" : "=r"(ip));

	memset(regs, 0, sizeof(*regs));
	regs->gpr[1] = r1;
	regs->nip = ip;
	regs->msr = msr;
	regs->link = lr;
}

905 906 907 908 909 910
/*
 * For interrupts needed to be handled by host interrupt handlers,
 * corresponding host handler are called from here in similar way
 * (but not exact) as they are called from low level handler
 * (such as from arch/powerpc/kernel/head_fsl_booke.S).
 */
911 912 913 914
static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu,
				     unsigned int exit_nr)
{
	struct pt_regs regs;
915

916 917
	switch (exit_nr) {
	case BOOKE_INTERRUPT_EXTERNAL:
918 919
		kvmppc_fill_pt_regs(&regs);
		do_IRQ(&regs);
920 921
		break;
	case BOOKE_INTERRUPT_DECREMENTER:
922 923
		kvmppc_fill_pt_regs(&regs);
		timer_interrupt(&regs);
924
		break;
925
#if defined(CONFIG_PPC_DOORBELL)
926
	case BOOKE_INTERRUPT_DOORBELL:
927 928
		kvmppc_fill_pt_regs(&regs);
		doorbell_exception(&regs);
929 930 931 932 933
		break;
#endif
	case BOOKE_INTERRUPT_MACHINE_CHECK:
		/* FIXME */
		break;
934 935 936 937
	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
		kvmppc_fill_pt_regs(&regs);
		performance_monitor_exception(&regs);
		break;
938 939 940 941 942 943 944 945 946
	case BOOKE_INTERRUPT_WATCHDOG:
		kvmppc_fill_pt_regs(&regs);
#ifdef CONFIG_BOOKE_WDT
		WatchdogException(&regs);
#else
		unknown_exception(&regs);
#endif
		break;
	case BOOKE_INTERRUPT_CRITICAL:
947
		kvmppc_fill_pt_regs(&regs);
948 949
		unknown_exception(&regs);
		break;
950 951 952 953 954
	case BOOKE_INTERRUPT_DEBUG:
		/* Save DBSR before preemption is enabled */
		vcpu->arch.dbsr = mfspr(SPRN_DBSR);
		kvmppc_clear_dbsr();
		break;
955
	}
956 957
}

958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979
static int kvmppc_resume_inst_load(struct kvm_run *run, struct kvm_vcpu *vcpu,
				  enum emulation_result emulated, u32 last_inst)
{
	switch (emulated) {
	case EMULATE_AGAIN:
		return RESUME_GUEST;

	case EMULATE_FAIL:
		pr_debug("%s: load instruction from guest address %lx failed\n",
		       __func__, vcpu->arch.pc);
		/* For debugging, encode the failing instruction and
		 * report it to userspace. */
		run->hw.hardware_exit_reason = ~0ULL << 32;
		run->hw.hardware_exit_reason |= last_inst;
		kvmppc_core_queue_program(vcpu, ESR_PIL);
		return RESUME_HOST;

	default:
		BUG();
	}
}

980 981 982 983 984 985 986 987 988
/**
 * kvmppc_handle_exit
 *
 * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV)
 */
int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu,
                       unsigned int exit_nr)
{
	int r = RESUME_HOST;
989
	int s;
990
	int idx;
991 992
	u32 last_inst = KVM_INST_FETCH_FAILED;
	enum emulation_result emulated = EMULATE_DONE;
993 994 995 996 997 998

	/* update before a new last_exit_type is rewritten */
	kvmppc_update_timing_stats(vcpu);

	/* restart interrupts if they were meant for the host */
	kvmppc_restart_interrupt(vcpu, exit_nr);
999

1000
	/*
1001
	 * get last instruction before being preempted
1002 1003 1004 1005 1006 1007
	 * TODO: for e6500 check also BOOKE_INTERRUPT_LRAT_ERROR & ESR_DATA
	 */
	switch (exit_nr) {
	case BOOKE_INTERRUPT_DATA_STORAGE:
	case BOOKE_INTERRUPT_DTLB_MISS:
	case BOOKE_INTERRUPT_HV_PRIV:
1008
		emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst);
1009
		break;
1010 1011 1012
	case BOOKE_INTERRUPT_PROGRAM:
		/* SW breakpoints arrive as illegal instructions on HV */
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
1013
			emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst);
1014
		break;
1015 1016 1017 1018
	default:
		break;
	}

1019
	trace_kvm_exit(exit_nr, vcpu);
1020
	guest_exit_irqoff();
P
Paolo Bonzini 已提交
1021 1022

	local_irq_enable();
1023

1024 1025 1026
	run->exit_reason = KVM_EXIT_UNKNOWN;
	run->ready_for_interrupt_injection = 1;

1027 1028 1029 1030 1031
	if (emulated != EMULATE_DONE) {
		r = kvmppc_resume_inst_load(run, vcpu, emulated, last_inst);
		goto out;
	}

1032 1033
	switch (exit_nr) {
	case BOOKE_INTERRUPT_MACHINE_CHECK:
1034 1035 1036 1037 1038 1039
		printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR));
		kvmppc_dump_vcpu(vcpu);
		/* For debugging, send invalid exit reason to user space */
		run->hw.hardware_exit_reason = ~1ULL << 32;
		run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR);
		r = RESUME_HOST;
1040 1041 1042
		break;

	case BOOKE_INTERRUPT_EXTERNAL:
1043
		kvmppc_account_exit(vcpu, EXT_INTR_EXITS);
1044 1045 1046
		r = RESUME_GUEST;
		break;

1047
	case BOOKE_INTERRUPT_DECREMENTER:
1048
		kvmppc_account_exit(vcpu, DEC_EXITS);
1049 1050 1051
		r = RESUME_GUEST;
		break;

1052 1053 1054 1055
	case BOOKE_INTERRUPT_WATCHDOG:
		r = RESUME_GUEST;
		break;

1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
	case BOOKE_INTERRUPT_DOORBELL:
		kvmppc_account_exit(vcpu, DBELL_EXITS);
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_GUEST_DBELL_CRIT:
		kvmppc_account_exit(vcpu, GDBELL_EXITS);

		/*
		 * We are here because there is a pending guest interrupt
		 * which could not be delivered as MSR_CE or MSR_ME was not
		 * set.  Once we break from here we will retry delivery.
		 */
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_GUEST_DBELL:
		kvmppc_account_exit(vcpu, GDBELL_EXITS);

		/*
		 * We are here because there is a pending guest interrupt
		 * which could not be delivered as MSR_EE was not set.  Once
		 * we break from here we will retry delivery.
		 */
		r = RESUME_GUEST;
		break;

1083 1084 1085 1086
	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
		r = RESUME_GUEST;
		break;

1087 1088 1089 1090
	case BOOKE_INTERRUPT_HV_PRIV:
		r = emulation_exit(run, vcpu);
		break;

1091
	case BOOKE_INTERRUPT_PROGRAM:
1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
		if ((vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) &&
			(last_inst == KVMPPC_INST_SW_BREAKPOINT)) {
			/*
			 * We are here because of an SW breakpoint instr,
			 * so lets return to host to handle.
			 */
			r = kvmppc_handle_debug(run, vcpu);
			run->exit_reason = KVM_EXIT_DEBUG;
			kvmppc_account_exit(vcpu, DEBUG_EXITS);
			break;
		}

1104
		if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) {
1105 1106 1107 1108 1109 1110 1111 1112
			/*
			 * Program traps generated by user-level software must
			 * be handled by the guest kernel.
			 *
			 * In GS mode, hypervisor privileged instructions trap
			 * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are
			 * actual program interrupts, handled by the guest.
			 */
1113
			kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr);
1114
			r = RESUME_GUEST;
1115
			kvmppc_account_exit(vcpu, USR_PR_INST);
1116 1117 1118
			break;
		}

1119
		r = emulation_exit(run, vcpu);
1120 1121
		break;

1122
	case BOOKE_INTERRUPT_FP_UNAVAIL:
1123
		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL);
1124
		kvmppc_account_exit(vcpu, FP_UNAVAIL);
1125 1126 1127
		r = RESUME_GUEST;
		break;

1128 1129 1130 1131 1132 1133 1134
#ifdef CONFIG_SPE
	case BOOKE_INTERRUPT_SPE_UNAVAIL: {
		if (vcpu->arch.shared->msr & MSR_SPE)
			kvmppc_vcpu_enable_spe(vcpu);
		else
			kvmppc_booke_queue_irqprio(vcpu,
						   BOOKE_IRQPRIO_SPE_UNAVAIL);
1135 1136
		r = RESUME_GUEST;
		break;
1137
	}
1138 1139 1140 1141 1142 1143 1144 1145 1146 1147

	case BOOKE_INTERRUPT_SPE_FP_DATA:
		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA);
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_SPE_FP_ROUND:
		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND);
		r = RESUME_GUEST;
		break;
1148
#elif defined(CONFIG_SPE_POSSIBLE)
1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
	case BOOKE_INTERRUPT_SPE_UNAVAIL:
		/*
		 * Guest wants SPE, but host kernel doesn't support it.  Send
		 * an "unimplemented operation" program check to the guest.
		 */
		kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV);
		r = RESUME_GUEST;
		break;

	/*
	 * These really should never happen without CONFIG_SPE,
	 * as we should never enable the real MSR[SPE] in the guest.
	 */
	case BOOKE_INTERRUPT_SPE_FP_DATA:
	case BOOKE_INTERRUPT_SPE_FP_ROUND:
		printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n",
		       __func__, exit_nr, vcpu->arch.pc);
		run->hw.hardware_exit_reason = exit_nr;
		r = RESUME_HOST;
		break;
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
#endif /* CONFIG_SPE_POSSIBLE */

/*
 * On cores with Vector category, KVM is loaded only if CONFIG_ALTIVEC,
 * see kvmppc_core_check_processor_compat().
 */
#ifdef CONFIG_ALTIVEC
	case BOOKE_INTERRUPT_ALTIVEC_UNAVAIL:
		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL);
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_ALTIVEC_ASSIST:
		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_ASSIST);
		r = RESUME_GUEST;
		break;
1185
#endif
1186

1187
	case BOOKE_INTERRUPT_DATA_STORAGE:
1188 1189
		kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear,
		                               vcpu->arch.fault_esr);
1190
		kvmppc_account_exit(vcpu, DSI_EXITS);
1191 1192 1193 1194
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_INST_STORAGE:
1195
		kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr);
1196
		kvmppc_account_exit(vcpu, ISI_EXITS);
1197 1198 1199
		r = RESUME_GUEST;
		break;

1200 1201 1202 1203 1204 1205
	case BOOKE_INTERRUPT_ALIGNMENT:
		kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear,
		                            vcpu->arch.fault_esr);
		r = RESUME_GUEST;
		break;

1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
#ifdef CONFIG_KVM_BOOKE_HV
	case BOOKE_INTERRUPT_HV_SYSCALL:
		if (!(vcpu->arch.shared->msr & MSR_PR)) {
			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
		} else {
			/*
			 * hcall from guest userspace -- send privileged
			 * instruction program check.
			 */
			kvmppc_core_queue_program(vcpu, ESR_PPR);
		}

		r = RESUME_GUEST;
		break;
#else
1221
	case BOOKE_INTERRUPT_SYSCALL:
1222 1223 1224 1225 1226 1227 1228 1229 1230
		if (!(vcpu->arch.shared->msr & MSR_PR) &&
		    (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) {
			/* KVM PV hypercalls */
			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
			r = RESUME_GUEST;
		} else {
			/* Guest syscalls */
			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL);
		}
1231
		kvmppc_account_exit(vcpu, SYSCALL_EXITS);
1232 1233
		r = RESUME_GUEST;
		break;
1234
#endif
1235 1236 1237

	case BOOKE_INTERRUPT_DTLB_MISS: {
		unsigned long eaddr = vcpu->arch.fault_dear;
1238
		int gtlb_index;
1239
		gpa_t gpaddr;
1240 1241
		gfn_t gfn;

1242
#ifdef CONFIG_KVM_E500V2
S
Scott Wood 已提交
1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
		if (!(vcpu->arch.shared->msr & MSR_PR) &&
		    (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
			kvmppc_map_magic(vcpu);
			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
			r = RESUME_GUEST;

			break;
		}
#endif

1253
		/* Check the guest TLB. */
1254
		gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
1255
		if (gtlb_index < 0) {
1256
			/* The guest didn't have a mapping for it. */
1257 1258 1259
			kvmppc_core_queue_dtlb_miss(vcpu,
			                            vcpu->arch.fault_dear,
			                            vcpu->arch.fault_esr);
1260
			kvmppc_mmu_dtlb_miss(vcpu);
1261
			kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS);
1262 1263 1264 1265
			r = RESUME_GUEST;
			break;
		}

1266 1267
		idx = srcu_read_lock(&vcpu->kvm->srcu);

1268
		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
1269
		gfn = gpaddr >> PAGE_SHIFT;
1270 1271 1272 1273 1274 1275 1276 1277

		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
			/* The guest TLB had a mapping, but the shadow TLB
			 * didn't, and it is RAM. This could be because:
			 * a) the entry is mapping the host kernel, or
			 * b) the guest used a large mapping which we're faking
			 * Either way, we need to satisfy the fault without
			 * invoking the guest. */
1278
			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
1279
			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
1280 1281 1282 1283
			r = RESUME_GUEST;
		} else {
			/* Guest has mapped and accessed a page which is not
			 * actually RAM. */
1284
			vcpu->arch.paddr_accessed = gpaddr;
1285
			vcpu->arch.vaddr_accessed = eaddr;
1286
			r = kvmppc_emulate_mmio(run, vcpu);
1287
			kvmppc_account_exit(vcpu, MMIO_EXITS);
1288 1289
		}

1290
		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1291 1292 1293 1294 1295
		break;
	}

	case BOOKE_INTERRUPT_ITLB_MISS: {
		unsigned long eaddr = vcpu->arch.pc;
1296
		gpa_t gpaddr;
1297
		gfn_t gfn;
1298
		int gtlb_index;
1299 1300 1301 1302

		r = RESUME_GUEST;

		/* Check the guest TLB. */
1303
		gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
1304
		if (gtlb_index < 0) {
1305
			/* The guest didn't have a mapping for it. */
1306
			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
1307
			kvmppc_mmu_itlb_miss(vcpu);
1308
			kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS);
1309 1310 1311
			break;
		}

1312
		kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS);
1313

1314 1315
		idx = srcu_read_lock(&vcpu->kvm->srcu);

1316
		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
1317
		gfn = gpaddr >> PAGE_SHIFT;
1318 1319 1320 1321 1322 1323 1324 1325

		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
			/* The guest TLB had a mapping, but the shadow TLB
			 * didn't. This could be because:
			 * a) the entry is mapping the host kernel, or
			 * b) the guest used a large mapping which we're faking
			 * Either way, we need to satisfy the fault without
			 * invoking the guest. */
1326
			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
1327 1328
		} else {
			/* Guest mapped and leaped at non-RAM! */
1329
			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK);
1330 1331
		}

1332
		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1333 1334 1335
		break;
	}

1336
	case BOOKE_INTERRUPT_DEBUG: {
1337 1338 1339
		r = kvmppc_handle_debug(run, vcpu);
		if (r == RESUME_HOST)
			run->exit_reason = KVM_EXIT_DEBUG;
1340
		kvmppc_account_exit(vcpu, DEBUG_EXITS);
1341 1342 1343
		break;
	}

1344 1345 1346 1347 1348
	default:
		printk(KERN_EMERG "exit_nr %d\n", exit_nr);
		BUG();
	}

1349
out:
1350 1351 1352 1353
	/*
	 * To avoid clobbering exit_reason, only check for signals if we
	 * aren't already exiting to userspace for some other reason.
	 */
1354
	if (!(r & RESUME_HOST)) {
1355
		s = kvmppc_prepare_to_enter(vcpu);
S
Scott Wood 已提交
1356
		if (s <= 0)
1357
			r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV);
S
Scott Wood 已提交
1358 1359
		else {
			/* interrupts now hard-disabled */
1360
			kvmppc_fix_ee_before_entry();
1361
			kvmppc_load_guest_fp(vcpu);
1362
			kvmppc_load_guest_altivec(vcpu);
1363
		}
1364 1365 1366 1367 1368
	}

	return r;
}

1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380
static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr)
{
	u32 old_tsr = vcpu->arch.tsr;

	vcpu->arch.tsr = new_tsr;

	if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS))
		arm_next_watchdog(vcpu);

	update_timer_ints(vcpu);
}

1381 1382 1383
/* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */
int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
{
1384
	int i;
1385
	int r;
1386

1387
	vcpu->arch.pc = 0;
1388
	vcpu->arch.shared->pir = vcpu->vcpu_id;
1389
	kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */
1390
	kvmppc_set_msr(vcpu, 0);
1391

1392
#ifndef CONFIG_KVM_BOOKE_HV
1393
	vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS;
1394
	vcpu->arch.shadow_pid = 1;
1395 1396
	vcpu->arch.shared->msr = 0;
#endif
1397

1398 1399
	/* Eye-catching numbers so we know if the guest takes an interrupt
	 * before it's programmed its own IVPR/IVORs. */
1400
	vcpu->arch.ivpr = 0x55550000;
1401 1402
	for (i = 0; i < BOOKE_IRQPRIO_MAX; i++)
		vcpu->arch.ivor[i] = 0x7700 | i * 4;
1403

1404 1405
	kvmppc_init_timing_stats(vcpu);

1406 1407 1408
	r = kvmppc_core_vcpu_setup(vcpu);
	kvmppc_sanity_check(vcpu);
	return r;
1409 1410
}

1411 1412 1413 1414
int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu)
{
	/* setup watchdog timer once */
	spin_lock_init(&vcpu->arch.wdt_lock);
1415
	timer_setup(&vcpu->arch.wdt_timer, kvmppc_watchdog_func, 0);
1416

1417 1418 1419 1420 1421
	/*
	 * Clear DBSR.MRR to avoid guest debug interrupt as
	 * this is of host interest
	 */
	mtspr(SPRN_DBSR, DBSR_MRR);
1422 1423 1424 1425 1426 1427 1428 1429
	return 0;
}

void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu)
{
	del_timer_sync(&vcpu->arch.wdt_timer);
}

1430 1431 1432 1433 1434
int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
{
	int i;

	regs->pc = vcpu->arch.pc;
1435
	regs->cr = kvmppc_get_cr(vcpu);
1436 1437
	regs->ctr = vcpu->arch.ctr;
	regs->lr = vcpu->arch.lr;
1438
	regs->xer = kvmppc_get_xer(vcpu);
1439
	regs->msr = vcpu->arch.shared->msr;
1440 1441
	regs->srr0 = kvmppc_get_srr0(vcpu);
	regs->srr1 = kvmppc_get_srr1(vcpu);
1442
	regs->pid = vcpu->arch.pid;
1443 1444 1445 1446 1447 1448 1449 1450
	regs->sprg0 = kvmppc_get_sprg0(vcpu);
	regs->sprg1 = kvmppc_get_sprg1(vcpu);
	regs->sprg2 = kvmppc_get_sprg2(vcpu);
	regs->sprg3 = kvmppc_get_sprg3(vcpu);
	regs->sprg4 = kvmppc_get_sprg4(vcpu);
	regs->sprg5 = kvmppc_get_sprg5(vcpu);
	regs->sprg6 = kvmppc_get_sprg6(vcpu);
	regs->sprg7 = kvmppc_get_sprg7(vcpu);
1451 1452

	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
1453
		regs->gpr[i] = kvmppc_get_gpr(vcpu, i);
1454 1455 1456 1457 1458 1459 1460 1461 1462

	return 0;
}

int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
{
	int i;

	vcpu->arch.pc = regs->pc;
1463
	kvmppc_set_cr(vcpu, regs->cr);
1464 1465
	vcpu->arch.ctr = regs->ctr;
	vcpu->arch.lr = regs->lr;
1466
	kvmppc_set_xer(vcpu, regs->xer);
1467
	kvmppc_set_msr(vcpu, regs->msr);
1468 1469
	kvmppc_set_srr0(vcpu, regs->srr0);
	kvmppc_set_srr1(vcpu, regs->srr1);
S
Scott Wood 已提交
1470
	kvmppc_set_pid(vcpu, regs->pid);
1471 1472 1473 1474 1475 1476 1477 1478
	kvmppc_set_sprg0(vcpu, regs->sprg0);
	kvmppc_set_sprg1(vcpu, regs->sprg1);
	kvmppc_set_sprg2(vcpu, regs->sprg2);
	kvmppc_set_sprg3(vcpu, regs->sprg3);
	kvmppc_set_sprg4(vcpu, regs->sprg4);
	kvmppc_set_sprg5(vcpu, regs->sprg5);
	kvmppc_set_sprg6(vcpu, regs->sprg6);
	kvmppc_set_sprg7(vcpu, regs->sprg7);
1479

1480 1481
	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
		kvmppc_set_gpr(vcpu, i, regs->gpr[i]);
1482 1483 1484 1485

	return 0;
}

S
Scott Wood 已提交
1486 1487 1488 1489 1490 1491 1492 1493 1494 1495
static void get_sregs_base(struct kvm_vcpu *vcpu,
                           struct kvm_sregs *sregs)
{
	u64 tb = get_tb();

	sregs->u.e.features |= KVM_SREGS_E_BASE;

	sregs->u.e.csrr0 = vcpu->arch.csrr0;
	sregs->u.e.csrr1 = vcpu->arch.csrr1;
	sregs->u.e.mcsr = vcpu->arch.mcsr;
1496
	sregs->u.e.esr = kvmppc_get_esr(vcpu);
1497
	sregs->u.e.dear = kvmppc_get_dar(vcpu);
S
Scott Wood 已提交
1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
	sregs->u.e.tsr = vcpu->arch.tsr;
	sregs->u.e.tcr = vcpu->arch.tcr;
	sregs->u.e.dec = kvmppc_get_dec(vcpu, tb);
	sregs->u.e.tb = tb;
	sregs->u.e.vrsave = vcpu->arch.vrsave;
}

static int set_sregs_base(struct kvm_vcpu *vcpu,
                          struct kvm_sregs *sregs)
{
	if (!(sregs->u.e.features & KVM_SREGS_E_BASE))
		return 0;

	vcpu->arch.csrr0 = sregs->u.e.csrr0;
	vcpu->arch.csrr1 = sregs->u.e.csrr1;
	vcpu->arch.mcsr = sregs->u.e.mcsr;
1514
	kvmppc_set_esr(vcpu, sregs->u.e.esr);
1515
	kvmppc_set_dar(vcpu, sregs->u.e.dear);
S
Scott Wood 已提交
1516
	vcpu->arch.vrsave = sregs->u.e.vrsave;
1517
	kvmppc_set_tcr(vcpu, sregs->u.e.tcr);
S
Scott Wood 已提交
1518

1519
	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) {
S
Scott Wood 已提交
1520
		vcpu->arch.dec = sregs->u.e.dec;
1521 1522
		kvmppc_emulate_dec(vcpu);
	}
S
Scott Wood 已提交
1523

1524 1525
	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR)
		kvmppc_set_tsr(vcpu, sregs->u.e.tsr);
S
Scott Wood 已提交
1526 1527 1528 1529 1530 1531 1532 1533 1534

	return 0;
}

static void get_sregs_arch206(struct kvm_vcpu *vcpu,
                              struct kvm_sregs *sregs)
{
	sregs->u.e.features |= KVM_SREGS_E_ARCH206;

1535
	sregs->u.e.pir = vcpu->vcpu_id;
S
Scott Wood 已提交
1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547
	sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0;
	sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1;
	sregs->u.e.decar = vcpu->arch.decar;
	sregs->u.e.ivpr = vcpu->arch.ivpr;
}

static int set_sregs_arch206(struct kvm_vcpu *vcpu,
                             struct kvm_sregs *sregs)
{
	if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206))
		return 0;

1548
	if (sregs->u.e.pir != vcpu->vcpu_id)
S
Scott Wood 已提交
1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
		return -EINVAL;

	vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0;
	vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1;
	vcpu->arch.decar = sregs->u.e.decar;
	vcpu->arch.ivpr = sregs->u.e.ivpr;

	return 0;
}

1559
int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
S
Scott Wood 已提交
1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
{
	sregs->u.e.features |= KVM_SREGS_E_IVOR;

	sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL];
	sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK];
	sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE];
	sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE];
	sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL];
	sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT];
	sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM];
	sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL];
	sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL];
	sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL];
	sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER];
	sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT];
	sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG];
	sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS];
	sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS];
	sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG];
1579
	return 0;
S
Scott Wood 已提交
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
}

int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
{
	if (!(sregs->u.e.features & KVM_SREGS_E_IVOR))
		return 0;

	vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0];
	vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1];
	vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2];
	vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3];
	vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4];
	vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5];
	vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6];
	vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7];
	vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8];
	vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9];
	vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10];
	vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11];
	vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12];
	vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13];
	vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14];
	vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15];

	return 0;
}

1607 1608 1609
int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
                                  struct kvm_sregs *sregs)
{
S
Scott Wood 已提交
1610 1611 1612 1613
	sregs->pvr = vcpu->arch.pvr;

	get_sregs_base(vcpu, sregs);
	get_sregs_arch206(vcpu, sregs);
1614
	return vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs);
1615 1616 1617 1618 1619
}

int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
                                  struct kvm_sregs *sregs)
{
S
Scott Wood 已提交
1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
	int ret;

	if (vcpu->arch.pvr != sregs->pvr)
		return -EINVAL;

	ret = set_sregs_base(vcpu, sregs);
	if (ret < 0)
		return ret;

	ret = set_sregs_arch206(vcpu, sregs);
	if (ret < 0)
		return ret;

1633
	return vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs);
1634 1635
}

1636 1637
int kvmppc_get_one_reg(struct kvm_vcpu *vcpu, u64 id,
			union kvmppc_one_reg *val)
1638
{
1639 1640
	int r = 0;

1641
	switch (id) {
1642
	case KVM_REG_PPC_IAC1:
1643
		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac1);
1644
		break;
1645
	case KVM_REG_PPC_IAC2:
1646
		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac2);
1647 1648
		break;
#if CONFIG_PPC_ADV_DEBUG_IACS > 2
1649
	case KVM_REG_PPC_IAC3:
1650
		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac3);
1651
		break;
1652
	case KVM_REG_PPC_IAC4:
1653
		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac4);
1654
		break;
1655
#endif
1656
	case KVM_REG_PPC_DAC1:
1657
		*val = get_reg_val(id, vcpu->arch.dbg_reg.dac1);
1658
		break;
1659
	case KVM_REG_PPC_DAC2:
1660
		*val = get_reg_val(id, vcpu->arch.dbg_reg.dac2);
1661
		break;
1662
	case KVM_REG_PPC_EPR: {
1663
		u32 epr = kvmppc_get_epr(vcpu);
1664
		*val = get_reg_val(id, epr);
1665 1666
		break;
	}
1667 1668
#if defined(CONFIG_64BIT)
	case KVM_REG_PPC_EPCR:
1669
		*val = get_reg_val(id, vcpu->arch.epcr);
1670 1671
		break;
#endif
1672
	case KVM_REG_PPC_TCR:
1673
		*val = get_reg_val(id, vcpu->arch.tcr);
1674 1675
		break;
	case KVM_REG_PPC_TSR:
1676
		*val = get_reg_val(id, vcpu->arch.tsr);
1677
		break;
1678
	case KVM_REG_PPC_DEBUG_INST:
1679
		*val = get_reg_val(id, KVMPPC_INST_SW_BREAKPOINT);
1680
		break;
1681
	case KVM_REG_PPC_VRSAVE:
1682
		*val = get_reg_val(id, vcpu->arch.vrsave);
1683
		break;
1684
	default:
1685
		r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, id, val);
1686 1687
		break;
	}
1688

1689
	return r;
1690 1691
}

1692 1693
int kvmppc_set_one_reg(struct kvm_vcpu *vcpu, u64 id,
			union kvmppc_one_reg *val)
1694
{
1695 1696
	int r = 0;

1697
	switch (id) {
1698
	case KVM_REG_PPC_IAC1:
1699
		vcpu->arch.dbg_reg.iac1 = set_reg_val(id, *val);
1700
		break;
1701
	case KVM_REG_PPC_IAC2:
1702
		vcpu->arch.dbg_reg.iac2 = set_reg_val(id, *val);
1703 1704
		break;
#if CONFIG_PPC_ADV_DEBUG_IACS > 2
1705
	case KVM_REG_PPC_IAC3:
1706
		vcpu->arch.dbg_reg.iac3 = set_reg_val(id, *val);
1707
		break;
1708
	case KVM_REG_PPC_IAC4:
1709
		vcpu->arch.dbg_reg.iac4 = set_reg_val(id, *val);
1710
		break;
1711
#endif
1712
	case KVM_REG_PPC_DAC1:
1713
		vcpu->arch.dbg_reg.dac1 = set_reg_val(id, *val);
1714
		break;
1715
	case KVM_REG_PPC_DAC2:
1716
		vcpu->arch.dbg_reg.dac2 = set_reg_val(id, *val);
1717
		break;
1718
	case KVM_REG_PPC_EPR: {
1719
		u32 new_epr = set_reg_val(id, *val);
1720
		kvmppc_set_epr(vcpu, new_epr);
1721 1722
		break;
	}
1723 1724
#if defined(CONFIG_64BIT)
	case KVM_REG_PPC_EPCR: {
1725
		u32 new_epcr = set_reg_val(id, *val);
1726
		kvmppc_set_epcr(vcpu, new_epcr);
1727 1728 1729
		break;
	}
#endif
1730
	case KVM_REG_PPC_OR_TSR: {
1731
		u32 tsr_bits = set_reg_val(id, *val);
1732 1733 1734 1735
		kvmppc_set_tsr_bits(vcpu, tsr_bits);
		break;
	}
	case KVM_REG_PPC_CLEAR_TSR: {
1736
		u32 tsr_bits = set_reg_val(id, *val);
1737 1738 1739 1740
		kvmppc_clr_tsr_bits(vcpu, tsr_bits);
		break;
	}
	case KVM_REG_PPC_TSR: {
1741
		u32 tsr = set_reg_val(id, *val);
1742 1743 1744 1745
		kvmppc_set_tsr(vcpu, tsr);
		break;
	}
	case KVM_REG_PPC_TCR: {
1746
		u32 tcr = set_reg_val(id, *val);
1747 1748 1749
		kvmppc_set_tcr(vcpu, tcr);
		break;
	}
1750
	case KVM_REG_PPC_VRSAVE:
1751
		vcpu->arch.vrsave = set_reg_val(id, *val);
1752
		break;
1753
	default:
1754
		r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, id, val);
1755 1756
		break;
	}
1757

1758
	return r;
1759 1760
}

1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773
int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
{
	return -ENOTSUPP;
}

int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
{
	return -ENOTSUPP;
}

int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
                                  struct kvm_translation *tr)
{
1774 1775 1776 1777
	int r;

	r = kvmppc_core_vcpu_translate(vcpu, tr);
	return r;
1778
}
1779

1780 1781 1782 1783 1784
int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
{
	return -ENOTSUPP;
}

1785
void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
1786 1787 1788 1789
			      struct kvm_memory_slot *dont)
{
}

1790
int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
1791 1792 1793 1794 1795
			       unsigned long npages)
{
	return 0;
}

1796
int kvmppc_core_prepare_memory_region(struct kvm *kvm,
1797
				      struct kvm_memory_slot *memslot,
1798
				      const struct kvm_userspace_memory_region *mem)
1799 1800 1801 1802 1803
{
	return 0;
}

void kvmppc_core_commit_memory_region(struct kvm *kvm,
1804
				const struct kvm_userspace_memory_region *mem,
1805 1806
				const struct kvm_memory_slot *old,
				const struct kvm_memory_slot *new)
1807 1808 1809 1810
{
}

void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot)
1811 1812 1813
{
}

1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825
void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr)
{
#if defined(CONFIG_64BIT)
	vcpu->arch.epcr = new_epcr;
#ifdef CONFIG_KVM_BOOKE_HV
	vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM;
	if (vcpu->arch.epcr  & SPRN_EPCR_ICM)
		vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM;
#endif
#endif
}

1826 1827 1828
void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr)
{
	vcpu->arch.tcr = new_tcr;
1829
	arm_next_watchdog(vcpu);
1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
	update_timer_ints(vcpu);
}

void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
{
	set_bits(tsr_bits, &vcpu->arch.tsr);
	smp_wmb();
	kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
	kvm_vcpu_kick(vcpu);
}

void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
{
	clear_bits(tsr_bits, &vcpu->arch.tsr);
1844 1845 1846 1847 1848 1849 1850 1851

	/*
	 * We may have stopped the watchdog due to
	 * being stuck on final expiration.
	 */
	if (tsr_bits & (TSR_ENW | TSR_WIS))
		arm_next_watchdog(vcpu);

1852 1853 1854
	update_timer_ints(vcpu);
}

1855
void kvmppc_decrementer_func(struct kvm_vcpu *vcpu)
1856
{
1857 1858 1859 1860 1861
	if (vcpu->arch.tcr & TCR_ARE) {
		vcpu->arch.dec = vcpu->arch.decar;
		kvmppc_emulate_dec(vcpu);
	}

1862 1863 1864
	kvmppc_set_tsr_bits(vcpu, TSR_DIS);
}

1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942
static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg,
				       uint64_t addr, int index)
{
	switch (index) {
	case 0:
		dbg_reg->dbcr0 |= DBCR0_IAC1;
		dbg_reg->iac1 = addr;
		break;
	case 1:
		dbg_reg->dbcr0 |= DBCR0_IAC2;
		dbg_reg->iac2 = addr;
		break;
#if CONFIG_PPC_ADV_DEBUG_IACS > 2
	case 2:
		dbg_reg->dbcr0 |= DBCR0_IAC3;
		dbg_reg->iac3 = addr;
		break;
	case 3:
		dbg_reg->dbcr0 |= DBCR0_IAC4;
		dbg_reg->iac4 = addr;
		break;
#endif
	default:
		return -EINVAL;
	}

	dbg_reg->dbcr0 |= DBCR0_IDM;
	return 0;
}

static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr,
				       int type, int index)
{
	switch (index) {
	case 0:
		if (type & KVMPPC_DEBUG_WATCH_READ)
			dbg_reg->dbcr0 |= DBCR0_DAC1R;
		if (type & KVMPPC_DEBUG_WATCH_WRITE)
			dbg_reg->dbcr0 |= DBCR0_DAC1W;
		dbg_reg->dac1 = addr;
		break;
	case 1:
		if (type & KVMPPC_DEBUG_WATCH_READ)
			dbg_reg->dbcr0 |= DBCR0_DAC2R;
		if (type & KVMPPC_DEBUG_WATCH_WRITE)
			dbg_reg->dbcr0 |= DBCR0_DAC2W;
		dbg_reg->dac2 = addr;
		break;
	default:
		return -EINVAL;
	}

	dbg_reg->dbcr0 |= DBCR0_IDM;
	return 0;
}
void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set)
{
	/* XXX: Add similar MSR protection for BookE-PR */
#ifdef CONFIG_KVM_BOOKE_HV
	BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP));
	if (set) {
		if (prot_bitmap & MSR_UCLE)
			vcpu->arch.shadow_msrp |= MSRP_UCLEP;
		if (prot_bitmap & MSR_DE)
			vcpu->arch.shadow_msrp |= MSRP_DEP;
		if (prot_bitmap & MSR_PMM)
			vcpu->arch.shadow_msrp |= MSRP_PMMP;
	} else {
		if (prot_bitmap & MSR_UCLE)
			vcpu->arch.shadow_msrp &= ~MSRP_UCLEP;
		if (prot_bitmap & MSR_DE)
			vcpu->arch.shadow_msrp &= ~MSRP_DEP;
		if (prot_bitmap & MSR_PMM)
			vcpu->arch.shadow_msrp &= ~MSRP_PMMP;
	}
#endif
}

1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993
int kvmppc_xlate(struct kvm_vcpu *vcpu, ulong eaddr, enum xlate_instdata xlid,
		 enum xlate_readwrite xlrw, struct kvmppc_pte *pte)
{
	int gtlb_index;
	gpa_t gpaddr;

#ifdef CONFIG_KVM_E500V2
	if (!(vcpu->arch.shared->msr & MSR_PR) &&
	    (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
		pte->eaddr = eaddr;
		pte->raddr = (vcpu->arch.magic_page_pa & PAGE_MASK) |
			     (eaddr & ~PAGE_MASK);
		pte->vpage = eaddr >> PAGE_SHIFT;
		pte->may_read = true;
		pte->may_write = true;
		pte->may_execute = true;

		return 0;
	}
#endif

	/* Check the guest TLB. */
	switch (xlid) {
	case XLATE_INST:
		gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
		break;
	case XLATE_DATA:
		gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
		break;
	default:
		BUG();
	}

	/* Do we have a TLB entry at all? */
	if (gtlb_index < 0)
		return -ENOENT;

	gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);

	pte->eaddr = eaddr;
	pte->raddr = (gpaddr & PAGE_MASK) | (eaddr & ~PAGE_MASK);
	pte->vpage = eaddr >> PAGE_SHIFT;

	/* XXX read permissions from the guest TLB */
	pte->may_read = true;
	pte->may_write = true;
	pte->may_execute = true;

	return 0;
}

1994 1995 1996 1997 1998 1999 2000
int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
					 struct kvm_guest_debug *dbg)
{
	struct debug_reg *dbg_reg;
	int n, b = 0, w = 0;

	if (!(dbg->control & KVM_GUESTDBG_ENABLE)) {
2001
		vcpu->arch.dbg_reg.dbcr0 = 0;
2002 2003 2004 2005 2006 2007 2008
		vcpu->guest_debug = 0;
		kvm_guest_protect_msr(vcpu, MSR_DE, false);
		return 0;
	}

	kvm_guest_protect_msr(vcpu, MSR_DE, true);
	vcpu->guest_debug = dbg->control;
2009
	vcpu->arch.dbg_reg.dbcr0 = 0;
2010 2011

	if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
2012
		vcpu->arch.dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC;
2013 2014

	/* Code below handles only HW breakpoints */
2015
	dbg_reg = &(vcpu->arch.dbg_reg);
2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044

#ifdef CONFIG_KVM_BOOKE_HV
	/*
	 * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1
	 * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0
	 */
	dbg_reg->dbcr1 = 0;
	dbg_reg->dbcr2 = 0;
#else
	/*
	 * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1
	 * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR
	 * is set.
	 */
	dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US |
			  DBCR1_IAC4US;
	dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
#endif

	if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
		return 0;

	for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) {
		uint64_t addr = dbg->arch.bp[n].addr;
		uint32_t type = dbg->arch.bp[n].type;

		if (type == KVMPPC_DEBUG_NONE)
			continue;

2045
		if (type & ~(KVMPPC_DEBUG_WATCH_READ |
2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064
			     KVMPPC_DEBUG_WATCH_WRITE |
			     KVMPPC_DEBUG_BREAKPOINT))
			return -EINVAL;

		if (type & KVMPPC_DEBUG_BREAKPOINT) {
			/* Setting H/W breakpoint */
			if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++))
				return -EINVAL;
		} else {
			/* Setting H/W watchpoint */
			if (kvmppc_booke_add_watchpoint(dbg_reg, addr,
							type, w++))
				return -EINVAL;
		}
	}

	return 0;
}

2065 2066
void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
{
2067
	vcpu->cpu = smp_processor_id();
2068
	current->thread.kvm_vcpu = vcpu;
2069 2070 2071 2072
}

void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu)
{
2073
	current->thread.kvm_vcpu = NULL;
2074
	vcpu->cpu = -1;
2075 2076 2077

	/* Clear pending debug event in DBSR */
	kvmppc_clear_dbsr();
2078 2079
}

2080 2081
void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu)
{
2082
	vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu);
2083 2084 2085 2086
}

int kvmppc_core_init_vm(struct kvm *kvm)
{
2087
	return kvm->arch.kvm_ops->init_vm(kvm);
2088 2089 2090 2091
}

struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id)
{
2092
	return kvm->arch.kvm_ops->vcpu_create(kvm, id);
2093 2094 2095 2096
}

void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu)
{
2097
	vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu);
2098 2099 2100 2101
}

void kvmppc_core_destroy_vm(struct kvm *kvm)
{
2102
	kvm->arch.kvm_ops->destroy_vm(kvm);
2103 2104 2105 2106
}

void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
{
2107
	vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu);
2108 2109 2110 2111
}

void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu)
{
2112
	vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu);
2113 2114
}

2115
int __init kvmppc_booke_init(void)
2116
{
2117
#ifndef CONFIG_KVM_BOOKE_HV
2118
	unsigned long ivor[16];
2119
	unsigned long *handler = kvmppc_booke_handler_addr;
2120
	unsigned long max_ivor = 0;
2121
	unsigned long handler_len;
2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153
	int i;

	/* We install our own exception handlers by hijacking IVPR. IVPR must
	 * be 16-bit aligned, so we need a 64KB allocation. */
	kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO,
	                                         VCPU_SIZE_ORDER);
	if (!kvmppc_booke_handlers)
		return -ENOMEM;

	/* XXX make sure our handlers are smaller than Linux's */

	/* Copy our interrupt handlers to match host IVORs. That way we don't
	 * have to swap the IVORs on every guest/host transition. */
	ivor[0] = mfspr(SPRN_IVOR0);
	ivor[1] = mfspr(SPRN_IVOR1);
	ivor[2] = mfspr(SPRN_IVOR2);
	ivor[3] = mfspr(SPRN_IVOR3);
	ivor[4] = mfspr(SPRN_IVOR4);
	ivor[5] = mfspr(SPRN_IVOR5);
	ivor[6] = mfspr(SPRN_IVOR6);
	ivor[7] = mfspr(SPRN_IVOR7);
	ivor[8] = mfspr(SPRN_IVOR8);
	ivor[9] = mfspr(SPRN_IVOR9);
	ivor[10] = mfspr(SPRN_IVOR10);
	ivor[11] = mfspr(SPRN_IVOR11);
	ivor[12] = mfspr(SPRN_IVOR12);
	ivor[13] = mfspr(SPRN_IVOR13);
	ivor[14] = mfspr(SPRN_IVOR14);
	ivor[15] = mfspr(SPRN_IVOR15);

	for (i = 0; i < 16; i++) {
		if (ivor[i] > max_ivor)
2154
			max_ivor = i;
2155

2156
		handler_len = handler[i + 1] - handler[i];
2157
		memcpy((void *)kvmppc_booke_handlers + ivor[i],
2158
		       (void *)handler[i], handler_len);
2159
	}
2160 2161 2162 2163

	handler_len = handler[max_ivor + 1] - handler[max_ivor];
	flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers +
			   ivor[max_ivor] + handler_len);
2164
#endif /* !BOOKE_HV */
2165
	return 0;
2166 2167
}

2168
void __exit kvmppc_booke_exit(void)
2169 2170 2171 2172
{
	free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER);
	kvm_exit();
}