booke.c 49.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License, version 2, as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
 *
 * Copyright IBM Corp. 2007
16
 * Copyright 2010-2011 Freescale Semiconductor, Inc.
17 18 19
 *
 * Authors: Hollis Blanchard <hollisb@us.ibm.com>
 *          Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com>
20 21
 *          Scott Wood <scottwood@freescale.com>
 *          Varun Sethi <varun.sethi@freescale.com>
22 23 24 25 26
 */

#include <linux/errno.h>
#include <linux/err.h>
#include <linux/kvm_host.h>
27
#include <linux/gfp.h>
28 29 30
#include <linux/module.h>
#include <linux/vmalloc.h>
#include <linux/fs.h>
31

32 33 34
#include <asm/cputable.h>
#include <asm/uaccess.h>
#include <asm/kvm_ppc.h>
35
#include <asm/cacheflush.h>
36 37 38
#include <asm/dbell.h>
#include <asm/hw_irq.h>
#include <asm/irq.h>
39
#include <asm/time.h>
40

41
#include "timing.h"
42
#include "booke.h"
43 44 45

#define CREATE_TRACE_POINTS
#include "trace_booke.h"
46

47 48
unsigned long kvmppc_booke_handlers;

49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65
#define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
#define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU

struct kvm_stats_debugfs_item debugfs_entries[] = {
	{ "mmio",       VCPU_STAT(mmio_exits) },
	{ "dcr",        VCPU_STAT(dcr_exits) },
	{ "sig",        VCPU_STAT(signal_exits) },
	{ "itlb_r",     VCPU_STAT(itlb_real_miss_exits) },
	{ "itlb_v",     VCPU_STAT(itlb_virt_miss_exits) },
	{ "dtlb_r",     VCPU_STAT(dtlb_real_miss_exits) },
	{ "dtlb_v",     VCPU_STAT(dtlb_virt_miss_exits) },
	{ "sysc",       VCPU_STAT(syscall_exits) },
	{ "isi",        VCPU_STAT(isi_exits) },
	{ "dsi",        VCPU_STAT(dsi_exits) },
	{ "inst_emu",   VCPU_STAT(emulated_inst_exits) },
	{ "dec",        VCPU_STAT(dec_exits) },
	{ "ext_intr",   VCPU_STAT(ext_intr_exits) },
66
	{ "halt_wakeup", VCPU_STAT(halt_wakeup) },
67 68
	{ "doorbell", VCPU_STAT(dbell_exits) },
	{ "guest doorbell", VCPU_STAT(gdbell_exits) },
69
	{ "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
70 71 72 73 74 75 76 77
	{ NULL }
};

/* TODO: use vcpu_printf() */
void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu)
{
	int i;

78
	printk("pc:   %08lx msr:  %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr);
79
	printk("lr:   %08lx ctr:  %08lx\n", vcpu->arch.lr, vcpu->arch.ctr);
80 81
	printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0,
					    vcpu->arch.shared->srr1);
82 83 84 85

	printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions);

	for (i = 0; i < 32; i += 4) {
86
		printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i,
87 88 89 90
		       kvmppc_get_gpr(vcpu, i),
		       kvmppc_get_gpr(vcpu, i+1),
		       kvmppc_get_gpr(vcpu, i+2),
		       kvmppc_get_gpr(vcpu, i+3));
91 92 93
	}
}

94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
#ifdef CONFIG_SPE
void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu)
{
	preempt_disable();
	enable_kernel_spe();
	kvmppc_save_guest_spe(vcpu);
	vcpu->arch.shadow_msr &= ~MSR_SPE;
	preempt_enable();
}

static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu)
{
	preempt_disable();
	enable_kernel_spe();
	kvmppc_load_guest_spe(vcpu);
	vcpu->arch.shadow_msr |= MSR_SPE;
	preempt_enable();
}

static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
{
	if (vcpu->arch.shared->msr & MSR_SPE) {
		if (!(vcpu->arch.shadow_msr & MSR_SPE))
			kvmppc_vcpu_enable_spe(vcpu);
	} else if (vcpu->arch.shadow_msr & MSR_SPE) {
		kvmppc_vcpu_disable_spe(vcpu);
	}
}
#else
static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
{
}
#endif

128 129 130 131 132 133 134 135 136 137
static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu)
{
#if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV)
	/* We always treat the FP bit as enabled from the host
	   perspective, so only need to adjust the shadow MSR */
	vcpu->arch.shadow_msr &= ~MSR_FP;
	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP;
#endif
}

138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu)
{
	/* Synchronize guest's desire to get debug interrupts into shadow MSR */
#ifndef CONFIG_KVM_BOOKE_HV
	vcpu->arch.shadow_msr &= ~MSR_DE;
	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE;
#endif

	/* Force enable debug interrupts when user space wants to debug */
	if (vcpu->guest_debug) {
#ifdef CONFIG_KVM_BOOKE_HV
		/*
		 * Since there is no shadow MSR, sync MSR_DE into the guest
		 * visible MSR.
		 */
		vcpu->arch.shared->msr |= MSR_DE;
#else
		vcpu->arch.shadow_msr |= MSR_DE;
		vcpu->arch.shared->msr &= ~MSR_DE;
#endif
	}
}

L
Liu Yu 已提交
161 162 163 164
/*
 * Helper function for "full" MSR writes.  No need to call this if only
 * EE/CE/ME/DE/RI are changing.
 */
165 166
void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr)
{
L
Liu Yu 已提交
167
	u32 old_msr = vcpu->arch.shared->msr;
168

169 170 171 172
#ifdef CONFIG_KVM_BOOKE_HV
	new_msr |= MSR_GS;
#endif

173 174
	vcpu->arch.shared->msr = new_msr;

L
Liu Yu 已提交
175
	kvmppc_mmu_msr_notify(vcpu, old_msr);
176
	kvmppc_vcpu_sync_spe(vcpu);
177
	kvmppc_vcpu_sync_fpu(vcpu);
178
	kvmppc_vcpu_sync_debug(vcpu);
179 180
}

181 182
static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu,
                                       unsigned int priority)
183
{
184
	trace_kvm_booke_queue_irqprio(vcpu, priority);
185 186 187
	set_bit(priority, &vcpu->arch.pending_exceptions);
}

188 189
static void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu,
                                        ulong dear_flags, ulong esr_flags)
190
{
191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210
	vcpu->arch.queued_dear = dear_flags;
	vcpu->arch.queued_esr = esr_flags;
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS);
}

static void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu,
                                           ulong dear_flags, ulong esr_flags)
{
	vcpu->arch.queued_dear = dear_flags;
	vcpu->arch.queued_esr = esr_flags;
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE);
}

static void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu,
                                           ulong esr_flags)
{
	vcpu->arch.queued_esr = esr_flags;
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE);
}

211 212 213 214 215 216 217 218
static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags,
					ulong esr_flags)
{
	vcpu->arch.queued_dear = dear_flags;
	vcpu->arch.queued_esr = esr_flags;
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT);
}

219 220 221
void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags)
{
	vcpu->arch.queued_esr = esr_flags;
222
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM);
223 224 225 226
}

void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu)
{
227
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER);
228 229 230 231
}

int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu)
{
232
	return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
233 234
}

235 236 237 238 239
void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu)
{
	clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
}

240 241 242
void kvmppc_core_queue_external(struct kvm_vcpu *vcpu,
                                struct kvm_interrupt *irq)
{
243 244 245 246 247 248
	unsigned int prio = BOOKE_IRQPRIO_EXTERNAL;

	if (irq->irq == KVM_INTERRUPT_SET_LEVEL)
		prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL;

	kvmppc_booke_queue_irqprio(vcpu, prio);
249 250
}

251
void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu)
252 253
{
	clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions);
254
	clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions);
255 256
}

257 258 259 260 261 262 263 264 265 266
static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu)
{
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG);
}

static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu)
{
	clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions);
}

267 268
static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
{
269 270
	kvmppc_set_srr0(vcpu, srr0);
	kvmppc_set_srr1(vcpu, srr1);
271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
}

static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
{
	vcpu->arch.csrr0 = srr0;
	vcpu->arch.csrr1 = srr1;
}

static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
{
	if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) {
		vcpu->arch.dsrr0 = srr0;
		vcpu->arch.dsrr1 = srr1;
	} else {
		set_guest_csrr(vcpu, srr0, srr1);
	}
}

static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
{
	vcpu->arch.mcsrr0 = srr0;
	vcpu->arch.mcsrr1 = srr1;
}

295 296 297
/* Deliver the interrupt of the corresponding priority, if possible. */
static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu,
                                        unsigned int priority)
298
{
299
	int allowed = 0;
300
	ulong msr_mask = 0;
301
	bool update_esr = false, update_dear = false, update_epr = false;
302 303 304
	ulong crit_raw = vcpu->arch.shared->critical;
	ulong crit_r1 = kvmppc_get_gpr(vcpu, 1);
	bool crit;
305
	bool keep_irq = false;
306
	enum int_class int_class;
307
	ulong new_msr = vcpu->arch.shared->msr;
308 309 310 311 312 313 314 315 316 317 318

	/* Truncate crit indicators in 32 bit mode */
	if (!(vcpu->arch.shared->msr & MSR_SF)) {
		crit_raw &= 0xffffffff;
		crit_r1 &= 0xffffffff;
	}

	/* Critical section when crit == r1 */
	crit = (crit_raw == crit_r1);
	/* ... and we're in supervisor mode */
	crit = crit && !(vcpu->arch.shared->msr & MSR_PR);
319

320 321 322 323 324
	if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) {
		priority = BOOKE_IRQPRIO_EXTERNAL;
		keep_irq = true;
	}

325
	if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags)
326 327
		update_epr = true;

328 329 330
	switch (priority) {
	case BOOKE_IRQPRIO_DTLB_MISS:
	case BOOKE_IRQPRIO_DATA_STORAGE:
331
	case BOOKE_IRQPRIO_ALIGNMENT:
332 333
		update_dear = true;
		/* fall through */
334
	case BOOKE_IRQPRIO_INST_STORAGE:
335 336 337 338 339
	case BOOKE_IRQPRIO_PROGRAM:
		update_esr = true;
		/* fall through */
	case BOOKE_IRQPRIO_ITLB_MISS:
	case BOOKE_IRQPRIO_SYSCALL:
340
	case BOOKE_IRQPRIO_FP_UNAVAIL:
341 342 343
	case BOOKE_IRQPRIO_SPE_UNAVAIL:
	case BOOKE_IRQPRIO_SPE_FP_DATA:
	case BOOKE_IRQPRIO_SPE_FP_ROUND:
344 345
	case BOOKE_IRQPRIO_AP_UNAVAIL:
		allowed = 1;
346
		msr_mask = MSR_CE | MSR_ME | MSR_DE;
347
		int_class = INT_CLASS_NONCRIT;
348
		break;
349
	case BOOKE_IRQPRIO_WATCHDOG:
350
	case BOOKE_IRQPRIO_CRITICAL:
351
	case BOOKE_IRQPRIO_DBELL_CRIT:
352
		allowed = vcpu->arch.shared->msr & MSR_CE;
353
		allowed = allowed && !crit;
354
		msr_mask = MSR_ME;
355
		int_class = INT_CLASS_CRIT;
356
		break;
357
	case BOOKE_IRQPRIO_MACHINE_CHECK:
358
		allowed = vcpu->arch.shared->msr & MSR_ME;
359 360
		allowed = allowed && !crit;
		int_class = INT_CLASS_MC;
361
		break;
362 363
	case BOOKE_IRQPRIO_DECREMENTER:
	case BOOKE_IRQPRIO_FIT:
364 365 366
		keep_irq = true;
		/* fall through */
	case BOOKE_IRQPRIO_EXTERNAL:
367
	case BOOKE_IRQPRIO_DBELL:
368
		allowed = vcpu->arch.shared->msr & MSR_EE;
369
		allowed = allowed && !crit;
370
		msr_mask = MSR_CE | MSR_ME | MSR_DE;
371
		int_class = INT_CLASS_NONCRIT;
372
		break;
373
	case BOOKE_IRQPRIO_DEBUG:
374
		allowed = vcpu->arch.shared->msr & MSR_DE;
375
		allowed = allowed && !crit;
376
		msr_mask = MSR_ME;
377
		int_class = INT_CLASS_CRIT;
378 379 380
		break;
	}

381
	if (allowed) {
382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400
		switch (int_class) {
		case INT_CLASS_NONCRIT:
			set_guest_srr(vcpu, vcpu->arch.pc,
				      vcpu->arch.shared->msr);
			break;
		case INT_CLASS_CRIT:
			set_guest_csrr(vcpu, vcpu->arch.pc,
				       vcpu->arch.shared->msr);
			break;
		case INT_CLASS_DBG:
			set_guest_dsrr(vcpu, vcpu->arch.pc,
				       vcpu->arch.shared->msr);
			break;
		case INT_CLASS_MC:
			set_guest_mcsrr(vcpu, vcpu->arch.pc,
					vcpu->arch.shared->msr);
			break;
		}

401
		vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority];
402
		if (update_esr == true)
403
			kvmppc_set_esr(vcpu, vcpu->arch.queued_esr);
404
		if (update_dear == true)
405
			kvmppc_set_dar(vcpu, vcpu->arch.queued_dear);
406 407 408
		if (update_epr == true) {
			if (vcpu->arch.epr_flags & KVMPPC_EPR_USER)
				kvm_make_request(KVM_REQ_EPR_EXIT, vcpu);
S
Scott Wood 已提交
409 410 411 412
			else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) {
				BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC);
				kvmppc_mpic_set_epr(vcpu);
			}
413
		}
414 415 416 417 418 419 420

		new_msr &= msr_mask;
#if defined(CONFIG_64BIT)
		if (vcpu->arch.epcr & SPRN_EPCR_ICM)
			new_msr |= MSR_CM;
#endif
		kvmppc_set_msr(vcpu, new_msr);
421

422 423
		if (!keep_irq)
			clear_bit(priority, &vcpu->arch.pending_exceptions);
424 425
	}

426 427 428 429 430 431 432 433 434 435 436 437 438 439
#ifdef CONFIG_KVM_BOOKE_HV
	/*
	 * If an interrupt is pending but masked, raise a guest doorbell
	 * so that we are notified when the guest enables the relevant
	 * MSR bit.
	 */
	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE)
		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT);
	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE)
		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT);
	if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK)
		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC);
#endif

440
	return allowed;
441 442
}

443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546
/*
 * Return the number of jiffies until the next timeout.  If the timeout is
 * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA
 * because the larger value can break the timer APIs.
 */
static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu)
{
	u64 tb, wdt_tb, wdt_ticks = 0;
	u64 nr_jiffies = 0;
	u32 period = TCR_GET_WP(vcpu->arch.tcr);

	wdt_tb = 1ULL << (63 - period);
	tb = get_tb();
	/*
	 * The watchdog timeout will hapeen when TB bit corresponding
	 * to watchdog will toggle from 0 to 1.
	 */
	if (tb & wdt_tb)
		wdt_ticks = wdt_tb;

	wdt_ticks += wdt_tb - (tb & (wdt_tb - 1));

	/* Convert timebase ticks to jiffies */
	nr_jiffies = wdt_ticks;

	if (do_div(nr_jiffies, tb_ticks_per_jiffy))
		nr_jiffies++;

	return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA);
}

static void arm_next_watchdog(struct kvm_vcpu *vcpu)
{
	unsigned long nr_jiffies;
	unsigned long flags;

	/*
	 * If TSR_ENW and TSR_WIS are not set then no need to exit to
	 * userspace, so clear the KVM_REQ_WATCHDOG request.
	 */
	if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS))
		clear_bit(KVM_REQ_WATCHDOG, &vcpu->requests);

	spin_lock_irqsave(&vcpu->arch.wdt_lock, flags);
	nr_jiffies = watchdog_next_timeout(vcpu);
	/*
	 * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA
	 * then do not run the watchdog timer as this can break timer APIs.
	 */
	if (nr_jiffies < NEXT_TIMER_MAX_DELTA)
		mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies);
	else
		del_timer(&vcpu->arch.wdt_timer);
	spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags);
}

void kvmppc_watchdog_func(unsigned long data)
{
	struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;
	u32 tsr, new_tsr;
	int final;

	do {
		new_tsr = tsr = vcpu->arch.tsr;
		final = 0;

		/* Time out event */
		if (tsr & TSR_ENW) {
			if (tsr & TSR_WIS)
				final = 1;
			else
				new_tsr = tsr | TSR_WIS;
		} else {
			new_tsr = tsr | TSR_ENW;
		}
	} while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr);

	if (new_tsr & TSR_WIS) {
		smp_wmb();
		kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
		kvm_vcpu_kick(vcpu);
	}

	/*
	 * If this is final watchdog expiry and some action is required
	 * then exit to userspace.
	 */
	if (final && (vcpu->arch.tcr & TCR_WRC_MASK) &&
	    vcpu->arch.watchdog_enabled) {
		smp_wmb();
		kvm_make_request(KVM_REQ_WATCHDOG, vcpu);
		kvm_vcpu_kick(vcpu);
	}

	/*
	 * Stop running the watchdog timer after final expiration to
	 * prevent the host from being flooded with timers if the
	 * guest sets a short period.
	 * Timers will resume when TSR/TCR is updated next time.
	 */
	if (!final)
		arm_next_watchdog(vcpu);
}

547 548 549 550 551 552
static void update_timer_ints(struct kvm_vcpu *vcpu)
{
	if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS))
		kvmppc_core_queue_dec(vcpu);
	else
		kvmppc_core_dequeue_dec(vcpu);
553 554 555 556 557

	if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS))
		kvmppc_core_queue_watchdog(vcpu);
	else
		kvmppc_core_dequeue_watchdog(vcpu);
558 559
}

560
static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu)
561 562 563 564
{
	unsigned long *pending = &vcpu->arch.pending_exceptions;
	unsigned int priority;

565
	priority = __ffs(*pending);
566
	while (priority < BOOKE_IRQPRIO_MAX) {
567
		if (kvmppc_booke_irqprio_deliver(vcpu, priority))
568 569 570 571 572 573
			break;

		priority = find_next_bit(pending,
		                         BITS_PER_BYTE * sizeof(*pending),
		                         priority + 1);
	}
574 575

	/* Tell the guest about our interrupt status */
576
	vcpu->arch.shared->int_pending = !!*pending;
577 578
}

579
/* Check pending exceptions and deliver one, if possible. */
580
int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu)
581
{
582
	int r = 0;
583 584 585 586
	WARN_ON_ONCE(!irqs_disabled());

	kvmppc_core_check_exceptions(vcpu);

587 588 589 590 591
	if (vcpu->requests) {
		/* Exception delivery raised request; start over */
		return 1;
	}

592 593 594
	if (vcpu->arch.shared->msr & MSR_WE) {
		local_irq_enable();
		kvm_vcpu_block(vcpu);
595
		clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
S
Scott Wood 已提交
596
		hard_irq_disable();
597 598

		kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS);
599
		r = 1;
600
	};
601 602 603 604

	return r;
}

605
int kvmppc_core_check_requests(struct kvm_vcpu *vcpu)
606
{
607 608
	int r = 1; /* Indicate we want to get back into the guest */

609 610
	if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu))
		update_timer_ints(vcpu);
611
#if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC)
612 613
	if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
		kvmppc_core_flush_tlb(vcpu);
614
#endif
615

616 617 618 619 620
	if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) {
		vcpu->run->exit_reason = KVM_EXIT_WATCHDOG;
		r = 0;
	}

621 622 623 624 625 626 627
	if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) {
		vcpu->run->epr.epr = 0;
		vcpu->arch.epr_needed = true;
		vcpu->run->exit_reason = KVM_EXIT_EPR;
		r = 0;
	}

628
	return r;
629 630
}

631 632
int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
{
633
	int ret, s;
634
	struct debug_reg debug;
635

636 637 638 639 640
	if (!vcpu->arch.sane) {
		kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		return -EINVAL;
	}

641 642 643
	s = kvmppc_prepare_to_enter(vcpu);
	if (s <= 0) {
		ret = s;
644 645
		goto out;
	}
S
Scott Wood 已提交
646
	/* interrupts now hard-disabled */
647

648 649 650 651 652 653 654 655 656 657 658 659 660 661 662
#ifdef CONFIG_PPC_FPU
	/* Save userspace FPU state in stack */
	enable_kernel_fp();

	/*
	 * Since we can't trap on MSR_FP in GS-mode, we consider the guest
	 * as always using the FPU.  Kernel usage of FP (via
	 * enable_kernel_fp()) in this thread must not occur while
	 * vcpu->fpu_active is set.
	 */
	vcpu->fpu_active = 1;

	kvmppc_load_guest_fp(vcpu);
#endif

663
	/* Switch to guest debug context */
664 665 666
	debug = vcpu->arch.shadow_dbg_reg;
	switch_booke_debug_regs(&debug);
	debug = current->thread.debug;
667 668
	current->thread.debug = vcpu->arch.shadow_dbg_reg;

669
	vcpu->arch.pgdir = current->mm->pgd;
670
	kvmppc_fix_ee_before_entry();
671

672
	ret = __kvmppc_vcpu_run(kvm_run, vcpu);
673

674 675 676
	/* No need for kvm_guest_exit. It's done in handle_exit.
	   We also get here with interrupts enabled. */

677
	/* Switch back to user space debug context */
678 679
	switch_booke_debug_regs(&debug);
	current->thread.debug = debug;
680

681 682 683 684 685 686
#ifdef CONFIG_PPC_FPU
	kvmppc_save_guest_fp(vcpu);

	vcpu->fpu_active = 0;
#endif

687
out:
688
	vcpu->mode = OUTSIDE_GUEST_MODE;
689 690 691
	return ret;
}

692 693 694 695 696 697 698 699 700 701 702 703 704
static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu)
{
	enum emulation_result er;

	er = kvmppc_emulate_instruction(run, vcpu);
	switch (er) {
	case EMULATE_DONE:
		/* don't overwrite subtypes, just account kvm_stats */
		kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS);
		/* Future optimization: only reload non-volatiles if
		 * they were actually modified by emulation. */
		return RESUME_GUEST_NV;

705 706 707
	case EMULATE_AGAIN:
		return RESUME_GUEST;

708 709 710 711 712 713 714 715 716 717 718
	case EMULATE_DO_DCR:
		run->exit_reason = KVM_EXIT_DCR;
		return RESUME_HOST;

	case EMULATE_FAIL:
		printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n",
		       __func__, vcpu->arch.pc, vcpu->arch.last_inst);
		/* For debugging, encode the failing instruction and
		 * report it to userspace. */
		run->hw.hardware_exit_reason = ~0ULL << 32;
		run->hw.hardware_exit_reason |= vcpu->arch.last_inst;
719
		kvmppc_core_queue_program(vcpu, ESR_PIL);
720 721
		return RESUME_HOST;

722 723 724
	case EMULATE_EXIT_USER:
		return RESUME_HOST;

725 726 727 728 729
	default:
		BUG();
	}
}

730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu)
{
	struct debug_reg *dbg_reg = &(vcpu->arch.shadow_dbg_reg);
	u32 dbsr = vcpu->arch.dbsr;

	run->debug.arch.status = 0;
	run->debug.arch.address = vcpu->arch.pc;

	if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) {
		run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT;
	} else {
		if (dbsr & (DBSR_DAC1W | DBSR_DAC2W))
			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE;
		else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R))
			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ;
		if (dbsr & (DBSR_DAC1R | DBSR_DAC1W))
			run->debug.arch.address = dbg_reg->dac1;
		else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W))
			run->debug.arch.address = dbg_reg->dac2;
	}

	return RESUME_HOST;
}

754
static void kvmppc_fill_pt_regs(struct pt_regs *regs)
755
{
756
	ulong r1, ip, msr, lr;
757

758 759 760 761 762 763 764 765 766 767 768 769
	asm("mr %0, 1" : "=r"(r1));
	asm("mflr %0" : "=r"(lr));
	asm("mfmsr %0" : "=r"(msr));
	asm("bl 1f; 1: mflr %0" : "=r"(ip));

	memset(regs, 0, sizeof(*regs));
	regs->gpr[1] = r1;
	regs->nip = ip;
	regs->msr = msr;
	regs->link = lr;
}

770 771 772 773 774 775
/*
 * For interrupts needed to be handled by host interrupt handlers,
 * corresponding host handler are called from here in similar way
 * (but not exact) as they are called from low level handler
 * (such as from arch/powerpc/kernel/head_fsl_booke.S).
 */
776 777 778 779
static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu,
				     unsigned int exit_nr)
{
	struct pt_regs regs;
780

781 782
	switch (exit_nr) {
	case BOOKE_INTERRUPT_EXTERNAL:
783 784
		kvmppc_fill_pt_regs(&regs);
		do_IRQ(&regs);
785 786
		break;
	case BOOKE_INTERRUPT_DECREMENTER:
787 788
		kvmppc_fill_pt_regs(&regs);
		timer_interrupt(&regs);
789
		break;
790
#if defined(CONFIG_PPC_DOORBELL)
791
	case BOOKE_INTERRUPT_DOORBELL:
792 793
		kvmppc_fill_pt_regs(&regs);
		doorbell_exception(&regs);
794 795 796 797 798
		break;
#endif
	case BOOKE_INTERRUPT_MACHINE_CHECK:
		/* FIXME */
		break;
799 800 801 802
	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
		kvmppc_fill_pt_regs(&regs);
		performance_monitor_exception(&regs);
		break;
803 804 805 806 807 808 809 810 811 812 813
	case BOOKE_INTERRUPT_WATCHDOG:
		kvmppc_fill_pt_regs(&regs);
#ifdef CONFIG_BOOKE_WDT
		WatchdogException(&regs);
#else
		unknown_exception(&regs);
#endif
		break;
	case BOOKE_INTERRUPT_CRITICAL:
		unknown_exception(&regs);
		break;
814 815 816 817 818
	case BOOKE_INTERRUPT_DEBUG:
		/* Save DBSR before preemption is enabled */
		vcpu->arch.dbsr = mfspr(SPRN_DBSR);
		kvmppc_clear_dbsr();
		break;
819
	}
820 821 822 823 824 825 826 827 828 829 830
}

/**
 * kvmppc_handle_exit
 *
 * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV)
 */
int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu,
                       unsigned int exit_nr)
{
	int r = RESUME_HOST;
831
	int s;
832
	int idx;
833 834 835 836 837 838

	/* update before a new last_exit_type is rewritten */
	kvmppc_update_timing_stats(vcpu);

	/* restart interrupts if they were meant for the host */
	kvmppc_restart_interrupt(vcpu, exit_nr);
839

840 841
	local_irq_enable();

842
	trace_kvm_exit(exit_nr, vcpu);
843
	kvm_guest_exit();
844

845 846 847 848 849
	run->exit_reason = KVM_EXIT_UNKNOWN;
	run->ready_for_interrupt_injection = 1;

	switch (exit_nr) {
	case BOOKE_INTERRUPT_MACHINE_CHECK:
850 851 852 853 854 855
		printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR));
		kvmppc_dump_vcpu(vcpu);
		/* For debugging, send invalid exit reason to user space */
		run->hw.hardware_exit_reason = ~1ULL << 32;
		run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR);
		r = RESUME_HOST;
856 857 858
		break;

	case BOOKE_INTERRUPT_EXTERNAL:
859
		kvmppc_account_exit(vcpu, EXT_INTR_EXITS);
860 861 862
		r = RESUME_GUEST;
		break;

863
	case BOOKE_INTERRUPT_DECREMENTER:
864
		kvmppc_account_exit(vcpu, DEC_EXITS);
865 866 867
		r = RESUME_GUEST;
		break;

868 869 870 871
	case BOOKE_INTERRUPT_WATCHDOG:
		r = RESUME_GUEST;
		break;

872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898
	case BOOKE_INTERRUPT_DOORBELL:
		kvmppc_account_exit(vcpu, DBELL_EXITS);
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_GUEST_DBELL_CRIT:
		kvmppc_account_exit(vcpu, GDBELL_EXITS);

		/*
		 * We are here because there is a pending guest interrupt
		 * which could not be delivered as MSR_CE or MSR_ME was not
		 * set.  Once we break from here we will retry delivery.
		 */
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_GUEST_DBELL:
		kvmppc_account_exit(vcpu, GDBELL_EXITS);

		/*
		 * We are here because there is a pending guest interrupt
		 * which could not be delivered as MSR_EE was not set.  Once
		 * we break from here we will retry delivery.
		 */
		r = RESUME_GUEST;
		break;

899 900 901 902
	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
		r = RESUME_GUEST;
		break;

903 904 905 906
	case BOOKE_INTERRUPT_HV_PRIV:
		r = emulation_exit(run, vcpu);
		break;

907
	case BOOKE_INTERRUPT_PROGRAM:
908
		if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) {
909 910 911 912 913 914 915 916
			/*
			 * Program traps generated by user-level software must
			 * be handled by the guest kernel.
			 *
			 * In GS mode, hypervisor privileged instructions trap
			 * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are
			 * actual program interrupts, handled by the guest.
			 */
917
			kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr);
918
			r = RESUME_GUEST;
919
			kvmppc_account_exit(vcpu, USR_PR_INST);
920 921 922
			break;
		}

923
		r = emulation_exit(run, vcpu);
924 925
		break;

926
	case BOOKE_INTERRUPT_FP_UNAVAIL:
927
		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL);
928
		kvmppc_account_exit(vcpu, FP_UNAVAIL);
929 930 931
		r = RESUME_GUEST;
		break;

932 933 934 935 936 937 938
#ifdef CONFIG_SPE
	case BOOKE_INTERRUPT_SPE_UNAVAIL: {
		if (vcpu->arch.shared->msr & MSR_SPE)
			kvmppc_vcpu_enable_spe(vcpu);
		else
			kvmppc_booke_queue_irqprio(vcpu,
						   BOOKE_IRQPRIO_SPE_UNAVAIL);
939 940
		r = RESUME_GUEST;
		break;
941
	}
942 943 944 945 946 947 948 949 950 951

	case BOOKE_INTERRUPT_SPE_FP_DATA:
		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA);
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_SPE_FP_ROUND:
		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND);
		r = RESUME_GUEST;
		break;
952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973
#else
	case BOOKE_INTERRUPT_SPE_UNAVAIL:
		/*
		 * Guest wants SPE, but host kernel doesn't support it.  Send
		 * an "unimplemented operation" program check to the guest.
		 */
		kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV);
		r = RESUME_GUEST;
		break;

	/*
	 * These really should never happen without CONFIG_SPE,
	 * as we should never enable the real MSR[SPE] in the guest.
	 */
	case BOOKE_INTERRUPT_SPE_FP_DATA:
	case BOOKE_INTERRUPT_SPE_FP_ROUND:
		printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n",
		       __func__, exit_nr, vcpu->arch.pc);
		run->hw.hardware_exit_reason = exit_nr;
		r = RESUME_HOST;
		break;
#endif
974

975
	case BOOKE_INTERRUPT_DATA_STORAGE:
976 977
		kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear,
		                               vcpu->arch.fault_esr);
978
		kvmppc_account_exit(vcpu, DSI_EXITS);
979 980 981 982
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_INST_STORAGE:
983
		kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr);
984
		kvmppc_account_exit(vcpu, ISI_EXITS);
985 986 987
		r = RESUME_GUEST;
		break;

988 989 990 991 992 993
	case BOOKE_INTERRUPT_ALIGNMENT:
		kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear,
		                            vcpu->arch.fault_esr);
		r = RESUME_GUEST;
		break;

994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008
#ifdef CONFIG_KVM_BOOKE_HV
	case BOOKE_INTERRUPT_HV_SYSCALL:
		if (!(vcpu->arch.shared->msr & MSR_PR)) {
			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
		} else {
			/*
			 * hcall from guest userspace -- send privileged
			 * instruction program check.
			 */
			kvmppc_core_queue_program(vcpu, ESR_PPR);
		}

		r = RESUME_GUEST;
		break;
#else
1009
	case BOOKE_INTERRUPT_SYSCALL:
1010 1011 1012 1013 1014 1015 1016 1017 1018
		if (!(vcpu->arch.shared->msr & MSR_PR) &&
		    (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) {
			/* KVM PV hypercalls */
			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
			r = RESUME_GUEST;
		} else {
			/* Guest syscalls */
			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL);
		}
1019
		kvmppc_account_exit(vcpu, SYSCALL_EXITS);
1020 1021
		r = RESUME_GUEST;
		break;
1022
#endif
1023 1024 1025

	case BOOKE_INTERRUPT_DTLB_MISS: {
		unsigned long eaddr = vcpu->arch.fault_dear;
1026
		int gtlb_index;
1027
		gpa_t gpaddr;
1028 1029
		gfn_t gfn;

1030
#ifdef CONFIG_KVM_E500V2
S
Scott Wood 已提交
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
		if (!(vcpu->arch.shared->msr & MSR_PR) &&
		    (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
			kvmppc_map_magic(vcpu);
			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
			r = RESUME_GUEST;

			break;
		}
#endif

1041
		/* Check the guest TLB. */
1042
		gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
1043
		if (gtlb_index < 0) {
1044
			/* The guest didn't have a mapping for it. */
1045 1046 1047
			kvmppc_core_queue_dtlb_miss(vcpu,
			                            vcpu->arch.fault_dear,
			                            vcpu->arch.fault_esr);
1048
			kvmppc_mmu_dtlb_miss(vcpu);
1049
			kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS);
1050 1051 1052 1053
			r = RESUME_GUEST;
			break;
		}

1054 1055
		idx = srcu_read_lock(&vcpu->kvm->srcu);

1056
		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
1057
		gfn = gpaddr >> PAGE_SHIFT;
1058 1059 1060 1061 1062 1063 1064 1065

		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
			/* The guest TLB had a mapping, but the shadow TLB
			 * didn't, and it is RAM. This could be because:
			 * a) the entry is mapping the host kernel, or
			 * b) the guest used a large mapping which we're faking
			 * Either way, we need to satisfy the fault without
			 * invoking the guest. */
1066
			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
1067
			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
1068 1069 1070 1071
			r = RESUME_GUEST;
		} else {
			/* Guest has mapped and accessed a page which is not
			 * actually RAM. */
1072
			vcpu->arch.paddr_accessed = gpaddr;
1073
			vcpu->arch.vaddr_accessed = eaddr;
1074
			r = kvmppc_emulate_mmio(run, vcpu);
1075
			kvmppc_account_exit(vcpu, MMIO_EXITS);
1076 1077
		}

1078
		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1079 1080 1081 1082 1083
		break;
	}

	case BOOKE_INTERRUPT_ITLB_MISS: {
		unsigned long eaddr = vcpu->arch.pc;
1084
		gpa_t gpaddr;
1085
		gfn_t gfn;
1086
		int gtlb_index;
1087 1088 1089 1090

		r = RESUME_GUEST;

		/* Check the guest TLB. */
1091
		gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
1092
		if (gtlb_index < 0) {
1093
			/* The guest didn't have a mapping for it. */
1094
			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
1095
			kvmppc_mmu_itlb_miss(vcpu);
1096
			kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS);
1097 1098 1099
			break;
		}

1100
		kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS);
1101

1102 1103
		idx = srcu_read_lock(&vcpu->kvm->srcu);

1104
		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
1105
		gfn = gpaddr >> PAGE_SHIFT;
1106 1107 1108 1109 1110 1111 1112 1113

		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
			/* The guest TLB had a mapping, but the shadow TLB
			 * didn't. This could be because:
			 * a) the entry is mapping the host kernel, or
			 * b) the guest used a large mapping which we're faking
			 * Either way, we need to satisfy the fault without
			 * invoking the guest. */
1114
			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
1115 1116
		} else {
			/* Guest mapped and leaped at non-RAM! */
1117
			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK);
1118 1119
		}

1120
		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1121 1122 1123
		break;
	}

1124
	case BOOKE_INTERRUPT_DEBUG: {
1125 1126 1127
		r = kvmppc_handle_debug(run, vcpu);
		if (r == RESUME_HOST)
			run->exit_reason = KVM_EXIT_DEBUG;
1128
		kvmppc_account_exit(vcpu, DEBUG_EXITS);
1129 1130 1131
		break;
	}

1132 1133 1134 1135 1136
	default:
		printk(KERN_EMERG "exit_nr %d\n", exit_nr);
		BUG();
	}

1137 1138 1139 1140
	/*
	 * To avoid clobbering exit_reason, only check for signals if we
	 * aren't already exiting to userspace for some other reason.
	 */
1141
	if (!(r & RESUME_HOST)) {
1142
		s = kvmppc_prepare_to_enter(vcpu);
S
Scott Wood 已提交
1143
		if (s <= 0)
1144
			r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV);
S
Scott Wood 已提交
1145 1146
		else {
			/* interrupts now hard-disabled */
1147
			kvmppc_fix_ee_before_entry();
1148
		}
1149 1150 1151 1152 1153
	}

	return r;
}

1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165
static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr)
{
	u32 old_tsr = vcpu->arch.tsr;

	vcpu->arch.tsr = new_tsr;

	if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS))
		arm_next_watchdog(vcpu);

	update_timer_ints(vcpu);
}

1166 1167 1168
/* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */
int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
{
1169
	int i;
1170
	int r;
1171

1172
	vcpu->arch.pc = 0;
1173
	vcpu->arch.shared->pir = vcpu->vcpu_id;
1174
	kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */
1175
	kvmppc_set_msr(vcpu, 0);
1176

1177
#ifndef CONFIG_KVM_BOOKE_HV
1178
	vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS;
1179
	vcpu->arch.shadow_pid = 1;
1180 1181
	vcpu->arch.shared->msr = 0;
#endif
1182

1183 1184
	/* Eye-catching numbers so we know if the guest takes an interrupt
	 * before it's programmed its own IVPR/IVORs. */
1185
	vcpu->arch.ivpr = 0x55550000;
1186 1187
	for (i = 0; i < BOOKE_IRQPRIO_MAX; i++)
		vcpu->arch.ivor[i] = 0x7700 | i * 4;
1188

1189 1190
	kvmppc_init_timing_stats(vcpu);

1191 1192 1193
	r = kvmppc_core_vcpu_setup(vcpu);
	kvmppc_sanity_check(vcpu);
	return r;
1194 1195
}

1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu)
{
	/* setup watchdog timer once */
	spin_lock_init(&vcpu->arch.wdt_lock);
	setup_timer(&vcpu->arch.wdt_timer, kvmppc_watchdog_func,
		    (unsigned long)vcpu);

	return 0;
}

void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu)
{
	del_timer_sync(&vcpu->arch.wdt_timer);
}

1211 1212 1213 1214 1215
int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
{
	int i;

	regs->pc = vcpu->arch.pc;
1216
	regs->cr = kvmppc_get_cr(vcpu);
1217 1218
	regs->ctr = vcpu->arch.ctr;
	regs->lr = vcpu->arch.lr;
1219
	regs->xer = kvmppc_get_xer(vcpu);
1220
	regs->msr = vcpu->arch.shared->msr;
1221 1222
	regs->srr0 = kvmppc_get_srr0(vcpu);
	regs->srr1 = kvmppc_get_srr1(vcpu);
1223
	regs->pid = vcpu->arch.pid;
1224 1225 1226 1227 1228 1229 1230 1231
	regs->sprg0 = kvmppc_get_sprg0(vcpu);
	regs->sprg1 = kvmppc_get_sprg1(vcpu);
	regs->sprg2 = kvmppc_get_sprg2(vcpu);
	regs->sprg3 = kvmppc_get_sprg3(vcpu);
	regs->sprg4 = kvmppc_get_sprg4(vcpu);
	regs->sprg5 = kvmppc_get_sprg5(vcpu);
	regs->sprg6 = kvmppc_get_sprg6(vcpu);
	regs->sprg7 = kvmppc_get_sprg7(vcpu);
1232 1233

	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
1234
		regs->gpr[i] = kvmppc_get_gpr(vcpu, i);
1235 1236 1237 1238 1239 1240 1241 1242 1243

	return 0;
}

int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
{
	int i;

	vcpu->arch.pc = regs->pc;
1244
	kvmppc_set_cr(vcpu, regs->cr);
1245 1246
	vcpu->arch.ctr = regs->ctr;
	vcpu->arch.lr = regs->lr;
1247
	kvmppc_set_xer(vcpu, regs->xer);
1248
	kvmppc_set_msr(vcpu, regs->msr);
1249 1250
	kvmppc_set_srr0(vcpu, regs->srr0);
	kvmppc_set_srr1(vcpu, regs->srr1);
S
Scott Wood 已提交
1251
	kvmppc_set_pid(vcpu, regs->pid);
1252 1253 1254 1255 1256 1257 1258 1259
	kvmppc_set_sprg0(vcpu, regs->sprg0);
	kvmppc_set_sprg1(vcpu, regs->sprg1);
	kvmppc_set_sprg2(vcpu, regs->sprg2);
	kvmppc_set_sprg3(vcpu, regs->sprg3);
	kvmppc_set_sprg4(vcpu, regs->sprg4);
	kvmppc_set_sprg5(vcpu, regs->sprg5);
	kvmppc_set_sprg6(vcpu, regs->sprg6);
	kvmppc_set_sprg7(vcpu, regs->sprg7);
1260

1261 1262
	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
		kvmppc_set_gpr(vcpu, i, regs->gpr[i]);
1263 1264 1265 1266

	return 0;
}

S
Scott Wood 已提交
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
static void get_sregs_base(struct kvm_vcpu *vcpu,
                           struct kvm_sregs *sregs)
{
	u64 tb = get_tb();

	sregs->u.e.features |= KVM_SREGS_E_BASE;

	sregs->u.e.csrr0 = vcpu->arch.csrr0;
	sregs->u.e.csrr1 = vcpu->arch.csrr1;
	sregs->u.e.mcsr = vcpu->arch.mcsr;
1277
	sregs->u.e.esr = kvmppc_get_esr(vcpu);
1278
	sregs->u.e.dear = kvmppc_get_dar(vcpu);
S
Scott Wood 已提交
1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
	sregs->u.e.tsr = vcpu->arch.tsr;
	sregs->u.e.tcr = vcpu->arch.tcr;
	sregs->u.e.dec = kvmppc_get_dec(vcpu, tb);
	sregs->u.e.tb = tb;
	sregs->u.e.vrsave = vcpu->arch.vrsave;
}

static int set_sregs_base(struct kvm_vcpu *vcpu,
                          struct kvm_sregs *sregs)
{
	if (!(sregs->u.e.features & KVM_SREGS_E_BASE))
		return 0;

	vcpu->arch.csrr0 = sregs->u.e.csrr0;
	vcpu->arch.csrr1 = sregs->u.e.csrr1;
	vcpu->arch.mcsr = sregs->u.e.mcsr;
1295
	kvmppc_set_esr(vcpu, sregs->u.e.esr);
1296
	kvmppc_set_dar(vcpu, sregs->u.e.dear);
S
Scott Wood 已提交
1297
	vcpu->arch.vrsave = sregs->u.e.vrsave;
1298
	kvmppc_set_tcr(vcpu, sregs->u.e.tcr);
S
Scott Wood 已提交
1299

1300
	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) {
S
Scott Wood 已提交
1301
		vcpu->arch.dec = sregs->u.e.dec;
1302 1303
		kvmppc_emulate_dec(vcpu);
	}
S
Scott Wood 已提交
1304

1305 1306
	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR)
		kvmppc_set_tsr(vcpu, sregs->u.e.tsr);
S
Scott Wood 已提交
1307 1308 1309 1310 1311 1312 1313 1314 1315

	return 0;
}

static void get_sregs_arch206(struct kvm_vcpu *vcpu,
                              struct kvm_sregs *sregs)
{
	sregs->u.e.features |= KVM_SREGS_E_ARCH206;

1316
	sregs->u.e.pir = vcpu->vcpu_id;
S
Scott Wood 已提交
1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
	sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0;
	sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1;
	sregs->u.e.decar = vcpu->arch.decar;
	sregs->u.e.ivpr = vcpu->arch.ivpr;
}

static int set_sregs_arch206(struct kvm_vcpu *vcpu,
                             struct kvm_sregs *sregs)
{
	if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206))
		return 0;

1329
	if (sregs->u.e.pir != vcpu->vcpu_id)
S
Scott Wood 已提交
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339
		return -EINVAL;

	vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0;
	vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1;
	vcpu->arch.decar = sregs->u.e.decar;
	vcpu->arch.ivpr = sregs->u.e.ivpr;

	return 0;
}

1340
int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
S
Scott Wood 已提交
1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
{
	sregs->u.e.features |= KVM_SREGS_E_IVOR;

	sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL];
	sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK];
	sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE];
	sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE];
	sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL];
	sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT];
	sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM];
	sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL];
	sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL];
	sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL];
	sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER];
	sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT];
	sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG];
	sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS];
	sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS];
	sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG];
1360
	return 0;
S
Scott Wood 已提交
1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
}

int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
{
	if (!(sregs->u.e.features & KVM_SREGS_E_IVOR))
		return 0;

	vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0];
	vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1];
	vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2];
	vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3];
	vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4];
	vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5];
	vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6];
	vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7];
	vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8];
	vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9];
	vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10];
	vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11];
	vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12];
	vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13];
	vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14];
	vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15];

	return 0;
}

1388 1389 1390
int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
                                  struct kvm_sregs *sregs)
{
S
Scott Wood 已提交
1391 1392 1393 1394
	sregs->pvr = vcpu->arch.pvr;

	get_sregs_base(vcpu, sregs);
	get_sregs_arch206(vcpu, sregs);
1395
	return vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs);
1396 1397 1398 1399 1400
}

int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
                                  struct kvm_sregs *sregs)
{
S
Scott Wood 已提交
1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
	int ret;

	if (vcpu->arch.pvr != sregs->pvr)
		return -EINVAL;

	ret = set_sregs_base(vcpu, sregs);
	if (ret < 0)
		return ret;

	ret = set_sregs_arch206(vcpu, sregs);
	if (ret < 0)
		return ret;

1414
	return vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs);
1415 1416
}

1417 1418
int kvm_vcpu_ioctl_get_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg)
{
1419 1420 1421 1422 1423 1424 1425
	int r = 0;
	union kvmppc_one_reg val;
	int size;

	size = one_reg_size(reg->id);
	if (size > sizeof(val))
		return -EINVAL;
1426 1427 1428

	switch (reg->id) {
	case KVM_REG_PPC_IAC1:
1429 1430
		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac1);
		break;
1431
	case KVM_REG_PPC_IAC2:
1432 1433 1434
		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac2);
		break;
#if CONFIG_PPC_ADV_DEBUG_IACS > 2
1435
	case KVM_REG_PPC_IAC3:
1436 1437
		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac3);
		break;
1438
	case KVM_REG_PPC_IAC4:
1439
		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac4);
1440
		break;
1441
#endif
1442
	case KVM_REG_PPC_DAC1:
1443 1444
		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac1);
		break;
1445
	case KVM_REG_PPC_DAC2:
1446
		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac2);
1447
		break;
1448
	case KVM_REG_PPC_EPR: {
1449
		u32 epr = kvmppc_get_epr(vcpu);
1450
		val = get_reg_val(reg->id, epr);
1451 1452
		break;
	}
1453 1454
#if defined(CONFIG_64BIT)
	case KVM_REG_PPC_EPCR:
1455
		val = get_reg_val(reg->id, vcpu->arch.epcr);
1456 1457
		break;
#endif
1458
	case KVM_REG_PPC_TCR:
1459
		val = get_reg_val(reg->id, vcpu->arch.tcr);
1460 1461
		break;
	case KVM_REG_PPC_TSR:
1462
		val = get_reg_val(reg->id, vcpu->arch.tsr);
1463
		break;
1464
	case KVM_REG_PPC_DEBUG_INST:
1465
		val = get_reg_val(reg->id, KVMPPC_INST_EHPRIV_DEBUG);
1466
		break;
1467 1468
	case KVM_REG_PPC_VRSAVE:
		val = get_reg_val(reg->id, vcpu->arch.vrsave);
1469
		break;
1470
	default:
1471
		r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, reg->id, &val);
1472 1473
		break;
	}
1474 1475 1476 1477 1478 1479 1480

	if (r)
		return r;

	if (copy_to_user((char __user *)(unsigned long)reg->addr, &val, size))
		r = -EFAULT;

1481
	return r;
1482 1483 1484 1485
}

int kvm_vcpu_ioctl_set_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg)
{
1486 1487 1488 1489 1490 1491 1492 1493 1494 1495
	int r = 0;
	union kvmppc_one_reg val;
	int size;

	size = one_reg_size(reg->id);
	if (size > sizeof(val))
		return -EINVAL;

	if (copy_from_user(&val, (char __user *)(unsigned long)reg->addr, size))
		return -EFAULT;
1496 1497 1498

	switch (reg->id) {
	case KVM_REG_PPC_IAC1:
1499 1500
		vcpu->arch.dbg_reg.iac1 = set_reg_val(reg->id, val);
		break;
1501
	case KVM_REG_PPC_IAC2:
1502 1503 1504
		vcpu->arch.dbg_reg.iac2 = set_reg_val(reg->id, val);
		break;
#if CONFIG_PPC_ADV_DEBUG_IACS > 2
1505
	case KVM_REG_PPC_IAC3:
1506 1507
		vcpu->arch.dbg_reg.iac3 = set_reg_val(reg->id, val);
		break;
1508
	case KVM_REG_PPC_IAC4:
1509
		vcpu->arch.dbg_reg.iac4 = set_reg_val(reg->id, val);
1510
		break;
1511
#endif
1512
	case KVM_REG_PPC_DAC1:
1513 1514
		vcpu->arch.dbg_reg.dac1 = set_reg_val(reg->id, val);
		break;
1515
	case KVM_REG_PPC_DAC2:
1516
		vcpu->arch.dbg_reg.dac2 = set_reg_val(reg->id, val);
1517
		break;
1518
	case KVM_REG_PPC_EPR: {
1519 1520
		u32 new_epr = set_reg_val(reg->id, val);
		kvmppc_set_epr(vcpu, new_epr);
1521 1522
		break;
	}
1523 1524
#if defined(CONFIG_64BIT)
	case KVM_REG_PPC_EPCR: {
1525 1526
		u32 new_epcr = set_reg_val(reg->id, val);
		kvmppc_set_epcr(vcpu, new_epcr);
1527 1528 1529
		break;
	}
#endif
1530
	case KVM_REG_PPC_OR_TSR: {
1531
		u32 tsr_bits = set_reg_val(reg->id, val);
1532 1533 1534 1535
		kvmppc_set_tsr_bits(vcpu, tsr_bits);
		break;
	}
	case KVM_REG_PPC_CLEAR_TSR: {
1536
		u32 tsr_bits = set_reg_val(reg->id, val);
1537 1538 1539 1540
		kvmppc_clr_tsr_bits(vcpu, tsr_bits);
		break;
	}
	case KVM_REG_PPC_TSR: {
1541
		u32 tsr = set_reg_val(reg->id, val);
1542 1543 1544 1545
		kvmppc_set_tsr(vcpu, tsr);
		break;
	}
	case KVM_REG_PPC_TCR: {
1546
		u32 tcr = set_reg_val(reg->id, val);
1547 1548 1549
		kvmppc_set_tcr(vcpu, tcr);
		break;
	}
1550 1551 1552
	case KVM_REG_PPC_VRSAVE:
		vcpu->arch.vrsave = set_reg_val(reg->id, val);
		break;
1553
	default:
1554
		r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, reg->id, &val);
1555 1556
		break;
	}
1557

1558
	return r;
1559 1560
}

1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
{
	return -ENOTSUPP;
}

int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
{
	return -ENOTSUPP;
}

int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
                                  struct kvm_translation *tr)
{
1574 1575 1576 1577
	int r;

	r = kvmppc_core_vcpu_translate(vcpu, tr);
	return r;
1578
}
1579

1580 1581 1582 1583 1584
int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
{
	return -ENOTSUPP;
}

1585
void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
1586 1587 1588 1589
			      struct kvm_memory_slot *dont)
{
}

1590
int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
1591 1592 1593 1594 1595
			       unsigned long npages)
{
	return 0;
}

1596
int kvmppc_core_prepare_memory_region(struct kvm *kvm,
1597
				      struct kvm_memory_slot *memslot,
1598 1599 1600 1601 1602 1603
				      struct kvm_userspace_memory_region *mem)
{
	return 0;
}

void kvmppc_core_commit_memory_region(struct kvm *kvm,
1604
				struct kvm_userspace_memory_region *mem,
1605
				const struct kvm_memory_slot *old)
1606 1607 1608 1609
{
}

void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot)
1610 1611 1612
{
}

1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr)
{
#if defined(CONFIG_64BIT)
	vcpu->arch.epcr = new_epcr;
#ifdef CONFIG_KVM_BOOKE_HV
	vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM;
	if (vcpu->arch.epcr  & SPRN_EPCR_ICM)
		vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM;
#endif
#endif
}

1625 1626 1627
void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr)
{
	vcpu->arch.tcr = new_tcr;
1628
	arm_next_watchdog(vcpu);
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
	update_timer_ints(vcpu);
}

void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
{
	set_bits(tsr_bits, &vcpu->arch.tsr);
	smp_wmb();
	kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
	kvm_vcpu_kick(vcpu);
}

void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
{
	clear_bits(tsr_bits, &vcpu->arch.tsr);
1643 1644 1645 1646 1647 1648 1649 1650

	/*
	 * We may have stopped the watchdog due to
	 * being stuck on final expiration.
	 */
	if (tsr_bits & (TSR_ENW | TSR_WIS))
		arm_next_watchdog(vcpu);

1651 1652 1653 1654 1655 1656 1657
	update_timer_ints(vcpu);
}

void kvmppc_decrementer_func(unsigned long data)
{
	struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;

1658 1659 1660 1661 1662
	if (vcpu->arch.tcr & TCR_ARE) {
		vcpu->arch.dec = vcpu->arch.decar;
		kvmppc_emulate_dec(vcpu);
	}

1663 1664 1665
	kvmppc_set_tsr_bits(vcpu, TSR_DIS);
}

1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg,
				       uint64_t addr, int index)
{
	switch (index) {
	case 0:
		dbg_reg->dbcr0 |= DBCR0_IAC1;
		dbg_reg->iac1 = addr;
		break;
	case 1:
		dbg_reg->dbcr0 |= DBCR0_IAC2;
		dbg_reg->iac2 = addr;
		break;
#if CONFIG_PPC_ADV_DEBUG_IACS > 2
	case 2:
		dbg_reg->dbcr0 |= DBCR0_IAC3;
		dbg_reg->iac3 = addr;
		break;
	case 3:
		dbg_reg->dbcr0 |= DBCR0_IAC4;
		dbg_reg->iac4 = addr;
		break;
#endif
	default:
		return -EINVAL;
	}

	dbg_reg->dbcr0 |= DBCR0_IDM;
	return 0;
}

static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr,
				       int type, int index)
{
	switch (index) {
	case 0:
		if (type & KVMPPC_DEBUG_WATCH_READ)
			dbg_reg->dbcr0 |= DBCR0_DAC1R;
		if (type & KVMPPC_DEBUG_WATCH_WRITE)
			dbg_reg->dbcr0 |= DBCR0_DAC1W;
		dbg_reg->dac1 = addr;
		break;
	case 1:
		if (type & KVMPPC_DEBUG_WATCH_READ)
			dbg_reg->dbcr0 |= DBCR0_DAC2R;
		if (type & KVMPPC_DEBUG_WATCH_WRITE)
			dbg_reg->dbcr0 |= DBCR0_DAC2W;
		dbg_reg->dac2 = addr;
		break;
	default:
		return -EINVAL;
	}

	dbg_reg->dbcr0 |= DBCR0_IDM;
	return 0;
}
void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set)
{
	/* XXX: Add similar MSR protection for BookE-PR */
#ifdef CONFIG_KVM_BOOKE_HV
	BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP));
	if (set) {
		if (prot_bitmap & MSR_UCLE)
			vcpu->arch.shadow_msrp |= MSRP_UCLEP;
		if (prot_bitmap & MSR_DE)
			vcpu->arch.shadow_msrp |= MSRP_DEP;
		if (prot_bitmap & MSR_PMM)
			vcpu->arch.shadow_msrp |= MSRP_PMMP;
	} else {
		if (prot_bitmap & MSR_UCLE)
			vcpu->arch.shadow_msrp &= ~MSRP_UCLEP;
		if (prot_bitmap & MSR_DE)
			vcpu->arch.shadow_msrp &= ~MSRP_DEP;
		if (prot_bitmap & MSR_PMM)
			vcpu->arch.shadow_msrp &= ~MSRP_PMMP;
	}
#endif
}

int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
					 struct kvm_guest_debug *dbg)
{
	struct debug_reg *dbg_reg;
	int n, b = 0, w = 0;

	if (!(dbg->control & KVM_GUESTDBG_ENABLE)) {
		vcpu->arch.shadow_dbg_reg.dbcr0 = 0;
		vcpu->guest_debug = 0;
		kvm_guest_protect_msr(vcpu, MSR_DE, false);
		return 0;
	}

	kvm_guest_protect_msr(vcpu, MSR_DE, true);
	vcpu->guest_debug = dbg->control;
	vcpu->arch.shadow_dbg_reg.dbcr0 = 0;
	/* Set DBCR0_EDM in guest visible DBCR0 register. */
	vcpu->arch.dbg_reg.dbcr0 = DBCR0_EDM;

	if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
		vcpu->arch.shadow_dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC;

	/* Code below handles only HW breakpoints */
	dbg_reg = &(vcpu->arch.shadow_dbg_reg);

#ifdef CONFIG_KVM_BOOKE_HV
	/*
	 * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1
	 * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0
	 */
	dbg_reg->dbcr1 = 0;
	dbg_reg->dbcr2 = 0;
#else
	/*
	 * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1
	 * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR
	 * is set.
	 */
	dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US |
			  DBCR1_IAC4US;
	dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
#endif

	if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
		return 0;

	for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) {
		uint64_t addr = dbg->arch.bp[n].addr;
		uint32_t type = dbg->arch.bp[n].type;

		if (type == KVMPPC_DEBUG_NONE)
			continue;

		if (type & !(KVMPPC_DEBUG_WATCH_READ |
			     KVMPPC_DEBUG_WATCH_WRITE |
			     KVMPPC_DEBUG_BREAKPOINT))
			return -EINVAL;

		if (type & KVMPPC_DEBUG_BREAKPOINT) {
			/* Setting H/W breakpoint */
			if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++))
				return -EINVAL;
		} else {
			/* Setting H/W watchpoint */
			if (kvmppc_booke_add_watchpoint(dbg_reg, addr,
							type, w++))
				return -EINVAL;
		}
	}

	return 0;
}

1817 1818
void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
{
1819
	vcpu->cpu = smp_processor_id();
1820
	current->thread.kvm_vcpu = vcpu;
1821 1822 1823 1824
}

void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu)
{
1825
	current->thread.kvm_vcpu = NULL;
1826
	vcpu->cpu = -1;
1827 1828 1829

	/* Clear pending debug event in DBSR */
	kvmppc_clear_dbsr();
1830 1831
}

1832 1833
void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu)
{
1834
	vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu);
1835 1836 1837 1838
}

int kvmppc_core_init_vm(struct kvm *kvm)
{
1839
	return kvm->arch.kvm_ops->init_vm(kvm);
1840 1841 1842 1843
}

struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id)
{
1844
	return kvm->arch.kvm_ops->vcpu_create(kvm, id);
1845 1846 1847 1848
}

void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu)
{
1849
	vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu);
1850 1851 1852 1853
}

void kvmppc_core_destroy_vm(struct kvm *kvm)
{
1854
	kvm->arch.kvm_ops->destroy_vm(kvm);
1855 1856 1857 1858
}

void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
{
1859
	vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu);
1860 1861 1862 1863
}

void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu)
{
1864
	vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu);
1865 1866
}

1867
int __init kvmppc_booke_init(void)
1868
{
1869
#ifndef CONFIG_KVM_BOOKE_HV
1870
	unsigned long ivor[16];
1871
	unsigned long *handler = kvmppc_booke_handler_addr;
1872
	unsigned long max_ivor = 0;
1873
	unsigned long handler_len;
1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905
	int i;

	/* We install our own exception handlers by hijacking IVPR. IVPR must
	 * be 16-bit aligned, so we need a 64KB allocation. */
	kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO,
	                                         VCPU_SIZE_ORDER);
	if (!kvmppc_booke_handlers)
		return -ENOMEM;

	/* XXX make sure our handlers are smaller than Linux's */

	/* Copy our interrupt handlers to match host IVORs. That way we don't
	 * have to swap the IVORs on every guest/host transition. */
	ivor[0] = mfspr(SPRN_IVOR0);
	ivor[1] = mfspr(SPRN_IVOR1);
	ivor[2] = mfspr(SPRN_IVOR2);
	ivor[3] = mfspr(SPRN_IVOR3);
	ivor[4] = mfspr(SPRN_IVOR4);
	ivor[5] = mfspr(SPRN_IVOR5);
	ivor[6] = mfspr(SPRN_IVOR6);
	ivor[7] = mfspr(SPRN_IVOR7);
	ivor[8] = mfspr(SPRN_IVOR8);
	ivor[9] = mfspr(SPRN_IVOR9);
	ivor[10] = mfspr(SPRN_IVOR10);
	ivor[11] = mfspr(SPRN_IVOR11);
	ivor[12] = mfspr(SPRN_IVOR12);
	ivor[13] = mfspr(SPRN_IVOR13);
	ivor[14] = mfspr(SPRN_IVOR14);
	ivor[15] = mfspr(SPRN_IVOR15);

	for (i = 0; i < 16; i++) {
		if (ivor[i] > max_ivor)
1906
			max_ivor = i;
1907

1908
		handler_len = handler[i + 1] - handler[i];
1909
		memcpy((void *)kvmppc_booke_handlers + ivor[i],
1910
		       (void *)handler[i], handler_len);
1911
	}
1912 1913 1914 1915

	handler_len = handler[max_ivor + 1] - handler[max_ivor];
	flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers +
			   ivor[max_ivor] + handler_len);
1916
#endif /* !BOOKE_HV */
1917
	return 0;
1918 1919
}

1920
void __exit kvmppc_booke_exit(void)
1921 1922 1923 1924
{
	free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER);
	kvm_exit();
}