hw.c 118.1 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
21
#include "rc.h"
22 23
#include "initvals.h"

24 25 26
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
27

28
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
L
Luis R. Rodriguez 已提交
29
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan);
30
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
31
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
32
			      u32 reg, u32 value);
33 34
static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

S
Sujith 已提交
53 54 55
/********************/
/* Helper Functions */
/********************/
56

57
static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
58
{
59
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
60

61
	if (!ah->curchan) /* should really check for CCK instead */
62 63 64
		return clks / ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM;
65

66
	return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
67
}
68

69
static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
70
{
71
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
72

73
	if (conf_is_ht40(conf))
S
Sujith 已提交
74 75 76 77
		return ath9k_hw_mac_usec(ah, clks) / 2;
	else
		return ath9k_hw_mac_usec(ah, clks);
}
78

79
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
80
{
81
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
82

83
	if (!ah->curchan) /* should really check for CCK instead */
84 85 86 87
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
88 89
}

90
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
91
{
92
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
93

94
	if (conf_is_ht40(conf))
S
Sujith 已提交
95 96 97 98
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
99

S
Sujith 已提交
100
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
101 102 103
{
	int i;

S
Sujith 已提交
104 105 106
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
107 108 109 110 111
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
112

113 114 115
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
116

S
Sujith 已提交
117
	return false;
118
}
119
EXPORT_SYMBOL(ath9k_hw_wait);
120 121 122 123 124 125 126 127 128 129 130 131 132

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

133
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
134 135
			     u16 flags, u16 *low,
			     u16 *high)
136
{
137
	struct ath9k_hw_capabilities *pCap = &ah->caps;
138

S
Sujith 已提交
139 140 141 142
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
143
	}
S
Sujith 已提交
144 145 146 147 148 149
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
150 151
}

152
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
153
			   const struct ath_rate_table *rates,
S
Sujith 已提交
154 155
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
156
{
S
Sujith 已提交
157 158
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
	u32 kbps;
159

S
Sujith 已提交
160
	kbps = rates->info[rateix].ratekbps;
161

S
Sujith 已提交
162 163
	if (kbps == 0)
		return 0;
164

S
Sujith 已提交
165
	switch (rates->info[rateix].phy) {
S
Sujith 已提交
166
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
167
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
S
Sujith 已提交
168
		if (shortPreamble && rates->info[rateix].short_preamble)
S
Sujith 已提交
169 170 171 172
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
173
	case WLAN_RC_PHY_OFDM:
174
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
175 176 177 178 179 180
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
181 182
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
183 184 185 186 187 188 189 190 191 192 193 194 195 196 197
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
198 199 200
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Unknown phy %u (rate ix %u)\n",
			  rates->info[rateix].phy, rateix);
S
Sujith 已提交
201 202 203
		txTime = 0;
		break;
	}
204

S
Sujith 已提交
205 206
	return txTime;
}
207
EXPORT_SYMBOL(ath9k_hw_computetxtime);
208

209
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
210 211
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
212
{
S
Sujith 已提交
213
	int8_t extoff;
214

S
Sujith 已提交
215 216 217 218
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
219 220
	}

S
Sujith 已提交
221 222 223 224 225 226 227 228 229 230
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
231

S
Sujith 已提交
232 233
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
234
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
235
	centers->ext_center =
236
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
237 238
}

S
Sujith 已提交
239 240 241 242
/******************/
/* Chip Revisions */
/******************/

243
static void ath9k_hw_read_revisions(struct ath_hw *ah)
244
{
S
Sujith 已提交
245
	u32 val;
246

S
Sujith 已提交
247
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
248

S
Sujith 已提交
249 250
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
251 252 253
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
254
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
255 256
	} else {
		if (!AR_SREV_9100(ah))
257
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
258

259
		ah->hw_version.macRev = val & AR_SREV_REVISION;
260

261
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
262
			ah->is_pciexpress = true;
S
Sujith 已提交
263
	}
264 265
}

266
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
267
{
S
Sujith 已提交
268 269
	u32 val;
	int i;
270

S
Sujith 已提交
271
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
272

S
Sujith 已提交
273 274 275 276
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
277

S
Sujith 已提交
278
	return ath9k_hw_reverse_bits(val, 8);
279 280
}

S
Sujith 已提交
281 282 283 284
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

285
static void ath9k_hw_disablepcie(struct ath_hw *ah)
286
{
287
	if (AR_SREV_9100(ah))
S
Sujith 已提交
288
		return;
289

S
Sujith 已提交
290 291 292 293 294 295 296 297 298
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
299

S
Sujith 已提交
300
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
301 302
}

303
static bool ath9k_hw_chip_test(struct ath_hw *ah)
304
{
305
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
306 307 308 309 310 311 312
	u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
	int i, j;
313

S
Sujith 已提交
314 315 316
	for (i = 0; i < 2; i++) {
		u32 addr = regAddr[i];
		u32 wrData, rdData;
317

S
Sujith 已提交
318 319 320 321 322 323
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
324 325 326 327 328
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
329 330 331 332 333 334 335 336
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
337 338 339 340 341
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
342 343
				return false;
			}
344
		}
S
Sujith 已提交
345
		REG_WRITE(ah, regAddr[i], regHold[i]);
346
	}
S
Sujith 已提交
347
	udelay(100);
348

349 350 351
	return true;
}

S
Sujith 已提交
352
static const char *ath9k_hw_devname(u16 devid)
353
{
S
Sujith 已提交
354 355 356
	switch (devid) {
	case AR5416_DEVID_PCI:
		return "Atheros 5416";
357 358
	case AR5416_DEVID_PCIE:
		return "Atheros 5418";
S
Sujith 已提交
359 360
	case AR9160_DEVID_PCI:
		return "Atheros 9160";
G
Gabor Juhos 已提交
361 362
	case AR5416_AR9100_DEVID:
		return "Atheros 9100";
S
Sujith 已提交
363 364 365
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
		return "Atheros 9280";
366 367
	case AR9285_DEVID_PCIE:
		return "Atheros 9285";
368 369 370
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
		return "Atheros 9287";
371 372
	}

S
Sujith 已提交
373 374
	return NULL;
}
375

376
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
377 378
{
	int i;
379

380 381 382 383 384 385 386 387 388 389 390 391 392 393 394
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ht_enable = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
	ah->config.enable_ani = 1;
S
Sujith 已提交
395
	ah->config.diversity_control = ATH9K_ANT_VARIABLE;
396
	ah->config.antenna_switch_swap = 0;
397

S
Sujith 已提交
398
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
399 400
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
401 402
	}

403
	ah->config.intr_mitigation = true;
404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
422
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
423
}
424
EXPORT_SYMBOL(ath9k_hw_init);
425

426
static void ath9k_hw_init_defaults(struct ath_hw *ah)
427
{
428 429 430 431 432 433
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

434 435
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
436 437

	ah->ah_flags = 0;
438
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
439
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
440 441 442
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

443 444 445 446 447 448 449 450 451 452
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->acktimeout = (u32) -1;
	ah->ctstimeout = (u32) -1;
	ah->globaltxtimeout = (u32) -1;

	ah->gbeacon_rate = 0;
453

454
	ah->power_mode = ATH9K_PM_UNDEFINED;
455 456
}

457
static int ath9k_hw_rfattach(struct ath_hw *ah)
458
{
S
Sujith 已提交
459 460
	bool rfStatus = false;
	int ecode = 0;
461

S
Sujith 已提交
462 463
	rfStatus = ath9k_hw_init_rf(ah, &ecode);
	if (!rfStatus) {
464 465
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "RF setup failed, status: %u\n", ecode);
S
Sujith 已提交
466 467
		return ecode;
	}
468

S
Sujith 已提交
469
	return 0;
470 471
}

472
static int ath9k_hw_rf_claim(struct ath_hw *ah)
473
{
S
Sujith 已提交
474 475 476 477 478 479 480 481 482 483 484 485 486 487
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
488
	default:
489 490 491
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Radio Chip Rev 0x%02X not supported\n",
			  val & AR_RADIO_SREV_MAJOR);
S
Sujith 已提交
492
		return -EOPNOTSUPP;
493 494
	}

495
	ah->hw_version.analog5GhzRev = val;
496

S
Sujith 已提交
497
	return 0;
498 499
}

500
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
501
{
502
	struct ath_common *common = ath9k_hw_common(ah);
503 504 505 506 507 508
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
509
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
510
		sum += eeval;
511 512
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
513
	}
S
Sujith 已提交
514
	if (sum == 0 || sum == 0xffff * 3)
515 516 517 518 519
		return -EADDRNOTAVAIL;

	return 0;
}

520
static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
521 522 523
{
	u32 rxgain_type;

S
Sujith 已提交
524 525
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
526 527

		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
528
			INIT_INI_ARRAY(&ah->iniModesRxGain,
529 530 531
			ar9280Modes_backoff_13db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
532
			INIT_INI_ARRAY(&ah->iniModesRxGain,
533 534 535
			ar9280Modes_backoff_23db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
		else
536
			INIT_INI_ARRAY(&ah->iniModesRxGain,
537 538
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
539
	} else {
540
		INIT_INI_ARRAY(&ah->iniModesRxGain,
541 542
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
543
	}
544 545
}

546
static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
547 548 549
{
	u32 txgain_type;

S
Sujith 已提交
550 551
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
		txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
552 553

		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
554
			INIT_INI_ARRAY(&ah->iniModesTxGain,
555 556 557
			ar9280Modes_high_power_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
		else
558
			INIT_INI_ARRAY(&ah->iniModesTxGain,
559 560
			ar9280Modes_original_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
561
	} else {
562
		INIT_INI_ARRAY(&ah->iniModesTxGain,
563 564
		ar9280Modes_original_tx_gain_9280_2,
		ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
565
	}
566 567
}

568
static int ath9k_hw_post_init(struct ath_hw *ah)
569
{
S
Sujith 已提交
570
	int ecode;
571

S
Sujith 已提交
572
	if (!ath9k_hw_chip_test(ah))
S
Sujith 已提交
573
		return -ENODEV;
574

S
Sujith 已提交
575 576
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
577 578
		return ecode;

579
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
580 581
	if (ecode != 0)
		return ecode;
582

583 584 585 586
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
587

S
Sujith 已提交
588 589 590
	ecode = ath9k_hw_rfattach(ah);
	if (ecode != 0)
		return ecode;
591

S
Sujith 已提交
592 593
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
594
		ath9k_hw_ani_init(ah);
595 596 597 598 599
	}

	return 0;
}

600 601 602 603 604 605 606 607 608 609 610 611
static bool ath9k_hw_devid_supported(u16 devid)
{
	switch (devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
612
	case AR9271_USB:
613 614 615 616 617 618 619
		return true;
	default:
		break;
	}
	return false;
}

620 621 622 623 624 625 626 627 628 629
static bool ath9k_hw_macversion_supported(u32 macversion)
{
	switch (macversion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
630
	case AR_SREV_VERSION_9271:
631
		return true;
632 633 634 635 636 637
	default:
		break;
	}
	return false;
}

638
static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
639
{
S
Sujith 已提交
640 641
	if (AR_SREV_9160_10_OR_LATER(ah)) {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
642 643
			ah->iq_caldata.calData = &iq_cal_single_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
644
				&adc_gain_cal_single_sample;
645
			ah->adcdc_caldata.calData =
S
Sujith 已提交
646
				&adc_dc_cal_single_sample;
647
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
648 649
				&adc_init_dc_cal;
		} else {
650 651
			ah->iq_caldata.calData = &iq_cal_multi_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
652
				&adc_gain_cal_multi_sample;
653
			ah->adcdc_caldata.calData =
S
Sujith 已提交
654
				&adc_dc_cal_multi_sample;
655
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
656 657
				&adc_init_dc_cal;
		}
658
		ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
S
Sujith 已提交
659
	}
660
}
661

662 663
static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
664 665 666 667 668 669 670 671
	if (AR_SREV_9271(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271_1_0,
			       ARRAY_SIZE(ar9271Modes_9271_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271_1_0,
			       ARRAY_SIZE(ar9271Common_9271_1_0), 2);
		return;
	}

672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
				ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
				ARRAY_SIZE(ar9287Common_9287_1_1), 2);
		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
					2);
	} else if (AR_SREV_9287_10_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
				ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
				ARRAY_SIZE(ar9287Common_9287_1_0), 2);

		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
				  2);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
702

703

704
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
705
			       ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
706
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
707 708
			       ARRAY_SIZE(ar9285Common_9285_1_2), 2);

709 710
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
711 712 713
			ar9285PciePhy_clkreq_off_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
		} else {
714
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
715 716 717 718 719
			ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
				  2);
		}
	} else if (AR_SREV_9285_10_OR_LATER(ah)) {
720
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
721
			       ARRAY_SIZE(ar9285Modes_9285), 6);
722
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
723 724
			       ARRAY_SIZE(ar9285Common_9285), 2);

725 726
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
727 728 729
			ar9285PciePhy_clkreq_off_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
		} else {
730
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
731 732 733 734
			ar9285PciePhy_clkreq_always_on_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
		}
	} else if (AR_SREV_9280_20_OR_LATER(ah)) {
735
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
S
Sujith 已提交
736
			       ARRAY_SIZE(ar9280Modes_9280_2), 6);
737
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
S
Sujith 已提交
738
			       ARRAY_SIZE(ar9280Common_9280_2), 2);
739

740 741
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
742 743 744
			       ar9280PciePhy_clkreq_off_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
		} else {
745
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
746 747 748
			       ar9280PciePhy_clkreq_always_on_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
		}
749
		INIT_INI_ARRAY(&ah->iniModesAdditional,
S
Sujith 已提交
750 751 752
			       ar9280Modes_fast_clock_9280_2,
			       ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
	} else if (AR_SREV_9280_10_OR_LATER(ah)) {
753
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
S
Sujith 已提交
754
			       ARRAY_SIZE(ar9280Modes_9280), 6);
755
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
S
Sujith 已提交
756 757
			       ARRAY_SIZE(ar9280Common_9280), 2);
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
758
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
S
Sujith 已提交
759
			       ARRAY_SIZE(ar5416Modes_9160), 6);
760
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
S
Sujith 已提交
761
			       ARRAY_SIZE(ar5416Common_9160), 2);
762
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
S
Sujith 已提交
763
			       ARRAY_SIZE(ar5416Bank0_9160), 2);
764
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
S
Sujith 已提交
765
			       ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
766
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
S
Sujith 已提交
767
			       ARRAY_SIZE(ar5416Bank1_9160), 2);
768
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
S
Sujith 已提交
769
			       ARRAY_SIZE(ar5416Bank2_9160), 2);
770
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
S
Sujith 已提交
771
			       ARRAY_SIZE(ar5416Bank3_9160), 3);
772
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
S
Sujith 已提交
773
			       ARRAY_SIZE(ar5416Bank6_9160), 3);
774
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
S
Sujith 已提交
775
			       ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
776
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
S
Sujith 已提交
777 778
			       ARRAY_SIZE(ar5416Bank7_9160), 2);
		if (AR_SREV_9160_11(ah)) {
779
			INIT_INI_ARRAY(&ah->iniAddac,
S
Sujith 已提交
780 781 782
				       ar5416Addac_91601_1,
				       ARRAY_SIZE(ar5416Addac_91601_1), 2);
		} else {
783
			INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
S
Sujith 已提交
784 785 786
				       ARRAY_SIZE(ar5416Addac_9160), 2);
		}
	} else if (AR_SREV_9100_OR_LATER(ah)) {
787
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
S
Sujith 已提交
788
			       ARRAY_SIZE(ar5416Modes_9100), 6);
789
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
S
Sujith 已提交
790
			       ARRAY_SIZE(ar5416Common_9100), 2);
791
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
S
Sujith 已提交
792
			       ARRAY_SIZE(ar5416Bank0_9100), 2);
793
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
S
Sujith 已提交
794
			       ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
795
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
S
Sujith 已提交
796
			       ARRAY_SIZE(ar5416Bank1_9100), 2);
797
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
S
Sujith 已提交
798
			       ARRAY_SIZE(ar5416Bank2_9100), 2);
799
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
S
Sujith 已提交
800
			       ARRAY_SIZE(ar5416Bank3_9100), 3);
801
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
S
Sujith 已提交
802
			       ARRAY_SIZE(ar5416Bank6_9100), 3);
803
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
S
Sujith 已提交
804
			       ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
805
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
S
Sujith 已提交
806
			       ARRAY_SIZE(ar5416Bank7_9100), 2);
807
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
S
Sujith 已提交
808 809
			       ARRAY_SIZE(ar5416Addac_9100), 2);
	} else {
810
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
S
Sujith 已提交
811
			       ARRAY_SIZE(ar5416Modes), 6);
812
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
S
Sujith 已提交
813
			       ARRAY_SIZE(ar5416Common), 2);
814
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
S
Sujith 已提交
815
			       ARRAY_SIZE(ar5416Bank0), 2);
816
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
S
Sujith 已提交
817
			       ARRAY_SIZE(ar5416BB_RfGain), 3);
818
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
S
Sujith 已提交
819
			       ARRAY_SIZE(ar5416Bank1), 2);
820
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
S
Sujith 已提交
821
			       ARRAY_SIZE(ar5416Bank2), 2);
822
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
S
Sujith 已提交
823
			       ARRAY_SIZE(ar5416Bank3), 3);
824
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
S
Sujith 已提交
825
			       ARRAY_SIZE(ar5416Bank6), 3);
826
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
S
Sujith 已提交
827
			       ARRAY_SIZE(ar5416Bank6TPC), 3);
828
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
S
Sujith 已提交
829
			       ARRAY_SIZE(ar5416Bank7), 2);
830
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
S
Sujith 已提交
831
			       ARRAY_SIZE(ar5416Addac), 2);
832
	}
833
}
834

835 836
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
837
	if (AR_SREV_9287_11_OR_LATER(ah))
838 839 840 841 842 843 844 845 846 847
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
	else if (AR_SREV_9287_10(ah))
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
	else if (AR_SREV_9280_20(ah))
		ath9k_hw_init_rxgain_ini(ah);

848
	if (AR_SREV_9287_11_OR_LATER(ah)) {
849 850 851 852 853 854 855 856 857 858
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
	} else if (AR_SREV_9287_10(ah)) {
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
	} else if (AR_SREV_9280_20(ah)) {
		ath9k_hw_init_txgain_ini(ah);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
859 860 861 862 863 864 865 866 867 868 869 870 871 872
		u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);

		/* txgain table */
		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_high_power_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
		} else {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_original_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
		}

	}
873
}
874

875 876 877
static void ath9k_hw_init_11a_eeprom_fix(struct ath_hw *ah)
{
	u32 i, j;
S
Sujith 已提交
878 879 880 881 882

	if ((ah->hw_version.devid == AR9280_DEVID_PCI) &&
	    test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) {

		/* EEPROM Fixup */
883 884
		for (i = 0; i < ah->iniModes.ia_rows; i++) {
			u32 reg = INI_RA(&ah->iniModes, i, 0);
885

886 887
			for (j = 1; j < ah->iniModes.ia_columns; j++) {
				u32 val = INI_RA(&ah->iniModes, i, j);
888

889
				INI_RA(&ah->iniModes, i, j) =
890
					ath9k_hw_ini_fixup(ah,
891
							   &ah->eeprom.def,
S
Sujith 已提交
892 893
							   reg, val);
			}
894
		}
S
Sujith 已提交
895
	}
896 897
}

898
int ath9k_hw_init(struct ath_hw *ah)
899
{
900
	struct ath_common *common = ath9k_hw_common(ah);
901
	int r = 0;
902

903 904 905 906
	if (!ath9k_hw_devid_supported(ah->hw_version.devid)) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unsupported device ID: 0x%0x\n",
			  ah->hw_version.devid);
907
		return -EOPNOTSUPP;
908
	}
909 910 911 912 913

	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
914 915
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
916
		return -EIO;
917 918
	}

919
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
920
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
921
		return -EIO;
922 923 924 925 926 927 928 929 930 931 932 933 934
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

935
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
936 937 938
		ah->config.serialize_regmode);

	if (!ath9k_hw_macversion_supported(ah->hw_version.macVersion)) {
939 940 941 942
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
943
		return -EOPNOTSUPP;
944 945 946 947 948 949 950
	}

	if (AR_SREV_9100(ah)) {
		ah->iq_caldata.calData = &iq_cal_multi_sample;
		ah->supp_cals = IQ_MISMATCH_CAL;
		ah->is_pciexpress = false;
	}
951 952 953 954

	if (AR_SREV_9271(ah))
		ah->is_pciexpress = false;

955 956 957 958 959 960 961 962 963 964 965
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);

	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
	if (AR_SREV_9280_10_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
966
		ath9k_hw_configpcipowersave(ah, 0, 0);
967 968 969
	else
		ath9k_hw_disablepcie(ah);

S
Sujith 已提交
970 971 972 973 974 975 976 977 978 979
	/* Support for Japan ch.14 (2484) spread */
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniCckfirNormal,
		       ar9287Common_normal_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_92871_1), 2);
		INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
		       ar9287Common_japan_2484_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_92871_1), 2);
	}

980
	r = ath9k_hw_post_init(ah);
981
	if (r)
982
		return r;
983 984 985 986

	ath9k_hw_init_mode_gain_regs(ah);
	ath9k_hw_fill_cap_info(ah);
	ath9k_hw_init_11a_eeprom_fix(ah);
987

988 989
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
990 991
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
992
		return r;
993 994
	}

995
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
996
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
997
	else
998
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
999

S
Sujith 已提交
1000
	ath9k_init_nfcal_hist_buffer(ah);
1001

1002 1003
	common->state = ATH_HW_INITIALIZED;

1004
	return 0;
1005 1006
}

1007
static void ath9k_hw_init_bb(struct ath_hw *ah,
S
Sujith 已提交
1008
			     struct ath9k_channel *chan)
1009
{
S
Sujith 已提交
1010
	u32 synthDelay;
1011

S
Sujith 已提交
1012
	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1013
	if (IS_CHAN_B(chan))
S
Sujith 已提交
1014 1015 1016
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;
1017

S
Sujith 已提交
1018
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
1019

S
Sujith 已提交
1020
	udelay(synthDelay + BASE_ACTIVATE_DELAY);
1021 1022
}

1023
static void ath9k_hw_init_qos(struct ath_hw *ah)
1024
{
S
Sujith 已提交
1025 1026
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
1027

S
Sujith 已提交
1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
1038 1039
}

1040
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
1041
			      struct ath9k_channel *chan)
1042
{
S
Sujith 已提交
1043
	u32 pll;
1044

S
Sujith 已提交
1045 1046 1047
	if (AR_SREV_9100(ah)) {
		if (chan && IS_CHAN_5GHZ(chan))
			pll = 0x1450;
1048
		else
S
Sujith 已提交
1049 1050 1051 1052
			pll = 0x1458;
	} else {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1053

S
Sujith 已提交
1054 1055 1056 1057
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1058

S
Sujith 已提交
1059 1060
			if (chan && IS_CHAN_5GHZ(chan)) {
				pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
1061 1062


S
Sujith 已提交
1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
				if (AR_SREV_9280_20(ah)) {
					if (((chan->channel % 20) == 0)
					    || ((chan->channel % 10) == 0))
						pll = 0x2850;
					else
						pll = 0x142c;
				}
			} else {
				pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
			}
1073

S
Sujith 已提交
1074
		} else if (AR_SREV_9160_10_OR_LATER(ah)) {
1075

S
Sujith 已提交
1076
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1077

S
Sujith 已提交
1078 1079 1080 1081
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1082

S
Sujith 已提交
1083 1084 1085 1086 1087 1088
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
			else
				pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
		} else {
			pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
1089

S
Sujith 已提交
1090 1091 1092 1093
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
1094

S
Sujith 已提交
1095 1096 1097 1098 1099 1100
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0xa, AR_RTC_PLL_DIV);
			else
				pll |= SM(0xb, AR_RTC_PLL_DIV);
		}
	}
1101
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
1102

S
Sujith 已提交
1103 1104 1105
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1106 1107
}

1108
static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
1109 1110 1111
{
	int rx_chainmask, tx_chainmask;

1112 1113
	rx_chainmask = ah->rxchainmask;
	tx_chainmask = ah->txchainmask;
1114 1115 1116 1117 1118 1119

	switch (rx_chainmask) {
	case 0x5:
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	case 0x3:
1120
		if (((ah)->hw_version.macVersion <= AR_SREV_VERSION_9160)) {
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
			REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
			REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
			break;
		}
	case 0x1:
	case 0x2:
	case 0x7:
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
		break;
	default:
		break;
	}

	REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
	if (tx_chainmask == 0x5) {
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	}
	if (AR_SREV_9100(ah))
		REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
			  REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
}

1145
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
1146
					  enum nl80211_iftype opmode)
1147
{
1148
	ah->mask_reg = AR_IMR_TXERR |
S
Sujith 已提交
1149 1150 1151 1152
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
1153

1154
	if (ah->config.intr_mitigation)
1155
		ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
1156
	else
1157
		ah->mask_reg |= AR_IMR_RXOK;
1158

1159
	ah->mask_reg |= AR_IMR_TXOK;
1160

1161
	if (opmode == NL80211_IFTYPE_AP)
1162
		ah->mask_reg |= AR_IMR_MIB;
1163

1164
	REG_WRITE(ah, AR_IMR, ah->mask_reg);
S
Sujith 已提交
1165
	REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1166

S
Sujith 已提交
1167 1168 1169 1170 1171
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
1172 1173
}

1174
static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1175 1176
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
1177 1178
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "bad ack timeout %u\n", us);
1179
		ah->acktimeout = (u32) -1;
1180 1181 1182 1183
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
1184
		ah->acktimeout = us;
1185 1186 1187 1188
		return true;
	}
}

1189
static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1190 1191
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
1192 1193
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "bad cts timeout %u\n", us);
1194
		ah->ctstimeout = (u32) -1;
1195 1196 1197 1198
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
1199
		ah->ctstimeout = us;
1200 1201 1202
		return true;
	}
}
S
Sujith 已提交
1203

1204
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1205 1206
{
	if (tu > 0xFFFF) {
1207 1208
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
1209
		ah->globaltxtimeout = (u32) -1;
1210 1211 1212
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1213
		ah->globaltxtimeout = tu;
1214 1215 1216 1217
		return true;
	}
}

1218
static void ath9k_hw_init_user_settings(struct ath_hw *ah)
1219
{
1220 1221
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
1222

1223
	if (ah->misc_mode != 0)
S
Sujith 已提交
1224
		REG_WRITE(ah, AR_PCU_MISC,
1225 1226 1227 1228 1229 1230 1231 1232 1233
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
	if (ah->slottime != (u32) -1)
		ath9k_hw_setslottime(ah, ah->slottime);
	if (ah->acktimeout != (u32) -1)
		ath9k_hw_set_ack_timeout(ah, ah->acktimeout);
	if (ah->ctstimeout != (u32) -1)
		ath9k_hw_set_cts_timeout(ah, ah->ctstimeout);
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
1234 1235 1236 1237 1238 1239 1240 1241
}

const char *ath9k_hw_probe(u16 vendorid, u16 devid)
{
	return vendorid == ATHEROS_VENDOR_ID ?
		ath9k_hw_devname(devid) : NULL;
}

1242
void ath9k_hw_detach(struct ath_hw *ah)
S
Sujith 已提交
1243
{
1244 1245 1246 1247 1248
	struct ath_common *common = ath9k_hw_common(ah);

	if (common->state <= ATH_HW_INITIALIZED)
		goto free_hw;

S
Sujith 已提交
1249
	if (!AR_SREV_9100(ah))
1250
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
1251

1252
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1253 1254 1255

free_hw:
	ath9k_hw_rf_free(ah);
S
Sujith 已提交
1256
	kfree(ah);
1257
	ah = NULL;
S
Sujith 已提交
1258
}
1259
EXPORT_SYMBOL(ath9k_hw_detach);
S
Sujith 已提交
1260 1261 1262 1263 1264

/*******/
/* INI */
/*******/

1265
static void ath9k_hw_override_ini(struct ath_hw *ah,
S
Sujith 已提交
1266 1267
				  struct ath9k_channel *chan)
{
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
	u32 val;

	if (AR_SREV_9271(ah)) {
		/*
		 * Enable spectral scan to solution for issues with stuck
		 * beacons on AR9271 1.0. The beacon stuck issue is not seeon on
		 * AR9271 1.1
		 */
		if (AR_SREV_9271_10(ah)) {
			val = REG_READ(ah, AR_PHY_SPECTRAL_SCAN) | AR_PHY_SPECTRAL_SCAN_ENABLE;
			REG_WRITE(ah, AR_PHY_SPECTRAL_SCAN, val);
		}
		else if (AR_SREV_9271_11(ah))
			/*
			 * change AR_PHY_RF_CTL3 setting to fix MAC issue
			 * present on AR9271 1.1
			 */
			REG_WRITE(ah, AR_PHY_RF_CTL3, 0x3a020001);
		return;
	}

1289 1290 1291 1292 1293 1294 1295
	/*
	 * Set the RX_ABORT and RX_DIS and clear if off only after
	 * RXE is set for MAC. This prevents frames with corrupted
	 * descriptor status.
	 */
	REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));

1296 1297 1298 1299 1300 1301 1302 1303 1304
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		val = REG_READ(ah, AR_PCU_MISC_MODE2) &
			       (~AR_PCU_MISC_MODE2_HWWAR1);

		if (AR_SREV_9287_10_OR_LATER(ah))
			val = val & (~AR_PCU_MISC_MODE2_HWWAR2);

		REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
	}
1305

1306
	if (!AR_SREV_5416_20_OR_LATER(ah) ||
S
Sujith 已提交
1307 1308
	    AR_SREV_9280_10_OR_LATER(ah))
		return;
1309 1310 1311 1312
	/*
	 * Disable BB clock gating
	 * Necessary to avoid issues on AR5416 2.0
	 */
S
Sujith 已提交
1313
	REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1314 1315
}

1316
static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
1317
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
1318
			      u32 reg, u32 value)
1319
{
S
Sujith 已提交
1320
	struct base_eep_header *pBase = &(pEepData->baseEepHeader);
1321
	struct ath_common *common = ath9k_hw_common(ah);
1322

1323
	switch (ah->hw_version.devid) {
S
Sujith 已提交
1324 1325
	case AR9280_DEVID_PCI:
		if (reg == 0x7894) {
1326
			ath_print(common, ATH_DBG_EEPROM,
S
Sujith 已提交
1327 1328 1329 1330
				"ini VAL: %x  EEPROM: %x\n", value,
				(pBase->version & 0xff));

			if ((pBase->version & 0xff) > 0x0a) {
1331 1332 1333
				ath_print(common, ATH_DBG_EEPROM,
					  "PWDCLKIND: %d\n",
					  pBase->pwdclkind);
S
Sujith 已提交
1334 1335 1336 1337
				value &= ~AR_AN_TOP2_PWDCLKIND;
				value |= AR_AN_TOP2_PWDCLKIND &
					(pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
			} else {
1338 1339
				ath_print(common, ATH_DBG_EEPROM,
					  "PWDCLKIND Earlier Rev\n");
S
Sujith 已提交
1340 1341
			}

1342 1343
			ath_print(common, ATH_DBG_EEPROM,
				  "final ini VAL: %x\n", value);
S
Sujith 已提交
1344 1345 1346 1347 1348
		}
		break;
	}

	return value;
1349 1350
}

1351
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
1352 1353 1354
			      struct ar5416_eeprom_def *pEepData,
			      u32 reg, u32 value)
{
1355
	if (ah->eep_map == EEP_MAP_4KBITS)
1356 1357 1358 1359 1360
		return value;
	else
		return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
}

1361 1362 1363 1364
static void ath9k_olc_init(struct ath_hw *ah)
{
	u32 i;

1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379
	if (OLC_FOR_AR9287_10_LATER) {
		REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
				AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
		ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
				AR9287_AN_TXPC0_TXPCMODE,
				AR9287_AN_TXPC0_TXPCMODE_S,
				AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
		udelay(100);
	} else {
		for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
			ah->originalGain[i] =
				MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
						AR_PHY_TX_GAIN);
		ah->PDADCdelta = 0;
	}
1380 1381
}

1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
			      struct ath9k_channel *chan)
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

1397
static int ath9k_hw_process_ini(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1398
				struct ath9k_channel *chan)
1399
{
1400
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1401
	int i, regWrites = 0;
1402
	struct ieee80211_channel *channel = chan->chan;
1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
	u32 modesIndex, freqIndex;

	switch (chan->chanmode) {
	case CHANNEL_A:
	case CHANNEL_A_HT20:
		modesIndex = 1;
		freqIndex = 1;
		break;
	case CHANNEL_A_HT40PLUS:
	case CHANNEL_A_HT40MINUS:
		modesIndex = 2;
		freqIndex = 1;
		break;
	case CHANNEL_G:
	case CHANNEL_G_HT20:
	case CHANNEL_B:
		modesIndex = 4;
		freqIndex = 2;
		break;
	case CHANNEL_G_HT40PLUS:
	case CHANNEL_G_HT40MINUS:
		modesIndex = 3;
		freqIndex = 2;
		break;

	default:
		return -EINVAL;
	}

	REG_WRITE(ah, AR_PHY(0), 0x00000007);
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
S
Sujith 已提交
1434
	ah->eep_ops->set_addac(ah, chan);
1435

1436
	if (AR_SREV_5416_22_OR_LATER(ah)) {
1437
		REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
1438 1439 1440
	} else {
		struct ar5416IniArray temp;
		u32 addacSize =
1441 1442
			sizeof(u32) * ah->iniAddac.ia_rows *
			ah->iniAddac.ia_columns;
1443

1444 1445
		memcpy(ah->addac5416_21,
		       ah->iniAddac.ia_array, addacSize);
1446

1447
		(ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
1448

1449 1450 1451
		temp.ia_array = ah->addac5416_21;
		temp.ia_columns = ah->iniAddac.ia_columns;
		temp.ia_rows = ah->iniAddac.ia_rows;
1452 1453
		REG_WRITE_ARRAY(&temp, 1, regWrites);
	}
S
Sujith 已提交
1454

1455 1456
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);

1457 1458 1459
	for (i = 0; i < ah->iniModes.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniModes, i, 0);
		u32 val = INI_RA(&ah->iniModes, i, modesIndex);
1460 1461 1462 1463

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1464
		    && ah->config.analog_shiftreg) {
1465 1466 1467 1468 1469 1470
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1471
	if (AR_SREV_9280(ah) || AR_SREV_9287_10_OR_LATER(ah))
1472
		REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
1473

1474 1475
	if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
	    AR_SREV_9287_10_OR_LATER(ah))
1476
		REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
1477

1478 1479 1480
	for (i = 0; i < ah->iniCommon.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniCommon, i, 0);
		u32 val = INI_RA(&ah->iniCommon, i, 1);
1481 1482 1483 1484

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1485
		    && ah->config.analog_shiftreg) {
1486 1487 1488 1489 1490 1491 1492 1493 1494
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

	ath9k_hw_write_regs(ah, modesIndex, freqIndex, regWrites);

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
1495
		REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
1496 1497 1498 1499
				regWrites);
	}

	ath9k_hw_override_ini(ah, chan);
L
Luis R. Rodriguez 已提交
1500
	ath9k_hw_set_regs(ah, chan);
1501 1502
	ath9k_hw_init_chain_masks(ah);

1503 1504 1505
	if (OLC_FOR_AR9280_20_LATER)
		ath9k_olc_init(ah);

1506
	ah->eep_ops->set_txpower(ah, chan,
1507
				 ath9k_regd_get_ctl(regulatory, chan),
1508 1509 1510
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
1511
				 (u32) regulatory->power_limit));
1512 1513

	if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
1514 1515
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "ar5416SetRfRegs failed\n");
1516 1517 1518 1519 1520 1521
		return -EIO;
	}

	return 0;
}

S
Sujith 已提交
1522 1523 1524 1525
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1526
static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
1527
{
S
Sujith 已提交
1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545
	u32 rfMode = 0;

	if (chan == NULL)
		return;

	rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
		? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;

	if (!AR_SREV_9280_10_OR_LATER(ah))
		rfMode |= (IS_CHAN_5GHZ(chan)) ?
			AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
		rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);

	REG_WRITE(ah, AR_PHY_MODE, rfMode);
}

1546
static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
S
Sujith 已提交
1547 1548 1549 1550
{
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
}

1551
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1552 1553 1554
{
	u32 regval;

1555 1556 1557
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
S
Sujith 已提交
1558 1559 1560
	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

1561 1562 1563
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
1564 1565 1566
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

1567 1568 1569 1570 1571
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1572
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1573

1574 1575 1576
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
1577 1578 1579
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

1580 1581 1582
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1583 1584
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1585 1586 1587 1588
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1589
	if (AR_SREV_9285(ah)) {
1590 1591 1592 1593
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1594 1595
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1596
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1597 1598 1599 1600 1601
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

1602
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1603 1604 1605 1606 1607 1608
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
1609
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
1610 1611 1612
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1613
		break;
1614
	case NL80211_IFTYPE_ADHOC:
1615
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
1616 1617 1618
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1619
		break;
1620 1621
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
1622
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1623
		break;
S
Sujith 已提交
1624 1625 1626
	}
}

1627
static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
S
Sujith 已提交
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
						 u32 coef_scaled,
						 u32 *coef_mantissa,
						 u32 *coef_exponent)
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1646
static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
S
Sujith 已提交
1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679
				     struct ath9k_channel *chan)
{
	u32 coef_scaled, ds_coef_exp, ds_coef_man;
	u32 clockMhzScaled = 0x64000000;
	struct chan_centers centers;

	if (IS_CHAN_HALF_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 1;
	else if (IS_CHAN_QUARTER_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 2;

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	coef_scaled = clockMhzScaled / centers.synth_center;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);

	coef_scaled = (9 * coef_scaled) / 10;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
}

1680
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1681 1682 1683 1684
{
	u32 rst_flags;
	u32 tmpReg;

1685 1686 1687 1688 1689 1690 1691 1692
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
		} else {
			REG_WRITE(ah, AR_RC, AR_RC_AHB);
		}

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1715
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1716 1717
	udelay(50);

1718
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1719
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1720 1721
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1734
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1735 1736 1737 1738
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1739 1740 1741
	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1742
	REG_WRITE(ah, AR_RTC_RESET, 0);
1743
	udelay(2);
1744 1745 1746 1747

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

1748
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1749 1750 1751 1752

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1753 1754
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1755 1756
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1757
		return false;
1758 1759
	}

S
Sujith 已提交
1760 1761 1762 1763 1764
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1765
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1779 1780
}

L
Luis R. Rodriguez 已提交
1781
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan)
1782
{
S
Sujith 已提交
1783
	u32 phymode;
1784
	u32 enableDacFifo = 0;
1785

1786 1787 1788 1789
	if (AR_SREV_9285_10_OR_LATER(ah))
		enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
					 AR_PHY_FC_ENABLE_DAC_FIFO);

S
Sujith 已提交
1790
	phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
1791
		| AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
S
Sujith 已提交
1792 1793 1794

	if (IS_CHAN_HT40(chan)) {
		phymode |= AR_PHY_FC_DYN2040_EN;
1795

S
Sujith 已提交
1796 1797 1798
		if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
		    (chan->chanmode == CHANNEL_G_HT40PLUS))
			phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1799 1800

	}
S
Sujith 已提交
1801 1802
	REG_WRITE(ah, AR_PHY_TURBO, phymode);

L
Luis R. Rodriguez 已提交
1803
	ath9k_hw_set11nmac2040(ah);
1804

S
Sujith 已提交
1805 1806
	REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
	REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1807 1808
}

1809
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1810
				struct ath9k_channel *chan)
1811
{
1812
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1813 1814 1815
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1816
		return false;
1817

1818
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1819
		return false;
1820

1821
	ah->chip_fullsleep = false;
S
Sujith 已提交
1822 1823
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1824

S
Sujith 已提交
1825
	return true;
1826 1827
}

1828
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1829
				    struct ath9k_channel *chan)
1830
{
1831
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1832
	struct ath_common *common = ath9k_hw_common(ah);
1833
	struct ieee80211_channel *channel = chan->chan;
1834 1835 1836 1837
	u32 synthDelay, qnum;

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1838 1839 1840
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1841 1842 1843 1844 1845 1846
			return false;
		}
	}

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
	if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
S
Sujith 已提交
1847
			   AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
1848 1849
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1850 1851 1852
		return false;
	}

L
Luis R. Rodriguez 已提交
1853
	ath9k_hw_set_regs(ah, chan);
1854 1855

	if (AR_SREV_9280_10_OR_LATER(ah)) {
1856
		ath9k_hw_ar9280_set_channel(ah, chan);
1857 1858
	} else {
		if (!(ath9k_hw_set_channel(ah, chan))) {
1859 1860
			ath_print(common, ATH_DBG_FATAL,
				  "Failed to set channel\n");
1861 1862 1863 1864
			return false;
		}
	}

1865
	ah->eep_ops->set_txpower(ah, chan,
1866
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1867 1868 1869
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1870
			     (u32) regulatory->power_limit));
1871 1872

	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1873
	if (IS_CHAN_B(chan))
1874 1875 1876 1877 1878 1879 1880 1881
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;

	udelay(synthDelay + BASE_ACTIVATE_DELAY);

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);

S
Sujith 已提交
1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_9280_spur_mitigate(ah, chan);
	else
		ath9k_hw_spur_mitigate(ah, chan);

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1896
static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
S
Sujith 已提交
1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
{
	int bb_spur = AR_NO_SPUR;
	int freq;
	int bin, cur_bin;
	int bb_spur_off, spur_subchannel_sd;
	int spur_freq_sd;
	int spur_delta_phase;
	int denominator;
	int upper, lower, cur_vit_mask;
	int tmp, newVal;
	int i;
	int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
			  AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
	};
	int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
			 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
	};
	int inc[4] = { 0, 100, 0, 0 };
	struct chan_centers centers;

	int8_t mask_m[123];
	int8_t mask_p[123];
	int8_t mask_amt;
	int tmp_mask;
	int cur_bb_spur;
	bool is2GHz = IS_CHAN_2GHZ(chan);

	memset(&mask_m, 0, sizeof(int8_t) * 123);
	memset(&mask_p, 0, sizeof(int8_t) * 123);

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	freq = centers.synth_center;

1930
	ah->config.spurmode = SPUR_ENABLE_EEPROM;
S
Sujith 已提交
1931
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
S
Sujith 已提交
1932
		cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
S
Sujith 已提交
1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042

		if (is2GHz)
			cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
		else
			cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;

		if (AR_NO_SPUR == cur_bb_spur)
			break;
		cur_bb_spur = cur_bb_spur - freq;

		if (IS_CHAN_HT40(chan)) {
			if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
			    (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
				bb_spur = cur_bb_spur;
				break;
			}
		} else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
			   (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
			bb_spur = cur_bb_spur;
			break;
		}
	}

	if (AR_NO_SPUR == bb_spur) {
		REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
			    AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
		return;
	} else {
		REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
			    AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
	}

	bin = bb_spur * 320;

	tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));

	newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
			AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
			AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
			AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
	REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);

	newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
		  AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
		  AR_PHY_SPUR_REG_MASK_RATE_SELECT |
		  AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
		  SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
	REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);

	if (IS_CHAN_HT40(chan)) {
		if (bb_spur < 0) {
			spur_subchannel_sd = 1;
			bb_spur_off = bb_spur + 10;
		} else {
			spur_subchannel_sd = 0;
			bb_spur_off = bb_spur - 10;
		}
	} else {
		spur_subchannel_sd = 0;
		bb_spur_off = bb_spur;
	}

	if (IS_CHAN_HT40(chan))
		spur_delta_phase =
			((bb_spur * 262144) /
			 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
	else
		spur_delta_phase =
			((bb_spur * 524288) /
			 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;

	denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
	spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;

	newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
		  SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
		  SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
	REG_WRITE(ah, AR_PHY_TIMING11, newVal);

	newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
	REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);

	cur_bin = -6000;
	upper = bin + 100;
	lower = bin - 100;

	for (i = 0; i < 4; i++) {
		int pilot_mask = 0;
		int chan_mask = 0;
		int bp = 0;
		for (bp = 0; bp < 30; bp++) {
			if ((cur_bin > lower) && (cur_bin < upper)) {
				pilot_mask = pilot_mask | 0x1 << bp;
				chan_mask = chan_mask | 0x1 << bp;
			}
			cur_bin += 100;
		}
		cur_bin += inc[i];
		REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
		REG_WRITE(ah, chan_mask_reg[i], chan_mask);
	}

	cur_vit_mask = 6100;
	upper = bin + 120;
	lower = bin - 120;

	for (i = 0; i < 123; i++) {
		if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {

			/* workaround for gcc bug #37014 */
L
Luis R. Rodriguez 已提交
2043
			volatile int tmp_v = abs(cur_vit_mask - bin);
S
Sujith 已提交
2044

L
Luis R. Rodriguez 已提交
2045
			if (tmp_v < 75)
S
Sujith 已提交
2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110
				mask_amt = 1;
			else
				mask_amt = 0;
			if (cur_vit_mask < 0)
				mask_m[abs(cur_vit_mask / 100)] = mask_amt;
			else
				mask_p[cur_vit_mask / 100] = mask_amt;
		}
		cur_vit_mask -= 100;
	}

	tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
		| (mask_m[48] << 26) | (mask_m[49] << 24)
		| (mask_m[50] << 22) | (mask_m[51] << 20)
		| (mask_m[52] << 18) | (mask_m[53] << 16)
		| (mask_m[54] << 14) | (mask_m[55] << 12)
		| (mask_m[56] << 10) | (mask_m[57] << 8)
		| (mask_m[58] << 6) | (mask_m[59] << 4)
		| (mask_m[60] << 2) | (mask_m[61] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);

	tmp_mask = (mask_m[31] << 28)
		| (mask_m[32] << 26) | (mask_m[33] << 24)
		| (mask_m[34] << 22) | (mask_m[35] << 20)
		| (mask_m[36] << 18) | (mask_m[37] << 16)
		| (mask_m[48] << 14) | (mask_m[39] << 12)
		| (mask_m[40] << 10) | (mask_m[41] << 8)
		| (mask_m[42] << 6) | (mask_m[43] << 4)
		| (mask_m[44] << 2) | (mask_m[45] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);

	tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
		| (mask_m[18] << 26) | (mask_m[18] << 24)
		| (mask_m[20] << 22) | (mask_m[20] << 20)
		| (mask_m[22] << 18) | (mask_m[22] << 16)
		| (mask_m[24] << 14) | (mask_m[24] << 12)
		| (mask_m[25] << 10) | (mask_m[26] << 8)
		| (mask_m[27] << 6) | (mask_m[28] << 4)
		| (mask_m[29] << 2) | (mask_m[30] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);

	tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
		| (mask_m[2] << 26) | (mask_m[3] << 24)
		| (mask_m[4] << 22) | (mask_m[5] << 20)
		| (mask_m[6] << 18) | (mask_m[7] << 16)
		| (mask_m[8] << 14) | (mask_m[9] << 12)
		| (mask_m[10] << 10) | (mask_m[11] << 8)
		| (mask_m[12] << 6) | (mask_m[13] << 4)
		| (mask_m[14] << 2) | (mask_m[15] << 0);
	REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);

	tmp_mask = (mask_p[15] << 28)
		| (mask_p[14] << 26) | (mask_p[13] << 24)
		| (mask_p[12] << 22) | (mask_p[11] << 20)
		| (mask_p[10] << 18) | (mask_p[9] << 16)
		| (mask_p[8] << 14) | (mask_p[7] << 12)
		| (mask_p[6] << 10) | (mask_p[5] << 8)
		| (mask_p[4] << 6) | (mask_p[3] << 4)
		| (mask_p[2] << 2) | (mask_p[1] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2111

S
Sujith 已提交
2112 2113 2114 2115 2116 2117 2118 2119 2120 2121
	tmp_mask = (mask_p[30] << 28)
		| (mask_p[29] << 26) | (mask_p[28] << 24)
		| (mask_p[27] << 22) | (mask_p[26] << 20)
		| (mask_p[25] << 18) | (mask_p[24] << 16)
		| (mask_p[23] << 14) | (mask_p[22] << 12)
		| (mask_p[21] << 10) | (mask_p[20] << 8)
		| (mask_p[19] << 6) | (mask_p[18] << 4)
		| (mask_p[17] << 2) | (mask_p[16] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2122

S
Sujith 已提交
2123 2124 2125 2126 2127 2128 2129 2130 2131 2132
	tmp_mask = (mask_p[45] << 28)
		| (mask_p[44] << 26) | (mask_p[43] << 24)
		| (mask_p[42] << 22) | (mask_p[41] << 20)
		| (mask_p[40] << 18) | (mask_p[39] << 16)
		| (mask_p[38] << 14) | (mask_p[37] << 12)
		| (mask_p[36] << 10) | (mask_p[35] << 8)
		| (mask_p[34] << 6) | (mask_p[33] << 4)
		| (mask_p[32] << 2) | (mask_p[31] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2133

S
Sujith 已提交
2134 2135 2136 2137 2138 2139 2140 2141 2142 2143
	tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
		| (mask_p[59] << 26) | (mask_p[58] << 24)
		| (mask_p[57] << 22) | (mask_p[56] << 20)
		| (mask_p[55] << 18) | (mask_p[54] << 16)
		| (mask_p[53] << 14) | (mask_p[52] << 12)
		| (mask_p[51] << 10) | (mask_p[50] << 8)
		| (mask_p[49] << 6) | (mask_p[48] << 4)
		| (mask_p[47] << 2) | (mask_p[46] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2144 2145
}

2146
static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
2147
{
S
Sujith 已提交
2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162
	int bb_spur = AR_NO_SPUR;
	int bin, cur_bin;
	int spur_freq_sd;
	int spur_delta_phase;
	int denominator;
	int upper, lower, cur_vit_mask;
	int tmp, new;
	int i;
	int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
			  AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
	};
	int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
			 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
	};
	int inc[4] = { 0, 100, 0, 0 };
2163

S
Sujith 已提交
2164 2165 2166 2167 2168 2169
	int8_t mask_m[123];
	int8_t mask_p[123];
	int8_t mask_amt;
	int tmp_mask;
	int cur_bb_spur;
	bool is2GHz = IS_CHAN_2GHZ(chan);
2170

S
Sujith 已提交
2171 2172
	memset(&mask_m, 0, sizeof(int8_t) * 123);
	memset(&mask_p, 0, sizeof(int8_t) * 123);
2173

S
Sujith 已提交
2174
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
S
Sujith 已提交
2175
		cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
S
Sujith 已提交
2176 2177 2178 2179 2180 2181 2182 2183
		if (AR_NO_SPUR == cur_bb_spur)
			break;
		cur_bb_spur = cur_bb_spur - (chan->channel * 10);
		if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
			bb_spur = cur_bb_spur;
			break;
		}
	}
2184

S
Sujith 已提交
2185 2186
	if (AR_NO_SPUR == bb_spur)
		return;
2187

S
Sujith 已提交
2188
	bin = bb_spur * 32;
2189

S
Sujith 已提交
2190 2191 2192 2193 2194
	tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
	new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
		     AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
		     AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
		     AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
2195

S
Sujith 已提交
2196
	REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
2197

S
Sujith 已提交
2198 2199 2200 2201 2202 2203
	new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
	       AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
	       AR_PHY_SPUR_REG_MASK_RATE_SELECT |
	       AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
	       SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
	REG_WRITE(ah, AR_PHY_SPUR_REG, new);
2204

S
Sujith 已提交
2205 2206
	spur_delta_phase = ((bb_spur * 524288) / 100) &
		AR_PHY_TIMING11_SPUR_DELTA_PHASE;
2207

S
Sujith 已提交
2208 2209
	denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
	spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
2210

S
Sujith 已提交
2211 2212 2213 2214
	new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
	       SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
	       SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
	REG_WRITE(ah, AR_PHY_TIMING11, new);
2215

S
Sujith 已提交
2216 2217 2218
	cur_bin = -6000;
	upper = bin + 100;
	lower = bin - 100;
2219

S
Sujith 已提交
2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233
	for (i = 0; i < 4; i++) {
		int pilot_mask = 0;
		int chan_mask = 0;
		int bp = 0;
		for (bp = 0; bp < 30; bp++) {
			if ((cur_bin > lower) && (cur_bin < upper)) {
				pilot_mask = pilot_mask | 0x1 << bp;
				chan_mask = chan_mask | 0x1 << bp;
			}
			cur_bin += 100;
		}
		cur_bin += inc[i];
		REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
		REG_WRITE(ah, chan_mask_reg[i], chan_mask);
2234 2235
	}

S
Sujith 已提交
2236 2237 2238
	cur_vit_mask = 6100;
	upper = bin + 120;
	lower = bin - 120;
2239

S
Sujith 已提交
2240 2241
	for (i = 0; i < 123; i++) {
		if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
2242

S
Sujith 已提交
2243
			/* workaround for gcc bug #37014 */
L
Luis R. Rodriguez 已提交
2244
			volatile int tmp_v = abs(cur_vit_mask - bin);
2245

L
Luis R. Rodriguez 已提交
2246
			if (tmp_v < 75)
S
Sujith 已提交
2247 2248 2249 2250 2251 2252 2253 2254 2255
				mask_amt = 1;
			else
				mask_amt = 0;
			if (cur_vit_mask < 0)
				mask_m[abs(cur_vit_mask / 100)] = mask_amt;
			else
				mask_p[cur_vit_mask / 100] = mask_amt;
		}
		cur_vit_mask -= 100;
2256 2257
	}

S
Sujith 已提交
2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
	tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
		| (mask_m[48] << 26) | (mask_m[49] << 24)
		| (mask_m[50] << 22) | (mask_m[51] << 20)
		| (mask_m[52] << 18) | (mask_m[53] << 16)
		| (mask_m[54] << 14) | (mask_m[55] << 12)
		| (mask_m[56] << 10) | (mask_m[57] << 8)
		| (mask_m[58] << 6) | (mask_m[59] << 4)
		| (mask_m[60] << 2) | (mask_m[61] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
2268

S
Sujith 已提交
2269 2270 2271 2272 2273 2274 2275 2276 2277 2278
	tmp_mask = (mask_m[31] << 28)
		| (mask_m[32] << 26) | (mask_m[33] << 24)
		| (mask_m[34] << 22) | (mask_m[35] << 20)
		| (mask_m[36] << 18) | (mask_m[37] << 16)
		| (mask_m[48] << 14) | (mask_m[39] << 12)
		| (mask_m[40] << 10) | (mask_m[41] << 8)
		| (mask_m[42] << 6) | (mask_m[43] << 4)
		| (mask_m[44] << 2) | (mask_m[45] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
2279

S
Sujith 已提交
2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
	tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
		| (mask_m[18] << 26) | (mask_m[18] << 24)
		| (mask_m[20] << 22) | (mask_m[20] << 20)
		| (mask_m[22] << 18) | (mask_m[22] << 16)
		| (mask_m[24] << 14) | (mask_m[24] << 12)
		| (mask_m[25] << 10) | (mask_m[26] << 8)
		| (mask_m[27] << 6) | (mask_m[28] << 4)
		| (mask_m[29] << 2) | (mask_m[30] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
2290

S
Sujith 已提交
2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
	tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
		| (mask_m[2] << 26) | (mask_m[3] << 24)
		| (mask_m[4] << 22) | (mask_m[5] << 20)
		| (mask_m[6] << 18) | (mask_m[7] << 16)
		| (mask_m[8] << 14) | (mask_m[9] << 12)
		| (mask_m[10] << 10) | (mask_m[11] << 8)
		| (mask_m[12] << 6) | (mask_m[13] << 4)
		| (mask_m[14] << 2) | (mask_m[15] << 0);
	REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
2301

S
Sujith 已提交
2302 2303 2304 2305 2306 2307 2308 2309 2310 2311
	tmp_mask = (mask_p[15] << 28)
		| (mask_p[14] << 26) | (mask_p[13] << 24)
		| (mask_p[12] << 22) | (mask_p[11] << 20)
		| (mask_p[10] << 18) | (mask_p[9] << 16)
		| (mask_p[8] << 14) | (mask_p[7] << 12)
		| (mask_p[6] << 10) | (mask_p[5] << 8)
		| (mask_p[4] << 6) | (mask_p[3] << 4)
		| (mask_p[2] << 2) | (mask_p[1] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2312

S
Sujith 已提交
2313 2314 2315 2316 2317 2318 2319 2320 2321 2322
	tmp_mask = (mask_p[30] << 28)
		| (mask_p[29] << 26) | (mask_p[28] << 24)
		| (mask_p[27] << 22) | (mask_p[26] << 20)
		| (mask_p[25] << 18) | (mask_p[24] << 16)
		| (mask_p[23] << 14) | (mask_p[22] << 12)
		| (mask_p[21] << 10) | (mask_p[20] << 8)
		| (mask_p[19] << 6) | (mask_p[18] << 4)
		| (mask_p[17] << 2) | (mask_p[16] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2323

S
Sujith 已提交
2324 2325 2326 2327 2328 2329 2330 2331 2332 2333
	tmp_mask = (mask_p[45] << 28)
		| (mask_p[44] << 26) | (mask_p[43] << 24)
		| (mask_p[42] << 22) | (mask_p[41] << 20)
		| (mask_p[40] << 18) | (mask_p[39] << 16)
		| (mask_p[38] << 14) | (mask_p[37] << 12)
		| (mask_p[36] << 10) | (mask_p[35] << 8)
		| (mask_p[34] << 6) | (mask_p[33] << 4)
		| (mask_p[32] << 2) | (mask_p[31] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2334

S
Sujith 已提交
2335 2336 2337 2338 2339 2340 2341 2342 2343 2344
	tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
		| (mask_p[59] << 26) | (mask_p[58] << 24)
		| (mask_p[57] << 22) | (mask_p[56] << 20)
		| (mask_p[55] << 18) | (mask_p[54] << 16)
		| (mask_p[53] << 14) | (mask_p[52] << 12)
		| (mask_p[51] << 10) | (mask_p[50] << 8)
		| (mask_p[49] << 6) | (mask_p[48] << 4)
		| (mask_p[47] << 2) | (mask_p[46] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2345 2346
}

J
Johannes Berg 已提交
2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
static void ath9k_enable_rfkill(struct ath_hw *ah)
{
	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
		    AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);

	REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
		    AR_GPIO_INPUT_MUX2_RFSILENT);

	ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
	REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
}

2359
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
2360
		    bool bChannelChange)
2361
{
2362
	struct ath_common *common = ath9k_hw_common(ah);
2363
	u32 saveLedState;
2364
	struct ath9k_channel *curchan = ah->curchan;
2365 2366
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
2367
	u64 tsf = 0;
2368
	int i, rx_chainmask, r;
2369

2370 2371
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
2372

2373
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
2374
		return -EIO;
2375

2376
	if (curchan && !ah->chip_fullsleep)
2377 2378 2379
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
2380 2381 2382
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
2383
	    ((chan->channelFlags & CHANNEL_ALL) ==
2384
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
2385 2386
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
2387

L
Luis R. Rodriguez 已提交
2388
		if (ath9k_hw_channel_change(ah, chan)) {
2389
			ath9k_hw_loadnf(ah, ah->curchan);
2390
			ath9k_hw_start_nfcal(ah);
2391
			return 0;
2392 2393 2394 2395 2396 2397 2398 2399 2400
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
2401 2402 2403 2404
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

2405 2406 2407 2408 2409 2410
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

2411 2412 2413 2414 2415 2416 2417
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

2418
	if (!ath9k_hw_chip_reset(ah, chan)) {
2419
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
2420
		return -EINVAL;
2421 2422
	}

2423 2424 2425 2426 2427 2428 2429 2430
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
2431 2432 2433 2434
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

2435 2436
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
2437

2438
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2439 2440 2441 2442 2443 2444 2445 2446 2447
		/* Enable ASYNC FIFO */
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
		REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
		REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
	}
L
Luis R. Rodriguez 已提交
2448
	r = ath9k_hw_process_ini(ah, chan);
2449 2450
	if (r)
		return r;
2451

2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

2469 2470 2471 2472 2473 2474 2475 2476
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_9280_spur_mitigate(ah, chan);
	else
		ath9k_hw_spur_mitigate(ah, chan);

2477
	ah->eep_ops->set_board_values(ah, chan);
2478 2479 2480

	ath9k_hw_decrease_chain_power(ah, chan);

2481 2482
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
2483 2484
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
2485
		  | (ah->config.
2486
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
2487 2488
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2489

2490
	ath_hw_setbssidmask(common);
2491 2492 2493

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

2494
	ath9k_hw_write_associd(ah);
2495 2496 2497 2498 2499

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

2500 2501 2502
	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_ar9280_set_channel(ah, chan);
	else
2503 2504
		if (!(ath9k_hw_set_channel(ah, chan)))
			return -EIO;
2505 2506 2507 2508

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

2509 2510
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
2511 2512
		ath9k_hw_resettxqueue(ah, i);

2513
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
2514 2515
	ath9k_hw_init_qos(ah);

2516
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
2517
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
2518

2519 2520
	ath9k_hw_init_user_settings(ah);

2521
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536
		REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
			  AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
			  AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
			  AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);

		REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);

		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
	}
2537
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2538 2539 2540 2541
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
				AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
	}

2542 2543 2544 2545 2546 2547 2548
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

2549
	if (ah->config.intr_mitigation) {
2550 2551 2552 2553 2554 2555
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

2556
	if (!ath9k_hw_init_cal(ah, chan))
2557
		return -EIO;
2558

2559
	rx_chainmask = ah->rxchainmask;
2560 2561 2562 2563 2564 2565 2566
	if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
	}

	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

2567 2568 2569
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
2570 2571 2572 2573
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
2574
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2575
				"CFG Byte Swap Set 0x%x\n", mask);
2576 2577 2578 2579
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
2580
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2581
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
2582 2583
		}
	} else {
2584 2585 2586
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
2587
#ifdef __BIG_ENDIAN
2588 2589
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
2590 2591 2592
#endif
	}

2593
	if (ah->btcoex_hw.enabled)
2594 2595
		ath9k_hw_btcoex_enable(ah);

2596
	return 0;
2597
}
2598
EXPORT_SYMBOL(ath9k_hw_reset);
2599

S
Sujith 已提交
2600 2601 2602
/************************/
/* Key Cache Management */
/************************/
2603

2604
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
2605
{
S
Sujith 已提交
2606
	u32 keyType;
2607

2608
	if (entry >= ah->caps.keycache_size) {
2609 2610
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
2611 2612 2613
		return false;
	}

S
Sujith 已提交
2614
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
2615

S
Sujith 已提交
2616 2617 2618 2619 2620 2621 2622 2623
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2624

S
Sujith 已提交
2625 2626
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2627

S
Sujith 已提交
2628 2629 2630 2631
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2632 2633 2634 2635 2636

	}

	return true;
}
2637
EXPORT_SYMBOL(ath9k_hw_keyreset);
2638

2639
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
2640
{
S
Sujith 已提交
2641
	u32 macHi, macLo;
2642

2643
	if (entry >= ah->caps.keycache_size) {
2644 2645
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
2646
		return false;
2647 2648
	}

S
Sujith 已提交
2649 2650 2651 2652 2653 2654 2655 2656 2657
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
2658
	} else {
S
Sujith 已提交
2659
		macLo = macHi = 0;
2660
	}
S
Sujith 已提交
2661 2662
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
2663

S
Sujith 已提交
2664
	return true;
2665
}
2666
EXPORT_SYMBOL(ath9k_hw_keysetmac);
2667

2668
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
2669
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
2670
				 const u8 *mac)
2671
{
2672
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
2673
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
2674 2675
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
2676

S
Sujith 已提交
2677
	if (entry >= pCap->keycache_size) {
2678 2679
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
2680
		return false;
2681 2682
	}

S
Sujith 已提交
2683 2684 2685 2686 2687 2688
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
2689 2690 2691
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
2692 2693 2694 2695 2696 2697 2698 2699
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
2700 2701
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
2702 2703 2704 2705
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
2706
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
2707 2708
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
2709 2710
			return false;
		}
2711
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
2712
			keyType = AR_KEYTABLE_TYPE_40;
2713
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2714 2715 2716 2717 2718 2719 2720 2721
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
2722 2723
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
2724
		return false;
2725 2726
	}

J
Jouni Malinen 已提交
2727 2728 2729 2730 2731
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
2732
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2733
		key4 &= 0xff;
2734

2735 2736 2737 2738 2739 2740 2741
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
2742 2743
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2744

2745 2746 2747 2748 2749 2750
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
2751 2752
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
2753 2754

		/* Write key[95:48] */
S
Sujith 已提交
2755 2756
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2757 2758

		/* Write key[127:96] and key type */
S
Sujith 已提交
2759 2760
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2761 2762

		/* Write MAC address for the entry */
S
Sujith 已提交
2763
		(void) ath9k_hw_keysetmac(ah, entry, mac);
2764

2765
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
2778
			u32 mic0, mic1, mic2, mic3, mic4;
2779

S
Sujith 已提交
2780 2781 2782 2783 2784
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
2785 2786

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
2787 2788
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
2789 2790

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
2791 2792
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
2793 2794

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2795 2796 2797
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
2798

S
Sujith 已提交
2799
		} else {
2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
2816
			u32 mic0, mic2;
2817

S
Sujith 已提交
2818 2819
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
2820 2821

			/* Write MIC key[31:0] */
S
Sujith 已提交
2822 2823
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2824 2825

			/* Write MIC key[63:32] */
S
Sujith 已提交
2826 2827
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2828 2829

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2830 2831 2832 2833
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
2834 2835

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
2836 2837
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
2838 2839 2840 2841 2842 2843

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
2844 2845 2846
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
2847
		/* Write key[47:0] */
S
Sujith 已提交
2848 2849
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2850 2851

		/* Write key[95:48] */
S
Sujith 已提交
2852 2853
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2854 2855

		/* Write key[127:96] and key type */
S
Sujith 已提交
2856 2857
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2858

2859
		/* Write MAC address for the entry */
S
Sujith 已提交
2860 2861
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
2862 2863 2864

	return true;
}
2865
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
2866

2867
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
2868
{
2869
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
2870 2871 2872 2873 2874
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
2875
}
2876
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
2877

S
Sujith 已提交
2878 2879 2880 2881
/******************************/
/* Power Management (Chipset) */
/******************************/

2882
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
2883
{
S
Sujith 已提交
2884 2885 2886 2887 2888 2889
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		if (!AR_SREV_9100(ah))
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2890

S
Sujith 已提交
2891 2892 2893
		if(!AR_SREV_5416(ah))
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
2894
	}
2895 2896
}

2897
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
2898
{
S
Sujith 已提交
2899 2900
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2901
		struct ath9k_hw_capabilities *pCap = &ah->caps;
2902

S
Sujith 已提交
2903 2904 2905 2906 2907 2908
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2909 2910 2911 2912
		}
	}
}

2913
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2914
{
S
Sujith 已提交
2915 2916
	u32 val;
	int i;
2917

S
Sujith 已提交
2918 2919 2920 2921 2922 2923 2924
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
2925
			ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
2926 2927 2928 2929
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2930

S
Sujith 已提交
2931 2932 2933
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2934

S
Sujith 已提交
2935 2936 2937 2938 2939 2940 2941
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2942
		}
S
Sujith 已提交
2943
		if (i == 0) {
2944 2945 2946
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
2947
			return false;
2948 2949 2950
		}
	}

S
Sujith 已提交
2951
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2952

S
Sujith 已提交
2953
	return true;
2954 2955
}

2956
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2957
{
2958
	struct ath_common *common = ath9k_hw_common(ah);
2959
	int status = true, setChip = true;
S
Sujith 已提交
2960 2961 2962 2963 2964 2965 2966
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2967 2968 2969
	if (ah->power_mode == mode)
		return status;

2970 2971
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2972 2973 2974 2975 2976 2977 2978

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
2979
		ah->chip_fullsleep = true;
S
Sujith 已提交
2980 2981 2982 2983
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2984
	default:
2985 2986
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
2987 2988
		return false;
	}
2989
	ah->power_mode = mode;
S
Sujith 已提交
2990 2991

	return status;
2992
}
2993
EXPORT_SYMBOL(ath9k_hw_setpower);
2994

2995 2996 2997 2998 2999 3000 3001 3002 3003
/*
 * Helper for ASPM support.
 *
 * Disable PLL when in L0s as well as receiver clock when in L1.
 * This power saving option must be enabled through the SerDes.
 *
 * Programming the SerDes must go through the same 288 bit serial shift
 * register as the other analog registers.  Hence the 9 writes.
 */
V
Vivek Natarajan 已提交
3004
void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off)
3005
{
S
Sujith 已提交
3006
	u8 i;
V
Vivek Natarajan 已提交
3007
	u32 val;
3008

3009
	if (ah->is_pciexpress != true)
S
Sujith 已提交
3010
		return;
3011

3012
	/* Do not touch SerDes registers */
3013
	if (ah->config.pcie_powersave_enable == 2)
S
Sujith 已提交
3014 3015
		return;

3016
	/* Nothing to do on restore for 11N */
V
Vivek Natarajan 已提交
3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042
	if (!restore) {
		if (AR_SREV_9280_20_OR_LATER(ah)) {
			/*
			 * AR9280 2.0 or later chips use SerDes values from the
			 * initvals.h initialized depending on chipset during
			 * ath9k_hw_init()
			 */
			for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
				REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
					  INI_RA(&ah->iniPcieSerdes, i, 1));
			}
		} else if (AR_SREV_9280(ah) &&
			   (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);

			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);

			/* Shut off CLKREQ active in L1 */
			if (ah->config.pcie_clock_req)
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
			else
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
S
Sujith 已提交
3043

V
Vivek Natarajan 已提交
3044 3045 3046
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
S
Sujith 已提交
3047

V
Vivek Natarajan 已提交
3048 3049
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
3050

V
Vivek Natarajan 已提交
3051 3052 3053
		} else {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
S
Sujith 已提交
3054

V
Vivek Natarajan 已提交
3055 3056 3057 3058
			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
S
Sujith 已提交
3059

V
Vivek Natarajan 已提交
3060 3061 3062 3063 3064
			/*
			 * Ignore ah->ah_config.pcie_clock_req setting for
			 * pre-AR9280 11n
			 */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
3065

V
Vivek Natarajan 已提交
3066 3067 3068
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
3069

V
Vivek Natarajan 已提交
3070 3071 3072
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
		}
3073

V
Vivek Natarajan 已提交
3074
		udelay(1000);
3075

V
Vivek Natarajan 已提交
3076 3077
		/* set bit 19 to allow forcing of pcie core into L1 state */
		REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
3078

V
Vivek Natarajan 已提交
3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100
		/* Several PCIe massages to ensure proper behaviour */
		if (ah->config.pcie_waen) {
			val = ah->config.pcie_waen;
			if (!power_off)
				val &= (~AR_WA_D3_L1_DISABLE);
		} else {
			if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			    AR_SREV_9287(ah)) {
				val = AR9285_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else if (AR_SREV_9280(ah)) {
				/*
				 * On AR9280 chips bit 22 of 0x4004 needs to be
				 * set otherwise card may disappear.
				 */
				val = AR9280_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else
				val = AR_WA_DEFAULT;
		}
3101

V
Vivek Natarajan 已提交
3102 3103
		REG_WRITE(ah, AR_WA, val);
	}
S
Sujith 已提交
3104

V
Vivek Natarajan 已提交
3105
	if (power_off) {
3106
		/*
V
Vivek Natarajan 已提交
3107 3108 3109 3110
		 * Set PCIe workaround bits
		 * bit 14 in WA register (disable L1) should only
		 * be set when device enters D3 and be cleared
		 * when device comes back to D0.
3111
		 */
V
Vivek Natarajan 已提交
3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123
		if (ah->config.pcie_waen) {
			if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
		} else {
			if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			      AR_SREV_9287(ah)) &&
			     (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
			    (AR_SREV_9280(ah) &&
			     (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
			}
		}
S
Sujith 已提交
3124
	}
3125
}
3126
EXPORT_SYMBOL(ath9k_hw_configpcipowersave);
3127

S
Sujith 已提交
3128 3129 3130 3131
/**********************/
/* Interrupt Handling */
/**********************/

3132
bool ath9k_hw_intrpend(struct ath_hw *ah)
3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149
{
	u32 host_isr;

	if (AR_SREV_9100(ah))
		return true;

	host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
	if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
		return true;

	host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
	if ((host_isr & AR_INTR_SYNC_DEFAULT)
	    && (host_isr != AR_INTR_SPURIOUS))
		return true;

	return false;
}
3150
EXPORT_SYMBOL(ath9k_hw_intrpend);
3151

3152
bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
3153 3154 3155
{
	u32 isr = 0;
	u32 mask2 = 0;
3156
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3157 3158
	u32 sync_cause = 0;
	bool fatal_int = false;
3159
	struct ath_common *common = ath9k_hw_common(ah);
3160 3161 3162 3163 3164 3165 3166 3167 3168

	if (!AR_SREV_9100(ah)) {
		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
			    == AR_RTC_STATUS_ON) {
				isr = REG_READ(ah, AR_ISR);
			}
		}

S
Sujith 已提交
3169 3170
		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
			AR_INTR_SYNC_DEFAULT;
3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196

		*masked = 0;

		if (!isr && !sync_cause)
			return false;
	} else {
		*masked = 0;
		isr = REG_READ(ah, AR_ISR);
	}

	if (isr) {
		if (isr & AR_ISR_BCNMISC) {
			u32 isr2;
			isr2 = REG_READ(ah, AR_ISR_S2);
			if (isr2 & AR_ISR_S2_TIM)
				mask2 |= ATH9K_INT_TIM;
			if (isr2 & AR_ISR_S2_DTIM)
				mask2 |= ATH9K_INT_DTIM;
			if (isr2 & AR_ISR_S2_DTIMSYNC)
				mask2 |= ATH9K_INT_DTIMSYNC;
			if (isr2 & (AR_ISR_S2_CABEND))
				mask2 |= ATH9K_INT_CABEND;
			if (isr2 & AR_ISR_S2_GTT)
				mask2 |= ATH9K_INT_GTT;
			if (isr2 & AR_ISR_S2_CST)
				mask2 |= ATH9K_INT_CST;
3197 3198
			if (isr2 & AR_ISR_S2_TSFOOR)
				mask2 |= ATH9K_INT_TSFOOR;
3199 3200 3201 3202 3203 3204 3205 3206 3207 3208
		}

		isr = REG_READ(ah, AR_ISR_RAC);
		if (isr == 0xffffffff) {
			*masked = 0;
			return false;
		}

		*masked = isr & ATH9K_INT_COMMON;

3209
		if (ah->config.intr_mitigation) {
3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223
			if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
				*masked |= ATH9K_INT_RX;
		}

		if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
			*masked |= ATH9K_INT_RX;
		if (isr &
		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
		     AR_ISR_TXEOL)) {
			u32 s0_s, s1_s;

			*masked |= ATH9K_INT_TX;

			s0_s = REG_READ(ah, AR_ISR_S0_S);
3224 3225
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
3226 3227

			s1_s = REG_READ(ah, AR_ISR_S1_S);
3228 3229
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
3230 3231 3232
		}

		if (isr & AR_ISR_RXORN) {
3233 3234
			ath_print(common, ATH_DBG_INTERRUPT,
				  "receive FIFO overrun interrupt\n");
3235 3236 3237
		}

		if (!AR_SREV_9100(ah)) {
3238
			if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
3239 3240 3241 3242 3243 3244 3245 3246
				u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
				if (isr5 & AR_ISR_S5_TIM_TIMER)
					*masked |= ATH9K_INT_TIM_TIMER;
			}
		}

		*masked |= mask2;
	}
S
Sujith 已提交
3247

3248 3249
	if (AR_SREV_9100(ah))
		return true;
S
Sujith 已提交
3250

3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267
	if (isr & AR_ISR_GENTMR) {
		u32 s5_s;

		s5_s = REG_READ(ah, AR_ISR_S5_S);
		if (isr & AR_ISR_GENTMR) {
			ah->intr_gen_timer_trigger =
				MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);

			ah->intr_gen_timer_thresh =
				MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);

			if (ah->intr_gen_timer_trigger)
				*masked |= ATH9K_INT_GENTIMER;

		}
	}

3268 3269 3270 3271 3272 3273 3274 3275
	if (sync_cause) {
		fatal_int =
			(sync_cause &
			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
			? true : false;

		if (fatal_int) {
			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
3276 3277
				ath_print(common, ATH_DBG_ANY,
					  "received PCI FATAL interrupt\n");
3278 3279
			}
			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
3280 3281
				ath_print(common, ATH_DBG_ANY,
					  "received PCI PERR interrupt\n");
3282
			}
3283
			*masked |= ATH9K_INT_FATAL;
3284 3285
		}
		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
3286 3287
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
3288 3289 3290 3291 3292
			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
			REG_WRITE(ah, AR_RC, 0);
			*masked |= ATH9K_INT_FATAL;
		}
		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
3293 3294
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
3295 3296 3297 3298 3299
		}

		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
	}
S
Sujith 已提交
3300

3301 3302
	return true;
}
3303
EXPORT_SYMBOL(ath9k_hw_getisr);
3304

3305
enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
3306
{
3307
	u32 omask = ah->mask_reg;
3308
	u32 mask, mask2;
3309
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3310
	struct ath_common *common = ath9k_hw_common(ah);
3311

3312
	ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
3313 3314

	if (omask & ATH9K_INT_GLOBAL) {
3315
		ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330
		REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
		(void) REG_READ(ah, AR_IER);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);

			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
		}
	}

	mask = ints & ATH9K_INT_COMMON;
	mask2 = 0;

	if (ints & ATH9K_INT_TX) {
3331
		if (ah->txok_interrupt_mask)
3332
			mask |= AR_IMR_TXOK;
3333
		if (ah->txdesc_interrupt_mask)
3334
			mask |= AR_IMR_TXDESC;
3335
		if (ah->txerr_interrupt_mask)
3336
			mask |= AR_IMR_TXERR;
3337
		if (ah->txeol_interrupt_mask)
3338 3339 3340 3341
			mask |= AR_IMR_TXEOL;
	}
	if (ints & ATH9K_INT_RX) {
		mask |= AR_IMR_RXERR;
3342
		if (ah->config.intr_mitigation)
3343 3344 3345
			mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
		else
			mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
3346
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358
			mask |= AR_IMR_GENTMR;
	}

	if (ints & (ATH9K_INT_BMISC)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_TIM)
			mask2 |= AR_IMR_S2_TIM;
		if (ints & ATH9K_INT_DTIM)
			mask2 |= AR_IMR_S2_DTIM;
		if (ints & ATH9K_INT_DTIMSYNC)
			mask2 |= AR_IMR_S2_DTIMSYNC;
		if (ints & ATH9K_INT_CABEND)
3359 3360 3361
			mask2 |= AR_IMR_S2_CABEND;
		if (ints & ATH9K_INT_TSFOOR)
			mask2 |= AR_IMR_S2_TSFOOR;
3362 3363 3364 3365 3366 3367 3368 3369 3370 3371
	}

	if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_GTT)
			mask2 |= AR_IMR_S2_GTT;
		if (ints & ATH9K_INT_CST)
			mask2 |= AR_IMR_S2_CST;
	}

3372
	ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
3373 3374 3375 3376 3377 3378 3379 3380 3381
	REG_WRITE(ah, AR_IMR, mask);
	mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
					   AR_IMR_S2_DTIM |
					   AR_IMR_S2_DTIMSYNC |
					   AR_IMR_S2_CABEND |
					   AR_IMR_S2_CABTO |
					   AR_IMR_S2_TSFOOR |
					   AR_IMR_S2_GTT | AR_IMR_S2_CST);
	REG_WRITE(ah, AR_IMR_S2, mask | mask2);
3382
	ah->mask_reg = ints;
3383

3384
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
3385 3386 3387 3388 3389 3390 3391
		if (ints & ATH9K_INT_TIM_TIMER)
			REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
		else
			REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
	}

	if (ints & ATH9K_INT_GLOBAL) {
3392
		ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404
		REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
				  AR_INTR_MAC_IRQ);
			REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);


			REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
				  AR_INTR_SYNC_DEFAULT);
			REG_WRITE(ah, AR_INTR_SYNC_MASK,
				  AR_INTR_SYNC_DEFAULT);
		}
3405 3406
		ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
			  REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
3407 3408 3409 3410
	}

	return omask;
}
3411
EXPORT_SYMBOL(ath9k_hw_set_interrupts);
3412

S
Sujith 已提交
3413 3414 3415 3416
/*******************/
/* Beacon Handling */
/*******************/

3417
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
3418 3419 3420
{
	int flags = 0;

3421
	ah->beacon_interval = beacon_period;
3422

3423
	switch (ah->opmode) {
3424 3425
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
3426 3427 3428 3429 3430
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
3431
	case NL80211_IFTYPE_ADHOC:
3432
	case NL80211_IFTYPE_MESH_POINT:
3433 3434 3435 3436
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
3437 3438
				     (ah->atim_window ? ah->
				      atim_window : 1)));
3439
		flags |= AR_NDP_TIMER_EN;
3440
	case NL80211_IFTYPE_AP:
3441 3442 3443
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
3444
				     ah->config.
3445
				     dma_beacon_response_time));
3446 3447
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
3448
				     ah->config.
3449
				     sw_beacon_response_time));
3450 3451 3452
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
3453
	default:
3454 3455 3456
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
3457 3458
		return;
		break;
3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
3473
EXPORT_SYMBOL(ath9k_hw_beaconinit);
3474

3475
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
3476
				    const struct ath9k_beacon_state *bs)
3477 3478
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
3479
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3480
	struct ath_common *common = ath9k_hw_common(ah);
3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

3506 3507 3508 3509
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
3510

S
Sujith 已提交
3511 3512 3513
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3514

S
Sujith 已提交
3515 3516 3517
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
3518

S
Sujith 已提交
3519 3520 3521 3522
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3523

S
Sujith 已提交
3524 3525
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3526

S
Sujith 已提交
3527 3528
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3529

S
Sujith 已提交
3530 3531 3532
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
3533

3534 3535
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
3536
}
3537
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
3538

S
Sujith 已提交
3539 3540 3541 3542
/*******************/
/* HW Capabilities */
/*******************/

3543
void ath9k_hw_fill_cap_info(struct ath_hw *ah)
3544
{
3545
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3546
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3547
	struct ath_common *common = ath9k_hw_common(ah);
3548
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
3549

S
Sujith 已提交
3550
	u16 capField = 0, eeval;
3551

S
Sujith 已提交
3552
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
3553
	regulatory->current_rd = eeval;
3554

S
Sujith 已提交
3555
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
3556 3557
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
3558
	regulatory->current_rd_ext = eeval;
3559

S
Sujith 已提交
3560
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
3561

3562
	if (ah->opmode != NL80211_IFTYPE_AP &&
3563
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
3564 3565 3566 3567 3568
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
3569 3570
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
3571
	}
3572

S
Sujith 已提交
3573
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
S
Sujith 已提交
3574
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
3575

S
Sujith 已提交
3576 3577
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
3578
		if (ah->config.ht_enable) {
S
Sujith 已提交
3579 3580 3581 3582 3583 3584 3585 3586 3587
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
3588 3589 3590
		}
	}

S
Sujith 已提交
3591 3592
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
3593
		if (ah->config.ht_enable) {
S
Sujith 已提交
3594 3595 3596 3597 3598 3599 3600 3601 3602 3603
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
3604
	}
S
Sujith 已提交
3605

S
Sujith 已提交
3606
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
3607 3608 3609 3610
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
3611
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
3612 3613 3614
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
3615 3616
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
3617
		/* Use rx_chainmask from EEPROM. */
3618
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
3619

3620
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
3621
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
3622

S
Sujith 已提交
3623 3624
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
3625

S
Sujith 已提交
3626 3627
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
3628

S
Sujith 已提交
3629 3630 3631
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3632

S
Sujith 已提交
3633 3634 3635
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3636

3637
	if (ah->config.ht_enable)
S
Sujith 已提交
3638 3639 3640
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3641

S
Sujith 已提交
3642 3643 3644 3645
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3646

S
Sujith 已提交
3647 3648 3649 3650 3651
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3652

S
Sujith 已提交
3653 3654 3655 3656 3657
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
3658

S
Sujith 已提交
3659 3660
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
	pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3661

3662 3663 3664
	if (AR_SREV_9285_10_OR_LATER(ah))
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
3665 3666 3667
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
3668

S
Sujith 已提交
3669 3670 3671 3672 3673
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
3674 3675
	}

S
Sujith 已提交
3676 3677
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

3678
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
3679 3680 3681 3682 3683 3684
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
3685 3686

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3687
	}
S
Sujith 已提交
3688
#endif
3689

3690
	pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
3691

3692
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
3693 3694 3695
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3696

3697
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
3698 3699 3700 3701 3702
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3703
	} else {
S
Sujith 已提交
3704 3705 3706
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3707 3708
	}

3709 3710 3711 3712
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
3713 3714

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
3715
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
3716
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
3717
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
3718

3719
	if (AR_SREV_9280_10_OR_LATER(ah) &&
3720
	    ath9k_hw_btcoex_supported(ah)) {
3721 3722
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
3723

3724
		if (AR_SREV_9285(ah)) {
3725 3726
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
3727
		} else {
3728
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
3729
		}
3730
	} else {
3731
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
3732
	}
3733 3734
}

3735
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3736
			    u32 capability, u32 *result)
3737
{
3738
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
3757
			return (ah->sta_id1_defaults &
S
Sujith 已提交
3758 3759 3760 3761
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
3762
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775
			false : true;
	case ATH9K_CAP_DIVERSITY:
		return (REG_READ(ah, AR_PHY_CCK_DETECT) &
			AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
			true : false;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
3776
				return (ah->sta_id1_defaults &
S
Sujith 已提交
3777 3778 3779 3780 3781 3782 3783 3784 3785 3786
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
3787
			*result = regulatory->power_limit;
S
Sujith 已提交
3788 3789
			return 0;
		case 2:
3790
			*result = regulatory->max_power_level;
S
Sujith 已提交
3791 3792
			return 0;
		case 3:
3793
			*result = regulatory->tp_scale;
S
Sujith 已提交
3794 3795 3796
			return 0;
		}
		return false;
3797 3798 3799 3800
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
3801 3802
	default:
		return false;
3803 3804
	}
}
3805
EXPORT_SYMBOL(ath9k_hw_getcapability);
3806

3807
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3808
			    u32 capability, u32 setting, int *status)
3809
{
S
Sujith 已提交
3810
	u32 v;
3811

S
Sujith 已提交
3812 3813 3814
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
3815
			ah->sta_id1_defaults |=
S
Sujith 已提交
3816 3817
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
3818
			ah->sta_id1_defaults &=
S
Sujith 已提交
3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_DIVERSITY:
		v = REG_READ(ah, AR_PHY_CCK_DETECT);
		if (setting)
			v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		else
			v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
3831
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3832
		else
3833
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3834 3835 3836
		return true;
	default:
		return false;
3837 3838
	}
}
3839
EXPORT_SYMBOL(ath9k_hw_setcapability);
3840

S
Sujith 已提交
3841 3842 3843
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
3844

3845
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
3846 3847 3848 3849
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
3850

S
Sujith 已提交
3851 3852 3853 3854 3855 3856
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
3857

S
Sujith 已提交
3858
	gpio_shift = (gpio % 6) * 5;
3859

S
Sujith 已提交
3860 3861 3862 3863
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
3864
	} else {
S
Sujith 已提交
3865 3866 3867 3868 3869
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
3870 3871 3872
	}
}

3873
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
3874
{
S
Sujith 已提交
3875
	u32 gpio_shift;
3876

3877
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
3878

S
Sujith 已提交
3879
	gpio_shift = gpio << 1;
3880

S
Sujith 已提交
3881 3882 3883 3884
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3885
}
3886
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
3887

3888
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
3889
{
3890 3891 3892
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

3893
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
3894
		return 0xffffffff;
3895

3896 3897 3898
	if (AR_SREV_9287_10_OR_LATER(ah))
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
3899 3900 3901 3902 3903
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
3904
}
3905
EXPORT_SYMBOL(ath9k_hw_gpio_get);
3906

3907
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
3908
			 u32 ah_signal_type)
3909
{
S
Sujith 已提交
3910
	u32 gpio_shift;
3911

S
Sujith 已提交
3912
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3913

S
Sujith 已提交
3914
	gpio_shift = 2 * gpio;
3915

S
Sujith 已提交
3916 3917 3918 3919
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3920
}
3921
EXPORT_SYMBOL(ath9k_hw_cfg_output);
3922

3923
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
3924
{
S
Sujith 已提交
3925 3926
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
3927
}
3928
EXPORT_SYMBOL(ath9k_hw_set_gpio);
3929

3930
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
3931
{
S
Sujith 已提交
3932
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3933
}
3934
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
3935

3936
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
3937
{
S
Sujith 已提交
3938
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3939
}
3940
EXPORT_SYMBOL(ath9k_hw_setantenna);
3941

3942
bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
S
Sujith 已提交
3943 3944 3945 3946 3947
			       enum ath9k_ant_setting settings,
			       struct ath9k_channel *chan,
			       u8 *tx_chainmask,
			       u8 *rx_chainmask,
			       u8 *antenna_cfgd)
3948
{
S
Sujith 已提交
3949
	static u8 tx_chainmask_cfg, rx_chainmask_cfg;
3950

S
Sujith 已提交
3951 3952
	if (AR_SREV_9280(ah)) {
		if (!tx_chainmask_cfg) {
3953

S
Sujith 已提交
3954 3955 3956
			tx_chainmask_cfg = *tx_chainmask;
			rx_chainmask_cfg = *rx_chainmask;
		}
3957

S
Sujith 已提交
3958 3959 3960 3961 3962 3963 3964
		switch (settings) {
		case ATH9K_ANT_FIXED_A:
			*tx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
			*rx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
			*antenna_cfgd = true;
			break;
		case ATH9K_ANT_FIXED_B:
3965
			if (ah->caps.tx_chainmask >
S
Sujith 已提交
3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980
			    ATH9K_ANTENNA1_CHAINMASK) {
				*tx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
			}
			*rx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
			*antenna_cfgd = true;
			break;
		case ATH9K_ANT_VARIABLE:
			*tx_chainmask = tx_chainmask_cfg;
			*rx_chainmask = rx_chainmask_cfg;
			*antenna_cfgd = true;
			break;
		default:
			break;
		}
	} else {
S
Sujith 已提交
3981
		ah->config.diversity_control = settings;
3982 3983
	}

S
Sujith 已提交
3984
	return true;
3985 3986
}

S
Sujith 已提交
3987 3988 3989 3990
/*********************/
/* General Operation */
/*********************/

3991
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
3992
{
S
Sujith 已提交
3993 3994
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
3995

S
Sujith 已提交
3996 3997 3998 3999
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
4000

S
Sujith 已提交
4001
	return bits;
4002
}
4003
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
4004

4005
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
4006
{
S
Sujith 已提交
4007
	u32 phybits;
4008

S
Sujith 已提交
4009 4010
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
4011 4012 4013 4014 4015 4016
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
4017

S
Sujith 已提交
4018 4019 4020 4021 4022 4023 4024
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
4025
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
4026

4027
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
4028
{
4029 4030 4031 4032 4033
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
4034
}
4035
EXPORT_SYMBOL(ath9k_hw_phy_disable);
4036

4037
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
4038
{
4039
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
4040
		return false;
4041

4042 4043 4044 4045 4046
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
4047
}
4048
EXPORT_SYMBOL(ath9k_hw_disable);
4049

4050
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
4051
{
4052
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
4053
	struct ath9k_channel *chan = ah->curchan;
4054
	struct ieee80211_channel *channel = chan->chan;
4055

4056
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
4057

4058
	ah->eep_ops->set_txpower(ah, chan,
4059
				 ath9k_regd_get_ctl(regulatory, chan),
4060 4061 4062
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
4063
				 (u32) regulatory->power_limit));
4064
}
4065
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
4066

4067
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
4068
{
4069
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
4070
}
4071
EXPORT_SYMBOL(ath9k_hw_setmac);
4072

4073
void ath9k_hw_setopmode(struct ath_hw *ah)
4074
{
4075
	ath9k_hw_set_operating_mode(ah, ah->opmode);
4076
}
4077
EXPORT_SYMBOL(ath9k_hw_setopmode);
4078

4079
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
4080
{
S
Sujith 已提交
4081 4082
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
4083
}
4084
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
4085

4086
void ath9k_hw_write_associd(struct ath_hw *ah)
4087
{
4088 4089 4090 4091 4092
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
4093
}
4094
EXPORT_SYMBOL(ath9k_hw_write_associd);
4095

4096
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
4097
{
S
Sujith 已提交
4098
	u64 tsf;
4099

S
Sujith 已提交
4100 4101
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
4102

S
Sujith 已提交
4103 4104
	return tsf;
}
4105
EXPORT_SYMBOL(ath9k_hw_gettsf64);
4106

4107
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
4108 4109
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
4110
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
4111
}
4112
EXPORT_SYMBOL(ath9k_hw_settsf64);
4113

4114
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
4115
{
4116 4117
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
4118 4119
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
4120

S
Sujith 已提交
4121 4122
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
4123
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
4124

S
Sujith 已提交
4125
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
4126 4127
{
	if (setting)
4128
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
4129
	else
4130
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
4131
}
4132
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
4133

4134
bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
S
Sujith 已提交
4135 4136
{
	if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
4137 4138
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "bad slot time %u\n", us);
4139
		ah->slottime = (u32) -1;
S
Sujith 已提交
4140 4141 4142
		return false;
	} else {
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
4143
		ah->slottime = us;
S
Sujith 已提交
4144
		return true;
4145
	}
S
Sujith 已提交
4146
}
4147
EXPORT_SYMBOL(ath9k_hw_setslottime);
S
Sujith 已提交
4148

L
Luis R. Rodriguez 已提交
4149
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
4150
{
L
Luis R. Rodriguez 已提交
4151
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
4152 4153
	u32 macmode;

L
Luis R. Rodriguez 已提交
4154
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
4155 4156 4157
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
4158

S
Sujith 已提交
4159
	REG_WRITE(ah, AR_2040_MODE, macmode);
4160
}
4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

4207
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
4208 4209 4210
{
	return REG_READ(ah, AR_TSF_L32);
}
4211
EXPORT_SYMBOL(ath9k_hw_gettsf32);
4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
4225 4226 4227
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
4240
EXPORT_SYMBOL(ath_gen_timer_alloc);
4241

4242 4243 4244 4245
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
4246 4247 4248 4249 4250 4251 4252 4253 4254 4255
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

4256 4257 4258
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
4282
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
4283

4284
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
4304
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
4305 4306 4307 4308 4309 4310 4311 4312 4313

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
4314
EXPORT_SYMBOL(ath_gen_timer_free);
4315 4316 4317 4318 4319 4320 4321 4322

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
4323
	struct ath_common *common = ath9k_hw_common(ah);
4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
4338 4339
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
4340 4341 4342 4343 4344 4345 4346
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
4347 4348
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
4349 4350 4351
		timer->trigger(timer->arg);
	}
}
4352
EXPORT_SYMBOL(ath_gen_timer_isr);
4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365

static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
4366 4367
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
4385
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
4402
static const char *ath9k_hw_rf_name(u16 rf_version)
4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);