vmx.c 222.4 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
A
Avi Kivity 已提交
2 3 4 5 6 7 8
/*
 * Kernel-based Virtual Machine driver for Linux
 *
 * This module enables machines with Intel VT-x extensions to run virtual
 * machines without emulation or binary translation.
 *
 * Copyright (C) 2006 Qumranet, Inc.
N
Nicolas Kaiser 已提交
9
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
10 11 12 13 14 15
 *
 * Authors:
 *   Avi Kivity   <avi@qumranet.com>
 *   Yaniv Kamay  <yaniv@qumranet.com>
 */

16 17 18
#include <linux/highmem.h>
#include <linux/hrtimer.h>
#include <linux/kernel.h>
19
#include <linux/kvm_host.h>
A
Avi Kivity 已提交
20
#include <linux/module.h>
21
#include <linux/moduleparam.h>
22
#include <linux/mod_devicetable.h>
23
#include <linux/mm.h>
24
#include <linux/objtool.h>
25
#include <linux/sched.h>
26
#include <linux/sched/smt.h>
27
#include <linux/slab.h>
28
#include <linux/tboot.h>
29
#include <linux/trace_events.h>
30
#include <linux/entry-kvm.h>
A
Avi Kivity 已提交
31

32
#include <asm/apic.h>
33
#include <asm/asm.h>
34
#include <asm/cpu.h>
35
#include <asm/cpu_device_id.h>
36
#include <asm/debugreg.h>
A
Anthony Liguori 已提交
37
#include <asm/desc.h>
38
#include <asm/fpu/internal.h>
39
#include <asm/io.h>
40
#include <asm/irq_remapping.h>
41 42 43
#include <asm/kexec.h>
#include <asm/perf_event.h>
#include <asm/mce.h>
44
#include <asm/mmu_context.h>
45
#include <asm/mshyperv.h>
46
#include <asm/mwait.h>
47 48 49
#include <asm/spec-ctrl.h>
#include <asm/virtext.h>
#include <asm/vmx.h>
A
Avi Kivity 已提交
50

51
#include "capabilities.h"
52
#include "cpuid.h"
53
#include "evmcs.h"
54 55 56 57
#include "irq.h"
#include "kvm_cache_regs.h"
#include "lapic.h"
#include "mmu.h"
58
#include "nested.h"
59
#include "pmu.h"
60
#include "trace.h"
61
#include "vmcs.h"
62
#include "vmcs12.h"
63
#include "vmx.h"
64
#include "x86.h"
65

A
Avi Kivity 已提交
66 67 68
MODULE_AUTHOR("Qumranet");
MODULE_LICENSE("GPL");

69
#ifdef MODULE
70
static const struct x86_cpu_id vmx_cpu_id[] = {
71
	X86_MATCH_FEATURE(X86_FEATURE_VMX, NULL),
72 73 74
	{}
};
MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
75
#endif
76

77
bool __read_mostly enable_vpid = 1;
78
module_param_named(vpid, enable_vpid, bool, 0444);
79

80 81 82
static bool __read_mostly enable_vnmi = 1;
module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);

83
bool __read_mostly flexpriority_enabled = 1;
84
module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
85

86
bool __read_mostly enable_ept = 1;
87
module_param_named(ept, enable_ept, bool, S_IRUGO);
S
Sheng Yang 已提交
88

89
bool __read_mostly enable_unrestricted_guest = 1;
90 91 92
module_param_named(unrestricted_guest,
			enable_unrestricted_guest, bool, S_IRUGO);

93
bool __read_mostly enable_ept_ad_bits = 1;
94 95
module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);

96
static bool __read_mostly emulate_invalid_guest_state = true;
97
module_param(emulate_invalid_guest_state, bool, S_IRUGO);
98

99
static bool __read_mostly fasteoi = 1;
100 101
module_param(fasteoi, bool, S_IRUGO);

102
bool __read_mostly enable_apicv = 1;
103
module_param(enable_apicv, bool, S_IRUGO);
104

105 106 107 108 109
/*
 * If nested=1, nested virtualization is supported, i.e., guests may use
 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
 * use VMX instructions.
 */
110
static bool __read_mostly nested = 1;
111 112
module_param(nested, bool, S_IRUGO);

113
bool __read_mostly enable_pml = 1;
K
Kai Huang 已提交
114 115
module_param_named(pml, enable_pml, bool, S_IRUGO);

116 117 118
static bool __read_mostly dump_invalid_vmcs = 0;
module_param(dump_invalid_vmcs, bool, 0644);

119 120 121
#define MSR_BITMAP_MODE_X2APIC		1
#define MSR_BITMAP_MODE_X2APIC_APICV	2

122 123
#define KVM_VMX_TSC_MULTIPLIER_MAX     0xffffffffffffffffULL

124 125 126 127 128 129 130
/* Guest_tsc -> host_tsc conversion requires 64-bit division.  */
static int __read_mostly cpu_preemption_timer_multi;
static bool __read_mostly enable_preemption_timer = 1;
#ifdef CONFIG_X86_64
module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
#endif

131 132 133
extern bool __read_mostly allow_smaller_maxphyaddr;
module_param(allow_smaller_maxphyaddr, bool, S_IRUGO);

134
#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
135 136 137 138
#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
#define KVM_VM_CR0_ALWAYS_ON				\
	(KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | 	\
	 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
139

140
#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
141 142 143
#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)

144 145
#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))

146 147 148 149 150
#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
	RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
	RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
	RTIT_STATUS_BYTECNT))

151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
/*
 * List of MSRs that can be directly passed to the guest.
 * In addition to these x2apic and PT MSRs are handled specially.
 */
static u32 vmx_possible_passthrough_msrs[MAX_POSSIBLE_PASSTHROUGH_MSRS] = {
	MSR_IA32_SPEC_CTRL,
	MSR_IA32_PRED_CMD,
	MSR_IA32_TSC,
	MSR_FS_BASE,
	MSR_GS_BASE,
	MSR_KERNEL_GS_BASE,
	MSR_IA32_SYSENTER_CS,
	MSR_IA32_SYSENTER_ESP,
	MSR_IA32_SYSENTER_EIP,
	MSR_CORE_C1_RES,
	MSR_CORE_C3_RESIDENCY,
	MSR_CORE_C6_RESIDENCY,
	MSR_CORE_C7_RESIDENCY,
};
170

171 172 173 174
/*
 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
 * ple_gap:    upper bound on the amount of time between two successive
 *             executions of PAUSE in a loop. Also indicate if ple enabled.
175
 *             According to test, this time is usually smaller than 128 cycles.
176 177 178 179 180 181
 * ple_window: upper bound on the amount of time a guest is allowed to execute
 *             in a PAUSE loop. Tests indicate that most spinlocks are held for
 *             less than 2^12 cycles
 * Time is measured based on a counter that runs at the same rate as the TSC,
 * refer SDM volume 3b section 21.6.13 & 22.1.3.
 */
182
static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
183
module_param(ple_gap, uint, 0444);
R
Radim Krčmář 已提交
184

185 186
static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
module_param(ple_window, uint, 0444);
187

R
Radim Krčmář 已提交
188
/* Default doubles per-vcpu window every exit. */
189
static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
190
module_param(ple_window_grow, uint, 0444);
R
Radim Krčmář 已提交
191 192

/* Default resets per-vcpu window every exit to ple_window. */
193
static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
194
module_param(ple_window_shrink, uint, 0444);
R
Radim Krčmář 已提交
195 196

/* Default is to compute the maximum so we can never overflow. */
197 198
static unsigned int ple_window_max        = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
module_param(ple_window_max, uint, 0444);
R
Radim Krčmář 已提交
199

200 201 202 203
/* Default is SYSTEM mode, 1 for host-guest mode */
int __read_mostly pt_mode = PT_MODE_SYSTEM;
module_param(pt_mode, int, S_IRUGO);

204
static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
205
static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
206
static DEFINE_MUTEX(vmx_l1d_flush_mutex);
207

208 209
/* Storage for pre module init parameter parsing */
static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
210 211 212

static const struct {
	const char *option;
213
	bool for_parse;
214
} vmentry_l1d_param[] = {
215 216 217 218 219 220
	[VMENTER_L1D_FLUSH_AUTO]	 = {"auto", true},
	[VMENTER_L1D_FLUSH_NEVER]	 = {"never", true},
	[VMENTER_L1D_FLUSH_COND]	 = {"cond", true},
	[VMENTER_L1D_FLUSH_ALWAYS]	 = {"always", true},
	[VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
	[VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
221 222
};

223 224 225 226
#define L1D_CACHE_ORDER 4
static void *vmx_l1d_flush_pages;

static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
227
{
228
	struct page *page;
229
	unsigned int i;
230

231 232 233 234 235
	if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
		l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
		return 0;
	}

236 237 238
	if (!enable_ept) {
		l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
		return 0;
239 240
	}

241 242 243 244 245 246 247 248 249
	if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
		u64 msr;

		rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
		if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
			l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
			return 0;
		}
	}
250

251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270
	/* If set to auto use the default l1tf mitigation method */
	if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
		switch (l1tf_mitigation) {
		case L1TF_MITIGATION_OFF:
			l1tf = VMENTER_L1D_FLUSH_NEVER;
			break;
		case L1TF_MITIGATION_FLUSH_NOWARN:
		case L1TF_MITIGATION_FLUSH:
		case L1TF_MITIGATION_FLUSH_NOSMT:
			l1tf = VMENTER_L1D_FLUSH_COND;
			break;
		case L1TF_MITIGATION_FULL:
		case L1TF_MITIGATION_FULL_FORCE:
			l1tf = VMENTER_L1D_FLUSH_ALWAYS;
			break;
		}
	} else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
		l1tf = VMENTER_L1D_FLUSH_ALWAYS;
	}

271 272
	if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
	    !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
273 274 275 276
		/*
		 * This allocation for vmx_l1d_flush_pages is not tied to a VM
		 * lifetime and so should not be charged to a memcg.
		 */
277 278 279 280
		page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
		if (!page)
			return -ENOMEM;
		vmx_l1d_flush_pages = page_address(page);
281 282 283 284 285 286 287 288 289 290

		/*
		 * Initialize each page with a different pattern in
		 * order to protect against KSM in the nested
		 * virtualization case.
		 */
		for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
			memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
			       PAGE_SIZE);
		}
291 292 293 294
	}

	l1tf_vmx_mitigation = l1tf;

295 296 297 298
	if (l1tf != VMENTER_L1D_FLUSH_NEVER)
		static_branch_enable(&vmx_l1d_should_flush);
	else
		static_branch_disable(&vmx_l1d_should_flush);
299

300 301
	if (l1tf == VMENTER_L1D_FLUSH_COND)
		static_branch_enable(&vmx_l1d_flush_cond);
302
	else
303
		static_branch_disable(&vmx_l1d_flush_cond);
304 305 306 307 308 309 310 311 312
	return 0;
}

static int vmentry_l1d_flush_parse(const char *s)
{
	unsigned int i;

	if (s) {
		for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
313 314 315
			if (vmentry_l1d_param[i].for_parse &&
			    sysfs_streq(s, vmentry_l1d_param[i].option))
				return i;
316 317
		}
	}
318 319 320
	return -EINVAL;
}

321 322
static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
{
323
	int l1tf, ret;
324 325 326 327 328

	l1tf = vmentry_l1d_flush_parse(s);
	if (l1tf < 0)
		return l1tf;

329 330 331
	if (!boot_cpu_has(X86_BUG_L1TF))
		return 0;

332 333 334 335 336 337 338 339 340 341 342
	/*
	 * Has vmx_init() run already? If not then this is the pre init
	 * parameter parsing. In that case just store the value and let
	 * vmx_init() do the proper setup after enable_ept has been
	 * established.
	 */
	if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
		vmentry_l1d_flush_param = l1tf;
		return 0;
	}

343 344 345 346
	mutex_lock(&vmx_l1d_flush_mutex);
	ret = vmx_setup_l1d_flush(l1tf);
	mutex_unlock(&vmx_l1d_flush_mutex);
	return ret;
347 348
}

349 350
static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
{
351 352 353
	if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
		return sprintf(s, "???\n");

354
	return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
355 356 357 358 359 360
}

static const struct kernel_param_ops vmentry_l1d_flush_ops = {
	.set = vmentry_l1d_flush_set,
	.get = vmentry_l1d_flush_get,
};
361
module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
362

363
static u32 vmx_segment_access_rights(struct kvm_segment *var);
364
static __always_inline void vmx_disable_intercept_for_msr(struct kvm_vcpu *vcpu,
A
Ashok Raj 已提交
365
							  u32 msr, int type);
366

367 368 369 370 371
void kvm_arch_vcpu_stat_reset(struct kvm_vcpu_stat *vcpu_stat)
{
	vcpu_stat->st_max = 0;
}

372 373
void vmx_vmexit(void);

374 375 376 377 378 379
#define vmx_insn_failed(fmt...)		\
do {					\
	WARN_ONCE(1, fmt);		\
	pr_warn_ratelimited(fmt);	\
} while (0)

380 381 382 383 384 385 386 387
asmlinkage void vmread_error(unsigned long field, bool fault)
{
	if (fault)
		kvm_spurious_fault();
	else
		vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
}

388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
noinline void vmwrite_error(unsigned long field, unsigned long value)
{
	vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
			field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
}

noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
{
	vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
}

noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
{
	vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
}

noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
{
	vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
			ext, vpid, gva);
}

noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
{
	vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
			ext, eptp, gpa);
}

A
Avi Kivity 已提交
416
static DEFINE_PER_CPU(struct vmcs *, vmxarea);
417
DEFINE_PER_CPU(struct vmcs *, current_vmcs);
418 419 420 421 422
/*
 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
 */
static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
A
Avi Kivity 已提交
423

424 425 426
static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
static DEFINE_SPINLOCK(vmx_vpid_lock);

427 428
struct vmcs_config vmcs_config;
struct vmx_capability vmx_capability;
S
Sheng Yang 已提交
429

A
Avi Kivity 已提交
430 431 432 433 434 435 436 437
#define VMX_SEGMENT_FIELD(seg)					\
	[VCPU_SREG_##seg] = {                                   \
		.selector = GUEST_##seg##_SELECTOR,		\
		.base = GUEST_##seg##_BASE,		   	\
		.limit = GUEST_##seg##_LIMIT,		   	\
		.ar_bytes = GUEST_##seg##_AR_BYTES,	   	\
	}

438
static const struct kvm_vmx_segment_field {
A
Avi Kivity 已提交
439 440 441 442 443 444 445 446 447 448 449 450 451 452 453
	unsigned selector;
	unsigned base;
	unsigned limit;
	unsigned ar_bytes;
} kvm_vmx_segment_fields[] = {
	VMX_SEGMENT_FIELD(CS),
	VMX_SEGMENT_FIELD(DS),
	VMX_SEGMENT_FIELD(ES),
	VMX_SEGMENT_FIELD(FS),
	VMX_SEGMENT_FIELD(GS),
	VMX_SEGMENT_FIELD(SS),
	VMX_SEGMENT_FIELD(TR),
	VMX_SEGMENT_FIELD(LDTR),
};

454 455 456 457 458
static inline void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
{
	vmx->segment_cache.bitmask = 0;
}

459
static unsigned long host_idt_base;
460

461
/*
462 463 464 465
 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
 * will emulate SYSCALL in legacy mode if the vendor string in guest
 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
 * support this emulation, IA32_STAR must always be included in
466
 * vmx_uret_msrs_list[], even in i386 builds.
467
 */
468
static const u32 vmx_uret_msrs_list[] = {
469
#ifdef CONFIG_X86_64
470
	MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
A
Avi Kivity 已提交
471
#endif
B
Brian Gerst 已提交
472
	MSR_EFER, MSR_TSC_AUX, MSR_STAR,
473
	MSR_IA32_TSX_CTRL,
A
Avi Kivity 已提交
474 475
};

476 477 478 479
#if IS_ENABLED(CONFIG_HYPERV)
static bool __read_mostly enlightened_vmcs = true;
module_param(enlightened_vmcs, bool, 0444);

480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499
/* check_ept_pointer() should be under protection of ept_pointer_lock. */
static void check_ept_pointer_match(struct kvm *kvm)
{
	struct kvm_vcpu *vcpu;
	u64 tmp_eptp = INVALID_PAGE;
	int i;

	kvm_for_each_vcpu(i, vcpu, kvm) {
		if (!VALID_PAGE(tmp_eptp)) {
			tmp_eptp = to_vmx(vcpu)->ept_pointer;
		} else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
			to_kvm_vmx(kvm)->ept_pointers_match
				= EPT_POINTERS_MISMATCH;
			return;
		}
	}

	to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
}

500
static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527
		void *data)
{
	struct kvm_tlb_range *range = data;

	return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
			range->pages);
}

static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
		struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
{
	u64 ept_pointer = to_vmx(vcpu)->ept_pointer;

	/*
	 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
	 * of the base of EPT PML4 table, strip off EPT configuration
	 * information.
	 */
	if (range)
		return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
				kvm_fill_hv_flush_list_func, (void *)range);
	else
		return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
}

static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
		struct kvm_tlb_range *range)
528
{
529
	struct kvm_vcpu *vcpu;
530
	int ret = 0, i;
531 532 533 534 535 536 537

	spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);

	if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
		check_ept_pointer_match(kvm);

	if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
538
		kvm_for_each_vcpu(i, vcpu, kvm) {
539 540 541 542
			/* If ept_pointer is invalid pointer, bypass flush request. */
			if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
				ret |= __hv_remote_flush_tlb_with_range(
					kvm, vcpu, range);
543
		}
544
	} else {
545 546
		ret = __hv_remote_flush_tlb_with_range(kvm,
				kvm_get_vcpu(kvm, 0), range);
547 548 549 550 551
	}

	spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
	return ret;
}
552 553 554 555 556
static int hv_remote_flush_tlb(struct kvm *kvm)
{
	return hv_remote_flush_tlb_with_range(kvm, NULL);
}

557 558 559 560 561 562 563 564 565
static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
{
	struct hv_enlightened_vmcs *evmcs;
	struct hv_partition_assist_pg **p_hv_pa_pg =
			&vcpu->kvm->arch.hyperv.hv_pa_pg;
	/*
	 * Synthetic VM-Exit is not enabled in current code and so All
	 * evmcs in singe VM shares same assist page.
	 */
566
	if (!*p_hv_pa_pg)
567
		*p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL);
568 569 570

	if (!*p_hv_pa_pg)
		return -ENOMEM;
571 572 573 574 575

	evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;

	evmcs->partition_assist_page =
		__pa(*p_hv_pa_pg);
576
	evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
577 578 579 580 581
	evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;

	return 0;
}

582 583
#endif /* IS_ENABLED(CONFIG_HYPERV) */

584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614
/*
 * Comment's format: document - errata name - stepping - processor name.
 * Refer from
 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
 */
static u32 vmx_preemption_cpu_tfms[] = {
/* 323344.pdf - BA86   - D0 - Xeon 7500 Series */
0x000206E6,
/* 323056.pdf - AAX65  - C2 - Xeon L3406 */
/* 322814.pdf - AAT59  - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
/* 322911.pdf - AAU65  - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
0x00020652,
/* 322911.pdf - AAU65  - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
0x00020655,
/* 322373.pdf - AAO95  - B1 - Xeon 3400 Series */
/* 322166.pdf - AAN92  - B1 - i7-800 and i5-700 Desktop */
/*
 * 320767.pdf - AAP86  - B1 -
 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
 */
0x000106E5,
/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
0x000106A0,
/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
0x000106A1,
/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
0x000106A4,
 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
0x000106A5,
615 616
 /* Xeon E3-1220 V2 */
0x000306A8,
617 618 619 620 621 622 623 624
};

static inline bool cpu_has_broken_vmx_preemption_timer(void)
{
	u32 eax = cpuid_eax(0x00000001), i;

	/* Clear the reserved bits */
	eax &= ~(0x3U << 14 | 0xfU << 28);
625
	for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
626 627 628 629 630 631
		if (eax == vmx_preemption_cpu_tfms[i])
			return true;

	return false;
}

632
static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
633
{
634
	return flexpriority_enabled && lapic_in_kernel(vcpu);
635 636
}

637 638 639 640 641
static inline bool report_flexpriority(void)
{
	return flexpriority_enabled;
}

642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676
static int possible_passthrough_msr_slot(u32 msr)
{
	u32 i;

	for (i = 0; i < ARRAY_SIZE(vmx_possible_passthrough_msrs); i++)
		if (vmx_possible_passthrough_msrs[i] == msr)
			return i;

	return -ENOENT;
}

static bool is_valid_passthrough_msr(u32 msr)
{
	bool r;

	switch (msr) {
	case 0x800 ... 0x8ff:
		/* x2APIC MSRs. These are handled in vmx_update_msr_bitmap_x2apic() */
		return true;
	case MSR_IA32_RTIT_STATUS:
	case MSR_IA32_RTIT_OUTPUT_BASE:
	case MSR_IA32_RTIT_OUTPUT_MASK:
	case MSR_IA32_RTIT_CR3_MATCH:
	case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
		/* PT MSRs. These are handled in pt_update_intercept_for_msr() */
		return true;
	}

	r = possible_passthrough_msr_slot(msr) != -ENOENT;

	WARN(!r, "Invalid MSR %x, please adapt vmx_possible_passthrough_msrs[]", msr);

	return r;
}

677
static inline int __vmx_find_uret_msr(struct vcpu_vmx *vmx, u32 msr)
678 679 680
{
	int i;

681
	for (i = 0; i < vmx->nr_uret_msrs; ++i)
682
		if (vmx_uret_msrs_list[vmx->guest_uret_msrs[i].slot] == msr)
683 684 685 686
			return i;
	return -1;
}

687
struct vmx_uret_msr *vmx_find_uret_msr(struct vcpu_vmx *vmx, u32 msr)
688 689 690
{
	int i;

691
	i = __vmx_find_uret_msr(vmx, msr);
692
	if (i >= 0)
693
		return &vmx->guest_uret_msrs[i];
A
Al Viro 已提交
694
	return NULL;
695 696
}

697 698
static int vmx_set_guest_uret_msr(struct vcpu_vmx *vmx,
				  struct vmx_uret_msr *msr, u64 data)
699 700 701 702 703
{
	int ret = 0;

	u64 old_msr_data = msr->data;
	msr->data = data;
704
	if (msr - vmx->guest_uret_msrs < vmx->nr_active_uret_msrs) {
705
		preempt_disable();
706
		ret = kvm_set_user_return_msr(msr->slot, msr->data, msr->mask);
707 708 709 710 711 712 713
		preempt_enable();
		if (ret)
			msr->data = old_msr_data;
	}
	return ret;
}

714
#ifdef CONFIG_KEXEC_CORE
715 716 717 718 719 720 721 722 723
static void crash_vmclear_local_loaded_vmcss(void)
{
	int cpu = raw_smp_processor_id();
	struct loaded_vmcs *v;

	list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
			    loaded_vmcss_on_cpu_link)
		vmcs_clear(v->vmcs);
}
724
#endif /* CONFIG_KEXEC_CORE */
725

726
static void __loaded_vmcs_clear(void *arg)
A
Avi Kivity 已提交
727
{
728
	struct loaded_vmcs *loaded_vmcs = arg;
729
	int cpu = raw_smp_processor_id();
A
Avi Kivity 已提交
730

731 732 733
	if (loaded_vmcs->cpu != cpu)
		return; /* vcpu migration can race with cpu offline */
	if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
A
Avi Kivity 已提交
734
		per_cpu(current_vmcs, cpu) = NULL;
735 736 737 738 739

	vmcs_clear(loaded_vmcs->vmcs);
	if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
		vmcs_clear(loaded_vmcs->shadow_vmcs);

740
	list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
741 742

	/*
743 744 745 746 747
	 * Ensure all writes to loaded_vmcs, including deleting it from its
	 * current percpu list, complete before setting loaded_vmcs->vcpu to
	 * -1, otherwise a different cpu can see vcpu == -1 first and add
	 * loaded_vmcs to its percpu list before it's deleted from this cpu's
	 * list. Pairs with the smp_rmb() in vmx_vcpu_load_vmcs().
748 749 750
	 */
	smp_wmb();

751 752
	loaded_vmcs->cpu = -1;
	loaded_vmcs->launched = 0;
A
Avi Kivity 已提交
753 754
}

755
void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
A
Avi Kivity 已提交
756
{
757 758 759 760 761
	int cpu = loaded_vmcs->cpu;

	if (cpu != -1)
		smp_call_function_single(cpu,
			 __loaded_vmcs_clear, loaded_vmcs, 1);
A
Avi Kivity 已提交
762 763
}

A
Avi Kivity 已提交
764 765 766 767 768 769
static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
				       unsigned field)
{
	bool ret;
	u32 mask = 1 << (seg * SEG_FIELD_NR + field);

770 771
	if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
		kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
A
Avi Kivity 已提交
772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814
		vmx->segment_cache.bitmask = 0;
	}
	ret = vmx->segment_cache.bitmask & mask;
	vmx->segment_cache.bitmask |= mask;
	return ret;
}

static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
{
	u16 *p = &vmx->segment_cache.seg[seg].selector;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
		*p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
	return *p;
}

static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
{
	ulong *p = &vmx->segment_cache.seg[seg].base;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
		*p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
	return *p;
}

static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
{
	u32 *p = &vmx->segment_cache.seg[seg].limit;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
		*p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
	return *p;
}

static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
{
	u32 *p = &vmx->segment_cache.seg[seg].ar;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
		*p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
	return *p;
}

815
void update_exception_bitmap(struct kvm_vcpu *vcpu)
816 817 818
{
	u32 eb;

J
Jan Kiszka 已提交
819
	eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
820
	     (1u << DB_VECTOR) | (1u << AC_VECTOR);
821 822 823 824 825 826 827 828
	/*
	 * Guest access to VMware backdoor ports could legitimately
	 * trigger #GP because of TSS I/O permission bitmap.
	 * We intercept those #GP and allow access to them anyway
	 * as VMware does.
	 */
	if (enable_vmware_backdoor)
		eb |= (1u << GP_VECTOR);
J
Jan Kiszka 已提交
829 830 831 832
	if ((vcpu->guest_debug &
	     (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
	    (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
		eb |= 1u << BP_VECTOR;
833
	if (to_vmx(vcpu)->rmode.vm86_active)
834
		eb = ~0;
835
	if (!vmx_need_pf_intercept(vcpu))
M
Miaohe Lin 已提交
836
		eb &= ~(1u << PF_VECTOR);
837 838 839 840 841 842 843 844

	/* When we are running a nested L2 guest and L1 specified for it a
	 * certain exception bitmap, we must trap the same exceptions and pass
	 * them to L1. When running L2, we will only handle the exceptions
	 * specified above if L1 did not want them.
	 */
	if (is_guest_mode(vcpu))
		eb |= get_vmcs12(vcpu)->exception_bitmap;
845 846 847 848 849 850 851 852 853 854 855 856
        else {
		/*
		 * If EPT is enabled, #PF is only trapped if MAXPHYADDR is mismatched
		 * between guest and host.  In that case we only care about present
		 * faults.  For vmcs02, however, PFEC_MASK and PFEC_MATCH are set in
		 * prepare_vmcs02_rare.
		 */
		bool selective_pf_trap = enable_ept && (eb & (1u << PF_VECTOR));
		int mask = selective_pf_trap ? PFERR_PRESENT_MASK : 0;
		vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, mask);
		vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, mask);
	}
857

858 859 860
	vmcs_write32(EXCEPTION_BITMAP, eb);
}

861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883
/*
 * Check if MSR is intercepted for currently loaded MSR bitmap.
 */
static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
{
	unsigned long *msr_bitmap;
	int f = sizeof(unsigned long);

	if (!cpu_has_vmx_msr_bitmap())
		return true;

	msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;

	if (msr <= 0x1fff) {
		return !!test_bit(msr, msr_bitmap + 0x800 / f);
	} else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
		msr &= 0x1fff;
		return !!test_bit(msr, msr_bitmap + 0xc00 / f);
	}

	return true;
}

884 885
static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
		unsigned long entry, unsigned long exit)
886
{
887 888
	vm_entry_controls_clearbit(vmx, entry);
	vm_exit_controls_clearbit(vmx, exit);
889 890
}

891
int vmx_find_loadstore_msr_slot(struct vmx_msrs *m, u32 msr)
892 893 894 895 896 897 898 899 900 901
{
	unsigned int i;

	for (i = 0; i < m->nr; ++i) {
		if (m->val[i].index == msr)
			return i;
	}
	return -ENOENT;
}

902 903
static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
{
904
	int i;
905 906
	struct msr_autoload *m = &vmx->msr_autoload;

907 908
	switch (msr) {
	case MSR_EFER:
909
		if (cpu_has_load_ia32_efer()) {
910 911
			clear_atomic_switch_msr_special(vmx,
					VM_ENTRY_LOAD_IA32_EFER,
912 913 914 915 916
					VM_EXIT_LOAD_IA32_EFER);
			return;
		}
		break;
	case MSR_CORE_PERF_GLOBAL_CTRL:
917
		if (cpu_has_load_perf_global_ctrl()) {
918
			clear_atomic_switch_msr_special(vmx,
919 920 921 922 923
					VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
					VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
			return;
		}
		break;
A
Avi Kivity 已提交
924
	}
925
	i = vmx_find_loadstore_msr_slot(&m->guest, msr);
926
	if (i < 0)
927
		goto skip_guest;
928 929 930
	--m->guest.nr;
	m->guest.val[i] = m->guest.val[m->guest.nr];
	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
A
Avi Kivity 已提交
931

932
skip_guest:
933
	i = vmx_find_loadstore_msr_slot(&m->host, msr);
934
	if (i < 0)
935
		return;
936 937 938

	--m->host.nr;
	m->host.val[i] = m->host.val[m->host.nr];
939
	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
940 941
}

942 943 944 945
static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
		unsigned long entry, unsigned long exit,
		unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
		u64 guest_val, u64 host_val)
946 947
{
	vmcs_write64(guest_val_vmcs, guest_val);
948 949
	if (host_val_vmcs != HOST_IA32_EFER)
		vmcs_write64(host_val_vmcs, host_val);
950 951
	vm_entry_controls_setbit(vmx, entry);
	vm_exit_controls_setbit(vmx, exit);
952 953
}

954
static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
955
				  u64 guest_val, u64 host_val, bool entry_only)
956
{
957
	int i, j = 0;
958 959
	struct msr_autoload *m = &vmx->msr_autoload;

960 961
	switch (msr) {
	case MSR_EFER:
962
		if (cpu_has_load_ia32_efer()) {
963 964
			add_atomic_switch_msr_special(vmx,
					VM_ENTRY_LOAD_IA32_EFER,
965 966 967 968 969 970 971 972
					VM_EXIT_LOAD_IA32_EFER,
					GUEST_IA32_EFER,
					HOST_IA32_EFER,
					guest_val, host_val);
			return;
		}
		break;
	case MSR_CORE_PERF_GLOBAL_CTRL:
973
		if (cpu_has_load_perf_global_ctrl()) {
974
			add_atomic_switch_msr_special(vmx,
975 976 977 978 979 980 981 982
					VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
					VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
					GUEST_IA32_PERF_GLOBAL_CTRL,
					HOST_IA32_PERF_GLOBAL_CTRL,
					guest_val, host_val);
			return;
		}
		break;
983 984 985 986 987 988 989
	case MSR_IA32_PEBS_ENABLE:
		/* PEBS needs a quiescent period after being disabled (to write
		 * a record).  Disabling PEBS through VMX MSR swapping doesn't
		 * provide that period, so a CPU could write host's record into
		 * guest's memory.
		 */
		wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
A
Avi Kivity 已提交
990 991
	}

992
	i = vmx_find_loadstore_msr_slot(&m->guest, msr);
993
	if (!entry_only)
994
		j = vmx_find_loadstore_msr_slot(&m->host, msr);
995

996 997
	if ((i < 0 && m->guest.nr == MAX_NR_LOADSTORE_MSRS) ||
	    (j < 0 &&  m->host.nr == MAX_NR_LOADSTORE_MSRS)) {
998
		printk_once(KERN_WARNING "Not enough msr switch entries. "
999 1000
				"Can't add msr %x\n", msr);
		return;
1001
	}
1002
	if (i < 0) {
1003
		i = m->guest.nr++;
1004
		vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
1005
	}
1006 1007 1008 1009 1010
	m->guest.val[i].index = msr;
	m->guest.val[i].value = guest_val;

	if (entry_only)
		return;
1011

1012 1013
	if (j < 0) {
		j = m->host.nr++;
1014
		vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
1015
	}
1016 1017
	m->host.val[j].index = msr;
	m->host.val[j].value = host_val;
1018 1019
}

1020
static bool update_transition_efer(struct vcpu_vmx *vmx)
1021
{
1022 1023
	u64 guest_efer = vmx->vcpu.arch.efer;
	u64 ignore_bits = 0;
1024
	int i;
1025

1026 1027 1028
	/* Shadow paging assumes NX to be available.  */
	if (!enable_ept)
		guest_efer |= EFER_NX;
R
Roel Kluin 已提交
1029

1030
	/*
1031
	 * LMA and LME handled by hardware; SCE meaningless outside long mode.
1032
	 */
1033
	ignore_bits |= EFER_SCE;
1034 1035 1036 1037 1038 1039
#ifdef CONFIG_X86_64
	ignore_bits |= EFER_LMA | EFER_LME;
	/* SCE is meaningful only in long mode on Intel */
	if (guest_efer & EFER_LMA)
		ignore_bits &= ~(u64)EFER_SCE;
#endif
1040

1041 1042 1043 1044 1045
	/*
	 * On EPT, we can't emulate NX, so we must switch EFER atomically.
	 * On CPUs that support "load IA32_EFER", always switch EFER
	 * atomically, since it's faster than switching it manually.
	 */
1046
	if (cpu_has_load_ia32_efer() ||
1047
	    (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
1048 1049
		if (!(guest_efer & EFER_LMA))
			guest_efer &= ~EFER_LME;
1050 1051
		if (guest_efer != host_efer)
			add_atomic_switch_msr(vmx, MSR_EFER,
1052
					      guest_efer, host_efer, false);
1053 1054
		else
			clear_atomic_switch_msr(vmx, MSR_EFER);
1055
		return false;
1056
	}
1057

1058 1059 1060
	i = __vmx_find_uret_msr(vmx, MSR_EFER);
	if (i < 0)
		return false;
1061

1062
	clear_atomic_switch_msr(vmx, MSR_EFER);
1063

1064 1065
	guest_efer &= ~ignore_bits;
	guest_efer |= host_efer & ignore_bits;
1066

1067 1068 1069 1070
	vmx->guest_uret_msrs[i].data = guest_efer;
	vmx->guest_uret_msrs[i].mask = ~ignore_bits;

	return true;
1071 1072
}

1073 1074 1075 1076 1077 1078
#ifdef CONFIG_X86_32
/*
 * On 32-bit kernels, VM exits still load the FS and GS bases from the
 * VMCS rather than the segment table.  KVM uses this helper to figure
 * out the current bases to poke them into the VMCS before entry.
 */
1079 1080
static unsigned long segment_base(u16 selector)
{
1081
	struct desc_struct *table;
1082 1083
	unsigned long v;

1084
	if (!(selector & ~SEGMENT_RPL_MASK))
1085 1086
		return 0;

1087
	table = get_current_gdt_ro();
1088

1089
	if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
1090 1091
		u16 ldt_selector = kvm_read_ldt();

1092
		if (!(ldt_selector & ~SEGMENT_RPL_MASK))
1093 1094
			return 0;

1095
		table = (struct desc_struct *)segment_base(ldt_selector);
1096
	}
1097
	v = get_desc_base(&table[selector >> 3]);
1098 1099
	return v;
}
1100
#endif
1101

1102 1103
static inline bool pt_can_write_msr(struct vcpu_vmx *vmx)
{
1104
	return vmx_pt_mode_is_host_guest() &&
1105 1106 1107
	       !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
}

1108 1109 1110
static inline bool pt_output_base_valid(struct kvm_vcpu *vcpu, u64 base)
{
	/* The base must be 128-byte aligned and a legal physical address. */
1111
	return !kvm_vcpu_is_illegal_gpa(vcpu, base) && !(base & 0x7f);
1112 1113
}

1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
{
	u32 i;

	wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
	wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
	wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
	wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
	for (i = 0; i < addr_range; i++) {
		wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
		wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
	}
}

static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
{
	u32 i;

	rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
	rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
	rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
	rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
	for (i = 0; i < addr_range; i++) {
		rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
		rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
	}
}

static void pt_guest_enter(struct vcpu_vmx *vmx)
{
1144
	if (vmx_pt_mode_is_system())
1145 1146 1147
		return;

	/*
1148 1149
	 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
	 * Save host state before VM entry.
1150
	 */
1151
	rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1152 1153 1154 1155 1156 1157 1158 1159 1160
	if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
		wrmsrl(MSR_IA32_RTIT_CTL, 0);
		pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
		pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
	}
}

static void pt_guest_exit(struct vcpu_vmx *vmx)
{
1161
	if (vmx_pt_mode_is_system())
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
		return;

	if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
		pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
		pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
	}

	/* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
	wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
}

1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
			unsigned long fs_base, unsigned long gs_base)
{
	if (unlikely(fs_sel != host->fs_sel)) {
		if (!(fs_sel & 7))
			vmcs_write16(HOST_FS_SELECTOR, fs_sel);
		else
			vmcs_write16(HOST_FS_SELECTOR, 0);
		host->fs_sel = fs_sel;
	}
	if (unlikely(gs_sel != host->gs_sel)) {
		if (!(gs_sel & 7))
			vmcs_write16(HOST_GS_SELECTOR, gs_sel);
		else
			vmcs_write16(HOST_GS_SELECTOR, 0);
		host->gs_sel = gs_sel;
	}
	if (unlikely(fs_base != host->fs_base)) {
		vmcs_writel(HOST_FS_BASE, fs_base);
		host->fs_base = fs_base;
	}
	if (unlikely(gs_base != host->gs_base)) {
		vmcs_writel(HOST_GS_BASE, gs_base);
		host->gs_base = gs_base;
	}
}

1200
void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
1201
{
1202
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1203
	struct vmcs_host_state *host_state;
1204
#ifdef CONFIG_X86_64
1205
	int cpu = raw_smp_processor_id();
1206
#endif
1207 1208
	unsigned long fs_base, gs_base;
	u16 fs_sel, gs_sel;
1209
	int i;
1210

1211 1212
	vmx->req_immediate_exit = false;

1213 1214 1215 1216 1217
	/*
	 * Note that guest MSRs to be saved/restored can also be changed
	 * when guest state is loaded. This happens when guest transitions
	 * to/from long-mode by setting MSR_EFER.LMA.
	 */
1218 1219
	if (!vmx->guest_uret_msrs_loaded) {
		vmx->guest_uret_msrs_loaded = true;
1220
		for (i = 0; i < vmx->nr_active_uret_msrs; ++i)
1221
			kvm_set_user_return_msr(vmx->guest_uret_msrs[i].slot,
1222 1223
						vmx->guest_uret_msrs[i].data,
						vmx->guest_uret_msrs[i].mask);
1224 1225

	}
1226 1227 1228 1229

    	if (vmx->nested.need_vmcs12_to_shadow_sync)
		nested_sync_vmcs12_to_shadow(vcpu);

1230
	if (vmx->guest_state_loaded)
1231 1232
		return;

1233
	host_state = &vmx->loaded_vmcs->host_state;
1234

1235 1236 1237 1238
	/*
	 * Set host fs and gs selectors.  Unfortunately, 22.2.3 does not
	 * allow segment selectors with cpl > 0 or ti == 1.
	 */
1239
	host_state->ldt_sel = kvm_read_ldt();
1240 1241

#ifdef CONFIG_X86_64
1242 1243
	savesegment(ds, host_state->ds_sel);
	savesegment(es, host_state->es_sel);
1244 1245

	gs_base = cpu_kernelmode_gs_base(cpu);
1246
	if (likely(is_64bit_mm(current->mm))) {
1247
		current_save_fsgs();
1248 1249
		fs_sel = current->thread.fsindex;
		gs_sel = current->thread.gsindex;
1250
		fs_base = current->thread.fsbase;
1251
		vmx->msr_host_kernel_gs_base = current->thread.gsbase;
1252
	} else {
1253 1254
		savesegment(fs, fs_sel);
		savesegment(gs, gs_sel);
1255
		fs_base = read_msr(MSR_FS_BASE);
1256
		vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
1257
	}
A
Avi Kivity 已提交
1258

1259
	wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
P
Paolo Bonzini 已提交
1260
#else
1261 1262 1263 1264
	savesegment(fs, fs_sel);
	savesegment(gs, gs_sel);
	fs_base = segment_base(fs_sel);
	gs_base = segment_base(gs_sel);
1265
#endif
1266

1267
	vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
1268
	vmx->guest_state_loaded = true;
1269 1270
}

1271
static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
1272
{
1273 1274
	struct vmcs_host_state *host_state;

1275
	if (!vmx->guest_state_loaded)
1276 1277
		return;

1278
	host_state = &vmx->loaded_vmcs->host_state;
1279

1280
	++vmx->vcpu.stat.host_state_reload;
1281

1282
#ifdef CONFIG_X86_64
1283
	rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1284
#endif
1285 1286
	if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
		kvm_load_ldt(host_state->ldt_sel);
1287
#ifdef CONFIG_X86_64
1288
		load_gs_index(host_state->gs_sel);
1289
#else
1290
		loadsegment(gs, host_state->gs_sel);
1291 1292
#endif
	}
1293 1294
	if (host_state->fs_sel & 7)
		loadsegment(fs, host_state->fs_sel);
A
Avi Kivity 已提交
1295
#ifdef CONFIG_X86_64
1296 1297 1298
	if (unlikely(host_state->ds_sel | host_state->es_sel)) {
		loadsegment(ds, host_state->ds_sel);
		loadsegment(es, host_state->es_sel);
A
Avi Kivity 已提交
1299 1300
	}
#endif
1301
	invalidate_tss_limit();
1302
#ifdef CONFIG_X86_64
1303
	wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1304
#endif
1305
	load_fixmap_gdt(raw_smp_processor_id());
1306
	vmx->guest_state_loaded = false;
1307
	vmx->guest_uret_msrs_loaded = false;
1308 1309
}

1310 1311
#ifdef CONFIG_X86_64
static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
1312
{
1313
	preempt_disable();
1314
	if (vmx->guest_state_loaded)
1315 1316
		rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
	preempt_enable();
1317
	return vmx->msr_guest_kernel_gs_base;
1318 1319
}

1320 1321
static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
{
1322
	preempt_disable();
1323
	if (vmx->guest_state_loaded)
1324 1325
		wrmsrl(MSR_KERNEL_GS_BASE, data);
	preempt_enable();
1326 1327 1328 1329
	vmx->msr_guest_kernel_gs_base = data;
}
#endif

1330 1331
void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu,
			struct loaded_vmcs *buddy)
A
Avi Kivity 已提交
1332
{
1333
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1334
	bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
1335
	struct vmcs *prev;
A
Avi Kivity 已提交
1336

1337
	if (!already_loaded) {
1338
		loaded_vmcs_clear(vmx->loaded_vmcs);
1339
		local_irq_disable();
1340 1341

		/*
1342 1343 1344 1345
		 * Ensure loaded_vmcs->cpu is read before adding loaded_vmcs to
		 * this cpu's percpu list, otherwise it may not yet be deleted
		 * from its previous cpu's percpu list.  Pairs with the
		 * smb_wmb() in __loaded_vmcs_clear().
1346 1347 1348
		 */
		smp_rmb();

1349 1350
		list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
			 &per_cpu(loaded_vmcss_on_cpu, cpu));
1351
		local_irq_enable();
1352 1353
	}

1354 1355
	prev = per_cpu(current_vmcs, cpu);
	if (prev != vmx->loaded_vmcs->vmcs) {
1356 1357
		per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
		vmcs_load(vmx->loaded_vmcs->vmcs);
1358 1359 1360 1361 1362 1363 1364 1365

		/*
		 * No indirect branch prediction barrier needed when switching
		 * the active VMCS within a guest, e.g. on nested VM-Enter.
		 * The L1 VMM can protect itself with retpolines, IBPB or IBRS.
		 */
		if (!buddy || WARN_ON_ONCE(buddy->vmcs != prev))
			indirect_branch_prediction_barrier();
1366 1367 1368
	}

	if (!already_loaded) {
1369
		void *gdt = get_current_gdt_ro();
1370 1371
		unsigned long sysenter_esp;

1372 1373 1374 1375
		/*
		 * Flush all EPTP/VPID contexts, the new pCPU may have stale
		 * TLB entries from its previous association with the vCPU.
		 */
1376
		kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
1377

A
Avi Kivity 已提交
1378 1379
		/*
		 * Linux uses per-cpu TSS and GDT, so set these when switching
1380
		 * processors.  See 22.2.4.
A
Avi Kivity 已提交
1381
		 */
1382
		vmcs_writel(HOST_TR_BASE,
1383
			    (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
1384
		vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt);   /* 22.2.4 */
A
Avi Kivity 已提交
1385 1386 1387

		rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
		vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
1388

1389
		vmx->loaded_vmcs->cpu = cpu;
A
Avi Kivity 已提交
1390
	}
1391

1392 1393
	/* Setup TSC multiplier */
	if (kvm_has_tsc_control &&
P
Peter Feiner 已提交
1394 1395
	    vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
		decache_tsc_multiplier(vmx);
1396 1397 1398 1399 1400 1401
}

/*
 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
 * vcpu mutex is already taken.
 */
1402
static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1403 1404 1405
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

1406
	vmx_vcpu_load_vmcs(vcpu, cpu, NULL);
1407

1408
	vmx_vcpu_pi_load(vcpu, cpu);
1409

1410
	vmx->host_debugctlmsr = get_debugctlmsr();
1411 1412
}

1413
static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1414
{
1415 1416
	vmx_vcpu_pi_put(vcpu);

1417
	vmx_prepare_switch_to_host(to_vmx(vcpu));
A
Avi Kivity 已提交
1418 1419
}

1420 1421
static bool emulation_required(struct kvm_vcpu *vcpu)
{
1422
	return emulate_invalid_guest_state && !vmx_guest_state_valid(vcpu);
1423 1424
}

1425
unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1426
{
1427
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1428
	unsigned long rflags, save_rflags;
1429

1430 1431
	if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
		kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
A
Avi Kivity 已提交
1432
		rflags = vmcs_readl(GUEST_RFLAGS);
1433
		if (vmx->rmode.vm86_active) {
A
Avi Kivity 已提交
1434
			rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1435
			save_rflags = vmx->rmode.save_rflags;
A
Avi Kivity 已提交
1436 1437
			rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
		}
1438
		vmx->rflags = rflags;
1439
	}
1440
	return vmx->rflags;
A
Avi Kivity 已提交
1441 1442
}

1443
void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
A
Avi Kivity 已提交
1444
{
1445
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1446
	unsigned long old_rflags;
1447

1448
	if (is_unrestricted_guest(vcpu)) {
1449
		kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
1450 1451 1452 1453 1454 1455
		vmx->rflags = rflags;
		vmcs_writel(GUEST_RFLAGS, rflags);
		return;
	}

	old_rflags = vmx_get_rflags(vcpu);
1456 1457 1458
	vmx->rflags = rflags;
	if (vmx->rmode.vm86_active) {
		vmx->rmode.save_rflags = rflags;
1459
		rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
1460
	}
A
Avi Kivity 已提交
1461
	vmcs_writel(GUEST_RFLAGS, rflags);
1462

1463 1464
	if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
		vmx->emulation_required = emulation_required(vcpu);
A
Avi Kivity 已提交
1465 1466
}

1467
u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
1468 1469 1470 1471 1472
{
	u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
	int ret = 0;

	if (interruptibility & GUEST_INTR_STATE_STI)
1473
		ret |= KVM_X86_SHADOW_INT_STI;
1474
	if (interruptibility & GUEST_INTR_STATE_MOV_SS)
1475
		ret |= KVM_X86_SHADOW_INT_MOV_SS;
1476

1477
	return ret;
1478 1479
}

1480
void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1481 1482 1483 1484 1485 1486
{
	u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
	u32 interruptibility = interruptibility_old;

	interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);

1487
	if (mask & KVM_X86_SHADOW_INT_MOV_SS)
1488
		interruptibility |= GUEST_INTR_STATE_MOV_SS;
1489
	else if (mask & KVM_X86_SHADOW_INT_STI)
1490 1491 1492 1493 1494 1495
		interruptibility |= GUEST_INTR_STATE_STI;

	if ((interruptibility != interruptibility_old))
		vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
}

1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	unsigned long value;

	/*
	 * Any MSR write that attempts to change bits marked reserved will
	 * case a #GP fault.
	 */
	if (data & vmx->pt_desc.ctl_bitmask)
		return 1;

	/*
	 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
	 * result in a #GP unless the same write also clears TraceEn.
	 */
	if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
		((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
		return 1;

	/*
	 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
	 * and FabricEn would cause #GP, if
	 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
	 */
	if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
		!(data & RTIT_CTL_FABRIC_EN) &&
		!intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_single_range_output))
		return 1;

	/*
	 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
	 * utilize encodings marked reserved will casue a #GP fault.
	 */
	value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
			!test_bit((data & RTIT_CTL_MTC_RANGE) >>
			RTIT_CTL_MTC_RANGE_OFFSET, &value))
		return 1;
	value = intel_pt_validate_cap(vmx->pt_desc.caps,
						PT_CAP_cycle_thresholds);
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
			!test_bit((data & RTIT_CTL_CYC_THRESH) >>
			RTIT_CTL_CYC_THRESH_OFFSET, &value))
		return 1;
	value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
			!test_bit((data & RTIT_CTL_PSB_FREQ) >>
			RTIT_CTL_PSB_FREQ_OFFSET, &value))
		return 1;

	/*
	 * If ADDRx_CFG is reserved or the encodings is >2 will
	 * cause a #GP fault.
	 */
	value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
	if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
		return 1;
	value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
	if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
		return 1;
	value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
	if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
		return 1;
	value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
	if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
		return 1;

	return 0;
}

1568 1569 1570 1571 1572
static bool vmx_can_emulate_instruction(struct kvm_vcpu *vcpu, void *insn, int insn_len)
{
	return true;
}

1573
static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1574
{
1575
	unsigned long rip, orig_rip;
A
Avi Kivity 已提交
1576

1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
	/*
	 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
	 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
	 * set when EPT misconfig occurs.  In practice, real hardware updates
	 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
	 * (namely Hyper-V) don't set it due to it being undefined behavior,
	 * i.e. we end up advancing IP with some random value.
	 */
	if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
	    to_vmx(vcpu)->exit_reason != EXIT_REASON_EPT_MISCONFIG) {
1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
		orig_rip = kvm_rip_read(vcpu);
		rip = orig_rip + vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
#ifdef CONFIG_X86_64
		/*
		 * We need to mask out the high 32 bits of RIP if not in 64-bit
		 * mode, but just finding out that we are in 64-bit mode is
		 * quite expensive.  Only do it if there was a carry.
		 */
		if (unlikely(((rip ^ orig_rip) >> 31) == 3) && !is_64_bit_mode(vcpu))
			rip = (u32)rip;
#endif
1598 1599 1600 1601 1602
		kvm_rip_write(vcpu, rip);
	} else {
		if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
			return 0;
	}
A
Avi Kivity 已提交
1603

1604 1605
	/* skipping an emulated instruction also counts */
	vmx_set_interrupt_shadow(vcpu, 0);
1606

1607
	return 1;
1608 1609
}

1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
/*
 * Recognizes a pending MTF VM-exit and records the nested state for later
 * delivery.
 */
static void vmx_update_emulated_instruction(struct kvm_vcpu *vcpu)
{
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (!is_guest_mode(vcpu))
		return;

	/*
	 * Per the SDM, MTF takes priority over debug-trap exceptions besides
	 * T-bit traps. As instruction emulation is completed (i.e. at the
	 * instruction boundary), any #DB exception pending delivery must be a
	 * debug-trap. Record the pending MTF state to be delivered in
	 * vmx_check_nested_events().
	 */
	if (nested_cpu_has_mtf(vmcs12) &&
	    (!vcpu->arch.exception.pending ||
	     vcpu->arch.exception.nr == DB_VECTOR))
		vmx->nested.mtf_pending = true;
	else
		vmx->nested.mtf_pending = false;
}

static int vmx_skip_emulated_instruction(struct kvm_vcpu *vcpu)
{
	vmx_update_emulated_instruction(vcpu);
	return skip_emulated_instruction(vcpu);
}

1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
{
	/*
	 * Ensure that we clear the HLT state in the VMCS.  We don't need to
	 * explicitly skip the instruction because if the HLT state is set,
	 * then the instruction is already executing and RIP has already been
	 * advanced.
	 */
	if (kvm_hlt_in_guest(vcpu->kvm) &&
			vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
		vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
}

1656
static void vmx_queue_exception(struct kvm_vcpu *vcpu)
1657
{
1658
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1659 1660 1661
	unsigned nr = vcpu->arch.exception.nr;
	bool has_error_code = vcpu->arch.exception.has_error_code;
	u32 error_code = vcpu->arch.exception.error_code;
1662
	u32 intr_info = nr | INTR_INFO_VALID_MASK;
1663

1664 1665
	kvm_deliver_exception_payload(vcpu);

1666
	if (has_error_code) {
1667
		vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
1668 1669
		intr_info |= INTR_INFO_DELIVER_CODE_MASK;
	}
1670

1671
	if (vmx->rmode.vm86_active) {
1672 1673 1674
		int inc_eip = 0;
		if (kvm_exception_is_soft(nr))
			inc_eip = vcpu->arch.event_exit_inst_len;
1675
		kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
1676 1677 1678
		return;
	}

1679 1680
	WARN_ON_ONCE(vmx->emulation_required);

1681 1682 1683
	if (kvm_exception_is_soft(nr)) {
		vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
			     vmx->vcpu.arch.event_exit_inst_len);
1684 1685 1686 1687 1688
		intr_info |= INTR_TYPE_SOFT_EXCEPTION;
	} else
		intr_info |= INTR_TYPE_HARD_EXCEPTION;

	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
1689 1690

	vmx_clear_hlt(vcpu);
1691 1692
}

1693
static void vmx_setup_uret_msr(struct vcpu_vmx *vmx, unsigned int msr)
1694
{
1695
	struct vmx_uret_msr tmp;
1696
	int from, to;
1697

1698 1699 1700 1701
	from = __vmx_find_uret_msr(vmx, msr);
	if (from < 0)
		return;
	to = vmx->nr_active_uret_msrs++;
1702

1703 1704 1705
	tmp = vmx->guest_uret_msrs[to];
	vmx->guest_uret_msrs[to] = vmx->guest_uret_msrs[from];
	vmx->guest_uret_msrs[from] = tmp;
1706 1707
}

1708 1709 1710 1711 1712
/*
 * Set up the vmcs to automatically save and restore system
 * msrs.  Don't touch the 64-bit msrs if the guest is in legacy
 * mode, as fiddling with msrs is very expensive.
 */
R
Rusty Russell 已提交
1713
static void setup_msrs(struct vcpu_vmx *vmx)
1714
{
1715 1716
	vmx->guest_uret_msrs_loaded = false;
	vmx->nr_active_uret_msrs = 0;
1717
#ifdef CONFIG_X86_64
1718 1719 1720 1721 1722
	/*
	 * The SYSCALL MSRs are only needed on long mode guests, and only
	 * when EFER.SCE is set.
	 */
	if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1723 1724 1725
		vmx_setup_uret_msr(vmx, MSR_STAR);
		vmx_setup_uret_msr(vmx, MSR_LSTAR);
		vmx_setup_uret_msr(vmx, MSR_SYSCALL_MASK);
1726 1727
	}
#endif
1728 1729
	if (update_transition_efer(vmx))
		vmx_setup_uret_msr(vmx, MSR_EFER);
1730

1731 1732 1733 1734
	if (guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
		vmx_setup_uret_msr(vmx, MSR_TSC_AUX);

	vmx_setup_uret_msr(vmx, MSR_IA32_TSX_CTRL);
1735

1736
	if (cpu_has_vmx_msr_bitmap())
1737
		vmx_update_msr_bitmap(&vmx->vcpu);
1738 1739
}

1740
static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
A
Avi Kivity 已提交
1741
{
1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
	u64 g_tsc_offset = 0;

	/*
	 * We're here if L1 chose not to trap WRMSR to TSC. According
	 * to the spec, this should set L1's TSC; The offset that L1
	 * set for L2 remains unchanged, and still needs to be added
	 * to the newly set TSC to get L2's TSC.
	 */
	if (is_guest_mode(vcpu) &&
1752
	    (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
1753
		g_tsc_offset = vmcs12->tsc_offset;
1754

1755 1756 1757 1758 1759
	trace_kvm_write_tsc_offset(vcpu->vcpu_id,
				   vcpu->arch.tsc_offset - g_tsc_offset,
				   offset);
	vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
	return offset + g_tsc_offset;
A
Avi Kivity 已提交
1760 1761
}

1762 1763 1764 1765 1766 1767
/*
 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
 * all guests if the "nested" module option is off, and can also be disabled
 * for a single guest by disabling its VMX cpuid bit.
 */
1768
bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
1769
{
1770
	return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
1771 1772
}

1773 1774
static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
						 uint64_t val)
1775
{
1776
	uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1777

1778
	return !(val & ~valid_bits);
1779 1780
}

1781
static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1782
{
1783 1784 1785 1786 1787
	switch (msr->index) {
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
		if (!nested)
			return 1;
		return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1788 1789 1790
	case MSR_IA32_PERF_CAPABILITIES:
		msr->data = vmx_get_perf_capabilities();
		return 0;
1791
	default:
1792
		return KVM_MSR_RET_INVALID;
1793
	}
1794 1795
}

1796 1797 1798 1799 1800 1801
/*
 * Reads an msr value (of 'msr_index') into 'pdata'.
 * Returns 0 on success, non-0 otherwise.
 * Assumes vcpu_load() was already called.
 */
static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
1802
{
1803
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1804
	struct vmx_uret_msr *msr;
1805
	u32 index;
1806

1807 1808 1809 1810
	switch (msr_info->index) {
#ifdef CONFIG_X86_64
	case MSR_FS_BASE:
		msr_info->data = vmcs_readl(GUEST_FS_BASE);
1811
		break;
1812 1813
	case MSR_GS_BASE:
		msr_info->data = vmcs_readl(GUEST_GS_BASE);
1814
		break;
1815 1816
	case MSR_KERNEL_GS_BASE:
		msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
1817
		break;
1818 1819 1820
#endif
	case MSR_EFER:
		return kvm_get_msr_common(vcpu, msr_info);
1821 1822 1823 1824
	case MSR_IA32_TSX_CTRL:
		if (!msr_info->host_initiated &&
		    !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
			return 1;
1825
		goto find_uret_msr;
1826 1827 1828 1829 1830 1831
	case MSR_IA32_UMWAIT_CONTROL:
		if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
			return 1;

		msr_info->data = vmx->msr_ia32_umwait_control;
		break;
1832 1833
	case MSR_IA32_SPEC_CTRL:
		if (!msr_info->host_initiated &&
1834
		    !guest_has_spec_ctrl_msr(vcpu))
1835 1836 1837
			return 1;

		msr_info->data = to_vmx(vcpu)->spec_ctrl;
1838
		break;
A
Avi Kivity 已提交
1839
	case MSR_IA32_SYSENTER_CS:
1840
		msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
A
Avi Kivity 已提交
1841 1842
		break;
	case MSR_IA32_SYSENTER_EIP:
1843
		msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
A
Avi Kivity 已提交
1844 1845
		break;
	case MSR_IA32_SYSENTER_ESP:
1846
		msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
A
Avi Kivity 已提交
1847
		break;
1848
	case MSR_IA32_BNDCFGS:
1849
		if (!kvm_mpx_supported() ||
1850 1851
		    (!msr_info->host_initiated &&
		     !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
1852
			return 1;
1853
		msr_info->data = vmcs_read64(GUEST_BNDCFGS);
1854
		break;
1855 1856
	case MSR_IA32_MCG_EXT_CTL:
		if (!msr_info->host_initiated &&
1857
		    !(vmx->msr_ia32_feature_control &
1858
		      FEAT_CTL_LMCE_ENABLED))
1859
			return 1;
1860 1861
		msr_info->data = vcpu->arch.mcg_ext_ctl;
		break;
1862
	case MSR_IA32_FEAT_CTL:
1863
		msr_info->data = vmx->msr_ia32_feature_control;
1864 1865 1866 1867
		break;
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
		if (!nested_vmx_allowed(vcpu))
			return 1;
1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
		if (vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
				    &msr_info->data))
			return 1;
		/*
		 * Enlightened VMCS v1 doesn't have certain fields, but buggy
		 * Hyper-V versions are still trying to use corresponding
		 * features when they are exposed. Filter out the essential
		 * minimum.
		 */
		if (!msr_info->host_initiated &&
		    vmx->nested.enlightened_vmcs_enabled)
			nested_evmcs_filter_control_msr(msr_info->index,
							&msr_info->data);
		break;
1882
	case MSR_IA32_RTIT_CTL:
1883
		if (!vmx_pt_mode_is_host_guest())
1884 1885 1886 1887
			return 1;
		msr_info->data = vmx->pt_desc.guest.ctl;
		break;
	case MSR_IA32_RTIT_STATUS:
1888
		if (!vmx_pt_mode_is_host_guest())
1889 1890 1891 1892
			return 1;
		msr_info->data = vmx->pt_desc.guest.status;
		break;
	case MSR_IA32_RTIT_CR3_MATCH:
1893
		if (!vmx_pt_mode_is_host_guest() ||
1894 1895 1896 1897 1898 1899
			!intel_pt_validate_cap(vmx->pt_desc.caps,
						PT_CAP_cr3_filtering))
			return 1;
		msr_info->data = vmx->pt_desc.guest.cr3_match;
		break;
	case MSR_IA32_RTIT_OUTPUT_BASE:
1900
		if (!vmx_pt_mode_is_host_guest() ||
1901 1902 1903 1904 1905 1906 1907 1908
			(!intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_topa_output) &&
			 !intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_single_range_output)))
			return 1;
		msr_info->data = vmx->pt_desc.guest.output_base;
		break;
	case MSR_IA32_RTIT_OUTPUT_MASK:
1909
		if (!vmx_pt_mode_is_host_guest() ||
1910 1911 1912 1913 1914 1915 1916 1917 1918
			(!intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_topa_output) &&
			 !intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_single_range_output)))
			return 1;
		msr_info->data = vmx->pt_desc.guest.output_mask;
		break;
	case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
		index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
1919
		if (!vmx_pt_mode_is_host_guest() ||
1920 1921 1922 1923 1924 1925 1926 1927
			(index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_num_address_ranges)))
			return 1;
		if (index % 2)
			msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
		else
			msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
		break;
1928
	case MSR_TSC_AUX:
1929 1930
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
1931
			return 1;
1932
		goto find_uret_msr;
A
Avi Kivity 已提交
1933
	default:
1934
	find_uret_msr:
1935
		msr = vmx_find_uret_msr(vmx, msr_info->index);
1936
		if (msr) {
1937
			msr_info->data = msr->data;
1938
			break;
A
Avi Kivity 已提交
1939
		}
1940
		return kvm_get_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
1941 1942 1943 1944 1945
	}

	return 0;
}

1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
static u64 nested_vmx_truncate_sysenter_addr(struct kvm_vcpu *vcpu,
						    u64 data)
{
#ifdef CONFIG_X86_64
	if (!guest_cpuid_has(vcpu, X86_FEATURE_LM))
		return (u32)data;
#endif
	return (unsigned long)data;
}

A
Avi Kivity 已提交
1956
/*
M
Miaohe Lin 已提交
1957
 * Writes msr value into the appropriate "register".
A
Avi Kivity 已提交
1958 1959 1960
 * Returns 0 on success, non-0 otherwise.
 * Assumes vcpu_load() was already called.
 */
1961
static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
A
Avi Kivity 已提交
1962
{
1963
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1964
	struct vmx_uret_msr *msr;
1965
	int ret = 0;
1966 1967
	u32 msr_index = msr_info->index;
	u64 data = msr_info->data;
1968
	u32 index;
1969

A
Avi Kivity 已提交
1970
	switch (msr_index) {
1971
	case MSR_EFER:
1972
		ret = kvm_set_msr_common(vcpu, msr_info);
1973
		break;
1974
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
1975
	case MSR_FS_BASE:
A
Avi Kivity 已提交
1976
		vmx_segment_cache_clear(vmx);
A
Avi Kivity 已提交
1977 1978 1979
		vmcs_writel(GUEST_FS_BASE, data);
		break;
	case MSR_GS_BASE:
A
Avi Kivity 已提交
1980
		vmx_segment_cache_clear(vmx);
A
Avi Kivity 已提交
1981 1982
		vmcs_writel(GUEST_GS_BASE, data);
		break;
1983
	case MSR_KERNEL_GS_BASE:
1984
		vmx_write_guest_kernel_gs_base(vmx, data);
1985
		break;
A
Avi Kivity 已提交
1986 1987
#endif
	case MSR_IA32_SYSENTER_CS:
1988 1989
		if (is_guest_mode(vcpu))
			get_vmcs12(vcpu)->guest_sysenter_cs = data;
A
Avi Kivity 已提交
1990 1991 1992
		vmcs_write32(GUEST_SYSENTER_CS, data);
		break;
	case MSR_IA32_SYSENTER_EIP:
1993 1994
		if (is_guest_mode(vcpu)) {
			data = nested_vmx_truncate_sysenter_addr(vcpu, data);
1995
			get_vmcs12(vcpu)->guest_sysenter_eip = data;
1996
		}
A
Avi Kivity 已提交
1997
		vmcs_writel(GUEST_SYSENTER_EIP, data);
A
Avi Kivity 已提交
1998 1999
		break;
	case MSR_IA32_SYSENTER_ESP:
2000 2001
		if (is_guest_mode(vcpu)) {
			data = nested_vmx_truncate_sysenter_addr(vcpu, data);
2002
			get_vmcs12(vcpu)->guest_sysenter_esp = data;
2003
		}
A
Avi Kivity 已提交
2004
		vmcs_writel(GUEST_SYSENTER_ESP, data);
A
Avi Kivity 已提交
2005
		break;
2006 2007 2008 2009 2010 2011 2012 2013
	case MSR_IA32_DEBUGCTLMSR:
		if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
						VM_EXIT_SAVE_DEBUG_CONTROLS)
			get_vmcs12(vcpu)->guest_ia32_debugctl = data;

		ret = kvm_set_msr_common(vcpu, msr_info);
		break;

2014
	case MSR_IA32_BNDCFGS:
2015
		if (!kvm_mpx_supported() ||
2016 2017
		    (!msr_info->host_initiated &&
		     !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
2018
			return 1;
2019
		if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
2020
		    (data & MSR_IA32_BNDCFGS_RSVD))
2021
			return 1;
2022 2023
		vmcs_write64(GUEST_BNDCFGS, data);
		break;
2024 2025 2026 2027 2028 2029 2030 2031 2032 2033
	case MSR_IA32_UMWAIT_CONTROL:
		if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
			return 1;

		/* The reserved bit 1 and non-32 bit [63:32] should be zero */
		if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
			return 1;

		vmx->msr_ia32_umwait_control = data;
		break;
2034 2035
	case MSR_IA32_SPEC_CTRL:
		if (!msr_info->host_initiated &&
2036
		    !guest_has_spec_ctrl_msr(vcpu))
2037 2038
			return 1;

2039
		if (kvm_spec_ctrl_test_value(data))
2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052
			return 1;

		vmx->spec_ctrl = data;
		if (!data)
			break;

		/*
		 * For non-nested:
		 * When it's written (to non-zero) for the first time, pass
		 * it through.
		 *
		 * For nested:
		 * The handling of the MSR bitmap for L2 guests is done in
2053
		 * nested_vmx_prepare_msr_bitmap. We should not touch the
2054 2055 2056 2057
		 * vmcs02.msr_bitmap here since it gets completely overwritten
		 * in the merging. We update the vmcs01 here for L1 as well
		 * since it will end up touching the MSR anyway now.
		 */
2058
		vmx_disable_intercept_for_msr(vcpu,
2059 2060 2061
					      MSR_IA32_SPEC_CTRL,
					      MSR_TYPE_RW);
		break;
2062 2063 2064 2065 2066 2067
	case MSR_IA32_TSX_CTRL:
		if (!msr_info->host_initiated &&
		    !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
			return 1;
		if (data & ~(TSX_CTRL_RTM_DISABLE | TSX_CTRL_CPUID_CLEAR))
			return 1;
2068
		goto find_uret_msr;
A
Ashok Raj 已提交
2069 2070
	case MSR_IA32_PRED_CMD:
		if (!msr_info->host_initiated &&
2071
		    !guest_has_pred_cmd_msr(vcpu))
A
Ashok Raj 已提交
2072 2073 2074 2075
			return 1;

		if (data & ~PRED_CMD_IBPB)
			return 1;
2076
		if (!boot_cpu_has(X86_FEATURE_IBPB))
2077
			return 1;
A
Ashok Raj 已提交
2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089
		if (!data)
			break;

		wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);

		/*
		 * For non-nested:
		 * When it's written (to non-zero) for the first time, pass
		 * it through.
		 *
		 * For nested:
		 * The handling of the MSR bitmap for L2 guests is done in
2090
		 * nested_vmx_prepare_msr_bitmap. We should not touch the
A
Ashok Raj 已提交
2091 2092 2093
		 * vmcs02.msr_bitmap here since it gets completely overwritten
		 * in the merging.
		 */
2094
		vmx_disable_intercept_for_msr(vcpu, MSR_IA32_PRED_CMD, MSR_TYPE_W);
A
Ashok Raj 已提交
2095
		break;
S
Sheng Yang 已提交
2096
	case MSR_IA32_CR_PAT:
2097 2098 2099
		if (!kvm_pat_valid(data))
			return 1;

2100 2101 2102 2103
		if (is_guest_mode(vcpu) &&
		    get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
			get_vmcs12(vcpu)->guest_ia32_pat = data;

S
Sheng Yang 已提交
2104 2105 2106 2107 2108
		if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
			vmcs_write64(GUEST_IA32_PAT, data);
			vcpu->arch.pat = data;
			break;
		}
2109
		ret = kvm_set_msr_common(vcpu, msr_info);
2110
		break;
W
Will Auld 已提交
2111 2112
	case MSR_IA32_TSC_ADJUST:
		ret = kvm_set_msr_common(vcpu, msr_info);
2113
		break;
2114 2115 2116
	case MSR_IA32_MCG_EXT_CTL:
		if ((!msr_info->host_initiated &&
		     !(to_vmx(vcpu)->msr_ia32_feature_control &
2117
		       FEAT_CTL_LMCE_ENABLED)) ||
2118 2119 2120 2121
		    (data & ~MCG_EXT_CTL_LMCE_EN))
			return 1;
		vcpu->arch.mcg_ext_ctl = data;
		break;
2122
	case MSR_IA32_FEAT_CTL:
2123
		if (!vmx_feature_control_msr_valid(vcpu, data) ||
2124
		    (to_vmx(vcpu)->msr_ia32_feature_control &
2125
		     FEAT_CTL_LOCKED && !msr_info->host_initiated))
2126
			return 1;
2127
		vmx->msr_ia32_feature_control = data;
2128 2129 2130 2131
		if (msr_info->host_initiated && data == 0)
			vmx_leave_nested(vcpu);
		break;
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2132 2133 2134 2135 2136
		if (!msr_info->host_initiated)
			return 1; /* they are read-only */
		if (!nested_vmx_allowed(vcpu))
			return 1;
		return vmx_set_vmx_msr(vcpu, msr_index, data);
2137
	case MSR_IA32_RTIT_CTL:
2138
		if (!vmx_pt_mode_is_host_guest() ||
2139 2140
			vmx_rtit_ctl_check(vcpu, data) ||
			vmx->nested.vmxon)
2141 2142 2143
			return 1;
		vmcs_write64(GUEST_IA32_RTIT_CTL, data);
		vmx->pt_desc.guest.ctl = data;
2144
		pt_update_intercept_for_msr(vcpu);
2145 2146
		break;
	case MSR_IA32_RTIT_STATUS:
2147 2148 2149
		if (!pt_can_write_msr(vmx))
			return 1;
		if (data & MSR_IA32_RTIT_STATUS_MASK)
2150 2151 2152 2153
			return 1;
		vmx->pt_desc.guest.status = data;
		break;
	case MSR_IA32_RTIT_CR3_MATCH:
2154 2155 2156 2157
		if (!pt_can_write_msr(vmx))
			return 1;
		if (!intel_pt_validate_cap(vmx->pt_desc.caps,
					   PT_CAP_cr3_filtering))
2158 2159 2160 2161
			return 1;
		vmx->pt_desc.guest.cr3_match = data;
		break;
	case MSR_IA32_RTIT_OUTPUT_BASE:
2162 2163 2164 2165 2166 2167 2168
		if (!pt_can_write_msr(vmx))
			return 1;
		if (!intel_pt_validate_cap(vmx->pt_desc.caps,
					   PT_CAP_topa_output) &&
		    !intel_pt_validate_cap(vmx->pt_desc.caps,
					   PT_CAP_single_range_output))
			return 1;
2169
		if (!pt_output_base_valid(vcpu, data))
2170 2171 2172 2173
			return 1;
		vmx->pt_desc.guest.output_base = data;
		break;
	case MSR_IA32_RTIT_OUTPUT_MASK:
2174 2175 2176 2177 2178 2179
		if (!pt_can_write_msr(vmx))
			return 1;
		if (!intel_pt_validate_cap(vmx->pt_desc.caps,
					   PT_CAP_topa_output) &&
		    !intel_pt_validate_cap(vmx->pt_desc.caps,
					   PT_CAP_single_range_output))
2180 2181 2182 2183
			return 1;
		vmx->pt_desc.guest.output_mask = data;
		break;
	case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
2184 2185
		if (!pt_can_write_msr(vmx))
			return 1;
2186
		index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
2187 2188
		if (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
						       PT_CAP_num_address_ranges))
2189
			return 1;
2190
		if (is_noncanonical_address(data, vcpu))
2191 2192 2193 2194 2195 2196
			return 1;
		if (index % 2)
			vmx->pt_desc.guest.addr_b[index / 2] = data;
		else
			vmx->pt_desc.guest.addr_a[index / 2] = data;
		break;
2197
	case MSR_TSC_AUX:
2198 2199
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
2200 2201 2202 2203
			return 1;
		/* Check reserved bit, higher 32 bits should be zero */
		if ((data >> 32) != 0)
			return 1;
2204
		goto find_uret_msr;
2205

A
Avi Kivity 已提交
2206
	default:
2207
	find_uret_msr:
2208
		msr = vmx_find_uret_msr(vmx, msr_index);
2209
		if (msr)
2210
			ret = vmx_set_guest_uret_msr(vmx, msr, data);
2211 2212
		else
			ret = kvm_set_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
2213 2214
	}

2215
	return ret;
A
Avi Kivity 已提交
2216 2217
}

2218
static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
A
Avi Kivity 已提交
2219
{
2220 2221
	unsigned long guest_owned_bits;

2222 2223
	kvm_register_mark_available(vcpu, reg);

2224 2225 2226 2227 2228 2229 2230
	switch (reg) {
	case VCPU_REGS_RSP:
		vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
		break;
	case VCPU_REGS_RIP:
		vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
		break;
A
Avi Kivity 已提交
2231 2232 2233 2234
	case VCPU_EXREG_PDPTR:
		if (enable_ept)
			ept_save_pdptrs(vcpu);
		break;
2235 2236 2237 2238 2239 2240
	case VCPU_EXREG_CR0:
		guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;

		vcpu->arch.cr0 &= ~guest_owned_bits;
		vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & guest_owned_bits;
		break;
2241
	case VCPU_EXREG_CR3:
2242 2243
		if (is_unrestricted_guest(vcpu) ||
		    (enable_ept && is_paging(vcpu)))
2244 2245
			vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
		break;
2246 2247 2248 2249 2250 2251
	case VCPU_EXREG_CR4:
		guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;

		vcpu->arch.cr4 &= ~guest_owned_bits;
		vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & guest_owned_bits;
		break;
2252
	default:
2253
		WARN_ON_ONCE(1);
2254 2255
		break;
	}
A
Avi Kivity 已提交
2256 2257 2258 2259
}

static __init int cpu_has_kvm_support(void)
{
2260
	return cpu_has_vmx();
A
Avi Kivity 已提交
2261 2262 2263 2264
}

static __init int vmx_disabled_by_bios(void)
{
2265 2266
	return !boot_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
	       !boot_cpu_has(X86_FEATURE_VMX);
A
Avi Kivity 已提交
2267 2268
}

2269
static int kvm_cpu_vmxon(u64 vmxon_pointer)
2270
{
2271 2272
	u64 msr;

2273
	cr4_set_bits(X86_CR4_VMXE);
2274 2275
	intel_pt_handle_vmx(1);

2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288
	asm_volatile_goto("1: vmxon %[vmxon_pointer]\n\t"
			  _ASM_EXTABLE(1b, %l[fault])
			  : : [vmxon_pointer] "m"(vmxon_pointer)
			  : : fault);
	return 0;

fault:
	WARN_ONCE(1, "VMXON faulted, MSR_IA32_FEAT_CTL (0x3a) = 0x%llx\n",
		  rdmsrl_safe(MSR_IA32_FEAT_CTL, &msr) ? 0xdeadbeef : msr);
	intel_pt_handle_vmx(0);
	cr4_clear_bits(X86_CR4_VMXE);

	return -EFAULT;
2289 2290
}

2291
static int hardware_enable(void)
A
Avi Kivity 已提交
2292 2293 2294
{
	int cpu = raw_smp_processor_id();
	u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
2295
	int r;
A
Avi Kivity 已提交
2296

2297
	if (cr4_read_shadow() & X86_CR4_VMXE)
2298 2299
		return -EBUSY;

2300 2301 2302 2303 2304 2305 2306 2307
	/*
	 * This can happen if we hot-added a CPU but failed to allocate
	 * VP assist page for it.
	 */
	if (static_branch_unlikely(&enable_evmcs) &&
	    !hv_get_vp_assist_page(cpu))
		return -EFAULT;

2308 2309 2310
	r = kvm_cpu_vmxon(phys_addr);
	if (r)
		return r;
2311

2312 2313
	if (enable_ept)
		ept_sync_global();
2314 2315

	return 0;
A
Avi Kivity 已提交
2316 2317
}

2318
static void vmclear_local_loaded_vmcss(void)
2319 2320
{
	int cpu = raw_smp_processor_id();
2321
	struct loaded_vmcs *v, *n;
2322

2323 2324 2325
	list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
				 loaded_vmcss_on_cpu_link)
		__loaded_vmcs_clear(v);
2326 2327
}

2328 2329 2330 2331 2332

/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
 * tricks.
 */
static void kvm_cpu_vmxoff(void)
A
Avi Kivity 已提交
2333
{
2334
	asm volatile (__ex("vmxoff"));
2335 2336

	intel_pt_handle_vmx(0);
2337
	cr4_clear_bits(X86_CR4_VMXE);
A
Avi Kivity 已提交
2338 2339
}

2340
static void hardware_disable(void)
2341
{
2342 2343
	vmclear_local_loaded_vmcss();
	kvm_cpu_vmxoff();
2344 2345
}

2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
/*
 * There is no X86_FEATURE for SGX yet, but anyway we need to query CPUID
 * directly instead of going through cpu_has(), to ensure KVM is trapping
 * ENCLS whenever it's supported in hardware.  It does not matter whether
 * the host OS supports or has enabled SGX.
 */
static bool cpu_has_sgx(void)
{
	return cpuid_eax(0) >= 0x12 && (cpuid_eax(0x12) & BIT(0));
}

2357
static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
M
Mike Day 已提交
2358
				      u32 msr, u32 *result)
2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369
{
	u32 vmx_msr_low, vmx_msr_high;
	u32 ctl = ctl_min | ctl_opt;

	rdmsr(msr, vmx_msr_low, vmx_msr_high);

	ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
	ctl |= vmx_msr_low;  /* bit == 1 in low word  ==> must be one  */

	/* Ensure minimum (required) set of control bits are supported. */
	if (ctl_min & ~ctl)
Y
Yang, Sheng 已提交
2370
		return -EIO;
2371 2372 2373 2374 2375

	*result = ctl;
	return 0;
}

2376 2377
static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
				    struct vmx_capability *vmx_cap)
A
Avi Kivity 已提交
2378 2379
{
	u32 vmx_msr_low, vmx_msr_high;
S
Sheng Yang 已提交
2380
	u32 min, opt, min2, opt2;
2381 2382
	u32 _pin_based_exec_control = 0;
	u32 _cpu_based_exec_control = 0;
2383
	u32 _cpu_based_2nd_exec_control = 0;
2384 2385 2386
	u32 _vmexit_control = 0;
	u32 _vmentry_control = 0;

2387
	memset(vmcs_conf, 0, sizeof(*vmcs_conf));
R
Raghavendra K T 已提交
2388
	min = CPU_BASED_HLT_EXITING |
2389 2390 2391 2392
#ifdef CONFIG_X86_64
	      CPU_BASED_CR8_LOAD_EXITING |
	      CPU_BASED_CR8_STORE_EXITING |
#endif
S
Sheng Yang 已提交
2393 2394
	      CPU_BASED_CR3_LOAD_EXITING |
	      CPU_BASED_CR3_STORE_EXITING |
Q
Quan Xu 已提交
2395
	      CPU_BASED_UNCOND_IO_EXITING |
2396
	      CPU_BASED_MOV_DR_EXITING |
2397
	      CPU_BASED_USE_TSC_OFFSETTING |
2398 2399
	      CPU_BASED_MWAIT_EXITING |
	      CPU_BASED_MONITOR_EXITING |
A
Avi Kivity 已提交
2400 2401
	      CPU_BASED_INVLPG_EXITING |
	      CPU_BASED_RDPMC_EXITING;
2402

2403
	opt = CPU_BASED_TPR_SHADOW |
S
Sheng Yang 已提交
2404
	      CPU_BASED_USE_MSR_BITMAPS |
2405
	      CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2406 2407
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
				&_cpu_based_exec_control) < 0)
Y
Yang, Sheng 已提交
2408
		return -EIO;
2409 2410 2411 2412 2413
#ifdef CONFIG_X86_64
	if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
		_cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
					   ~CPU_BASED_CR8_STORE_EXITING;
#endif
2414
	if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
S
Sheng Yang 已提交
2415 2416
		min2 = 0;
		opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
2417
			SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2418
			SECONDARY_EXEC_WBINVD_EXITING |
S
Sheng Yang 已提交
2419
			SECONDARY_EXEC_ENABLE_VPID |
2420
			SECONDARY_EXEC_ENABLE_EPT |
2421
			SECONDARY_EXEC_UNRESTRICTED_GUEST |
2422
			SECONDARY_EXEC_PAUSE_LOOP_EXITING |
2423
			SECONDARY_EXEC_DESC |
2424
			SECONDARY_EXEC_ENABLE_RDTSCP |
2425
			SECONDARY_EXEC_ENABLE_INVPCID |
2426
			SECONDARY_EXEC_APIC_REGISTER_VIRT |
2427
			SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
W
Wanpeng Li 已提交
2428
			SECONDARY_EXEC_SHADOW_VMCS |
K
Kai Huang 已提交
2429
			SECONDARY_EXEC_XSAVES |
2430 2431
			SECONDARY_EXEC_RDSEED_EXITING |
			SECONDARY_EXEC_RDRAND_EXITING |
X
Xiao Guangrong 已提交
2432
			SECONDARY_EXEC_ENABLE_PML |
B
Bandan Das 已提交
2433
			SECONDARY_EXEC_TSC_SCALING |
2434
			SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
2435 2436
			SECONDARY_EXEC_PT_USE_GPA |
			SECONDARY_EXEC_PT_CONCEAL_VMX |
2437 2438 2439
			SECONDARY_EXEC_ENABLE_VMFUNC;
		if (cpu_has_sgx())
			opt2 |= SECONDARY_EXEC_ENCLS_EXITING;
S
Sheng Yang 已提交
2440 2441
		if (adjust_vmx_controls(min2, opt2,
					MSR_IA32_VMX_PROCBASED_CTLS2,
2442 2443 2444 2445 2446 2447 2448 2449
					&_cpu_based_2nd_exec_control) < 0)
			return -EIO;
	}
#ifndef CONFIG_X86_64
	if (!(_cpu_based_2nd_exec_control &
				SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
		_cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
#endif
2450 2451 2452

	if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
		_cpu_based_2nd_exec_control &= ~(
2453
				SECONDARY_EXEC_APIC_REGISTER_VIRT |
2454 2455
				SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
				SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
2456

2457
	rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
2458
		&vmx_cap->ept, &vmx_cap->vpid);
2459

S
Sheng Yang 已提交
2460
	if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
M
Marcelo Tosatti 已提交
2461 2462
		/* CR3 accesses and invlpg don't need to cause VM Exits when EPT
		   enabled */
2463 2464 2465
		_cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
					     CPU_BASED_CR3_STORE_EXITING |
					     CPU_BASED_INVLPG_EXITING);
2466 2467
	} else if (vmx_cap->ept) {
		vmx_cap->ept = 0;
2468 2469 2470 2471
		pr_warn_once("EPT CAP should not exist if not support "
				"1-setting enable EPT VM-execution control\n");
	}
	if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
2472 2473
		vmx_cap->vpid) {
		vmx_cap->vpid = 0;
2474 2475
		pr_warn_once("VPID CAP should not exist if not support "
				"1-setting enable VPID VM-execution control\n");
S
Sheng Yang 已提交
2476
	}
2477

2478
	min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
2479 2480 2481
#ifdef CONFIG_X86_64
	min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
#endif
2482 2483 2484
	opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
	      VM_EXIT_LOAD_IA32_PAT |
	      VM_EXIT_LOAD_IA32_EFER |
2485 2486 2487
	      VM_EXIT_CLEAR_BNDCFGS |
	      VM_EXIT_PT_CONCEAL_PIP |
	      VM_EXIT_CLEAR_IA32_RTIT_CTL;
2488 2489
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
				&_vmexit_control) < 0)
Y
Yang, Sheng 已提交
2490
		return -EIO;
2491

2492 2493 2494
	min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
	opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
		 PIN_BASED_VMX_PREEMPTION_TIMER;
2495 2496 2497 2498
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
				&_pin_based_exec_control) < 0)
		return -EIO;

2499 2500
	if (cpu_has_broken_vmx_preemption_timer())
		_pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
2501
	if (!(_cpu_based_2nd_exec_control &
2502
		SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
2503 2504
		_pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;

2505
	min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
2506 2507 2508
	opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
	      VM_ENTRY_LOAD_IA32_PAT |
	      VM_ENTRY_LOAD_IA32_EFER |
2509 2510 2511
	      VM_ENTRY_LOAD_BNDCFGS |
	      VM_ENTRY_PT_CONCEAL_PIP |
	      VM_ENTRY_LOAD_IA32_RTIT_CTL;
2512 2513
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
				&_vmentry_control) < 0)
Y
Yang, Sheng 已提交
2514
		return -EIO;
A
Avi Kivity 已提交
2515

2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
	/*
	 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
	 * can't be used due to an errata where VM Exit may incorrectly clear
	 * IA32_PERF_GLOBAL_CTRL[34:32].  Workaround the errata by using the
	 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
	 */
	if (boot_cpu_data.x86 == 0x6) {
		switch (boot_cpu_data.x86_model) {
		case 26: /* AAK155 */
		case 30: /* AAP115 */
		case 37: /* AAT100 */
		case 44: /* BC86,AAY89,BD102 */
		case 46: /* BA97 */
2529
			_vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
2530 2531 2532 2533 2534 2535 2536 2537 2538 2539
			_vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
			pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
					"does not work properly. Using workaround\n");
			break;
		default:
			break;
		}
	}


N
Nguyen Anh Quynh 已提交
2540
	rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
2541 2542 2543

	/* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
	if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Y
Yang, Sheng 已提交
2544
		return -EIO;
2545 2546 2547 2548

#ifdef CONFIG_X86_64
	/* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
	if (vmx_msr_high & (1u<<16))
Y
Yang, Sheng 已提交
2549
		return -EIO;
2550 2551 2552 2553
#endif

	/* Require Write-Back (WB) memory type for VMCS accesses. */
	if (((vmx_msr_high >> 18) & 15) != 6)
Y
Yang, Sheng 已提交
2554
		return -EIO;
2555

Y
Yang, Sheng 已提交
2556
	vmcs_conf->size = vmx_msr_high & 0x1fff;
2557
	vmcs_conf->order = get_order(vmcs_conf->size);
2558
	vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
2559

2560
	vmcs_conf->revision_id = vmx_msr_low;
2561

Y
Yang, Sheng 已提交
2562 2563
	vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
	vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
2564
	vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Y
Yang, Sheng 已提交
2565 2566
	vmcs_conf->vmexit_ctrl         = _vmexit_control;
	vmcs_conf->vmentry_ctrl        = _vmentry_control;
2567

2568 2569
#if IS_ENABLED(CONFIG_HYPERV)
	if (enlightened_vmcs)
2570
		evmcs_sanitize_exec_ctrls(vmcs_conf);
2571
#endif
2572

2573
	return 0;
N
Nguyen Anh Quynh 已提交
2574
}
A
Avi Kivity 已提交
2575

2576
struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
A
Avi Kivity 已提交
2577 2578 2579 2580 2581
{
	int node = cpu_to_node(cpu);
	struct page *pages;
	struct vmcs *vmcs;

2582
	pages = __alloc_pages_node(node, flags, vmcs_config.order);
A
Avi Kivity 已提交
2583 2584 2585
	if (!pages)
		return NULL;
	vmcs = page_address(pages);
2586
	memset(vmcs, 0, vmcs_config.size);
2587 2588 2589

	/* KVM supports Enlightened VMCS v1 only */
	if (static_branch_unlikely(&enable_evmcs))
2590
		vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
2591
	else
2592
		vmcs->hdr.revision_id = vmcs_config.revision_id;
2593

2594 2595
	if (shadow)
		vmcs->hdr.shadow_vmcs = 1;
A
Avi Kivity 已提交
2596 2597 2598
	return vmcs;
}

2599
void free_vmcs(struct vmcs *vmcs)
A
Avi Kivity 已提交
2600
{
2601
	free_pages((unsigned long)vmcs, vmcs_config.order);
A
Avi Kivity 已提交
2602 2603
}

2604 2605 2606
/*
 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
 */
2607
void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2608 2609 2610 2611 2612 2613
{
	if (!loaded_vmcs->vmcs)
		return;
	loaded_vmcs_clear(loaded_vmcs);
	free_vmcs(loaded_vmcs->vmcs);
	loaded_vmcs->vmcs = NULL;
2614 2615
	if (loaded_vmcs->msr_bitmap)
		free_page((unsigned long)loaded_vmcs->msr_bitmap);
2616
	WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
2617 2618
}

2619
int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2620
{
2621
	loaded_vmcs->vmcs = alloc_vmcs(false);
2622 2623 2624
	if (!loaded_vmcs->vmcs)
		return -ENOMEM;

2625 2626
	vmcs_clear(loaded_vmcs->vmcs);

2627
	loaded_vmcs->shadow_vmcs = NULL;
2628
	loaded_vmcs->hv_timer_soft_disabled = false;
2629 2630
	loaded_vmcs->cpu = -1;
	loaded_vmcs->launched = 0;
2631 2632

	if (cpu_has_vmx_msr_bitmap()) {
2633 2634
		loaded_vmcs->msr_bitmap = (unsigned long *)
				__get_free_page(GFP_KERNEL_ACCOUNT);
2635 2636 2637
		if (!loaded_vmcs->msr_bitmap)
			goto out_vmcs;
		memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
2638

2639 2640
		if (IS_ENABLED(CONFIG_HYPERV) &&
		    static_branch_unlikely(&enable_evmcs) &&
2641 2642 2643 2644 2645 2646
		    (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
			struct hv_enlightened_vmcs *evmcs =
				(struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;

			evmcs->hv_enlightenments_control.msr_bitmap = 1;
		}
2647
	}
2648 2649

	memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
2650 2651
	memset(&loaded_vmcs->controls_shadow, 0,
		sizeof(struct vmcs_controls_shadow));
2652

2653
	return 0;
2654 2655 2656 2657

out_vmcs:
	free_loaded_vmcs(loaded_vmcs);
	return -ENOMEM;
2658 2659
}

2660
static void free_kvm_area(void)
A
Avi Kivity 已提交
2661 2662 2663
{
	int cpu;

Z
Zachary Amsden 已提交
2664
	for_each_possible_cpu(cpu) {
A
Avi Kivity 已提交
2665
		free_vmcs(per_cpu(vmxarea, cpu));
Z
Zachary Amsden 已提交
2666 2667
		per_cpu(vmxarea, cpu) = NULL;
	}
A
Avi Kivity 已提交
2668 2669 2670 2671 2672 2673
}

static __init int alloc_kvm_area(void)
{
	int cpu;

Z
Zachary Amsden 已提交
2674
	for_each_possible_cpu(cpu) {
A
Avi Kivity 已提交
2675 2676
		struct vmcs *vmcs;

2677
		vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
A
Avi Kivity 已提交
2678 2679 2680 2681 2682
		if (!vmcs) {
			free_kvm_area();
			return -ENOMEM;
		}

2683 2684 2685 2686 2687
		/*
		 * When eVMCS is enabled, alloc_vmcs_cpu() sets
		 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
		 * revision_id reported by MSR_IA32_VMX_BASIC.
		 *
2688
		 * However, even though not explicitly documented by
2689 2690 2691 2692 2693
		 * TLFS, VMXArea passed as VMXON argument should
		 * still be marked with revision_id reported by
		 * physical CPU.
		 */
		if (static_branch_unlikely(&enable_evmcs))
2694
			vmcs->hdr.revision_id = vmcs_config.revision_id;
2695

A
Avi Kivity 已提交
2696 2697 2698 2699 2700
		per_cpu(vmxarea, cpu) = vmcs;
	}
	return 0;
}

2701
static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
2702
		struct kvm_segment *save)
A
Avi Kivity 已提交
2703
{
2704 2705 2706 2707 2708 2709 2710 2711 2712
	if (!emulate_invalid_guest_state) {
		/*
		 * CS and SS RPL should be equal during guest entry according
		 * to VMX spec, but in reality it is not always so. Since vcpu
		 * is in the middle of the transition from real mode to
		 * protected mode it is safe to assume that RPL 0 is a good
		 * default value.
		 */
		if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
2713 2714
			save->selector &= ~SEGMENT_RPL_MASK;
		save->dpl = save->selector & SEGMENT_RPL_MASK;
2715
		save->s = 1;
A
Avi Kivity 已提交
2716
	}
2717
	vmx_set_segment(vcpu, save, seg);
A
Avi Kivity 已提交
2718 2719 2720 2721 2722
}

static void enter_pmode(struct kvm_vcpu *vcpu)
{
	unsigned long flags;
2723
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
2724

2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735
	/*
	 * Update real mode segment cache. It may be not up-to-date if sement
	 * register was written while vcpu was in a guest mode.
	 */
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);

2736
	vmx->rmode.vm86_active = 0;
A
Avi Kivity 已提交
2737

2738
	vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
A
Avi Kivity 已提交
2739 2740

	flags = vmcs_readl(GUEST_RFLAGS);
2741 2742
	flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
	flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
A
Avi Kivity 已提交
2743 2744
	vmcs_writel(GUEST_RFLAGS, flags);

2745 2746
	vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
			(vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
A
Avi Kivity 已提交
2747 2748 2749

	update_exception_bitmap(vcpu);

2750 2751 2752 2753 2754 2755
	fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
	fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
	fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
	fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
	fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
	fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
A
Avi Kivity 已提交
2756 2757
}

2758
static void fix_rmode_seg(int seg, struct kvm_segment *save)
A
Avi Kivity 已提交
2759
{
2760
	const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783
	struct kvm_segment var = *save;

	var.dpl = 0x3;
	if (seg == VCPU_SREG_CS)
		var.type = 0x3;

	if (!emulate_invalid_guest_state) {
		var.selector = var.base >> 4;
		var.base = var.base & 0xffff0;
		var.limit = 0xffff;
		var.g = 0;
		var.db = 0;
		var.present = 1;
		var.s = 1;
		var.l = 0;
		var.unusable = 0;
		var.type = 0x3;
		var.avl = 0;
		if (save->base & 0xf)
			printk_once(KERN_WARNING "kvm: segment base is not "
					"paragraph aligned when entering "
					"protected mode (seg=%d)", seg);
	}
A
Avi Kivity 已提交
2784

2785
	vmcs_write16(sf->selector, var.selector);
2786
	vmcs_writel(sf->base, var.base);
2787 2788
	vmcs_write32(sf->limit, var.limit);
	vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
A
Avi Kivity 已提交
2789 2790 2791 2792 2793
}

static void enter_rmode(struct kvm_vcpu *vcpu)
{
	unsigned long flags;
2794
	struct vcpu_vmx *vmx = to_vmx(vcpu);
2795
	struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
A
Avi Kivity 已提交
2796

2797 2798 2799 2800 2801
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2802 2803
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2804

2805
	vmx->rmode.vm86_active = 1;
A
Avi Kivity 已提交
2806

2807 2808
	/*
	 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
2809
	 * vcpu. Warn the user that an update is overdue.
2810
	 */
2811
	if (!kvm_vmx->tss_addr)
2812 2813 2814
		printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
			     "called before entering vcpu\n");

A
Avi Kivity 已提交
2815 2816
	vmx_segment_cache_clear(vmx);

2817
	vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
A
Avi Kivity 已提交
2818 2819 2820 2821
	vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
	vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);

	flags = vmcs_readl(GUEST_RFLAGS);
2822
	vmx->rmode.save_rflags = flags;
A
Avi Kivity 已提交
2823

2824
	flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
A
Avi Kivity 已提交
2825 2826

	vmcs_writel(GUEST_RFLAGS, flags);
2827
	vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
A
Avi Kivity 已提交
2828 2829
	update_exception_bitmap(vcpu);

2830 2831 2832 2833 2834 2835
	fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
	fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
	fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
	fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
	fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
	fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2836

2837
	kvm_mmu_reset_context(vcpu);
A
Avi Kivity 已提交
2838 2839
}

2840
int vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
2841 2842
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
2843
	struct vmx_uret_msr *msr = vmx_find_uret_msr(vmx, MSR_EFER);
2844

2845
	/* Nothing to do if hardware doesn't support EFER. */
2846
	if (!msr)
2847
		return 0;
2848

2849
	vcpu->arch.efer = efer;
2850
	if (efer & EFER_LMA) {
2851
		vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
2852 2853
		msr->data = efer;
	} else {
2854
		vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
2855 2856 2857 2858

		msr->data = efer & ~EFER_LME;
	}
	setup_msrs(vmx);
2859
	return 0;
2860 2861
}

2862
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2863 2864 2865 2866 2867

static void enter_lmode(struct kvm_vcpu *vcpu)
{
	u32 guest_tr_ar;

A
Avi Kivity 已提交
2868 2869
	vmx_segment_cache_clear(to_vmx(vcpu));

A
Avi Kivity 已提交
2870
	guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
2871
	if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
2872 2873
		pr_debug_ratelimited("%s: tss fixup for long mode. \n",
				     __func__);
A
Avi Kivity 已提交
2874
		vmcs_write32(GUEST_TR_AR_BYTES,
2875 2876
			     (guest_tr_ar & ~VMX_AR_TYPE_MASK)
			     | VMX_AR_TYPE_BUSY_64_TSS);
A
Avi Kivity 已提交
2877
	}
2878
	vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
A
Avi Kivity 已提交
2879 2880 2881 2882
}

static void exit_lmode(struct kvm_vcpu *vcpu)
{
2883
	vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
2884
	vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
A
Avi Kivity 已提交
2885 2886 2887 2888
}

#endif

2889
static void vmx_flush_tlb_all(struct kvm_vcpu *vcpu)
2890 2891 2892 2893
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	/*
2894 2895 2896 2897 2898
	 * INVEPT must be issued when EPT is enabled, irrespective of VPID, as
	 * the CPU is not required to invalidate guest-physical mappings on
	 * VM-Entry, even if VPID is disabled.  Guest-physical mappings are
	 * associated with the root EPT structure and not any particular VPID
	 * (INVVPID also isn't required to invalidate guest-physical mappings).
2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911
	 */
	if (enable_ept) {
		ept_sync_global();
	} else if (enable_vpid) {
		if (cpu_has_vmx_invvpid_global()) {
			vpid_sync_vcpu_global();
		} else {
			vpid_sync_vcpu_single(vmx->vpid);
			vpid_sync_vcpu_single(vmx->nested.vpid02);
		}
	}
}

2912 2913
static void vmx_flush_tlb_current(struct kvm_vcpu *vcpu)
{
2914 2915
	struct kvm_mmu *mmu = vcpu->arch.mmu;
	u64 root_hpa = mmu->root_hpa;
2916 2917 2918 2919 2920 2921

	/* No flush required if the current context is invalid. */
	if (!VALID_PAGE(root_hpa))
		return;

	if (enable_ept)
2922 2923
		ept_sync_context(construct_eptp(vcpu, root_hpa,
						mmu->shadow_root_level));
2924 2925 2926 2927 2928 2929
	else if (!is_guest_mode(vcpu))
		vpid_sync_context(to_vmx(vcpu)->vpid);
	else
		vpid_sync_context(nested_get_vpid02(vcpu));
}

2930 2931 2932
static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
{
	/*
2933 2934
	 * vpid_sync_vcpu_addr() is a nop if vmx->vpid==0, see the comment in
	 * vmx_flush_tlb_guest() for an explanation of why this is ok.
2935
	 */
2936
	vpid_sync_vcpu_addr(to_vmx(vcpu)->vpid, addr);
2937 2938
}

2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950
static void vmx_flush_tlb_guest(struct kvm_vcpu *vcpu)
{
	/*
	 * vpid_sync_context() is a nop if vmx->vpid==0, e.g. if enable_vpid==0
	 * or a vpid couldn't be allocated for this vCPU.  VM-Enter and VM-Exit
	 * are required to flush GVA->{G,H}PA mappings from the TLB if vpid is
	 * disabled (VM-Enter with vpid enabled and vpid==0 is disallowed),
	 * i.e. no explicit INVVPID is necessary.
	 */
	vpid_sync_context(to_vmx(vcpu)->vpid);
}

2951
void vmx_ept_load_pdptrs(struct kvm_vcpu *vcpu)
2952
{
G
Gleb Natapov 已提交
2953 2954
	struct kvm_mmu *mmu = vcpu->arch.walk_mmu;

2955
	if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
A
Avi Kivity 已提交
2956 2957
		return;

2958
	if (is_pae_paging(vcpu)) {
G
Gleb Natapov 已提交
2959 2960 2961 2962
		vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
		vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
		vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
		vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
2963 2964 2965
	}
}

2966
void ept_save_pdptrs(struct kvm_vcpu *vcpu)
2967
{
G
Gleb Natapov 已提交
2968 2969
	struct kvm_mmu *mmu = vcpu->arch.walk_mmu;

2970 2971 2972 2973 2974 2975 2976
	if (WARN_ON_ONCE(!is_pae_paging(vcpu)))
		return;

	mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
	mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
	mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
	mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
A
Avi Kivity 已提交
2977

2978
	kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
2979 2980
}

2981 2982 2983 2984
static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
					unsigned long cr0,
					struct kvm_vcpu *vcpu)
{
2985 2986
	struct vcpu_vmx *vmx = to_vmx(vcpu);

2987
	if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
2988
		vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
2989 2990
	if (!(cr0 & X86_CR0_PG)) {
		/* From paging/starting to nonpaging */
2991 2992
		exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
					  CPU_BASED_CR3_STORE_EXITING);
2993
		vcpu->arch.cr0 = cr0;
2994
		vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
2995 2996
	} else if (!is_paging(vcpu)) {
		/* From nonpaging to paging */
2997 2998
		exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
					    CPU_BASED_CR3_STORE_EXITING);
2999
		vcpu->arch.cr0 = cr0;
3000
		vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
3001
	}
3002 3003 3004

	if (!(cr0 & X86_CR0_WP))
		*hw_cr0 &= ~X86_CR0_WP;
3005 3006
}

3007
void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
A
Avi Kivity 已提交
3008
{
3009
	struct vcpu_vmx *vmx = to_vmx(vcpu);
3010 3011
	unsigned long hw_cr0;

3012
	hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
3013
	if (is_unrestricted_guest(vcpu))
G
Gleb Natapov 已提交
3014
		hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
3015
	else {
G
Gleb Natapov 已提交
3016
		hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
3017

3018 3019
		if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
			enter_pmode(vcpu);
A
Avi Kivity 已提交
3020

3021 3022 3023
		if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
			enter_rmode(vcpu);
	}
A
Avi Kivity 已提交
3024

3025
#ifdef CONFIG_X86_64
3026
	if (vcpu->arch.efer & EFER_LME) {
3027
		if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
A
Avi Kivity 已提交
3028
			enter_lmode(vcpu);
3029
		if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
A
Avi Kivity 已提交
3030 3031 3032 3033
			exit_lmode(vcpu);
	}
#endif

3034
	if (enable_ept && !is_unrestricted_guest(vcpu))
3035 3036
		ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);

A
Avi Kivity 已提交
3037
	vmcs_writel(CR0_READ_SHADOW, cr0);
3038
	vmcs_writel(GUEST_CR0, hw_cr0);
3039
	vcpu->arch.cr0 = cr0;
3040
	kvm_register_mark_available(vcpu, VCPU_EXREG_CR0);
3041 3042 3043

	/* depends on vcpu->arch.cr0 to be set to a new value */
	vmx->emulation_required = emulation_required(vcpu);
A
Avi Kivity 已提交
3044 3045
}

3046
static int vmx_get_max_tdp_level(void)
3047
{
3048
	if (cpu_has_vmx_ept_5levels())
3049 3050 3051 3052
		return 5;
	return 4;
}

3053 3054
u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa,
		   int root_level)
3055
{
3056 3057
	u64 eptp = VMX_EPTP_MT_WB;

3058
	eptp |= (root_level == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
3059

3060 3061
	if (enable_ept_ad_bits &&
	    (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
3062
		eptp |= VMX_EPTP_AD_ENABLE_BIT;
3063 3064 3065 3066 3067
	eptp |= (root_hpa & PAGE_MASK);

	return eptp;
}

3068 3069
static void vmx_load_mmu_pgd(struct kvm_vcpu *vcpu, unsigned long pgd,
			     int pgd_level)
A
Avi Kivity 已提交
3070
{
3071
	struct kvm *kvm = vcpu->kvm;
3072
	bool update_guest_cr3 = true;
3073 3074 3075
	unsigned long guest_cr3;
	u64 eptp;

3076
	if (enable_ept) {
3077
		eptp = construct_eptp(vcpu, pgd, pgd_level);
3078
		vmcs_write64(EPT_POINTER, eptp);
3079

3080
		if (kvm_x86_ops.tlb_remote_flush) {
3081 3082 3083 3084 3085 3086 3087
			spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
			to_vmx(vcpu)->ept_pointer = eptp;
			to_kvm_vmx(kvm)->ept_pointers_match
				= EPT_POINTERS_CHECK;
			spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
		}

3088
		if (!enable_unrestricted_guest && !is_paging(vcpu))
3089
			guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
3090 3091 3092 3093
		else if (test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
			guest_cr3 = vcpu->arch.cr3;
		else /* vmcs01.GUEST_CR3 is already up-to-date. */
			update_guest_cr3 = false;
3094
		vmx_ept_load_pdptrs(vcpu);
3095 3096
	} else {
		guest_cr3 = pgd;
3097 3098
	}

3099 3100
	if (update_guest_cr3)
		vmcs_writel(GUEST_CR3, guest_cr3);
A
Avi Kivity 已提交
3101 3102
}

3103
int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
A
Avi Kivity 已提交
3104
{
3105
	struct vcpu_vmx *vmx = to_vmx(vcpu);
3106 3107 3108 3109 3110
	/*
	 * Pass through host's Machine Check Enable value to hw_cr4, which
	 * is in force while we are in guest mode.  Do not let guests control
	 * this bit, even if host CR4.MCE == 0.
	 */
3111 3112 3113
	unsigned long hw_cr4;

	hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
3114
	if (is_unrestricted_guest(vcpu))
3115
		hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
3116
	else if (vmx->rmode.vm86_active)
3117 3118 3119
		hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
	else
		hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
3120

3121 3122
	if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
		if (cr4 & X86_CR4_UMIP) {
3123
			secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
3124 3125
			hw_cr4 &= ~X86_CR4_UMIP;
		} else if (!is_guest_mode(vcpu) ||
3126 3127 3128
			!nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
			secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
		}
3129
	}
3130

3131 3132 3133 3134 3135
	if (cr4 & X86_CR4_VMXE) {
		/*
		 * To use VMXON (and later other VMX instructions), a guest
		 * must first be able to turn on cr4.VMXE (see handle_vmon()).
		 * So basically the check on whether to allow nested VMX
3136 3137
		 * is here.  We operate under the default treatment of SMM,
		 * so VMX cannot be enabled under SMM.
3138
		 */
3139
		if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
3140
			return 1;
3141
	}
3142

3143
	if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
3144 3145
		return 1;

3146
	vcpu->arch.cr4 = cr4;
3147
	kvm_register_mark_available(vcpu, VCPU_EXREG_CR4);
3148

3149
	if (!is_unrestricted_guest(vcpu)) {
3150 3151 3152 3153 3154 3155 3156
		if (enable_ept) {
			if (!is_paging(vcpu)) {
				hw_cr4 &= ~X86_CR4_PAE;
				hw_cr4 |= X86_CR4_PSE;
			} else if (!(cr4 & X86_CR4_PAE)) {
				hw_cr4 &= ~X86_CR4_PAE;
			}
3157
		}
3158

3159
		/*
3160 3161 3162 3163 3164 3165 3166 3167 3168
		 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
		 * hardware.  To emulate this behavior, SMEP/SMAP/PKU needs
		 * to be manually disabled when guest switches to non-paging
		 * mode.
		 *
		 * If !enable_unrestricted_guest, the CPU is always running
		 * with CR0.PG=1 and CR4 needs to be modified.
		 * If enable_unrestricted_guest, the CPU automatically
		 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
3169
		 */
3170 3171 3172
		if (!is_paging(vcpu))
			hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
	}
3173

3174 3175
	vmcs_writel(CR4_READ_SHADOW, cr4);
	vmcs_writel(GUEST_CR4, hw_cr4);
3176
	return 0;
A
Avi Kivity 已提交
3177 3178
}

3179
void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
A
Avi Kivity 已提交
3180
{
3181
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
3182 3183
	u32 ar;

3184
	if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3185
		*var = vmx->rmode.segs[seg];
3186
		if (seg == VCPU_SREG_TR
A
Avi Kivity 已提交
3187
		    || var->selector == vmx_read_guest_seg_selector(vmx, seg))
3188
			return;
3189 3190 3191
		var->base = vmx_read_guest_seg_base(vmx, seg);
		var->selector = vmx_read_guest_seg_selector(vmx, seg);
		return;
3192
	}
A
Avi Kivity 已提交
3193 3194 3195 3196
	var->base = vmx_read_guest_seg_base(vmx, seg);
	var->limit = vmx_read_guest_seg_limit(vmx, seg);
	var->selector = vmx_read_guest_seg_selector(vmx, seg);
	ar = vmx_read_guest_seg_ar(vmx, seg);
3197
	var->unusable = (ar >> 16) & 1;
A
Avi Kivity 已提交
3198 3199 3200
	var->type = ar & 15;
	var->s = (ar >> 4) & 1;
	var->dpl = (ar >> 5) & 3;
3201 3202 3203 3204 3205 3206 3207 3208
	/*
	 * Some userspaces do not preserve unusable property. Since usable
	 * segment has to be present according to VMX spec we can use present
	 * property to amend userspace bug by making unusable segment always
	 * nonpresent. vmx_segment_access_rights() already marks nonpresent
	 * segment as unusable.
	 */
	var->present = !var->unusable;
A
Avi Kivity 已提交
3209 3210 3211 3212 3213 3214
	var->avl = (ar >> 12) & 1;
	var->l = (ar >> 13) & 1;
	var->db = (ar >> 14) & 1;
	var->g = (ar >> 15) & 1;
}

3215 3216 3217 3218 3219 3220 3221 3222
static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
{
	struct kvm_segment s;

	if (to_vmx(vcpu)->rmode.vm86_active) {
		vmx_get_segment(vcpu, &s, seg);
		return s.base;
	}
A
Avi Kivity 已提交
3223
	return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
3224 3225
}

3226
int vmx_get_cpl(struct kvm_vcpu *vcpu)
3227
{
3228 3229
	struct vcpu_vmx *vmx = to_vmx(vcpu);

P
Paolo Bonzini 已提交
3230
	if (unlikely(vmx->rmode.vm86_active))
3231
		return 0;
P
Paolo Bonzini 已提交
3232 3233
	else {
		int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
3234
		return VMX_AR_DPL(ar);
A
Avi Kivity 已提交
3235 3236 3237
	}
}

3238
static u32 vmx_segment_access_rights(struct kvm_segment *var)
A
Avi Kivity 已提交
3239 3240 3241
{
	u32 ar;

3242
	if (var->unusable || !var->present)
A
Avi Kivity 已提交
3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253
		ar = 1 << 16;
	else {
		ar = var->type & 15;
		ar |= (var->s & 1) << 4;
		ar |= (var->dpl & 3) << 5;
		ar |= (var->present & 1) << 7;
		ar |= (var->avl & 1) << 12;
		ar |= (var->l & 1) << 13;
		ar |= (var->db & 1) << 14;
		ar |= (var->g & 1) << 15;
	}
3254 3255 3256 3257

	return ar;
}

3258
void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
3259
{
3260
	struct vcpu_vmx *vmx = to_vmx(vcpu);
3261
	const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
3262

A
Avi Kivity 已提交
3263 3264
	vmx_segment_cache_clear(vmx);

3265 3266 3267 3268 3269 3270
	if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
		vmx->rmode.segs[seg] = *var;
		if (seg == VCPU_SREG_TR)
			vmcs_write16(sf->selector, var->selector);
		else if (var->s)
			fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
3271
		goto out;
3272
	}
3273

3274 3275 3276
	vmcs_writel(sf->base, var->base);
	vmcs_write32(sf->limit, var->limit);
	vmcs_write16(sf->selector, var->selector);
3277 3278 3279 3280 3281 3282

	/*
	 *   Fix the "Accessed" bit in AR field of segment registers for older
	 * qemu binaries.
	 *   IA32 arch specifies that at the time of processor reset the
	 * "Accessed" bit in the AR field of segment registers is 1. And qemu
G
Guo Chao 已提交
3283
	 * is setting it to 0 in the userland code. This causes invalid guest
3284 3285 3286 3287 3288
	 * state vmexit when "unrestricted guest" mode is turned on.
	 *    Fix for this setup issue in cpu_reset is being pushed in the qemu
	 * tree. Newer qemu binaries with that qemu fix would not need this
	 * kvm hack.
	 */
3289
	if (is_unrestricted_guest(vcpu) && (seg != VCPU_SREG_LDTR))
3290
		var->type |= 0x1; /* Accessed */
3291

3292
	vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
3293 3294

out:
3295
	vmx->emulation_required = emulation_required(vcpu);
A
Avi Kivity 已提交
3296 3297 3298 3299
}

static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
{
A
Avi Kivity 已提交
3300
	u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
A
Avi Kivity 已提交
3301 3302 3303 3304 3305

	*db = (ar >> 14) & 1;
	*l = (ar >> 13) & 1;
}

3306
static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
3307
{
3308 3309
	dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
	dt->address = vmcs_readl(GUEST_IDTR_BASE);
A
Avi Kivity 已提交
3310 3311
}

3312
static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
3313
{
3314 3315
	vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
	vmcs_writel(GUEST_IDTR_BASE, dt->address);
A
Avi Kivity 已提交
3316 3317
}

3318
static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
3319
{
3320 3321
	dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
	dt->address = vmcs_readl(GUEST_GDTR_BASE);
A
Avi Kivity 已提交
3322 3323
}

3324
static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
3325
{
3326 3327
	vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
	vmcs_writel(GUEST_GDTR_BASE, dt->address);
A
Avi Kivity 已提交
3328 3329
}

3330 3331 3332 3333 3334 3335
static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
{
	struct kvm_segment var;
	u32 ar;

	vmx_get_segment(vcpu, &var, seg);
3336
	var.dpl = 0x3;
3337 3338
	if (seg == VCPU_SREG_CS)
		var.type = 0x3;
3339 3340 3341 3342
	ar = vmx_segment_access_rights(&var);

	if (var.base != (var.selector << 4))
		return false;
3343
	if (var.limit != 0xffff)
3344
		return false;
3345
	if (ar != 0xf3)
3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356
		return false;

	return true;
}

static bool code_segment_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment cs;
	unsigned int cs_rpl;

	vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3357
	cs_rpl = cs.selector & SEGMENT_RPL_MASK;
3358

3359 3360
	if (cs.unusable)
		return false;
3361
	if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
3362 3363 3364
		return false;
	if (!cs.s)
		return false;
3365
	if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
3366 3367
		if (cs.dpl > cs_rpl)
			return false;
3368
	} else {
3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384
		if (cs.dpl != cs_rpl)
			return false;
	}
	if (!cs.present)
		return false;

	/* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
	return true;
}

static bool stack_segment_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment ss;
	unsigned int ss_rpl;

	vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3385
	ss_rpl = ss.selector & SEGMENT_RPL_MASK;
3386

3387 3388 3389
	if (ss.unusable)
		return true;
	if (ss.type != 3 && ss.type != 7)
3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406
		return false;
	if (!ss.s)
		return false;
	if (ss.dpl != ss_rpl) /* DPL != RPL */
		return false;
	if (!ss.present)
		return false;

	return true;
}

static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
{
	struct kvm_segment var;
	unsigned int rpl;

	vmx_get_segment(vcpu, &var, seg);
3407
	rpl = var.selector & SEGMENT_RPL_MASK;
3408

3409 3410
	if (var.unusable)
		return true;
3411 3412 3413 3414
	if (!var.s)
		return false;
	if (!var.present)
		return false;
3415
	if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431
		if (var.dpl < rpl) /* DPL < RPL */
			return false;
	}

	/* TODO: Add other members to kvm_segment_field to allow checking for other access
	 * rights flags
	 */
	return true;
}

static bool tr_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment tr;

	vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);

3432 3433
	if (tr.unusable)
		return false;
3434
	if (tr.selector & SEGMENT_TI_MASK)	/* TI = 1 */
3435
		return false;
3436
	if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449
		return false;
	if (!tr.present)
		return false;

	return true;
}

static bool ldtr_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment ldtr;

	vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);

3450 3451
	if (ldtr.unusable)
		return true;
3452
	if (ldtr.selector & SEGMENT_TI_MASK)	/* TI = 1 */
3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468
		return false;
	if (ldtr.type != 2)
		return false;
	if (!ldtr.present)
		return false;

	return true;
}

static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
{
	struct kvm_segment cs, ss;

	vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
	vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);

3469 3470
	return ((cs.selector & SEGMENT_RPL_MASK) ==
		 (ss.selector & SEGMENT_RPL_MASK));
3471 3472 3473 3474 3475 3476 3477
}

/*
 * Check if guest state is valid. Returns true if valid, false if
 * not.
 * We assume that registers are always usable
 */
3478
bool __vmx_guest_state_valid(struct kvm_vcpu *vcpu)
3479 3480
{
	/* real mode guest state checks */
3481
	if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522
		if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
			return false;
	} else {
	/* protected mode guest state checks */
		if (!cs_ss_rpl_check(vcpu))
			return false;
		if (!code_segment_valid(vcpu))
			return false;
		if (!stack_segment_valid(vcpu))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_DS))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_ES))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_FS))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_GS))
			return false;
		if (!tr_valid(vcpu))
			return false;
		if (!ldtr_valid(vcpu))
			return false;
	}
	/* TODO:
	 * - Add checks on RIP
	 * - Add checks on RFLAGS
	 */

	return true;
}

M
Mike Day 已提交
3523
static int init_rmode_tss(struct kvm *kvm)
A
Avi Kivity 已提交
3524
{
3525
	gfn_t fn;
3526
	u16 data = 0;
3527
	int idx, r;
A
Avi Kivity 已提交
3528

3529
	idx = srcu_read_lock(&kvm->srcu);
3530
	fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
3531 3532
	r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
	if (r < 0)
3533
		goto out;
3534
	data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
3535 3536
	r = kvm_write_guest_page(kvm, fn++, &data,
			TSS_IOPB_BASE_OFFSET, sizeof(u16));
3537
	if (r < 0)
3538
		goto out;
3539 3540
	r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
	if (r < 0)
3541
		goto out;
3542 3543
	r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
	if (r < 0)
3544
		goto out;
3545
	data = ~0;
3546 3547 3548 3549
	r = kvm_write_guest_page(kvm, fn, &data,
				 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
				 sizeof(u8));
out:
3550
	srcu_read_unlock(&kvm->srcu, idx);
3551
	return r;
A
Avi Kivity 已提交
3552 3553
}

3554 3555
static int init_rmode_identity_map(struct kvm *kvm)
{
3556
	struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
3557
	int i, r = 0;
D
Dan Williams 已提交
3558
	kvm_pfn_t identity_map_pfn;
3559 3560
	u32 tmp;

3561
	/* Protect kvm_vmx->ept_identity_pagetable_done. */
3562 3563
	mutex_lock(&kvm->slots_lock);

3564
	if (likely(kvm_vmx->ept_identity_pagetable_done))
3565
		goto out;
3566

3567 3568 3569
	if (!kvm_vmx->ept_identity_map_addr)
		kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
	identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
3570

3571
	r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
3572
				    kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
3573
	if (r < 0)
3574
		goto out;
3575

3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587
	r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
	if (r < 0)
		goto out;
	/* Set up identity-mapping pagetable for EPT in real mode */
	for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
		tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
			_PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
		r = kvm_write_guest_page(kvm, identity_map_pfn,
				&tmp, i * sizeof(tmp), sizeof(tmp));
		if (r < 0)
			goto out;
	}
3588
	kvm_vmx->ept_identity_pagetable_done = true;
3589

3590
out:
3591
	mutex_unlock(&kvm->slots_lock);
3592
	return r;
3593 3594
}

A
Avi Kivity 已提交
3595 3596
static void seg_setup(int seg)
{
3597
	const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
3598
	unsigned int ar;
A
Avi Kivity 已提交
3599 3600 3601 3602

	vmcs_write16(sf->selector, 0);
	vmcs_writel(sf->base, 0);
	vmcs_write32(sf->limit, 0xffff);
3603 3604 3605
	ar = 0x93;
	if (seg == VCPU_SREG_CS)
		ar |= 0x08; /* code segment */
3606 3607

	vmcs_write32(sf->ar_bytes, ar);
A
Avi Kivity 已提交
3608 3609
}

3610 3611
static int alloc_apic_access_page(struct kvm *kvm)
{
3612
	struct page *page;
3613 3614
	int r = 0;

3615
	mutex_lock(&kvm->slots_lock);
3616
	if (kvm->arch.apic_access_page_done)
3617
		goto out;
3618 3619
	r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
				    APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
3620 3621
	if (r)
		goto out;
3622

3623
	page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
3624 3625 3626 3627 3628
	if (is_error_page(page)) {
		r = -EFAULT;
		goto out;
	}

3629 3630 3631 3632 3633 3634
	/*
	 * Do not pin the page in memory, so that memory hot-unplug
	 * is able to migrate it.
	 */
	put_page(page);
	kvm->arch.apic_access_page_done = true;
3635
out:
3636
	mutex_unlock(&kvm->slots_lock);
3637 3638 3639
	return r;
}

3640
int allocate_vpid(void)
3641 3642 3643
{
	int vpid;

3644
	if (!enable_vpid)
3645
		return 0;
3646 3647
	spin_lock(&vmx_vpid_lock);
	vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
3648
	if (vpid < VMX_NR_VPIDS)
3649
		__set_bit(vpid, vmx_vpid_bitmap);
3650 3651
	else
		vpid = 0;
3652
	spin_unlock(&vmx_vpid_lock);
3653
	return vpid;
3654 3655
}

3656
void free_vpid(int vpid)
3657
{
3658
	if (!enable_vpid || vpid == 0)
3659 3660
		return;
	spin_lock(&vmx_vpid_lock);
3661
	__clear_bit(vpid, vmx_vpid_bitmap);
3662 3663 3664
	spin_unlock(&vmx_vpid_lock);
}

3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685
static void vmx_clear_msr_bitmap_read(ulong *msr_bitmap, u32 msr)
{
	int f = sizeof(unsigned long);

	if (msr <= 0x1fff)
		__clear_bit(msr, msr_bitmap + 0x000 / f);
	else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff))
		__clear_bit(msr & 0x1fff, msr_bitmap + 0x400 / f);
}

static void vmx_clear_msr_bitmap_write(ulong *msr_bitmap, u32 msr)
{
	int f = sizeof(unsigned long);

	if (msr <= 0x1fff)
		__clear_bit(msr, msr_bitmap + 0x800 / f);
	else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff))
		__clear_bit(msr & 0x1fff, msr_bitmap + 0xc00 / f);
}

static void vmx_set_msr_bitmap_read(ulong *msr_bitmap, u32 msr)
S
Sheng Yang 已提交
3686
{
3687
	int f = sizeof(unsigned long);
S
Sheng Yang 已提交
3688

3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704
	if (msr <= 0x1fff)
		__set_bit(msr, msr_bitmap + 0x000 / f);
	else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff))
		__set_bit(msr & 0x1fff, msr_bitmap + 0x400 / f);
}

static void vmx_set_msr_bitmap_write(ulong *msr_bitmap, u32 msr)
{
	int f = sizeof(unsigned long);

	if (msr <= 0x1fff)
		__set_bit(msr, msr_bitmap + 0x800 / f);
	else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff))
		__set_bit(msr & 0x1fff, msr_bitmap + 0xc00 / f);
}

3705
static __always_inline void vmx_disable_intercept_for_msr(struct kvm_vcpu *vcpu,
3706
							  u32 msr, int type)
S
Sheng Yang 已提交
3707
{
3708 3709
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
S
Sheng Yang 已提交
3710 3711 3712 3713

	if (!cpu_has_vmx_msr_bitmap())
		return;

3714 3715 3716
	if (static_branch_unlikely(&enable_evmcs))
		evmcs_touch_msr_bitmap();

S
Sheng Yang 已提交
3717
	/*
3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730
	 * Mark the desired intercept state in shadow bitmap, this is needed
	 * for resync when the MSR filters change.
	*/
	if (is_valid_passthrough_msr(msr)) {
		int idx = possible_passthrough_msr_slot(msr);

		if (idx != -ENOENT) {
			if (type & MSR_TYPE_R)
				clear_bit(idx, vmx->shadow_msr_intercept.read);
			if (type & MSR_TYPE_W)
				clear_bit(idx, vmx->shadow_msr_intercept.write);
		}
	}
3731

3732 3733 3734 3735 3736
	if ((type & MSR_TYPE_R) &&
	    !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_READ)) {
		vmx_set_msr_bitmap_read(msr_bitmap, msr);
		type &= ~MSR_TYPE_R;
	}
3737

3738 3739 3740 3741 3742
	if ((type & MSR_TYPE_W) &&
	    !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_WRITE)) {
		vmx_set_msr_bitmap_write(msr_bitmap, msr);
		type &= ~MSR_TYPE_W;
	}
3743

3744 3745
	if (type & MSR_TYPE_R)
		vmx_clear_msr_bitmap_read(msr_bitmap, msr);
3746

3747 3748
	if (type & MSR_TYPE_W)
		vmx_clear_msr_bitmap_write(msr_bitmap, msr);
3749 3750
}

3751
static __always_inline void vmx_enable_intercept_for_msr(struct kvm_vcpu *vcpu,
3752 3753
							 u32 msr, int type)
{
3754 3755
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3756 3757 3758 3759

	if (!cpu_has_vmx_msr_bitmap())
		return;

3760 3761 3762
	if (static_branch_unlikely(&enable_evmcs))
		evmcs_touch_msr_bitmap();

3763
	/*
3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776
	 * Mark the desired intercept state in shadow bitmap, this is needed
	 * for resync when the MSR filter changes.
	*/
	if (is_valid_passthrough_msr(msr)) {
		int idx = possible_passthrough_msr_slot(msr);

		if (idx != -ENOENT) {
			if (type & MSR_TYPE_R)
				set_bit(idx, vmx->shadow_msr_intercept.read);
			if (type & MSR_TYPE_W)
				set_bit(idx, vmx->shadow_msr_intercept.write);
		}
	}
3777

3778 3779
	if (type & MSR_TYPE_R)
		vmx_set_msr_bitmap_read(msr_bitmap, msr);
3780

3781 3782
	if (type & MSR_TYPE_W)
		vmx_set_msr_bitmap_write(msr_bitmap, msr);
3783 3784
}

3785 3786
static __always_inline void vmx_set_intercept_for_msr(struct kvm_vcpu *vcpu,
						      u32 msr, int type, bool value)
3787 3788
{
	if (value)
3789
		vmx_enable_intercept_for_msr(vcpu, msr, type);
3790
	else
3791
		vmx_disable_intercept_for_msr(vcpu, msr, type);
3792 3793 3794
}

static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
3795
{
3796 3797 3798
	u8 mode = 0;

	if (cpu_has_secondary_exec_ctrls() &&
3799
	    (secondary_exec_controls_get(to_vmx(vcpu)) &
3800 3801 3802 3803 3804 3805 3806
	     SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
		mode |= MSR_BITMAP_MODE_X2APIC;
		if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
			mode |= MSR_BITMAP_MODE_X2APIC_APICV;
	}

	return mode;
3807 3808
}

3809
static void vmx_reset_x2apic_msrs(struct kvm_vcpu *vcpu, u8 mode)
3810
{
3811 3812
	unsigned long *msr_bitmap = to_vmx(vcpu)->vmcs01.msr_bitmap;
	unsigned long read_intercept;
3813 3814
	int msr;

3815 3816
	read_intercept = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;

3817
	for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3818 3819
		unsigned int read_idx = msr / BITS_PER_LONG;
		unsigned int write_idx = read_idx + (0x800 / sizeof(long));
3820

3821 3822
		msr_bitmap[read_idx] = read_intercept;
		msr_bitmap[write_idx] = ~0ul;
3823
	}
3824
}
3825

3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843
static void vmx_update_msr_bitmap_x2apic(struct kvm_vcpu *vcpu, u8 mode)
{
	if (!cpu_has_vmx_msr_bitmap())
		return;

	vmx_reset_x2apic_msrs(vcpu, mode);

	/*
	 * TPR reads and writes can be virtualized even if virtual interrupt
	 * delivery is not in use.
	 */
	vmx_set_intercept_for_msr(vcpu, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW,
				  !(mode & MSR_BITMAP_MODE_X2APIC));

	if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
		vmx_enable_intercept_for_msr(vcpu, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_RW);
		vmx_disable_intercept_for_msr(vcpu, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
		vmx_disable_intercept_for_msr(vcpu, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3844
	}
3845 3846
}

3847
void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
3848 3849 3850 3851 3852 3853 3854 3855 3856
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	u8 mode = vmx_msr_bitmap_mode(vcpu);
	u8 changed = mode ^ vmx->msr_bitmap_mode;

	if (!changed)
		return;

	if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3857
		vmx_update_msr_bitmap_x2apic(vcpu, mode);
3858 3859 3860 3861

	vmx->msr_bitmap_mode = mode;
}

3862
void pt_update_intercept_for_msr(struct kvm_vcpu *vcpu)
3863
{
3864
	struct vcpu_vmx *vmx = to_vmx(vcpu);
3865 3866 3867
	bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
	u32 i;

3868 3869 3870 3871
	vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_STATUS, MSR_TYPE_RW, flag);
	vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_OUTPUT_BASE, MSR_TYPE_RW, flag);
	vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_OUTPUT_MASK, MSR_TYPE_RW, flag);
	vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_CR3_MATCH, MSR_TYPE_RW, flag);
3872
	for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3873 3874
		vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
		vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3875 3876 3877
	}
}

3878 3879 3880 3881 3882 3883 3884 3885 3886
static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	void *vapic_page;
	u32 vppr;
	int rvi;

	if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
		!nested_cpu_has_vid(get_vmcs12(vcpu)) ||
3887
		WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
3888 3889
		return false;

3890
	rvi = vmx_get_rvi();
3891

3892
	vapic_page = vmx->nested.virtual_apic_map.hva;
3893 3894 3895 3896 3897
	vppr = *((u32 *)(vapic_page + APIC_PROCPRI));

	return ((rvi & 0xf0) > (vppr & 0xf0));
}

3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920
static void vmx_msr_filter_changed(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	u32 i;

	/*
	 * Set intercept permissions for all potentially passed through MSRs
	 * again. They will automatically get filtered through the MSR filter,
	 * so we are back in sync after this.
	 */
	for (i = 0; i < ARRAY_SIZE(vmx_possible_passthrough_msrs); i++) {
		u32 msr = vmx_possible_passthrough_msrs[i];
		bool read = test_bit(i, vmx->shadow_msr_intercept.read);
		bool write = test_bit(i, vmx->shadow_msr_intercept.write);

		vmx_set_intercept_for_msr(vcpu, msr, MSR_TYPE_R, read);
		vmx_set_intercept_for_msr(vcpu, msr, MSR_TYPE_W, write);
	}

	pt_update_intercept_for_msr(vcpu);
	vmx_update_msr_bitmap_x2apic(vcpu, vmx_msr_bitmap_mode(vcpu));
}

3921 3922
static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
						     bool nested)
3923 3924
{
#ifdef CONFIG_SMP
3925 3926
	int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;

3927
	if (vcpu->mode == IN_GUEST_MODE) {
3928
		/*
3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943
		 * The vector of interrupt to be delivered to vcpu had
		 * been set in PIR before this function.
		 *
		 * Following cases will be reached in this block, and
		 * we always send a notification event in all cases as
		 * explained below.
		 *
		 * Case 1: vcpu keeps in non-root mode. Sending a
		 * notification event posts the interrupt to vcpu.
		 *
		 * Case 2: vcpu exits to root mode and is still
		 * runnable. PIR will be synced to vIRR before the
		 * next vcpu entry. Sending a notification event in
		 * this case has no effect, as vcpu is not in root
		 * mode.
3944
		 *
3945 3946 3947 3948 3949 3950
		 * Case 3: vcpu exits to root mode and is blocked.
		 * vcpu_block() has already synced PIR to vIRR and
		 * never blocks vcpu if vIRR is not cleared. Therefore,
		 * a blocked vcpu here does not wait for any requested
		 * interrupts in PIR, and sending a notification event
		 * which has no effect is safe here.
3951 3952
		 */

3953
		apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
3954 3955 3956 3957 3958 3959
		return true;
	}
#endif
	return false;
}

3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972
static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
						int vector)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (is_guest_mode(vcpu) &&
	    vector == vmx->nested.posted_intr_nv) {
		/*
		 * If a posted intr is not recognized by hardware,
		 * we will accomplish it in the next vmentry.
		 */
		vmx->nested.pi_pending = true;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
3973 3974 3975
		/* the PIR and ON have been set by L1. */
		if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
			kvm_vcpu_kick(vcpu);
3976 3977 3978 3979
		return 0;
	}
	return -1;
}
3980 3981 3982 3983 3984 3985 3986
/*
 * Send interrupt to vcpu via posted interrupt way.
 * 1. If target vcpu is running(non-root mode), send posted interrupt
 * notification to vcpu and hardware will sync PIR to vIRR atomically.
 * 2. If target vcpu isn't running(root mode), kick it to pick up the
 * interrupt from PIR in next vmentry.
 */
3987
static int vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
3988 3989 3990 3991
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int r;

3992 3993
	r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
	if (!r)
3994 3995 3996 3997
		return 0;

	if (!vcpu->arch.apicv_active)
		return -1;
3998

3999
	if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4000
		return 0;
4001

4002 4003
	/* If a previous notification has sent the IPI, nothing to do.  */
	if (pi_test_and_set_on(&vmx->pi_desc))
4004
		return 0;
4005

4006 4007
	if (vcpu != kvm_get_running_vcpu() &&
	    !kvm_vcpu_trigger_posted_interrupt(vcpu, false))
4008
		kvm_vcpu_kick(vcpu);
4009 4010

	return 0;
4011 4012
}

4013 4014 4015 4016 4017 4018
/*
 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
 * will not change in the lifetime of the guest.
 * Note that host-state that does change is set elsewhere. E.g., host-state
 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
 */
4019
void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
4020 4021 4022
{
	u32 low32, high32;
	unsigned long tmpl;
4023
	unsigned long cr0, cr3, cr4;
4024

4025 4026 4027
	cr0 = read_cr0();
	WARN_ON(cr0 & X86_CR0_TS);
	vmcs_writel(HOST_CR0, cr0);  /* 22.2.3 */
4028 4029 4030 4031 4032

	/*
	 * Save the most likely value for this task's CR3 in the VMCS.
	 * We can't use __get_current_cr3_fast() because we're not atomic.
	 */
4033
	cr3 = __read_cr3();
4034
	vmcs_writel(HOST_CR3, cr3);		/* 22.2.3  FIXME: shadow tables */
4035
	vmx->loaded_vmcs->host_state.cr3 = cr3;
4036

4037
	/* Save the most likely value for this task's CR4 in the VMCS. */
4038
	cr4 = cr4_read_shadow();
4039
	vmcs_writel(HOST_CR4, cr4);			/* 22.2.3, 22.2.5 */
4040
	vmx->loaded_vmcs->host_state.cr4 = cr4;
4041

4042
	vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS);  /* 22.2.4 */
A
Avi Kivity 已提交
4043 4044 4045
#ifdef CONFIG_X86_64
	/*
	 * Load null selectors, so we can avoid reloading them in
4046 4047
	 * vmx_prepare_switch_to_host(), in case userspace uses
	 * the null selectors too (the expected case).
A
Avi Kivity 已提交
4048 4049 4050 4051
	 */
	vmcs_write16(HOST_DS_SELECTOR, 0);
	vmcs_write16(HOST_ES_SELECTOR, 0);
#else
4052 4053
	vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
	vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
A
Avi Kivity 已提交
4054
#endif
4055 4056 4057
	vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
	vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8);  /* 22.2.4 */

4058
	vmcs_writel(HOST_IDTR_BASE, host_idt_base);   /* 22.2.4 */
4059

4060
	vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
4061 4062 4063 4064 4065 4066 4067 4068 4069 4070

	rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
	vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
	rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
	vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl);   /* 22.2.3 */

	if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
		rdmsr(MSR_IA32_CR_PAT, low32, high32);
		vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
	}
4071

4072
	if (cpu_has_load_ia32_efer())
4073
		vmcs_write64(HOST_IA32_EFER, host_efer);
4074 4075
}

4076
void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4077
{
4078 4079 4080 4081
	struct kvm_vcpu *vcpu = &vmx->vcpu;

	vcpu->arch.cr4_guest_owned_bits = KVM_POSSIBLE_CR4_GUEST_BITS &
					  ~vcpu->arch.cr4_guest_rsvd_bits;
4082
	if (!enable_ept)
4083
		vcpu->arch.cr4_guest_owned_bits &= ~X86_CR4_PGE;
4084
	if (is_guest_mode(&vmx->vcpu))
4085 4086 4087
		vcpu->arch.cr4_guest_owned_bits &=
			~get_vmcs12(vcpu)->cr4_guest_host_mask;
	vmcs_writel(CR4_GUEST_HOST_MASK, ~vcpu->arch.cr4_guest_owned_bits);
4088 4089
}

4090
u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4091 4092 4093
{
	u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;

4094
	if (!kvm_vcpu_apicv_active(&vmx->vcpu))
4095
		pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4096 4097 4098 4099

	if (!enable_vnmi)
		pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;

4100 4101 4102
	if (!enable_preemption_timer)
		pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;

4103 4104 4105
	return pin_based_exec_ctrl;
}

4106 4107 4108 4109
static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

4110
	pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
4111 4112
	if (cpu_has_secondary_exec_ctrls()) {
		if (kvm_vcpu_apicv_active(vcpu))
4113
			secondary_exec_controls_setbit(vmx,
4114 4115 4116
				      SECONDARY_EXEC_APIC_REGISTER_VIRT |
				      SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
		else
4117
			secondary_exec_controls_clearbit(vmx,
4118 4119 4120 4121 4122
					SECONDARY_EXEC_APIC_REGISTER_VIRT |
					SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
	}

	if (cpu_has_vmx_msr_bitmap())
4123
		vmx_update_msr_bitmap(vcpu);
4124 4125
}

4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151
u32 vmx_exec_control(struct vcpu_vmx *vmx)
{
	u32 exec_control = vmcs_config.cpu_based_exec_ctrl;

	if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
		exec_control &= ~CPU_BASED_MOV_DR_EXITING;

	if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
		exec_control &= ~CPU_BASED_TPR_SHADOW;
#ifdef CONFIG_X86_64
		exec_control |= CPU_BASED_CR8_STORE_EXITING |
				CPU_BASED_CR8_LOAD_EXITING;
#endif
	}
	if (!enable_ept)
		exec_control |= CPU_BASED_CR3_STORE_EXITING |
				CPU_BASED_CR3_LOAD_EXITING  |
				CPU_BASED_INVLPG_EXITING;
	if (kvm_mwait_in_guest(vmx->vcpu.kvm))
		exec_control &= ~(CPU_BASED_MWAIT_EXITING |
				CPU_BASED_MONITOR_EXITING);
	if (kvm_hlt_in_guest(vmx->vcpu.kvm))
		exec_control &= ~CPU_BASED_HLT_EXITING;
	return exec_control;
}

4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206
/*
 * Adjust a single secondary execution control bit to intercept/allow an
 * instruction in the guest.  This is usually done based on whether or not a
 * feature has been exposed to the guest in order to correctly emulate faults.
 */
static inline void
vmx_adjust_secondary_exec_control(struct vcpu_vmx *vmx, u32 *exec_control,
				  u32 control, bool enabled, bool exiting)
{
	/*
	 * If the control is for an opt-in feature, clear the control if the
	 * feature is not exposed to the guest, i.e. not enabled.  If the
	 * control is opt-out, i.e. an exiting control, clear the control if
	 * the feature _is_ exposed to the guest, i.e. exiting/interception is
	 * disabled for the associated instruction.  Note, the caller is
	 * responsible presetting exec_control to set all supported bits.
	 */
	if (enabled == exiting)
		*exec_control &= ~control;

	/*
	 * Update the nested MSR settings so that a nested VMM can/can't set
	 * controls for features that are/aren't exposed to the guest.
	 */
	if (nested) {
		if (enabled)
			vmx->nested.msrs.secondary_ctls_high |= control;
		else
			vmx->nested.msrs.secondary_ctls_high &= ~control;
	}
}

/*
 * Wrapper macro for the common case of adjusting a secondary execution control
 * based on a single guest CPUID bit, with a dedicated feature bit.  This also
 * verifies that the control is actually supported by KVM and hardware.
 */
#define vmx_adjust_sec_exec_control(vmx, exec_control, name, feat_name, ctrl_name, exiting) \
({									 \
	bool __enabled;							 \
									 \
	if (cpu_has_vmx_##name()) {					 \
		__enabled = guest_cpuid_has(&(vmx)->vcpu,		 \
					    X86_FEATURE_##feat_name);	 \
		vmx_adjust_secondary_exec_control(vmx, exec_control,	 \
			SECONDARY_EXEC_##ctrl_name, __enabled, exiting); \
	}								 \
})

/* More macro magic for ENABLE_/opt-in versus _EXITING/opt-out controls. */
#define vmx_adjust_sec_exec_feature(vmx, exec_control, lname, uname) \
	vmx_adjust_sec_exec_control(vmx, exec_control, lname, uname, ENABLE_##uname, false)

#define vmx_adjust_sec_exec_exiting(vmx, exec_control, lname, uname) \
	vmx_adjust_sec_exec_control(vmx, exec_control, lname, uname, uname##_EXITING, true)
4207

4208
static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
4209
{
4210 4211
	struct kvm_vcpu *vcpu = &vmx->vcpu;

4212
	u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
4213

4214
	if (vmx_pt_mode_is_system())
4215
		exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
4216
	if (!cpu_need_virtualize_apic_accesses(vcpu))
4217 4218 4219 4220 4221 4222 4223 4224 4225
		exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
	if (vmx->vpid == 0)
		exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
	if (!enable_ept) {
		exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
		enable_unrestricted_guest = 0;
	}
	if (!enable_unrestricted_guest)
		exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4226
	if (kvm_pause_in_guest(vmx->vcpu.kvm))
4227
		exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
4228
	if (!kvm_vcpu_apicv_active(vcpu))
4229 4230
		exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
				  SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4231
	exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
4232 4233 4234 4235 4236

	/* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
	 * in vmx_set_cr4.  */
	exec_control &= ~SECONDARY_EXEC_DESC;

4237 4238 4239 4240 4241 4242
	/* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
	   (handle_vmptrld).
	   We can NOT enable shadow_vmcs here because we don't have yet
	   a current VMCS12
	*/
	exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
K
Kai Huang 已提交
4243 4244 4245

	if (!enable_pml)
		exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
K
Kai Huang 已提交
4246

4247
	if (cpu_has_vmx_xsaves()) {
4248 4249
		/* Exposing XSAVES only when XSAVE is exposed */
		bool xsaves_enabled =
4250
			boot_cpu_has(X86_FEATURE_XSAVE) &&
4251 4252 4253
			guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
			guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);

4254 4255
		vcpu->arch.xsaves_enabled = xsaves_enabled;

4256 4257 4258
		vmx_adjust_secondary_exec_control(vmx, &exec_control,
						  SECONDARY_EXEC_XSAVES,
						  xsaves_enabled, false);
4259 4260
	}

4261
	vmx_adjust_sec_exec_feature(vmx, &exec_control, rdtscp, RDTSCP);
4262

4263 4264 4265 4266 4267 4268 4269 4270
	/*
	 * Expose INVPCID if and only if PCID is also exposed to the guest.
	 * INVPCID takes a #UD when it's disabled in the VMCS, but a #GP or #PF
	 * if CR4.PCIDE=0.  Enumerating CPUID.INVPCID=1 would lead to incorrect
	 * behavior from the guest perspective (it would expect #GP or #PF).
	 */
	if (!guest_cpuid_has(vcpu, X86_FEATURE_PCID))
		guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
4271
	vmx_adjust_sec_exec_feature(vmx, &exec_control, invpcid, INVPCID);
4272

4273

4274 4275
	vmx_adjust_sec_exec_exiting(vmx, &exec_control, rdrand, RDRAND);
	vmx_adjust_sec_exec_exiting(vmx, &exec_control, rdseed, RDSEED);
4276

4277 4278
	vmx_adjust_sec_exec_control(vmx, &exec_control, waitpkg, WAITPKG,
				    ENABLE_USR_WAIT_PAUSE, false);
4279

4280
	vmx->secondary_exec_control = exec_control;
4281 4282
}

4283 4284 4285 4286 4287 4288
static void ept_set_mmio_spte_mask(void)
{
	/*
	 * EPT Misconfigurations can be generated if the value of bits 2:0
	 * of an EPT paging-structure entry is 110b (write/execute).
	 */
P
Paolo Bonzini 已提交
4289
	kvm_mmu_set_mmio_spte_mask(VMX_EPT_MISCONFIG_WX_VALUE, 0);
4290 4291
}

4292
#define VMX_XSS_EXIT_BITMAP 0
A
Avi Kivity 已提交
4293

4294
/*
4295 4296
 * Noting that the initialization of Guest-state Area of VMCS is in
 * vmx_vcpu_reset().
4297
 */
4298
static void init_vmcs(struct vcpu_vmx *vmx)
4299 4300
{
	if (nested)
4301
		nested_vmx_set_vmcs_shadowing_bitmap();
4302

S
Sheng Yang 已提交
4303
	if (cpu_has_vmx_msr_bitmap())
4304
		vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
S
Sheng Yang 已提交
4305

A
Avi Kivity 已提交
4306 4307 4308
	vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */

	/* Control */
4309
	pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
4310

4311
	exec_controls_set(vmx, vmx_exec_control(vmx));
A
Avi Kivity 已提交
4312

4313
	if (cpu_has_secondary_exec_ctrls()) {
4314
		vmx_compute_secondary_exec_control(vmx);
4315
		secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
4316
	}
4317

4318
	if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
4319 4320 4321 4322 4323 4324
		vmcs_write64(EOI_EXIT_BITMAP0, 0);
		vmcs_write64(EOI_EXIT_BITMAP1, 0);
		vmcs_write64(EOI_EXIT_BITMAP2, 0);
		vmcs_write64(EOI_EXIT_BITMAP3, 0);

		vmcs_write16(GUEST_INTR_STATUS, 0);
4325

4326
		vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4327
		vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
4328 4329
	}

4330
	if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
4331
		vmcs_write32(PLE_GAP, ple_gap);
4332 4333
		vmx->ple_window = ple_window;
		vmx->ple_window_dirty = true;
4334 4335
	}

4336 4337
	vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
	vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
A
Avi Kivity 已提交
4338 4339
	vmcs_write32(CR3_TARGET_COUNT, 0);           /* 22.2.1 */

4340 4341
	vmcs_write16(HOST_FS_SELECTOR, 0);            /* 22.2.4 */
	vmcs_write16(HOST_GS_SELECTOR, 0);            /* 22.2.4 */
4342
	vmx_set_constant_host_state(vmx);
A
Avi Kivity 已提交
4343 4344 4345
	vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
	vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */

B
Bandan Das 已提交
4346 4347 4348
	if (cpu_has_vmx_vmfunc())
		vmcs_write64(VM_FUNCTION_CONTROL, 0);

4349 4350
	vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
4351
	vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
4352
	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
4353
	vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
A
Avi Kivity 已提交
4354

4355 4356
	if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
		vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
S
Sheng Yang 已提交
4357

4358
	vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
A
Avi Kivity 已提交
4359 4360

	/* 22.2.1, 20.8.1 */
4361
	vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
4362

4363 4364
	vmx->vcpu.arch.cr0_guest_owned_bits = KVM_POSSIBLE_CR0_GUEST_BITS;
	vmcs_writel(CR0_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr0_guest_owned_bits);
4365

4366
	set_cr4_guest_host_mask(vmx);
4367

4368 4369 4370
	if (vmx->vpid != 0)
		vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);

4371
	if (cpu_has_vmx_xsaves())
4372 4373
		vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);

4374 4375 4376 4377
	if (enable_pml) {
		vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
		vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
	}
4378 4379 4380

	if (cpu_has_vmx_encls_vmexit())
		vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
4381

4382
	if (vmx_pt_mode_is_host_guest()) {
4383 4384 4385 4386 4387
		memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
		/* Bit[6~0] are forced to 1, writes are ignored. */
		vmx->pt_desc.guest.output_mask = 0x7F;
		vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
	}
4388 4389
}

4390
static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
4391 4392
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
4393
	struct msr_data apic_base_msr;
4394
	u64 cr0;
4395

4396
	vmx->rmode.vm86_active = 0;
4397
	vmx->spec_ctrl = 0;
4398

4399 4400
	vmx->msr_ia32_umwait_control = 0;

4401
	vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
4402
	vmx->hv_deadline_tsc = -1;
4403 4404 4405 4406 4407 4408 4409 4410 4411 4412
	kvm_set_cr8(vcpu, 0);

	if (!init_event) {
		apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
				     MSR_IA32_APICBASE_ENABLE;
		if (kvm_vcpu_is_reset_bsp(vcpu))
			apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
		apic_base_msr.host_initiated = true;
		kvm_set_apic_base(vcpu, &apic_base_msr);
	}
4413

A
Avi Kivity 已提交
4414 4415
	vmx_segment_cache_clear(vmx);

4416
	seg_setup(VCPU_SREG_CS);
4417
	vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
4418
	vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435

	seg_setup(VCPU_SREG_DS);
	seg_setup(VCPU_SREG_ES);
	seg_setup(VCPU_SREG_FS);
	seg_setup(VCPU_SREG_GS);
	seg_setup(VCPU_SREG_SS);

	vmcs_write16(GUEST_TR_SELECTOR, 0);
	vmcs_writel(GUEST_TR_BASE, 0);
	vmcs_write32(GUEST_TR_LIMIT, 0xffff);
	vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);

	vmcs_write16(GUEST_LDTR_SELECTOR, 0);
	vmcs_writel(GUEST_LDTR_BASE, 0);
	vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
	vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);

4436 4437 4438 4439 4440 4441
	if (!init_event) {
		vmcs_write32(GUEST_SYSENTER_CS, 0);
		vmcs_writel(GUEST_SYSENTER_ESP, 0);
		vmcs_writel(GUEST_SYSENTER_EIP, 0);
		vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
	}
4442

4443
	kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
4444
	kvm_rip_write(vcpu, 0xfff0);
4445 4446 4447 4448 4449 4450 4451

	vmcs_writel(GUEST_GDTR_BASE, 0);
	vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);

	vmcs_writel(GUEST_IDTR_BASE, 0);
	vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);

4452
	vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
4453
	vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4454
	vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4455 4456
	if (kvm_mpx_supported())
		vmcs_write64(GUEST_BNDCFGS, 0);
4457 4458 4459

	setup_msrs(vmx);

A
Avi Kivity 已提交
4460 4461
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);  /* 22.2.1 */

4462
	if (cpu_has_vmx_tpr_shadow() && !init_event) {
4463
		vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4464
		if (cpu_need_tpr_shadow(vcpu))
4465
			vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
4466
				     __pa(vcpu->arch.apic->regs));
4467 4468 4469
		vmcs_write32(TPR_THRESHOLD, 0);
	}

4470
	kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
A
Avi Kivity 已提交
4471

4472 4473
	cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
	vmx->vcpu.arch.cr0 = cr0;
4474
	vmx_set_cr0(vcpu, cr0); /* enter rmode */
4475
	vmx_set_cr4(vcpu, 0);
P
Paolo Bonzini 已提交
4476
	vmx_set_efer(vcpu, 0);
4477

4478
	update_exception_bitmap(vcpu);
A
Avi Kivity 已提交
4479

4480
	vpid_sync_context(vmx->vpid);
4481 4482
	if (init_event)
		vmx_clear_hlt(vcpu);
A
Avi Kivity 已提交
4483 4484
}

4485
static void enable_irq_window(struct kvm_vcpu *vcpu)
4486
{
4487
	exec_controls_setbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
4488 4489
}

4490
static void enable_nmi_window(struct kvm_vcpu *vcpu)
4491
{
4492
	if (!enable_vnmi ||
4493
	    vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4494 4495 4496
		enable_irq_window(vcpu);
		return;
	}
4497

4498
	exec_controls_setbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
4499 4500
}

4501
static void vmx_inject_irq(struct kvm_vcpu *vcpu)
4502
{
4503
	struct vcpu_vmx *vmx = to_vmx(vcpu);
4504 4505
	uint32_t intr;
	int irq = vcpu->arch.interrupt.nr;
4506

4507
	trace_kvm_inj_virq(irq);
F
Feng (Eric) Liu 已提交
4508

4509
	++vcpu->stat.irq_injections;
4510
	if (vmx->rmode.vm86_active) {
4511 4512 4513
		int inc_eip = 0;
		if (vcpu->arch.interrupt.soft)
			inc_eip = vcpu->arch.event_exit_inst_len;
4514
		kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
4515 4516
		return;
	}
4517 4518 4519 4520 4521 4522 4523 4524
	intr = irq | INTR_INFO_VALID_MASK;
	if (vcpu->arch.interrupt.soft) {
		intr |= INTR_TYPE_SOFT_INTR;
		vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
			     vmx->vcpu.arch.event_exit_inst_len);
	} else
		intr |= INTR_TYPE_EXT_INTR;
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
4525 4526

	vmx_clear_hlt(vcpu);
4527 4528
}

4529 4530
static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
{
J
Jan Kiszka 已提交
4531 4532
	struct vcpu_vmx *vmx = to_vmx(vcpu);

4533
	if (!enable_vnmi) {
4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545
		/*
		 * Tracking the NMI-blocked state in software is built upon
		 * finding the next open IRQ window. This, in turn, depends on
		 * well-behaving guests: They have to keep IRQs disabled at
		 * least as long as the NMI handler runs. Otherwise we may
		 * cause NMI nesting, maybe breaking the guest. But as this is
		 * highly unlikely, we can live with the residual risk.
		 */
		vmx->loaded_vmcs->soft_vnmi_blocked = 1;
		vmx->loaded_vmcs->vnmi_blocked_time = 0;
	}

4546 4547
	++vcpu->stat.nmi_injections;
	vmx->loaded_vmcs->nmi_known_unmasked = false;
4548

4549
	if (vmx->rmode.vm86_active) {
4550
		kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
J
Jan Kiszka 已提交
4551 4552
		return;
	}
4553

4554 4555
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
			INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
4556 4557

	vmx_clear_hlt(vcpu);
4558 4559
}

4560
bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
4561
{
4562 4563 4564
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	bool masked;

4565
	if (!enable_vnmi)
4566
		return vmx->loaded_vmcs->soft_vnmi_blocked;
4567
	if (vmx->loaded_vmcs->nmi_known_unmasked)
4568
		return false;
4569 4570 4571
	masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
	vmx->loaded_vmcs->nmi_known_unmasked = !masked;
	return masked;
J
Jan Kiszka 已提交
4572 4573
}

4574
void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
J
Jan Kiszka 已提交
4575 4576 4577
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

4578
	if (!enable_vnmi) {
4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591
		if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
			vmx->loaded_vmcs->soft_vnmi_blocked = masked;
			vmx->loaded_vmcs->vnmi_blocked_time = 0;
		}
	} else {
		vmx->loaded_vmcs->nmi_known_unmasked = !masked;
		if (masked)
			vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
				      GUEST_INTR_STATE_NMI);
		else
			vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
					GUEST_INTR_STATE_NMI);
	}
J
Jan Kiszka 已提交
4592 4593
}

4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606
bool vmx_nmi_blocked(struct kvm_vcpu *vcpu)
{
	if (is_guest_mode(vcpu) && nested_exit_on_nmi(vcpu))
		return false;

	if (!enable_vnmi && to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
		return true;

	return (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
		(GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI |
		 GUEST_INTR_STATE_NMI));
}

4607
static int vmx_nmi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
4608
{
4609
	if (to_vmx(vcpu)->nested.nested_run_pending)
4610
		return -EBUSY;
4611

4612 4613
	/* An NMI must not be injected into L2 if it's supposed to VM-Exit.  */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_nmi(vcpu))
4614
		return -EBUSY;
4615

4616 4617
	return !vmx_nmi_blocked(vcpu);
}
4618

4619 4620 4621
bool vmx_interrupt_blocked(struct kvm_vcpu *vcpu)
{
	if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
4622
		return false;
4623

4624
	return !(vmx_get_rflags(vcpu) & X86_EFLAGS_IF) ||
4625 4626
	       (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
		(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
4627 4628
}

4629
static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu, bool for_injection)
4630
{
4631
	if (to_vmx(vcpu)->nested.nested_run_pending)
4632
		return -EBUSY;
4633

4634 4635 4636 4637 4638
       /*
        * An IRQ must not be injected into L2 if it's supposed to VM-Exit,
        * e.g. if the IRQ arrived asynchronously after checking nested events.
        */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
4639
		return -EBUSY;
4640

4641
	return !vmx_interrupt_blocked(vcpu);
4642 4643
}

4644 4645 4646 4647
static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
{
	int ret;

4648 4649 4650
	if (enable_unrestricted_guest)
		return 0;

4651 4652 4653 4654 4655
	mutex_lock(&kvm->slots_lock);
	ret = __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
				      PAGE_SIZE * 3);
	mutex_unlock(&kvm->slots_lock);

4656 4657
	if (ret)
		return ret;
4658
	to_kvm_vmx(kvm)->tss_addr = addr;
4659
	return init_rmode_tss(kvm);
4660 4661
}

4662 4663
static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
{
4664
	to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
4665 4666 4667
	return 0;
}

4668
static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
A
Avi Kivity 已提交
4669
{
4670 4671
	switch (vec) {
	case BP_VECTOR:
4672 4673 4674 4675 4676 4677
		/*
		 * Update instruction length as we may reinject the exception
		 * from user space while in guest debugging mode.
		 */
		to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
			vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
J
Jan Kiszka 已提交
4678
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
4679
			return false;
4680
		fallthrough;
4681
	case DB_VECTOR:
4682 4683
		return !(vcpu->guest_debug &
			(KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP));
J
Jan Kiszka 已提交
4684
	case DE_VECTOR:
4685 4686 4687 4688 4689 4690 4691
	case OF_VECTOR:
	case BR_VECTOR:
	case UD_VECTOR:
	case DF_VECTOR:
	case SS_VECTOR:
	case GP_VECTOR:
	case MF_VECTOR:
4692
		return true;
4693
	}
4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704
	return false;
}

static int handle_rmode_exception(struct kvm_vcpu *vcpu,
				  int vec, u32 err_code)
{
	/*
	 * Instruction with address size override prefix opcode 0x67
	 * Cause the #SS fault with 0 error code in VM86 mode.
	 */
	if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
4705
		if (kvm_emulate_instruction(vcpu, 0)) {
4706 4707
			if (vcpu->arch.halt_request) {
				vcpu->arch.halt_request = 0;
4708
				return kvm_vcpu_halt(vcpu);
4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721
			}
			return 1;
		}
		return 0;
	}

	/*
	 * Forward all other exceptions that are valid in real mode.
	 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
	 *        the required debugging infrastructure rework.
	 */
	kvm_queue_exception(vcpu, vec);
	return 1;
A
Avi Kivity 已提交
4722 4723
}

A
Andi Kleen 已提交
4724 4725 4726 4727 4728 4729 4730 4731 4732
/*
 * Trigger machine check on the host. We assume all the MSRs are already set up
 * by the CPU and that we still run on the same CPU as the MCE occurred on.
 * We pass a fake environment to the machine check handler because we want
 * the guest to be always treated like user space, no matter what context
 * it used internally.
 */
static void kvm_machine_check(void)
{
4733
#if defined(CONFIG_X86_MCE)
A
Andi Kleen 已提交
4734 4735 4736 4737 4738
	struct pt_regs regs = {
		.cs = 3, /* Fake ring 3 no matter what the guest ran on */
		.flags = X86_EFLAGS_IF,
	};

4739
	do_machine_check(&regs);
A
Andi Kleen 已提交
4740 4741 4742
#endif
}

A
Avi Kivity 已提交
4743
static int handle_machine_check(struct kvm_vcpu *vcpu)
A
Andi Kleen 已提交
4744
{
4745
	/* handled by vmx_vcpu_run() */
A
Andi Kleen 已提交
4746 4747 4748
	return 1;
}

4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768
/*
 * If the host has split lock detection disabled, then #AC is
 * unconditionally injected into the guest, which is the pre split lock
 * detection behaviour.
 *
 * If the host has split lock detection enabled then #AC is
 * only injected into the guest when:
 *  - Guest CPL == 3 (user mode)
 *  - Guest has #AC detection enabled in CR0
 *  - Guest EFLAGS has AC bit set
 */
static inline bool guest_inject_ac(struct kvm_vcpu *vcpu)
{
	if (!boot_cpu_has(X86_FEATURE_SPLIT_LOCK_DETECT))
		return true;

	return vmx_get_cpl(vcpu) == 3 && kvm_read_cr0_bits(vcpu, X86_CR0_AM) &&
	       (kvm_get_rflags(vcpu) & X86_EFLAGS_AC);
}

4769
static int handle_exception_nmi(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
4770
{
4771
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
4772
	struct kvm_run *kvm_run = vcpu->run;
J
Jan Kiszka 已提交
4773
	u32 intr_info, ex_no, error_code;
4774
	unsigned long cr2, rip, dr6;
A
Avi Kivity 已提交
4775 4776
	u32 vect_info;

4777
	vect_info = vmx->idt_vectoring_info;
4778
	intr_info = vmx_get_intr_info(vcpu);
A
Avi Kivity 已提交
4779

4780
	if (is_machine_check(intr_info) || is_nmi(intr_info))
4781
		return 1; /* handled by handle_exception_nmi_irqoff() */
4782

W
Wanpeng Li 已提交
4783 4784
	if (is_invalid_opcode(intr_info))
		return handle_ud(vcpu);
4785

A
Avi Kivity 已提交
4786
	error_code = 0;
4787
	if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
A
Avi Kivity 已提交
4788
		error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
4789

4790 4791
	if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
		WARN_ON_ONCE(!enable_vmware_backdoor);
4792 4793 4794 4795 4796 4797 4798 4799 4800 4801

		/*
		 * VMware backdoor emulation on #GP interception only handles
		 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
		 * error code on #GP.
		 */
		if (error_code) {
			kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
			return 1;
		}
4802
		return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
4803 4804
	}

4805 4806 4807 4808 4809 4810 4811 4812 4813
	/*
	 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
	 * MMIO, it is better to report an internal error.
	 * See the comments in vmx_handle_exit.
	 */
	if ((vect_info & VECTORING_INFO_VALID_MASK) &&
	    !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4814
		vcpu->run->internal.ndata = 4;
4815 4816
		vcpu->run->internal.data[0] = vect_info;
		vcpu->run->internal.data[1] = intr_info;
4817
		vcpu->run->internal.data[2] = error_code;
4818
		vcpu->run->internal.data[3] = vcpu->arch.last_vmentry_cpu;
4819 4820 4821
		return 0;
	}

A
Avi Kivity 已提交
4822
	if (is_page_fault(intr_info)) {
4823
		cr2 = vmx_get_exit_qual(vcpu);
4824 4825 4826 4827 4828
		if (enable_ept && !vcpu->arch.apf.host_apf_flags) {
			/*
			 * EPT will cause page fault only if we need to
			 * detect illegal GPAs.
			 */
4829
			WARN_ON_ONCE(!allow_smaller_maxphyaddr);
4830 4831 4832 4833
			kvm_fixup_and_inject_pf_error(vcpu, cr2, error_code);
			return 1;
		} else
			return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
A
Avi Kivity 已提交
4834 4835
	}

J
Jan Kiszka 已提交
4836
	ex_no = intr_info & INTR_INFO_VECTOR_MASK;
4837 4838 4839 4840

	if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
		return handle_rmode_exception(vcpu, ex_no, error_code);

4841 4842
	switch (ex_no) {
	case DB_VECTOR:
4843
		dr6 = vmx_get_exit_qual(vcpu);
4844 4845
		if (!(vcpu->guest_debug &
		      (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
4846
			if (is_icebp(intr_info))
4847
				WARN_ON(!skip_emulated_instruction(vcpu));
4848

4849
			kvm_queue_exception_p(vcpu, DB_VECTOR, dr6);
4850 4851
			return 1;
		}
4852
		kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1 | DR6_RTM;
4853
		kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4854
		fallthrough;
4855
	case BP_VECTOR:
4856 4857 4858 4859 4860 4861 4862
		/*
		 * Update instruction length as we may reinject #BP from
		 * user space while in guest debugging mode. Reading it for
		 * #DB as well causes no harm, it is not used in that case.
		 */
		vmx->vcpu.arch.event_exit_inst_len =
			vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
A
Avi Kivity 已提交
4863
		kvm_run->exit_reason = KVM_EXIT_DEBUG;
4864
		rip = kvm_rip_read(vcpu);
J
Jan Kiszka 已提交
4865 4866
		kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
		kvm_run->debug.arch.exception = ex_no;
4867
		break;
4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881
	case AC_VECTOR:
		if (guest_inject_ac(vcpu)) {
			kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
			return 1;
		}

		/*
		 * Handle split lock. Depending on detection mode this will
		 * either warn and disable split lock detection for this
		 * task or force SIGBUS on it.
		 */
		if (handle_guest_split_lock(kvm_rip_read(vcpu)))
			return 1;
		fallthrough;
4882
	default:
J
Jan Kiszka 已提交
4883 4884 4885
		kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
		kvm_run->ex.exception = ex_no;
		kvm_run->ex.error_code = error_code;
4886
		break;
A
Avi Kivity 已提交
4887 4888 4889 4890
	}
	return 0;
}

4891
static __always_inline int handle_external_interrupt(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
4892
{
A
Avi Kivity 已提交
4893
	++vcpu->stat.irq_exits;
A
Avi Kivity 已提交
4894 4895 4896
	return 1;
}

A
Avi Kivity 已提交
4897
static int handle_triple_fault(struct kvm_vcpu *vcpu)
4898
{
A
Avi Kivity 已提交
4899
	vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
4900
	vcpu->mmio_needed = 0;
4901 4902
	return 0;
}
A
Avi Kivity 已提交
4903

A
Avi Kivity 已提交
4904
static int handle_io(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
4905
{
4906
	unsigned long exit_qualification;
4907
	int size, in, string;
4908
	unsigned port;
A
Avi Kivity 已提交
4909

4910
	exit_qualification = vmx_get_exit_qual(vcpu);
4911
	string = (exit_qualification & 16) != 0;
4912

4913
	++vcpu->stat.io_exits;
4914

4915
	if (string)
4916
		return kvm_emulate_instruction(vcpu, 0);
4917

4918 4919
	port = exit_qualification >> 16;
	size = (exit_qualification & 7) + 1;
4920
	in = (exit_qualification & 8) != 0;
4921

4922
	return kvm_fast_pio(vcpu, size, port, in);
A
Avi Kivity 已提交
4923 4924
}

I
Ingo Molnar 已提交
4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935
static void
vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
{
	/*
	 * Patch in the VMCALL instruction:
	 */
	hypercall[0] = 0x0f;
	hypercall[1] = 0x01;
	hypercall[2] = 0xc1;
}

G
Guo Chao 已提交
4936
/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
4937 4938 4939
static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
{
	if (is_guest_mode(vcpu)) {
4940 4941 4942
		struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
		unsigned long orig_val = val;

4943 4944 4945
		/*
		 * We get here when L2 changed cr0 in a way that did not change
		 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
4946 4947 4948 4949
		 * but did change L0 shadowed bits. So we first calculate the
		 * effective cr0 value that L1 would like to write into the
		 * hardware. It consists of the L2-owned bits from the new
		 * value combined with the L1-owned bits from L1's guest_cr0.
4950
		 */
4951 4952 4953
		val = (val & ~vmcs12->cr0_guest_host_mask) |
			(vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);

4954
		if (!nested_guest_cr0_valid(vcpu, val))
4955
			return 1;
4956 4957 4958 4959

		if (kvm_set_cr0(vcpu, val))
			return 1;
		vmcs_writel(CR0_READ_SHADOW, orig_val);
4960
		return 0;
4961 4962
	} else {
		if (to_vmx(vcpu)->nested.vmxon &&
4963
		    !nested_host_cr0_valid(vcpu, val))
4964
			return 1;
4965

4966
		return kvm_set_cr0(vcpu, val);
4967
	}
4968 4969 4970 4971 4972
}

static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
{
	if (is_guest_mode(vcpu)) {
4973 4974 4975 4976 4977 4978 4979
		struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
		unsigned long orig_val = val;

		/* analogously to handle_set_cr0 */
		val = (val & ~vmcs12->cr4_guest_host_mask) |
			(vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
		if (kvm_set_cr4(vcpu, val))
4980
			return 1;
4981
		vmcs_writel(CR4_READ_SHADOW, orig_val);
4982 4983 4984 4985 4986
		return 0;
	} else
		return kvm_set_cr4(vcpu, val);
}

4987 4988 4989
static int handle_desc(struct kvm_vcpu *vcpu)
{
	WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
4990
	return kvm_emulate_instruction(vcpu, 0);
4991 4992
}

A
Avi Kivity 已提交
4993
static int handle_cr(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
4994
{
4995
	unsigned long exit_qualification, val;
A
Avi Kivity 已提交
4996 4997
	int cr;
	int reg;
4998
	int err;
4999
	int ret;
A
Avi Kivity 已提交
5000

5001
	exit_qualification = vmx_get_exit_qual(vcpu);
A
Avi Kivity 已提交
5002 5003
	cr = exit_qualification & 15;
	reg = (exit_qualification >> 8) & 15;
5004
	vcpu->stat.cr_exits++;
A
Avi Kivity 已提交
5005 5006
	switch ((exit_qualification >> 4) & 3) {
	case 0: /* mov to cr */
5007
		val = kvm_register_readl(vcpu, reg);
5008
		trace_kvm_cr_write(cr, val);
A
Avi Kivity 已提交
5009 5010
		switch (cr) {
		case 0:
5011
			err = handle_set_cr0(vcpu, val);
5012
			return kvm_complete_insn_gp(vcpu, err);
A
Avi Kivity 已提交
5013
		case 3:
5014
			WARN_ON_ONCE(enable_unrestricted_guest);
5015
			err = kvm_set_cr3(vcpu, val);
5016
			return kvm_complete_insn_gp(vcpu, err);
A
Avi Kivity 已提交
5017
		case 4:
5018
			err = handle_set_cr4(vcpu, val);
5019
			return kvm_complete_insn_gp(vcpu, err);
5020 5021
		case 8: {
				u8 cr8_prev = kvm_get_cr8(vcpu);
5022
				u8 cr8 = (u8)val;
A
Andre Przywara 已提交
5023
				err = kvm_set_cr8(vcpu, cr8);
5024
				ret = kvm_complete_insn_gp(vcpu, err);
5025
				if (lapic_in_kernel(vcpu))
5026
					return ret;
5027
				if (cr8_prev <= cr8)
5028 5029 5030 5031 5032 5033
					return ret;
				/*
				 * TODO: we might be squashing a
				 * KVM_GUESTDBG_SINGLESTEP-triggered
				 * KVM_EXIT_DEBUG here.
				 */
A
Avi Kivity 已提交
5034
				vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
5035 5036
				return 0;
			}
5037
		}
A
Avi Kivity 已提交
5038
		break;
5039
	case 2: /* clts */
5040 5041
		WARN_ONCE(1, "Guest should always own CR0.TS");
		vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5042
		trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
5043
		return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5044 5045 5046
	case 1: /*mov from cr*/
		switch (cr) {
		case 3:
5047
			WARN_ON_ONCE(enable_unrestricted_guest);
5048 5049 5050
			val = kvm_read_cr3(vcpu);
			kvm_register_write(vcpu, reg, val);
			trace_kvm_cr_read(cr, val);
5051
			return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5052
		case 8:
5053 5054 5055
			val = kvm_get_cr8(vcpu);
			kvm_register_write(vcpu, reg, val);
			trace_kvm_cr_read(cr, val);
5056
			return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5057 5058 5059
		}
		break;
	case 3: /* lmsw */
5060
		val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
5061
		trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
5062
		kvm_lmsw(vcpu, val);
A
Avi Kivity 已提交
5063

5064
		return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5065 5066 5067
	default:
		break;
	}
A
Avi Kivity 已提交
5068
	vcpu->run->exit_reason = 0;
5069
	vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
A
Avi Kivity 已提交
5070 5071 5072 5073
	       (int)(exit_qualification >> 4) & 3, cr);
	return 0;
}

A
Avi Kivity 已提交
5074
static int handle_dr(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5075
{
5076
	unsigned long exit_qualification;
5077 5078
	int dr, dr7, reg;

5079
	exit_qualification = vmx_get_exit_qual(vcpu);
5080 5081 5082 5083 5084
	dr = exit_qualification & DEBUG_REG_ACCESS_NUM;

	/* First, if DR does not exist, trigger UD */
	if (!kvm_require_dr(vcpu, dr))
		return 1;
A
Avi Kivity 已提交
5085

5086
	/* Do not handle if the CPL > 0, will trigger GP on re-entry */
5087 5088
	if (!kvm_require_cpl(vcpu, 0))
		return 1;
5089 5090
	dr7 = vmcs_readl(GUEST_DR7);
	if (dr7 & DR7_GD) {
5091 5092 5093 5094 5095 5096
		/*
		 * As the vm-exit takes precedence over the debug trap, we
		 * need to emulate the latter, either for the host or the
		 * guest debugging itself.
		 */
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
5097
			vcpu->run->debug.arch.dr6 = DR6_BD | DR6_RTM | DR6_FIXED_1;
5098
			vcpu->run->debug.arch.dr7 = dr7;
5099
			vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
A
Avi Kivity 已提交
5100 5101
			vcpu->run->debug.arch.exception = DB_VECTOR;
			vcpu->run->exit_reason = KVM_EXIT_DEBUG;
5102 5103
			return 0;
		} else {
5104
			kvm_queue_exception_p(vcpu, DB_VECTOR, DR6_BD);
5105 5106 5107 5108
			return 1;
		}
	}

5109
	if (vcpu->guest_debug == 0) {
5110
		exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
5111 5112 5113 5114 5115 5116 5117 5118 5119 5120

		/*
		 * No more DR vmexits; force a reload of the debug registers
		 * and reenter on this instruction.  The next vmexit will
		 * retrieve the full state of the debug registers.
		 */
		vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
		return 1;
	}

5121 5122
	reg = DEBUG_REG_ACCESS_REG(exit_qualification);
	if (exit_qualification & TYPE_MOV_FROM_DR) {
5123
		unsigned long val;
5124 5125 5126 5127

		if (kvm_get_dr(vcpu, dr, &val))
			return 1;
		kvm_register_write(vcpu, reg, val);
5128
	} else
5129
		if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
5130 5131
			return 1;

5132
	return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5133 5134
}

5135 5136 5137 5138 5139 5140 5141 5142 5143 5144
static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
{
	get_debugreg(vcpu->arch.db[0], 0);
	get_debugreg(vcpu->arch.db[1], 1);
	get_debugreg(vcpu->arch.db[2], 2);
	get_debugreg(vcpu->arch.db[3], 3);
	get_debugreg(vcpu->arch.dr6, 6);
	vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);

	vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
5145
	exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
5146 5147
}

5148 5149 5150 5151 5152
static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
{
	vmcs_writel(GUEST_DR7, val);
}

A
Avi Kivity 已提交
5153
static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
5154
{
5155
	kvm_apic_update_ppr(vcpu);
5156 5157 5158
	return 1;
}

A
Avi Kivity 已提交
5159
static int handle_interrupt_window(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5160
{
5161
	exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
F
Feng (Eric) Liu 已提交
5162

5163 5164
	kvm_make_request(KVM_REQ_EVENT, vcpu);

5165
	++vcpu->stat.irq_window_exits;
A
Avi Kivity 已提交
5166 5167 5168
	return 1;
}

A
Avi Kivity 已提交
5169
static int handle_vmcall(struct kvm_vcpu *vcpu)
5170
{
5171
	return kvm_emulate_hypercall(vcpu);
5172 5173
}

5174 5175
static int handle_invd(struct kvm_vcpu *vcpu)
{
5176 5177
	/* Treat an INVD instruction as a NOP and just skip it. */
	return kvm_skip_emulated_instruction(vcpu);
5178 5179
}

A
Avi Kivity 已提交
5180
static int handle_invlpg(struct kvm_vcpu *vcpu)
M
Marcelo Tosatti 已提交
5181
{
5182
	unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
M
Marcelo Tosatti 已提交
5183 5184

	kvm_mmu_invlpg(vcpu, exit_qualification);
5185
	return kvm_skip_emulated_instruction(vcpu);
M
Marcelo Tosatti 已提交
5186 5187
}

A
Avi Kivity 已提交
5188 5189 5190 5191 5192
static int handle_rdpmc(struct kvm_vcpu *vcpu)
{
	int err;

	err = kvm_rdpmc(vcpu);
5193
	return kvm_complete_insn_gp(vcpu, err);
A
Avi Kivity 已提交
5194 5195
}

A
Avi Kivity 已提交
5196
static int handle_wbinvd(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
5197
{
5198
	return kvm_emulate_wbinvd(vcpu);
E
Eddie Dong 已提交
5199 5200
}

5201 5202 5203
static int handle_xsetbv(struct kvm_vcpu *vcpu)
{
	u64 new_bv = kvm_read_edx_eax(vcpu);
5204
	u32 index = kvm_rcx_read(vcpu);
5205 5206

	if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5207
		return kvm_skip_emulated_instruction(vcpu);
5208 5209 5210
	return 1;
}

A
Avi Kivity 已提交
5211
static int handle_apic_access(struct kvm_vcpu *vcpu)
5212
{
5213
	if (likely(fasteoi)) {
5214
		unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226
		int access_type, offset;

		access_type = exit_qualification & APIC_ACCESS_TYPE;
		offset = exit_qualification & APIC_ACCESS_OFFSET;
		/*
		 * Sane guest uses MOV to write EOI, with written value
		 * not cared. So make a short-circuit here by avoiding
		 * heavy instruction emulation.
		 */
		if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
		    (offset == APIC_EOI)) {
			kvm_lapic_set_eoi(vcpu);
5227
			return kvm_skip_emulated_instruction(vcpu);
5228 5229
		}
	}
5230
	return kvm_emulate_instruction(vcpu, 0);
5231 5232
}

5233 5234
static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
{
5235
	unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
5236 5237 5238 5239 5240 5241 5242
	int vector = exit_qualification & 0xff;

	/* EOI-induced VM exit is trap-like and thus no need to adjust IP */
	kvm_apic_set_eoi_accelerated(vcpu, vector);
	return 1;
}

5243 5244
static int handle_apic_write(struct kvm_vcpu *vcpu)
{
5245
	unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
5246 5247 5248
	u32 offset = exit_qualification & 0xfff;

	/* APIC-write VM exit is trap-like and thus no need to adjust IP */
5249
	vcpu->stat.apic_wr_exits++;
5250 5251 5252 5253
	kvm_apic_write_nodecode(vcpu, offset);
	return 1;
}

A
Avi Kivity 已提交
5254
static int handle_task_switch(struct kvm_vcpu *vcpu)
5255
{
J
Jan Kiszka 已提交
5256
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5257
	unsigned long exit_qualification;
5258 5259
	bool has_error_code = false;
	u32 error_code = 0;
5260
	u16 tss_selector;
5261
	int reason, type, idt_v, idt_index;
5262 5263

	idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
5264
	idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
5265
	type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
5266

5267
	exit_qualification = vmx_get_exit_qual(vcpu);
5268 5269

	reason = (u32)exit_qualification >> 30;
5270 5271 5272 5273
	if (reason == TASK_SWITCH_GATE && idt_v) {
		switch (type) {
		case INTR_TYPE_NMI_INTR:
			vcpu->arch.nmi_injected = false;
5274
			vmx_set_nmi_mask(vcpu, true);
5275 5276
			break;
		case INTR_TYPE_EXT_INTR:
5277
		case INTR_TYPE_SOFT_INTR:
5278 5279 5280
			kvm_clear_interrupt_queue(vcpu);
			break;
		case INTR_TYPE_HARD_EXCEPTION:
5281 5282 5283 5284 5285 5286
			if (vmx->idt_vectoring_info &
			    VECTORING_INFO_DELIVER_CODE_MASK) {
				has_error_code = true;
				error_code =
					vmcs_read32(IDT_VECTORING_ERROR_CODE);
			}
5287
			fallthrough;
5288 5289 5290 5291 5292 5293
		case INTR_TYPE_SOFT_EXCEPTION:
			kvm_clear_exception_queue(vcpu);
			break;
		default:
			break;
		}
J
Jan Kiszka 已提交
5294
	}
5295 5296
	tss_selector = exit_qualification;

5297 5298 5299
	if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
		       type != INTR_TYPE_EXT_INTR &&
		       type != INTR_TYPE_NMI_INTR))
5300
		WARN_ON(!skip_emulated_instruction(vcpu));
5301

5302 5303 5304 5305
	/*
	 * TODO: What about debug traps on tss switch?
	 *       Are we supposed to inject them and update dr6?
	 */
5306 5307
	return kvm_task_switch(vcpu, tss_selector,
			       type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
5308
			       reason, has_error_code, error_code);
5309 5310
}

A
Avi Kivity 已提交
5311
static int handle_ept_violation(struct kvm_vcpu *vcpu)
5312
{
5313
	unsigned long exit_qualification;
5314
	gpa_t gpa;
5315
	u64 error_code;
5316

5317
	exit_qualification = vmx_get_exit_qual(vcpu);
5318
	vcpu->stat.ept_vio_exits++;
5319

5320 5321 5322 5323 5324 5325
	/*
	 * EPT violation happened while executing iret from NMI,
	 * "blocked by NMI" bit has to be set before next VM entry.
	 * There are errata that may cause this bit to not be set:
	 * AAK134, BY25.
	 */
5326
	if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
5327
			enable_vnmi &&
5328
			(exit_qualification & INTR_INFO_UNBLOCK_NMI))
5329 5330
		vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);

5331
	gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5332
	trace_kvm_page_fault(gpa, exit_qualification);
5333

5334
	/* Is it a read fault? */
5335
	error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
5336 5337
		     ? PFERR_USER_MASK : 0;
	/* Is it a write fault? */
5338
	error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
5339 5340
		      ? PFERR_WRITE_MASK : 0;
	/* Is it a fetch fault? */
5341
	error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
5342 5343 5344 5345 5346 5347
		      ? PFERR_FETCH_MASK : 0;
	/* ept page table entry is present? */
	error_code |= (exit_qualification &
		       (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
			EPT_VIOLATION_EXECUTABLE))
		      ? PFERR_PRESENT_MASK : 0;
5348

5349 5350
	error_code |= (exit_qualification & 0x100) != 0 ?
	       PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
5351 5352

	vcpu->arch.exit_qualification = exit_qualification;
5353 5354 5355 5356 5357 5358 5359 5360 5361

	/*
	 * Check that the GPA doesn't exceed physical memory limits, as that is
	 * a guest page fault.  We have to emulate the instruction here, because
	 * if the illegal address is that of a paging structure, then
	 * EPT_VIOLATION_ACC_WRITE bit is set.  Alternatively, if supported we
	 * would also use advanced VM-exit information for EPT violations to
	 * reconstruct the page fault error code.
	 */
5362
	if (unlikely(allow_smaller_maxphyaddr && kvm_vcpu_is_illegal_gpa(vcpu, gpa)))
5363 5364
		return kvm_emulate_instruction(vcpu, 0);

5365
	return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
5366 5367
}

A
Avi Kivity 已提交
5368
static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
5369 5370 5371
{
	gpa_t gpa;

5372 5373 5374 5375
	/*
	 * A nested guest cannot optimize MMIO vmexits, because we have an
	 * nGPA here instead of the required GPA.
	 */
5376
	gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5377
	vcpu->stat.ept_mis_exits++;
5378 5379
	if (!is_guest_mode(vcpu) &&
	    !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
J
Jason Wang 已提交
5380
		trace_kvm_fast_mmio(gpa);
5381
		return kvm_skip_emulated_instruction(vcpu);
5382
	}
5383

5384
	return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
5385 5386
}

A
Avi Kivity 已提交
5387
static int handle_nmi_window(struct kvm_vcpu *vcpu)
5388
{
5389
	WARN_ON_ONCE(!enable_vnmi);
5390
	exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
5391
	++vcpu->stat.nmi_window_exits;
5392
	kvm_make_request(KVM_REQ_EVENT, vcpu);
5393 5394 5395 5396

	return 1;
}

5397
static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
5398
{
5399
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5400
	bool intr_window_requested;
5401
	unsigned count = 130;
5402

5403
	intr_window_requested = exec_controls_get(vmx) &
5404
				CPU_BASED_INTR_WINDOW_EXITING;
5405

5406
	while (vmx->emulation_required && count-- != 0) {
5407
		if (intr_window_requested && !vmx_interrupt_blocked(vcpu))
5408 5409
			return handle_interrupt_window(&vmx->vcpu);

5410
		if (kvm_test_request(KVM_REQ_EVENT, vcpu))
5411 5412
			return 1;

5413
		if (!kvm_emulate_instruction(vcpu, 0))
5414
			return 0;
5415

5416
		if (vmx->emulation_required && !vmx->rmode.vm86_active &&
5417 5418 5419 5420 5421 5422 5423
		    vcpu->arch.exception.pending) {
			vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
			vcpu->run->internal.suberror =
						KVM_INTERNAL_ERROR_EMULATION;
			vcpu->run->internal.ndata = 0;
			return 0;
		}
5424

5425 5426
		if (vcpu->arch.halt_request) {
			vcpu->arch.halt_request = 0;
5427
			return kvm_vcpu_halt(vcpu);
5428 5429
		}

5430
		/*
5431 5432 5433
		 * Note, return 1 and not 0, vcpu_run() will invoke
		 * xfer_to_guest_mode() which will create a proper return
		 * code.
5434
		 */
5435
		if (__xfer_to_guest_mode_work_pending())
5436
			return 1;
5437 5438
	}

5439
	return 1;
R
Radim Krčmář 已提交
5440 5441 5442 5443 5444
}

static void grow_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5445
	unsigned int old = vmx->ple_window;
R
Radim Krčmář 已提交
5446

5447 5448 5449
	vmx->ple_window = __grow_ple_window(old, ple_window,
					    ple_window_grow,
					    ple_window_max);
R
Radim Krčmář 已提交
5450

P
Peter Xu 已提交
5451
	if (vmx->ple_window != old) {
R
Radim Krčmář 已提交
5452
		vmx->ple_window_dirty = true;
P
Peter Xu 已提交
5453 5454 5455
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    vmx->ple_window, old);
	}
R
Radim Krčmář 已提交
5456 5457 5458 5459 5460
}

static void shrink_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5461
	unsigned int old = vmx->ple_window;
R
Radim Krčmář 已提交
5462

5463 5464 5465
	vmx->ple_window = __shrink_ple_window(old, ple_window,
					      ple_window_shrink,
					      ple_window);
R
Radim Krčmář 已提交
5466

P
Peter Xu 已提交
5467
	if (vmx->ple_window != old) {
R
Radim Krčmář 已提交
5468
		vmx->ple_window_dirty = true;
P
Peter Xu 已提交
5469 5470 5471
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    vmx->ple_window, old);
	}
R
Radim Krčmář 已提交
5472 5473
}

P
Peng Hao 已提交
5474
static void vmx_enable_tdp(void)
5475 5476 5477 5478 5479 5480
{
	kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
		enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
		enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
		0ull, VMX_EPT_EXECUTABLE_MASK,
		cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
5481
		VMX_EPT_RWX_MASK, 0ull);
5482 5483 5484 5485

	ept_set_mmio_spte_mask();
}

5486 5487 5488 5489
/*
 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
 */
5490
static int handle_pause(struct kvm_vcpu *vcpu)
5491
{
5492
	vcpu->stat.pause_exits++;
5493
	if (!kvm_pause_in_guest(vcpu->kvm))
R
Radim Krčmář 已提交
5494 5495
		grow_ple_window(vcpu);

5496 5497 5498 5499 5500 5501 5502
	/*
	 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
	 * VM-execution control is ignored if CPL > 0. OTOH, KVM
	 * never set PAUSE_EXITING and just set PLE if supported,
	 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
	 */
	kvm_vcpu_on_spin(vcpu, true);
5503
	return kvm_skip_emulated_instruction(vcpu);
5504 5505
}

5506
static int handle_nop(struct kvm_vcpu *vcpu)
5507
{
5508
	return kvm_skip_emulated_instruction(vcpu);
5509 5510
}

5511 5512 5513 5514 5515 5516
static int handle_mwait(struct kvm_vcpu *vcpu)
{
	printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
	return handle_nop(vcpu);
}

5517 5518 5519 5520 5521 5522
static int handle_invalid_op(struct kvm_vcpu *vcpu)
{
	kvm_queue_exception(vcpu, UD_VECTOR);
	return 1;
}

5523 5524 5525 5526 5527
static int handle_monitor_trap(struct kvm_vcpu *vcpu)
{
	return 1;
}

5528 5529 5530 5531 5532 5533
static int handle_monitor(struct kvm_vcpu *vcpu)
{
	printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
	return handle_nop(vcpu);
}

5534
static int handle_invpcid(struct kvm_vcpu *vcpu)
5535
{
5536 5537 5538 5539 5540 5541 5542
	u32 vmx_instruction_info;
	unsigned long type;
	gva_t gva;
	struct {
		u64 pcid;
		u64 gla;
	} operand;
5543

5544
	if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5545 5546 5547 5548
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

5549 5550 5551 5552 5553
	vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
	type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);

	if (type > 3) {
		kvm_inject_gp(vcpu, 0);
5554 5555 5556
		return 1;
	}

5557 5558 5559
	/* According to the Intel instruction reference, the memory operand
	 * is read even if it isn't needed (e.g., for type==all)
	 */
5560
	if (get_vmx_mem_address(vcpu, vmx_get_exit_qual(vcpu),
5561 5562
				vmx_instruction_info, false,
				sizeof(operand), &gva))
5563 5564
		return 1;

5565
	return kvm_handle_invpcid(vcpu, type, gva);
J
Jim Mattson 已提交
5566 5567
}

5568
static int handle_pml_full(struct kvm_vcpu *vcpu)
5569
{
5570
	unsigned long exit_qualification;
5571

5572
	trace_kvm_pml_full(vcpu->vcpu_id);
5573

5574
	exit_qualification = vmx_get_exit_qual(vcpu);
5575 5576

	/*
5577 5578
	 * PML buffer FULL happened while executing iret from NMI,
	 * "blocked by NMI" bit has to be set before next VM entry.
5579
	 */
5580 5581 5582 5583 5584
	if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
			enable_vnmi &&
			(exit_qualification & INTR_INFO_UNBLOCK_NMI))
		vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
				GUEST_INTR_STATE_NMI);
5585

5586 5587 5588 5589
	/*
	 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
	 * here.., and there's no userspace involvement needed for PML.
	 */
5590 5591 5592
	return 1;
}

5593
static fastpath_t handle_fastpath_preemption_timer(struct kvm_vcpu *vcpu)
5594
{
5595 5596 5597
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (!vmx->req_immediate_exit &&
5598
	    !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled)) {
5599
		kvm_lapic_expired_hv_timer(vcpu);
5600 5601 5602 5603 5604
		return EXIT_FASTPATH_REENTER_GUEST;
	}

	return EXIT_FASTPATH_NONE;
}
5605

5606 5607 5608
static int handle_preemption_timer(struct kvm_vcpu *vcpu)
{
	handle_fastpath_preemption_timer(vcpu);
5609
	return 1;
5610 5611
}

5612 5613 5614 5615 5616
/*
 * When nested=0, all VMX instruction VM Exits filter here.  The handlers
 * are overwritten by nested_vmx_setup() when nested=1.
 */
static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5617
{
5618 5619
	kvm_queue_exception(vcpu, UD_VECTOR);
	return 1;
5620 5621
}

5622
static int handle_encls(struct kvm_vcpu *vcpu)
A
Abel Gordon 已提交
5623
{
5624 5625 5626 5627 5628 5629 5630
	/*
	 * SGX virtualization is not yet supported.  There is no software
	 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
	 * to prevent the guest from executing ENCLS.
	 */
	kvm_queue_exception(vcpu, UD_VECTOR);
	return 1;
A
Abel Gordon 已提交
5631 5632
}

5633
/*
5634 5635 5636
 * The exit handlers return 1 if the exit was handled fully and guest execution
 * may resume.  Otherwise they set the kvm_run parameter to indicate what needs
 * to be done to userspace and return 0.
5637
 */
5638
static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
5639
	[EXIT_REASON_EXCEPTION_NMI]           = handle_exception_nmi,
5640 5641 5642 5643 5644 5645
	[EXIT_REASON_EXTERNAL_INTERRUPT]      = handle_external_interrupt,
	[EXIT_REASON_TRIPLE_FAULT]            = handle_triple_fault,
	[EXIT_REASON_NMI_WINDOW]	      = handle_nmi_window,
	[EXIT_REASON_IO_INSTRUCTION]          = handle_io,
	[EXIT_REASON_CR_ACCESS]               = handle_cr,
	[EXIT_REASON_DR_ACCESS]               = handle_dr,
5646 5647 5648
	[EXIT_REASON_CPUID]                   = kvm_emulate_cpuid,
	[EXIT_REASON_MSR_READ]                = kvm_emulate_rdmsr,
	[EXIT_REASON_MSR_WRITE]               = kvm_emulate_wrmsr,
5649
	[EXIT_REASON_INTERRUPT_WINDOW]        = handle_interrupt_window,
5650
	[EXIT_REASON_HLT]                     = kvm_emulate_halt,
5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689
	[EXIT_REASON_INVD]		      = handle_invd,
	[EXIT_REASON_INVLPG]		      = handle_invlpg,
	[EXIT_REASON_RDPMC]                   = handle_rdpmc,
	[EXIT_REASON_VMCALL]                  = handle_vmcall,
	[EXIT_REASON_VMCLEAR]		      = handle_vmx_instruction,
	[EXIT_REASON_VMLAUNCH]		      = handle_vmx_instruction,
	[EXIT_REASON_VMPTRLD]		      = handle_vmx_instruction,
	[EXIT_REASON_VMPTRST]		      = handle_vmx_instruction,
	[EXIT_REASON_VMREAD]		      = handle_vmx_instruction,
	[EXIT_REASON_VMRESUME]		      = handle_vmx_instruction,
	[EXIT_REASON_VMWRITE]		      = handle_vmx_instruction,
	[EXIT_REASON_VMOFF]		      = handle_vmx_instruction,
	[EXIT_REASON_VMON]		      = handle_vmx_instruction,
	[EXIT_REASON_TPR_BELOW_THRESHOLD]     = handle_tpr_below_threshold,
	[EXIT_REASON_APIC_ACCESS]             = handle_apic_access,
	[EXIT_REASON_APIC_WRITE]              = handle_apic_write,
	[EXIT_REASON_EOI_INDUCED]             = handle_apic_eoi_induced,
	[EXIT_REASON_WBINVD]                  = handle_wbinvd,
	[EXIT_REASON_XSETBV]                  = handle_xsetbv,
	[EXIT_REASON_TASK_SWITCH]             = handle_task_switch,
	[EXIT_REASON_MCE_DURING_VMENTRY]      = handle_machine_check,
	[EXIT_REASON_GDTR_IDTR]		      = handle_desc,
	[EXIT_REASON_LDTR_TR]		      = handle_desc,
	[EXIT_REASON_EPT_VIOLATION]	      = handle_ept_violation,
	[EXIT_REASON_EPT_MISCONFIG]           = handle_ept_misconfig,
	[EXIT_REASON_PAUSE_INSTRUCTION]       = handle_pause,
	[EXIT_REASON_MWAIT_INSTRUCTION]	      = handle_mwait,
	[EXIT_REASON_MONITOR_TRAP_FLAG]       = handle_monitor_trap,
	[EXIT_REASON_MONITOR_INSTRUCTION]     = handle_monitor,
	[EXIT_REASON_INVEPT]                  = handle_vmx_instruction,
	[EXIT_REASON_INVVPID]                 = handle_vmx_instruction,
	[EXIT_REASON_RDRAND]                  = handle_invalid_op,
	[EXIT_REASON_RDSEED]                  = handle_invalid_op,
	[EXIT_REASON_PML_FULL]		      = handle_pml_full,
	[EXIT_REASON_INVPCID]                 = handle_invpcid,
	[EXIT_REASON_VMFUNC]		      = handle_vmx_instruction,
	[EXIT_REASON_PREEMPTION_TIMER]	      = handle_preemption_timer,
	[EXIT_REASON_ENCLS]		      = handle_encls,
};
5690

5691 5692
static const int kvm_vmx_max_exit_handlers =
	ARRAY_SIZE(kvm_vmx_exit_handlers);
5693

5694 5695
static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2,
			      u32 *intr_info, u32 *error_code)
5696
{
5697 5698
	struct vcpu_vmx *vmx = to_vmx(vcpu);

5699
	*info1 = vmx_get_exit_qual(vcpu);
5700 5701 5702 5703 5704 5705 5706 5707 5708 5709 5710 5711
	if (!(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
		*info2 = vmx->idt_vectoring_info;
		*intr_info = vmx_get_intr_info(vcpu);
		if (is_exception_with_error_code(*intr_info))
			*error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
		else
			*error_code = 0;
	} else {
		*info2 = 0;
		*intr_info = 0;
		*error_code = 0;
	}
5712 5713
}

5714
static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
N
Nadav Har'El 已提交
5715
{
5716 5717 5718
	if (vmx->pml_pg) {
		__free_page(vmx->pml_pg);
		vmx->pml_pg = NULL;
5719
	}
N
Nadav Har'El 已提交
5720 5721
}

5722
static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
5723
{
5724 5725 5726
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	u64 *pml_buf;
	u16 pml_idx;
5727

5728
	pml_idx = vmcs_read16(GUEST_PML_INDEX);
5729

5730 5731 5732
	/* Do nothing if PML buffer is empty */
	if (pml_idx == (PML_ENTITY_NUM - 1))
		return;
5733

5734 5735 5736 5737 5738
	/* PML index always points to next available PML buffer entity */
	if (pml_idx >= PML_ENTITY_NUM)
		pml_idx = 0;
	else
		pml_idx++;
5739

5740 5741 5742
	pml_buf = page_address(vmx->pml_pg);
	for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
		u64 gpa;
5743

5744 5745 5746
		gpa = pml_buf[pml_idx];
		WARN_ON(gpa & (PAGE_SIZE - 1));
		kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
5747 5748
	}

5749 5750
	/* reset PML index */
	vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5751 5752
}

5753
/*
5754 5755
 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
 * Called before reporting dirty_bitmap to userspace.
5756
 */
5757
static void kvm_flush_pml_buffers(struct kvm *kvm)
5758
{
5759 5760
	int i;
	struct kvm_vcpu *vcpu;
5761
	/*
5762 5763 5764 5765
	 * We only need to kick vcpu out of guest mode here, as PML buffer
	 * is flushed at beginning of all VMEXITs, and it's obvious that only
	 * vcpus running in guest are possible to have unflushed GPAs in PML
	 * buffer.
5766
	 */
5767 5768
	kvm_for_each_vcpu(i, vcpu, kvm)
		kvm_vcpu_kick(vcpu);
5769 5770
}

5771
static void vmx_dump_sel(char *name, uint32_t sel)
5772
{
5773 5774 5775 5776 5777
	pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
	       name, vmcs_read16(sel),
	       vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
	       vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
	       vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5778 5779
}

5780
static void vmx_dump_dtsel(char *name, uint32_t limit)
5781
{
5782 5783 5784
	pr_err("%s                           limit=0x%08x, base=0x%016lx\n",
	       name, vmcs_read32(limit),
	       vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5785 5786
}

5787
void dump_vmcs(void)
N
Nadav Har'El 已提交
5788
{
5789 5790 5791 5792
	u32 vmentry_ctl, vmexit_ctl;
	u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
	unsigned long cr4;
	u64 efer;
N
Nadav Har'El 已提交
5793

5794 5795 5796 5797 5798 5799 5800 5801 5802 5803 5804 5805
	if (!dump_invalid_vmcs) {
		pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
		return;
	}

	vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
	vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
	cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
	pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
	cr4 = vmcs_readl(GUEST_CR4);
	efer = vmcs_read64(GUEST_IA32_EFER);
	secondary_exec_control = 0;
5806 5807
	if (cpu_has_secondary_exec_ctrls())
		secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5808

5809 5810 5811 5812 5813 5814 5815 5816 5817 5818 5819 5820 5821 5822
	pr_err("*** Guest State ***\n");
	pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
	       vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
	       vmcs_readl(CR0_GUEST_HOST_MASK));
	pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
	       cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
	pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
	if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
	    (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
	{
		pr_err("PDPTR0 = 0x%016llx  PDPTR1 = 0x%016llx\n",
		       vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
		pr_err("PDPTR2 = 0x%016llx  PDPTR3 = 0x%016llx\n",
		       vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
5823
	}
5824 5825 5826 5827 5828 5829 5830 5831 5832 5833 5834 5835 5836 5837 5838 5839 5840 5841 5842 5843 5844 5845 5846 5847 5848 5849 5850 5851 5852 5853 5854 5855 5856 5857 5858 5859
	pr_err("RSP = 0x%016lx  RIP = 0x%016lx\n",
	       vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
	pr_err("RFLAGS=0x%08lx         DR7 = 0x%016lx\n",
	       vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
	pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
	       vmcs_readl(GUEST_SYSENTER_ESP),
	       vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
	vmx_dump_sel("CS:  ", GUEST_CS_SELECTOR);
	vmx_dump_sel("DS:  ", GUEST_DS_SELECTOR);
	vmx_dump_sel("SS:  ", GUEST_SS_SELECTOR);
	vmx_dump_sel("ES:  ", GUEST_ES_SELECTOR);
	vmx_dump_sel("FS:  ", GUEST_FS_SELECTOR);
	vmx_dump_sel("GS:  ", GUEST_GS_SELECTOR);
	vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
	vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
	vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
	vmx_dump_sel("TR:  ", GUEST_TR_SELECTOR);
	if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
	    (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
		pr_err("EFER =     0x%016llx  PAT = 0x%016llx\n",
		       efer, vmcs_read64(GUEST_IA32_PAT));
	pr_err("DebugCtl = 0x%016llx  DebugExceptions = 0x%016lx\n",
	       vmcs_read64(GUEST_IA32_DEBUGCTL),
	       vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
	if (cpu_has_load_perf_global_ctrl() &&
	    vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
		pr_err("PerfGlobCtl = 0x%016llx\n",
		       vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
	if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
		pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
	pr_err("Interruptibility = %08x  ActivityState = %08x\n",
	       vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
	       vmcs_read32(GUEST_ACTIVITY_STATE));
	if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
		pr_err("InterruptStatus = %04x\n",
		       vmcs_read16(GUEST_INTR_STATUS));
5860

5861 5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875 5876 5877 5878 5879 5880 5881 5882 5883 5884 5885 5886 5887 5888
	pr_err("*** Host State ***\n");
	pr_err("RIP = 0x%016lx  RSP = 0x%016lx\n",
	       vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
	pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
	       vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
	       vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
	       vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
	       vmcs_read16(HOST_TR_SELECTOR));
	pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
	       vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
	       vmcs_readl(HOST_TR_BASE));
	pr_err("GDTBase=%016lx IDTBase=%016lx\n",
	       vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
	pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
	       vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
	       vmcs_readl(HOST_CR4));
	pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
	       vmcs_readl(HOST_IA32_SYSENTER_ESP),
	       vmcs_read32(HOST_IA32_SYSENTER_CS),
	       vmcs_readl(HOST_IA32_SYSENTER_EIP));
	if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
		pr_err("EFER = 0x%016llx  PAT = 0x%016llx\n",
		       vmcs_read64(HOST_IA32_EFER),
		       vmcs_read64(HOST_IA32_PAT));
	if (cpu_has_load_perf_global_ctrl() &&
	    vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
		pr_err("PerfGlobCtl = 0x%016llx\n",
		       vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
5889

5890 5891 5892 5893 5894 5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914
	pr_err("*** Control State ***\n");
	pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
	       pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
	pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
	pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
	       vmcs_read32(EXCEPTION_BITMAP),
	       vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
	       vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
	pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
	       vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
	       vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
	       vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
	pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
	       vmcs_read32(VM_EXIT_INTR_INFO),
	       vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
	       vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
	pr_err("        reason=%08x qualification=%016lx\n",
	       vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
	pr_err("IDTVectoring: info=%08x errcode=%08x\n",
	       vmcs_read32(IDT_VECTORING_INFO_FIELD),
	       vmcs_read32(IDT_VECTORING_ERROR_CODE));
	pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
	if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
		pr_err("TSC Multiplier = 0x%016llx\n",
		       vmcs_read64(TSC_MULTIPLIER));
5915 5916 5917 5918 5919
	if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
		if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
			u16 status = vmcs_read16(GUEST_INTR_STATUS);
			pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
		}
5920
		pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
5921 5922
		if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
			pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
5923
		pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
5924
	}
5925 5926 5927 5928 5929 5930 5931 5932 5933 5934
	if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
		pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
	if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
		pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
	if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
		pr_err("PLE Gap=%08x Window=%08x\n",
		       vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
	if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
		pr_err("Virtual processor ID = 0x%04x\n",
		       vmcs_read16(VIRTUAL_PROCESSOR_ID));
5935 5936
}

5937 5938 5939 5940
/*
 * The guest has exited.  See if we can fix it or if we need userspace
 * assistance.
 */
5941
static int vmx_handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
5942
{
5943 5944 5945
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	u32 exit_reason = vmx->exit_reason;
	u32 vectoring_info = vmx->idt_vectoring_info;
5946

5947 5948 5949 5950 5951 5952 5953 5954 5955
	/*
	 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
	 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
	 * querying dirty_bitmap, we only need to kick all vcpus out of guest
	 * mode as if vcpus is in root mode, the PML buffer must has been
	 * flushed already.
	 */
	if (enable_pml)
		vmx_flush_pml_buffer(vcpu);
5956

5957 5958 5959 5960 5961 5962 5963 5964
	/*
	 * We should never reach this point with a pending nested VM-Enter, and
	 * more specifically emulation of L2 due to invalid guest state (see
	 * below) should never happen as that means we incorrectly allowed a
	 * nested VM-Enter with an invalid vmcs12.
	 */
	WARN_ON_ONCE(vmx->nested.nested_run_pending);

5965 5966 5967
	/* If guest state is invalid, start emulating */
	if (vmx->emulation_required)
		return handle_invalid_guest_state(vcpu);
5968

5969 5970 5971 5972 5973 5974 5975 5976 5977 5978 5979 5980 5981 5982
	if (is_guest_mode(vcpu)) {
		/*
		 * The host physical addresses of some pages of guest memory
		 * are loaded into the vmcs02 (e.g. vmcs12's Virtual APIC
		 * Page). The CPU may write to these pages via their host
		 * physical address while L2 is running, bypassing any
		 * address-translation-based dirty tracking (e.g. EPT write
		 * protection).
		 *
		 * Mark them dirty on every exit from L2 to prevent them from
		 * getting out of sync with dirty tracking.
		 */
		nested_mark_vmcs12_pages_dirty(vcpu);

5983
		if (nested_vmx_reflect_vmexit(vcpu))
5984
			return 1;
5985
	}
5986

5987 5988 5989 5990 5991
	if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
		dump_vmcs();
		vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		vcpu->run->fail_entry.hardware_entry_failure_reason
			= exit_reason;
5992
		vcpu->run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
5993
		return 0;
5994 5995
	}

5996
	if (unlikely(vmx->fail)) {
5997
		dump_vmcs();
5998 5999 6000
		vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		vcpu->run->fail_entry.hardware_entry_failure_reason
			= vmcs_read32(VM_INSTRUCTION_ERROR);
6001
		vcpu->run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
6002 6003
		return 0;
	}
6004

6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015
	/*
	 * Note:
	 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
	 * delivery event since it indicates guest is accessing MMIO.
	 * The vm-exit can be triggered again after return to guest that
	 * will cause infinite loop.
	 */
	if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
			(exit_reason != EXIT_REASON_EXCEPTION_NMI &&
			exit_reason != EXIT_REASON_EPT_VIOLATION &&
			exit_reason != EXIT_REASON_PML_FULL &&
6016
			exit_reason != EXIT_REASON_APIC_ACCESS &&
6017 6018 6019 6020 6021 6022 6023 6024 6025 6026 6027 6028
			exit_reason != EXIT_REASON_TASK_SWITCH)) {
		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
		vcpu->run->internal.ndata = 3;
		vcpu->run->internal.data[0] = vectoring_info;
		vcpu->run->internal.data[1] = exit_reason;
		vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
		if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
			vcpu->run->internal.ndata++;
			vcpu->run->internal.data[3] =
				vmcs_read64(GUEST_PHYSICAL_ADDRESS);
		}
6029
		vcpu->run->internal.data[vcpu->run->internal.ndata++] =
6030
			vcpu->arch.last_vmentry_cpu;
6031 6032
		return 0;
	}
6033

6034 6035
	if (unlikely(!enable_vnmi &&
		     vmx->loaded_vmcs->soft_vnmi_blocked)) {
6036
		if (!vmx_interrupt_blocked(vcpu)) {
6037 6038 6039 6040 6041 6042 6043 6044 6045 6046 6047 6048 6049 6050 6051
			vmx->loaded_vmcs->soft_vnmi_blocked = 0;
		} else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
			   vcpu->arch.nmi_pending) {
			/*
			 * This CPU don't support us in finding the end of an
			 * NMI-blocked window if the guest runs with IRQs
			 * disabled. So we pull the trigger after 1 s of
			 * futile waiting, but inform the user about this.
			 */
			printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
			       "state on VCPU %d after 1 s timeout\n",
			       __func__, vcpu->vcpu_id);
			vmx->loaded_vmcs->soft_vnmi_blocked = 0;
		}
	}
6052

6053
	if (exit_fastpath != EXIT_FASTPATH_NONE)
6054
		return 1;
6055 6056 6057

	if (exit_reason >= kvm_vmx_max_exit_handlers)
		goto unexpected_vmexit;
6058
#ifdef CONFIG_RETPOLINE
6059 6060 6061 6062 6063 6064 6065 6066 6067 6068 6069 6070
	if (exit_reason == EXIT_REASON_MSR_WRITE)
		return kvm_emulate_wrmsr(vcpu);
	else if (exit_reason == EXIT_REASON_PREEMPTION_TIMER)
		return handle_preemption_timer(vcpu);
	else if (exit_reason == EXIT_REASON_INTERRUPT_WINDOW)
		return handle_interrupt_window(vcpu);
	else if (exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
		return handle_external_interrupt(vcpu);
	else if (exit_reason == EXIT_REASON_HLT)
		return kvm_emulate_halt(vcpu);
	else if (exit_reason == EXIT_REASON_EPT_MISCONFIG)
		return handle_ept_misconfig(vcpu);
6071
#endif
6072 6073 6074 6075 6076 6077 6078 6079 6080 6081 6082 6083 6084

	exit_reason = array_index_nospec(exit_reason,
					 kvm_vmx_max_exit_handlers);
	if (!kvm_vmx_exit_handlers[exit_reason])
		goto unexpected_vmexit;

	return kvm_vmx_exit_handlers[exit_reason](vcpu);

unexpected_vmexit:
	vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n", exit_reason);
	dump_vmcs();
	vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
	vcpu->run->internal.suberror =
6085
			KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
6086
	vcpu->run->internal.ndata = 2;
6087
	vcpu->run->internal.data[0] = exit_reason;
6088
	vcpu->run->internal.data[1] = vcpu->arch.last_vmentry_cpu;
6089
	return 0;
6090 6091
}

6092
/*
6093 6094
 * Software based L1D cache flush which is used when microcode providing
 * the cache control MSR is not loaded.
6095
 *
6096 6097 6098 6099 6100
 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
 * flush it is required to read in 64 KiB because the replacement algorithm
 * is not exactly LRU. This could be sized at runtime via topology
 * information but as all relevant affected CPUs have 32KiB L1D cache size
 * there is no point in doing so.
6101
 */
6102
static noinstr void vmx_l1d_flush(struct kvm_vcpu *vcpu)
6103
{
6104
	int size = PAGE_SIZE << L1D_CACHE_ORDER;
6105 6106

	/*
6107 6108
	 * This code is only executed when the the flush mode is 'cond' or
	 * 'always'
6109
	 */
6110 6111
	if (static_branch_likely(&vmx_l1d_flush_cond)) {
		bool flush_l1d;
6112

6113 6114 6115 6116 6117 6118 6119
		/*
		 * Clear the per-vcpu flush bit, it gets set again
		 * either from vcpu_run() or from one of the unsafe
		 * VMEXIT handlers.
		 */
		flush_l1d = vcpu->arch.l1tf_flush_l1d;
		vcpu->arch.l1tf_flush_l1d = false;
6120

6121 6122 6123 6124 6125 6126
		/*
		 * Clear the per-cpu flush bit, it gets set again from
		 * the interrupt handlers.
		 */
		flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
		kvm_clear_cpu_l1tf_flush_l1d();
6127

6128 6129 6130
		if (!flush_l1d)
			return;
	}
6131

6132
	vcpu->stat.l1d_flush++;
6133

6134
	if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
6135
		native_wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
6136 6137
		return;
	}
6138

6139 6140 6141 6142 6143 6144 6145 6146 6147 6148 6149 6150 6151 6152 6153 6154 6155 6156 6157 6158 6159
	asm volatile(
		/* First ensure the pages are in the TLB */
		"xorl	%%eax, %%eax\n"
		".Lpopulate_tlb:\n\t"
		"movzbl	(%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
		"addl	$4096, %%eax\n\t"
		"cmpl	%%eax, %[size]\n\t"
		"jne	.Lpopulate_tlb\n\t"
		"xorl	%%eax, %%eax\n\t"
		"cpuid\n\t"
		/* Now fill the cache */
		"xorl	%%eax, %%eax\n"
		".Lfill_cache:\n"
		"movzbl	(%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
		"addl	$64, %%eax\n\t"
		"cmpl	%%eax, %[size]\n\t"
		"jne	.Lfill_cache\n\t"
		"lfence\n"
		:: [flush_pages] "r" (vmx_l1d_flush_pages),
		    [size] "r" (size)
		: "eax", "ebx", "ecx", "edx");
6160
}
6161

6162
static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
6163
{
6164
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6165
	int tpr_threshold;
6166

6167 6168 6169
	if (is_guest_mode(vcpu) &&
		nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
		return;
6170

6171
	tpr_threshold = (irr == -1 || tpr < irr) ? 0 : irr;
6172 6173 6174 6175
	if (is_guest_mode(vcpu))
		to_vmx(vcpu)->nested.l1_tpr_threshold = tpr_threshold;
	else
		vmcs_write32(TPR_THRESHOLD, tpr_threshold);
6176 6177
}

6178
void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
6179
{
6180
	struct vcpu_vmx *vmx = to_vmx(vcpu);
6181
	u32 sec_exec_control;
6182

6183 6184
	if (!lapic_in_kernel(vcpu))
		return;
6185

6186 6187 6188
	if (!flexpriority_enabled &&
	    !cpu_has_vmx_virtualize_x2apic_mode())
		return;
6189

6190 6191
	/* Postpone execution until vmcs01 is the current VMCS. */
	if (is_guest_mode(vcpu)) {
6192
		vmx->nested.change_vmcs01_virtual_apic_mode = true;
6193
		return;
6194
	}
6195

6196
	sec_exec_control = secondary_exec_controls_get(vmx);
6197 6198
	sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
			      SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
6199

6200 6201 6202 6203 6204 6205 6206 6207 6208
	switch (kvm_get_apic_mode(vcpu)) {
	case LAPIC_MODE_INVALID:
		WARN_ONCE(true, "Invalid local APIC state");
	case LAPIC_MODE_DISABLED:
		break;
	case LAPIC_MODE_XAPIC:
		if (flexpriority_enabled) {
			sec_exec_control |=
				SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6209 6210 6211 6212 6213 6214 6215 6216 6217
			kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);

			/*
			 * Flush the TLB, reloading the APIC access page will
			 * only do so if its physical address has changed, but
			 * the guest may have inserted a non-APIC mapping into
			 * the TLB while the APIC access page was disabled.
			 */
			kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
6218 6219 6220 6221 6222 6223 6224
		}
		break;
	case LAPIC_MODE_X2APIC:
		if (cpu_has_vmx_virtualize_x2apic_mode())
			sec_exec_control |=
				SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
		break;
6225
	}
6226
	secondary_exec_controls_set(vmx, sec_exec_control);
6227

6228 6229
	vmx_update_msr_bitmap(vcpu);
}
6230

6231
static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu)
6232
{
6233 6234
	struct page *page;

6235 6236 6237 6238
	/* Defer reload until vmcs01 is the current VMCS. */
	if (is_guest_mode(vcpu)) {
		to_vmx(vcpu)->nested.reload_vmcs01_apic_access_page = true;
		return;
6239
	}
6240

6241 6242 6243 6244
	if (!(secondary_exec_controls_get(to_vmx(vcpu)) &
	    SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
		return;

6245 6246 6247 6248 6249
	page = gfn_to_page(vcpu->kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
	if (is_error_page(page))
		return;

	vmcs_write64(APIC_ACCESS_ADDR, page_to_phys(page));
6250
	vmx_flush_tlb_current(vcpu);
6251 6252 6253 6254 6255 6256

	/*
	 * Do not pin apic access page in memory, the MMU notifier
	 * will call us again if it is migrated or swapped out.
	 */
	put_page(page);
6257
}
6258

6259 6260 6261 6262
static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
{
	u16 status;
	u8 old;
6263

6264 6265
	if (max_isr == -1)
		max_isr = 0;
6266

6267 6268 6269 6270 6271 6272 6273 6274
	status = vmcs_read16(GUEST_INTR_STATUS);
	old = status >> 8;
	if (max_isr != old) {
		status &= 0xff;
		status |= max_isr << 8;
		vmcs_write16(GUEST_INTR_STATUS, status);
	}
}
6275

6276 6277 6278 6279
static void vmx_set_rvi(int vector)
{
	u16 status;
	u8 old;
6280

6281 6282
	if (vector == -1)
		vector = 0;
6283

6284 6285 6286 6287 6288 6289
	status = vmcs_read16(GUEST_INTR_STATUS);
	old = (u8)status & 0xff;
	if ((u8)vector != old) {
		status &= ~0xff;
		status |= (u8)vector;
		vmcs_write16(GUEST_INTR_STATUS, status);
6290
	}
6291
}
6292

6293 6294
static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
{
6295
	/*
6296 6297 6298 6299 6300 6301
	 * When running L2, updating RVI is only relevant when
	 * vmcs12 virtual-interrupt-delivery enabled.
	 * However, it can be enabled only when L1 also
	 * intercepts external-interrupts and in that case
	 * we should not update vmcs02 RVI but instead intercept
	 * interrupt. Therefore, do nothing when running L2.
6302
	 */
6303 6304 6305
	if (!is_guest_mode(vcpu))
		vmx_set_rvi(max_irr);
}
6306

6307 6308 6309 6310 6311
static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int max_irr;
	bool max_irr_updated;
6312

6313 6314 6315 6316
	WARN_ON(!vcpu->arch.apicv_active);
	if (pi_test_on(&vmx->pi_desc)) {
		pi_clear_on(&vmx->pi_desc);
		/*
6317
		 * IOMMU can write to PID.ON, so the barrier matters even on UP.
6318 6319 6320 6321 6322
		 * But on x86 this is just a compiler barrier anyway.
		 */
		smp_mb__after_atomic();
		max_irr_updated =
			kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6323 6324

		/*
6325 6326 6327 6328 6329 6330
		 * If we are running L2 and L1 has a new pending interrupt
		 * which can be injected, we should re-evaluate
		 * what should be done with this new L1 interrupt.
		 * If L1 intercepts external-interrupts, we should
		 * exit from L2 to L1. Otherwise, interrupt should be
		 * delivered directly to L2.
6331
		 */
6332 6333 6334 6335 6336
		if (is_guest_mode(vcpu) && max_irr_updated) {
			if (nested_exit_on_intr(vcpu))
				kvm_vcpu_exiting_guest_mode(vcpu);
			else
				kvm_make_request(KVM_REQ_EVENT, vcpu);
6337
		}
6338 6339
	} else {
		max_irr = kvm_lapic_find_highest_irr(vcpu);
6340
	}
6341 6342 6343
	vmx_hwapic_irr_update(vcpu, max_irr);
	return max_irr;
}
6344

6345 6346 6347 6348
static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
{
	if (!kvm_vcpu_apicv_active(vcpu))
		return;
6349

6350 6351 6352 6353
	vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
	vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
	vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
	vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6354 6355
}

6356
static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6357 6358
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
6359

6360 6361 6362
	pi_clear_on(&vmx->pi_desc);
	memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
}
6363

6364 6365
void vmx_do_interrupt_nmi_irqoff(unsigned long entry);

6366 6367 6368 6369 6370 6371 6372 6373 6374 6375
static void handle_interrupt_nmi_irqoff(struct kvm_vcpu *vcpu, u32 intr_info)
{
	unsigned int vector = intr_info & INTR_INFO_VECTOR_MASK;
	gate_desc *desc = (gate_desc *)host_idt_base + vector;

	kvm_before_interrupt(vcpu);
	vmx_do_interrupt_nmi_irqoff(gate_offset(desc));
	kvm_after_interrupt(vcpu);
}

6376
static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
6377
{
6378
	u32 intr_info = vmx_get_intr_info(&vmx->vcpu);
6379

6380
	/* if exit due to PF check for async PF */
6381
	if (is_page_fault(intr_info))
6382
		vmx->vcpu.arch.apf.host_apf_flags = kvm_read_and_reset_apf_flags();
6383
	/* Handle machine checks before interrupts are enabled */
6384
	else if (is_machine_check(intr_info))
6385 6386
		kvm_machine_check();
	/* We need to handle NMIs before interrupts are enabled */
6387 6388
	else if (is_nmi(intr_info))
		handle_interrupt_nmi_irqoff(&vmx->vcpu, intr_info);
6389
}
6390

6391
static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
6392
{
6393
	u32 intr_info = vmx_get_intr_info(vcpu);
6394

6395 6396 6397 6398
	if (WARN_ONCE(!is_external_intr(intr_info),
	    "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
		return;

6399
	handle_interrupt_nmi_irqoff(vcpu, intr_info);
6400
}
6401

6402
static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu)
6403 6404 6405 6406 6407 6408 6409 6410
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
		handle_external_interrupt_irqoff(vcpu);
	else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
		handle_exception_nmi_irqoff(vmx);
}
6411

6412
static bool vmx_has_emulated_msr(u32 index)
6413 6414 6415 6416 6417 6418 6419 6420
{
	switch (index) {
	case MSR_IA32_SMBASE:
		/*
		 * We cannot do SMM unless we can run the guest in big
		 * real mode.
		 */
		return enable_unrestricted_guest || emulate_invalid_guest_state;
6421 6422
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
		return nested;
6423 6424 6425 6426 6427
	case MSR_AMD64_VIRT_SPEC_CTRL:
		/* This is AMD only.  */
		return false;
	default:
		return true;
6428
	}
6429
}
6430

6431 6432 6433 6434 6435 6436
static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
{
	u32 exit_intr_info;
	bool unblock_nmi;
	u8 vector;
	bool idtv_info_valid;
6437

6438
	idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
6439

6440 6441 6442
	if (enable_vnmi) {
		if (vmx->loaded_vmcs->nmi_known_unmasked)
			return;
6443 6444

		exit_intr_info = vmx_get_intr_info(&vmx->vcpu);
6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459 6460 6461 6462 6463 6464 6465 6466 6467 6468
		unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
		vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
		/*
		 * SDM 3: 27.7.1.2 (September 2008)
		 * Re-set bit "block by NMI" before VM entry if vmexit caused by
		 * a guest IRET fault.
		 * SDM 3: 23.2.2 (September 2008)
		 * Bit 12 is undefined in any of the following cases:
		 *  If the VM exit sets the valid bit in the IDT-vectoring
		 *   information field.
		 *  If the VM exit is due to a double fault.
		 */
		if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
		    vector != DF_VECTOR && !idtv_info_valid)
			vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
				      GUEST_INTR_STATE_NMI);
		else
			vmx->loaded_vmcs->nmi_known_unmasked =
				!(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
				  & GUEST_INTR_STATE_NMI);
	} else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
		vmx->loaded_vmcs->vnmi_blocked_time +=
			ktime_to_ns(ktime_sub(ktime_get(),
					      vmx->loaded_vmcs->entry_time));
6469 6470
}

6471 6472 6473 6474
static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
				      u32 idt_vectoring_info,
				      int instr_len_field,
				      int error_code_field)
6475
{
6476 6477 6478
	u8 vector;
	int type;
	bool idtv_info_valid;
6479

6480
	idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
6481

6482 6483 6484
	vcpu->arch.nmi_injected = false;
	kvm_clear_exception_queue(vcpu);
	kvm_clear_interrupt_queue(vcpu);
6485

6486 6487
	if (!idtv_info_valid)
		return;
6488

6489
	kvm_make_request(KVM_REQ_EVENT, vcpu);
6490

6491 6492
	vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
	type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
6493

6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505
	switch (type) {
	case INTR_TYPE_NMI_INTR:
		vcpu->arch.nmi_injected = true;
		/*
		 * SDM 3: 27.7.1.2 (September 2008)
		 * Clear bit "block by NMI" before VM entry if a NMI
		 * delivery faulted.
		 */
		vmx_set_nmi_mask(vcpu, false);
		break;
	case INTR_TYPE_SOFT_EXCEPTION:
		vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
6506
		fallthrough;
6507 6508 6509 6510 6511 6512 6513 6514 6515
	case INTR_TYPE_HARD_EXCEPTION:
		if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
			u32 err = vmcs_read32(error_code_field);
			kvm_requeue_exception_e(vcpu, vector, err);
		} else
			kvm_requeue_exception(vcpu, vector);
		break;
	case INTR_TYPE_SOFT_INTR:
		vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
6516
		fallthrough;
6517 6518 6519 6520 6521
	case INTR_TYPE_EXT_INTR:
		kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
		break;
	default:
		break;
6522
	}
6523 6524
}

6525
static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6526
{
6527 6528 6529
	__vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
				  VM_EXIT_INSTRUCTION_LEN,
				  IDT_VECTORING_ERROR_CODE);
6530 6531
}

6532
static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6533
{
6534 6535 6536 6537
	__vmx_complete_interrupts(vcpu,
				  vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
				  VM_ENTRY_INSTRUCTION_LEN,
				  VM_ENTRY_EXCEPTION_ERROR_CODE);
6538

6539
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6540 6541
}

6542
static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6543
{
6544 6545
	int i, nr_msrs;
	struct perf_guest_switch_msr *msrs;
6546

6547
	msrs = perf_guest_get_msrs(&nr_msrs);
6548

6549 6550
	if (!msrs)
		return;
6551

6552 6553 6554 6555 6556 6557
	for (i = 0; i < nr_msrs; i++)
		if (msrs[i].host == msrs[i].guest)
			clear_atomic_switch_msr(vmx, msrs[i].msr);
		else
			add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
					msrs[i].host, false);
6558
}
6559

6560
static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
6561 6562
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
6563 6564
	u64 tscl;
	u32 delta_tsc;
6565

6566
	if (vmx->req_immediate_exit) {
6567 6568 6569
		vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
		vmx->loaded_vmcs->hv_timer_soft_disabled = false;
	} else if (vmx->hv_deadline_tsc != -1) {
6570 6571 6572 6573 6574 6575 6576
		tscl = rdtsc();
		if (vmx->hv_deadline_tsc > tscl)
			/* set_hv_timer ensures the delta fits in 32-bits */
			delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
				cpu_preemption_timer_multi);
		else
			delta_tsc = 0;
6577

6578 6579 6580 6581 6582
		vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
		vmx->loaded_vmcs->hv_timer_soft_disabled = false;
	} else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
		vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
		vmx->loaded_vmcs->hv_timer_soft_disabled = true;
6583
	}
6584 6585
}

6586
void noinstr vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
6587
{
6588 6589 6590 6591
	if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
		vmx->loaded_vmcs->host_state.rsp = host_rsp;
		vmcs_writel(HOST_RSP, host_rsp);
	}
6592
}
6593

6594
static fastpath_t vmx_exit_handlers_fastpath(struct kvm_vcpu *vcpu)
6595 6596 6597 6598
{
	switch (to_vmx(vcpu)->exit_reason) {
	case EXIT_REASON_MSR_WRITE:
		return handle_fastpath_set_msr_irqoff(vcpu);
6599 6600
	case EXIT_REASON_PREEMPTION_TIMER:
		return handle_fastpath_preemption_timer(vcpu);
6601 6602 6603 6604 6605
	default:
		return EXIT_FASTPATH_NONE;
	}
}

6606
bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
6607

6608 6609 6610 6611 6612 6613 6614 6615 6616 6617 6618 6619 6620 6621 6622 6623 6624 6625 6626 6627 6628 6629 6630 6631 6632 6633 6634 6635 6636
static noinstr void vmx_vcpu_enter_exit(struct kvm_vcpu *vcpu,
					struct vcpu_vmx *vmx)
{
	/*
	 * VMENTER enables interrupts (host state), but the kernel state is
	 * interrupts disabled when this is invoked. Also tell RCU about
	 * it. This is the same logic as for exit_to_user_mode().
	 *
	 * This ensures that e.g. latency analysis on the host observes
	 * guest mode as interrupt enabled.
	 *
	 * guest_enter_irqoff() informs context tracking about the
	 * transition to guest mode and if enabled adjusts RCU state
	 * accordingly.
	 */
	instrumentation_begin();
	trace_hardirqs_on_prepare();
	lockdep_hardirqs_on_prepare(CALLER_ADDR0);
	instrumentation_end();

	guest_enter_irqoff();
	lockdep_hardirqs_on(CALLER_ADDR0);

	/* L1D Flush includes CPU buffer clear to mitigate MDS */
	if (static_branch_unlikely(&vmx_l1d_should_flush))
		vmx_l1d_flush(vcpu);
	else if (static_branch_unlikely(&mds_user_clear))
		mds_clear_cpu_buffers();

6637 6638
	if (vcpu->arch.cr2 != native_read_cr2())
		native_write_cr2(vcpu->arch.cr2);
6639 6640 6641 6642

	vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
				   vmx->loaded_vmcs->launched);

6643
	vcpu->arch.cr2 = native_read_cr2();
6644 6645 6646 6647 6648 6649 6650 6651 6652 6653 6654 6655 6656 6657 6658 6659 6660 6661 6662 6663 6664

	/*
	 * VMEXIT disables interrupts (host state), but tracing and lockdep
	 * have them in state 'on' as recorded before entering guest mode.
	 * Same as enter_from_user_mode().
	 *
	 * guest_exit_irqoff() restores host context and reinstates RCU if
	 * enabled and required.
	 *
	 * This needs to be done before the below as native_read_msr()
	 * contains a tracepoint and x86_spec_ctrl_restore_host() calls
	 * into world and some more.
	 */
	lockdep_hardirqs_off(CALLER_ADDR0);
	guest_exit_irqoff();

	instrumentation_begin();
	trace_hardirqs_off_finish();
	instrumentation_end();
}

6665
static fastpath_t vmx_vcpu_run(struct kvm_vcpu *vcpu)
6666
{
6667
	fastpath_t exit_fastpath;
6668 6669 6670
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	unsigned long cr3, cr4;

6671
reenter_guest:
6672 6673 6674 6675 6676 6677 6678 6679
	/* Record the guest's net vcpu time for enforced NMI injections. */
	if (unlikely(!enable_vnmi &&
		     vmx->loaded_vmcs->soft_vnmi_blocked))
		vmx->loaded_vmcs->entry_time = ktime_get();

	/* Don't enter VMX if guest state is invalid, let the exit handler
	   start emulation until we arrive back to a valid state */
	if (vmx->emulation_required)
6680
		return EXIT_FASTPATH_NONE;
6681 6682 6683 6684 6685 6686

	if (vmx->ple_window_dirty) {
		vmx->ple_window_dirty = false;
		vmcs_write32(PLE_WINDOW, vmx->ple_window);
	}

6687 6688 6689 6690 6691
	/*
	 * We did this in prepare_switch_to_guest, because it needs to
	 * be within srcu_read_lock.
	 */
	WARN_ON_ONCE(vmx->nested.need_vmcs12_to_shadow_sync);
6692

6693
	if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
6694
		vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6695
	if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
6696 6697 6698 6699 6700 6701 6702 6703 6704 6705 6706 6707 6708 6709 6710 6711 6712 6713 6714 6715 6716 6717
		vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);

	cr3 = __get_current_cr3_fast();
	if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
		vmcs_writel(HOST_CR3, cr3);
		vmx->loaded_vmcs->host_state.cr3 = cr3;
	}

	cr4 = cr4_read_shadow();
	if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
		vmcs_writel(HOST_CR4, cr4);
		vmx->loaded_vmcs->host_state.cr4 = cr4;
	}

	/* When single-stepping over STI and MOV SS, we must clear the
	 * corresponding interruptibility bits in the guest state. Otherwise
	 * vmentry fails as it then expects bit 14 (BS) in pending debug
	 * exceptions being set, but that's not correct for the guest debugging
	 * case. */
	if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
		vmx_set_interrupt_shadow(vcpu, 0);

6718
	kvm_load_guest_xsave_state(vcpu);
6719

6720 6721
	pt_guest_enter(vmx);

6722
	atomic_switch_perf_msrs(vmx);
6723

6724 6725
	if (enable_preemption_timer)
		vmx_update_hv_timer(vcpu);
6726

6727
	kvm_wait_lapic_expire(vcpu);
6728

6729 6730 6731 6732 6733 6734 6735 6736
	/*
	 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
	 * it's non-zero. Since vmentry is serialising on affected CPUs, there
	 * is no need to worry about the conditional branch over the wrmsr
	 * being speculatively taken.
	 */
	x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);

6737 6738
	/* The actual VMENTER/EXIT is in the .noinstr.text section. */
	vmx_vcpu_enter_exit(vcpu, vmx);
6739

6740 6741 6742 6743 6744 6745 6746 6747 6748 6749 6750 6751 6752 6753 6754 6755 6756
	/*
	 * We do not use IBRS in the kernel. If this vCPU has used the
	 * SPEC_CTRL MSR it may have left it on; save the value and
	 * turn it off. This is much more efficient than blindly adding
	 * it to the atomic save/restore list. Especially as the former
	 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
	 *
	 * For non-nested case:
	 * If the L01 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 *
	 * For nested case:
	 * If the L02 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 */
	if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
		vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
6757

6758
	x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
6759

6760 6761 6762 6763
	/* All fields are clean at this point */
	if (static_branch_unlikely(&enable_evmcs))
		current_evmcs->hv_clean_fields |=
			HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6764

6765 6766 6767
	if (static_branch_unlikely(&enable_evmcs))
		current_evmcs->hv_vp_id = vcpu->arch.hyperv.vp_index;

6768 6769 6770
	/* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
	if (vmx->host_debugctlmsr)
		update_debugctlmsr(vmx->host_debugctlmsr);
6771

6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783
#ifndef CONFIG_X86_64
	/*
	 * The sysexit path does not restore ds/es, so we must set them to
	 * a reasonable value ourselves.
	 *
	 * We can't defer this to vmx_prepare_switch_to_host() since that
	 * function may be executed in interrupt context, which saves and
	 * restore segments around it, nullifying its effect.
	 */
	loadsegment(ds, __USER_DS);
	loadsegment(es, __USER_DS);
#endif
N
Nadav Har'El 已提交
6784

6785
	vmx_register_cache_reset(vcpu);
6786

6787 6788
	pt_guest_exit(vmx);

6789
	kvm_load_host_xsave_state(vcpu);
6790

6791 6792
	vmx->nested.nested_run_pending = 0;
	vmx->idt_vectoring_info = 0;
6793

6794 6795
	if (unlikely(vmx->fail)) {
		vmx->exit_reason = 0xdead;
6796
		return EXIT_FASTPATH_NONE;
6797 6798 6799 6800
	}

	vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
	if (unlikely((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY))
6801 6802
		kvm_machine_check();

6803 6804
	trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);

6805
	if (unlikely(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6806 6807
		return EXIT_FASTPATH_NONE;

6808 6809
	vmx->loaded_vmcs->launched = 1;
	vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
6810

6811 6812
	vmx_recover_nmi_blocking(vmx);
	vmx_complete_interrupts(vmx);
6813

6814 6815 6816 6817
	if (is_guest_mode(vcpu))
		return EXIT_FASTPATH_NONE;

	exit_fastpath = vmx_exit_handlers_fastpath(vcpu);
6818 6819 6820 6821 6822 6823 6824
	if (exit_fastpath == EXIT_FASTPATH_REENTER_GUEST) {
		if (!kvm_vcpu_exit_request(vcpu)) {
			/*
			 * FIXME: this goto should be a loop in vcpu_enter_guest,
			 * but it would incur the cost of a retpoline for now.
			 * Revisit once static calls are available.
			 */
6825 6826
			if (vcpu->arch.apicv_active)
				vmx_sync_pir_to_irr(vcpu);
6827 6828 6829 6830 6831
			goto reenter_guest;
		}
		exit_fastpath = EXIT_FASTPATH_EXIT_HANDLED;
	}

6832
	return exit_fastpath;
6833
}
6834

6835
static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6836
{
6837
	struct vcpu_vmx *vmx = to_vmx(vcpu);
N
Nadav Har'El 已提交
6838

6839 6840 6841 6842 6843 6844
	if (enable_pml)
		vmx_destroy_pml_buffer(vmx);
	free_vpid(vmx->vpid);
	nested_vmx_free_vcpu(vcpu);
	free_loaded_vmcs(vmx->loaded_vmcs);
}
N
Nadav Har'El 已提交
6845

6846
static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
6847
{
6848
	struct vcpu_vmx *vmx;
6849
	int i, cpu, err;
N
Nadav Har'El 已提交
6850

6851 6852
	BUILD_BUG_ON(offsetof(struct vcpu_vmx, vcpu) != 0);
	vmx = to_vmx(vcpu);
6853

6854
	err = -ENOMEM;
6855

6856
	vmx->vpid = allocate_vpid();
6857

6858
	/*
6859 6860 6861
	 * If PML is turned on, failure on enabling PML just results in failure
	 * of creating the vcpu, therefore we can simplify PML logic (by
	 * avoiding dealing with cases, such as enabling PML partially on vcpus
6862
	 * for the guest), etc.
6863
	 */
6864
	if (enable_pml) {
6865
		vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
6866
		if (!vmx->pml_pg)
6867
			goto free_vpid;
6868
	}
N
Nadav Har'El 已提交
6869

6870
	BUILD_BUG_ON(ARRAY_SIZE(vmx_uret_msrs_list) != MAX_NR_USER_RETURN_MSRS);
N
Nadav Har'El 已提交
6871

6872 6873
	for (i = 0; i < ARRAY_SIZE(vmx_uret_msrs_list); ++i) {
		u32 index = vmx_uret_msrs_list[i];
6874
		u32 data_low, data_high;
6875
		int j = vmx->nr_uret_msrs;
6876 6877 6878 6879 6880

		if (rdmsr_safe(index, &data_low, &data_high) < 0)
			continue;
		if (wrmsr_safe(index, data_low, data_high) < 0)
			continue;
6881

6882
		vmx->guest_uret_msrs[j].slot = i;
6883
		vmx->guest_uret_msrs[j].data = 0;
6884 6885 6886
		switch (index) {
		case MSR_IA32_TSX_CTRL:
			/*
6887 6888 6889 6890 6891 6892 6893 6894 6895
			 * TSX_CTRL_CPUID_CLEAR is handled in the CPUID
			 * interception.  Keep the host value unchanged to avoid
			 * changing CPUID bits under the host kernel's feet.
			 *
			 * hle=0, rtm=0, tsx_ctrl=1 can be found with some
			 * combinations of new kernel and old userspace.  If
			 * those guests run on a tsx=off host, do allow guests
			 * to use TSX_CTRL, but do not change the value on the
			 * host so that TSX remains always disabled.
6896
			 */
6897 6898 6899 6900
			if (boot_cpu_has(X86_FEATURE_RTM))
				vmx->guest_uret_msrs[j].mask = ~(u64)TSX_CTRL_CPUID_CLEAR;
			else
				vmx->guest_uret_msrs[j].mask = 0;
6901 6902
			break;
		default:
6903
			vmx->guest_uret_msrs[j].mask = -1ull;
6904 6905
			break;
		}
6906
		++vmx->nr_uret_msrs;
6907 6908
	}

6909 6910
	err = alloc_loaded_vmcs(&vmx->vmcs01);
	if (err < 0)
6911
		goto free_pml;
6912

6913 6914 6915 6916
	/* The MSR bitmap starts with all ones */
	bitmap_fill(vmx->shadow_msr_intercept.read, MAX_POSSIBLE_PASSTHROUGH_MSRS);
	bitmap_fill(vmx->shadow_msr_intercept.write, MAX_POSSIBLE_PASSTHROUGH_MSRS);

6917 6918 6919 6920 6921 6922 6923
	vmx_disable_intercept_for_msr(vcpu, MSR_IA32_TSC, MSR_TYPE_R);
	vmx_disable_intercept_for_msr(vcpu, MSR_FS_BASE, MSR_TYPE_RW);
	vmx_disable_intercept_for_msr(vcpu, MSR_GS_BASE, MSR_TYPE_RW);
	vmx_disable_intercept_for_msr(vcpu, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
	vmx_disable_intercept_for_msr(vcpu, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
	vmx_disable_intercept_for_msr(vcpu, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
	vmx_disable_intercept_for_msr(vcpu, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
6924
	if (kvm_cstate_in_guest(vcpu->kvm)) {
6925 6926 6927 6928
		vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C1_RES, MSR_TYPE_R);
		vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
		vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
		vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6929
	}
6930
	vmx->msr_bitmap_mode = 0;
N
Nadav Har'El 已提交
6931

6932 6933
	vmx->loaded_vmcs = &vmx->vmcs01;
	cpu = get_cpu();
6934 6935
	vmx_vcpu_load(vcpu, cpu);
	vcpu->cpu = cpu;
6936
	init_vmcs(vmx);
6937
	vmx_vcpu_put(vcpu);
6938
	put_cpu();
6939
	if (cpu_need_virtualize_apic_accesses(vcpu)) {
6940
		err = alloc_apic_access_page(vcpu->kvm);
6941 6942 6943 6944 6945
		if (err)
			goto free_vmcs;
	}

	if (enable_ept && !enable_unrestricted_guest) {
6946
		err = init_rmode_identity_map(vcpu->kvm);
6947 6948 6949
		if (err)
			goto free_vmcs;
	}
N
Nadav Har'El 已提交
6950

6951
	if (nested)
6952
		memcpy(&vmx->nested.msrs, &vmcs_config.nested, sizeof(vmx->nested.msrs));
6953 6954
	else
		memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
6955

6956 6957
	vmx->nested.posted_intr_nv = -1;
	vmx->nested.current_vmptr = -1ull;
6958

6959
	vcpu->arch.microcode_version = 0x100000000ULL;
6960
	vmx->msr_ia32_feature_control_valid_bits = FEAT_CTL_LOCKED;
6961

6962
	/*
6963 6964
	 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
	 * or POSTED_INTR_WAKEUP_VECTOR.
6965
	 */
6966 6967
	vmx->pi_desc.nv = POSTED_INTR_VECTOR;
	vmx->pi_desc.sn = 1;
N
Nadav Har'El 已提交
6968

6969 6970
	vmx->ept_pointer = INVALID_PAGE;

6971
	return 0;
N
Nadav Har'El 已提交
6972

6973 6974 6975 6976
free_vmcs:
	free_loaded_vmcs(vmx->loaded_vmcs);
free_pml:
	vmx_destroy_pml_buffer(vmx);
6977
free_vpid:
6978
	free_vpid(vmx->vpid);
6979
	return err;
6980
}
6981

6982 6983
#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6984

6985 6986 6987
static int vmx_vm_init(struct kvm *kvm)
{
	spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6988

6989 6990
	if (!ple_gap)
		kvm->arch.pause_in_guest = true;
6991

6992 6993 6994 6995 6996 6997 6998 6999 7000 7001 7002 7003 7004
	if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
		switch (l1tf_mitigation) {
		case L1TF_MITIGATION_OFF:
		case L1TF_MITIGATION_FLUSH_NOWARN:
			/* 'I explicitly don't care' is set */
			break;
		case L1TF_MITIGATION_FLUSH:
		case L1TF_MITIGATION_FLUSH_NOSMT:
		case L1TF_MITIGATION_FULL:
			/*
			 * Warn upon starting the first VM in a potentially
			 * insecure environment.
			 */
7005
			if (sched_smt_active())
7006 7007 7008 7009 7010 7011 7012 7013 7014
				pr_warn_once(L1TF_MSG_SMT);
			if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
				pr_warn_once(L1TF_MSG_L1D);
			break;
		case L1TF_MITIGATION_FULL_FORCE:
			/* Flush is enforced */
			break;
		}
	}
7015
	kvm_apicv_init(kvm, enable_apicv);
7016
	return 0;
N
Nadav Har'El 已提交
7017 7018
}

7019
static int __init vmx_check_processor_compat(void)
7020
{
7021 7022
	struct vmcs_config vmcs_conf;
	struct vmx_capability vmx_cap;
7023

7024 7025 7026 7027 7028 7029
	if (!this_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
	    !this_cpu_has(X86_FEATURE_VMX)) {
		pr_err("kvm: VMX is disabled on CPU %d\n", smp_processor_id());
		return -EIO;
	}

7030
	if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
7031
		return -EIO;
7032
	if (nested)
7033
		nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept);
7034 7035 7036
	if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
		printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
				smp_processor_id());
7037
		return -EIO;
7038
	}
7039
	return 0;
7040 7041
}

7042
static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
7043
{
7044 7045
	u8 cache;
	u64 ipat = 0;
7046

7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060 7061 7062
	/* We wanted to honor guest CD/MTRR/PAT, but doing so could result in
	 * memory aliases with conflicting memory types and sometimes MCEs.
	 * We have to be careful as to what are honored and when.
	 *
	 * For MMIO, guest CD/MTRR are ignored.  The EPT memory type is set to
	 * UC.  The effective memory type is UC or WC depending on guest PAT.
	 * This was historically the source of MCEs and we want to be
	 * conservative.
	 *
	 * When there is no need to deal with noncoherent DMA (e.g., no VT-d
	 * or VT-d has snoop control), guest CD/MTRR/PAT are all ignored.  The
	 * EPT memory type is set to WB.  The effective memory type is forced
	 * WB.
	 *
	 * Otherwise, we trust guest.  Guest CD/MTRR/PAT are all honored.  The
	 * EPT memory type is used to emulate guest CD/MTRR.
7063
	 */
7064

7065 7066 7067 7068
	if (is_mmio) {
		cache = MTRR_TYPE_UNCACHABLE;
		goto exit;
	}
7069

7070 7071 7072 7073 7074
	if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
		ipat = VMX_EPT_IPAT_BIT;
		cache = MTRR_TYPE_WRBACK;
		goto exit;
	}
7075

7076 7077 7078 7079 7080 7081 7082 7083
	if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
		ipat = VMX_EPT_IPAT_BIT;
		if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
			cache = MTRR_TYPE_WRBACK;
		else
			cache = MTRR_TYPE_UNCACHABLE;
		goto exit;
	}
7084

7085
	cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
7086

7087 7088 7089
exit:
	return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
}
7090

7091
static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
7092
{
7093
	/*
7094 7095 7096 7097
	 * These bits in the secondary execution controls field
	 * are dynamic, the others are mostly based on the hypervisor
	 * architecture and the guest's CPUID.  Do not touch the
	 * dynamic bits.
7098
	 */
7099 7100 7101 7102 7103
	u32 mask =
		SECONDARY_EXEC_SHADOW_VMCS |
		SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
		SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
		SECONDARY_EXEC_DESC;
7104

7105 7106
	u32 new_ctl = vmx->secondary_exec_control;
	u32 cur_ctl = secondary_exec_controls_get(vmx);
7107

7108
	secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
7109 7110
}

N
Nadav Har'El 已提交
7111
/*
7112 7113
 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
 * (indicating "allowed-1") if they are supported in the guest's CPUID.
N
Nadav Har'El 已提交
7114
 */
7115
static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
N
Nadav Har'El 已提交
7116 7117
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
7118
	struct kvm_cpuid_entry2 *entry;
N
Nadav Har'El 已提交
7119

7120 7121
	vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
	vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
7122

7123 7124 7125 7126
#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do {		\
	if (entry && (entry->_reg & (_cpuid_mask)))			\
		vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask);	\
} while (0)
7127

7128
	entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
7129 7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142
	cr4_fixed1_update(X86_CR4_VME,        edx, feature_bit(VME));
	cr4_fixed1_update(X86_CR4_PVI,        edx, feature_bit(VME));
	cr4_fixed1_update(X86_CR4_TSD,        edx, feature_bit(TSC));
	cr4_fixed1_update(X86_CR4_DE,         edx, feature_bit(DE));
	cr4_fixed1_update(X86_CR4_PSE,        edx, feature_bit(PSE));
	cr4_fixed1_update(X86_CR4_PAE,        edx, feature_bit(PAE));
	cr4_fixed1_update(X86_CR4_MCE,        edx, feature_bit(MCE));
	cr4_fixed1_update(X86_CR4_PGE,        edx, feature_bit(PGE));
	cr4_fixed1_update(X86_CR4_OSFXSR,     edx, feature_bit(FXSR));
	cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, feature_bit(XMM));
	cr4_fixed1_update(X86_CR4_VMXE,       ecx, feature_bit(VMX));
	cr4_fixed1_update(X86_CR4_SMXE,       ecx, feature_bit(SMX));
	cr4_fixed1_update(X86_CR4_PCIDE,      ecx, feature_bit(PCID));
	cr4_fixed1_update(X86_CR4_OSXSAVE,    ecx, feature_bit(XSAVE));
7143

7144
	entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
7145 7146 7147 7148 7149 7150
	cr4_fixed1_update(X86_CR4_FSGSBASE,   ebx, feature_bit(FSGSBASE));
	cr4_fixed1_update(X86_CR4_SMEP,       ebx, feature_bit(SMEP));
	cr4_fixed1_update(X86_CR4_SMAP,       ebx, feature_bit(SMAP));
	cr4_fixed1_update(X86_CR4_PKE,        ecx, feature_bit(PKU));
	cr4_fixed1_update(X86_CR4_UMIP,       ecx, feature_bit(UMIP));
	cr4_fixed1_update(X86_CR4_LA57,       ecx, feature_bit(LA57));
7151

7152 7153
#undef cr4_fixed1_update
}
7154

7155 7156 7157
static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
7158

7159 7160
	if (kvm_mpx_supported()) {
		bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
N
Nadav Har'El 已提交
7161

7162 7163 7164 7165 7166 7167 7168
		if (mpx_enabled) {
			vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
			vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
		} else {
			vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
			vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
		}
7169
	}
7170
}
N
Nadav Har'El 已提交
7171

7172 7173 7174 7175 7176 7177 7178 7179 7180 7181 7182 7183 7184 7185 7186 7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198 7199 7200 7201 7202 7203 7204 7205 7206 7207 7208 7209 7210 7211 7212 7213 7214 7215 7216 7217 7218 7219 7220 7221 7222 7223 7224 7225 7226 7227 7228 7229 7230 7231 7232 7233 7234 7235 7236 7237
static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	struct kvm_cpuid_entry2 *best = NULL;
	int i;

	for (i = 0; i < PT_CPUID_LEAVES; i++) {
		best = kvm_find_cpuid_entry(vcpu, 0x14, i);
		if (!best)
			return;
		vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
		vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
		vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
		vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
	}

	/* Get the number of configurable Address Ranges for filtering */
	vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
						PT_CAP_num_address_ranges);

	/* Initialize and clear the no dependency bits */
	vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
			RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);

	/*
	 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
	 * will inject an #GP
	 */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
		vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;

	/*
	 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
	 * PSBFreq can be set
	 */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
		vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
				RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);

	/*
	 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
	 * MTCFreq can be set
	 */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
		vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
				RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);

	/* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
		vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
							RTIT_CTL_PTW_EN);

	/* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
		vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;

	/* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
		vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;

	/* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
		vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;

	/* unmask address range configure area */
	for (i = 0; i < vmx->pt_desc.addr_range; i++)
7238
		vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
7239 7240
}

7241
static void vmx_vcpu_after_set_cpuid(struct kvm_vcpu *vcpu)
7242 7243
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
N
Nadav Har'El 已提交
7244

7245 7246 7247
	/* xsaves_enabled is recomputed in vmx_compute_secondary_exec_control(). */
	vcpu->arch.xsaves_enabled = false;

7248 7249
	if (cpu_has_secondary_exec_ctrls()) {
		vmx_compute_secondary_exec_control(vmx);
7250
		vmcs_set_secondary_exec_control(vmx);
7251
	}
N
Nadav Har'El 已提交
7252

7253 7254
	if (nested_vmx_allowed(vcpu))
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7255 7256
			FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
			FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX;
7257 7258
	else
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7259 7260
			~(FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
			  FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX);
7261

7262 7263 7264
	if (nested_vmx_allowed(vcpu)) {
		nested_vmx_cr_fixed1_bits_update(vcpu);
		nested_vmx_entry_exit_ctls_update(vcpu);
7265
	}
7266 7267 7268 7269

	if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
			guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
		update_intel_pt_cfg(vcpu);
7270 7271

	if (boot_cpu_has(X86_FEATURE_RTM)) {
7272
		struct vmx_uret_msr *msr;
7273
		msr = vmx_find_uret_msr(vmx, MSR_IA32_TSX_CTRL);
7274 7275
		if (msr) {
			bool enabled = guest_cpuid_has(vcpu, X86_FEATURE_RTM);
7276
			vmx_set_guest_uret_msr(vmx, msr, enabled ? 0 : TSX_CTRL_RTM_DISABLE);
7277 7278
		}
	}
7279

7280 7281
	set_cr4_guest_host_mask(vmx);

7282 7283
	/* Refresh #PF interception to account for MAXPHYADDR changes. */
	update_exception_bitmap(vcpu);
7284
}
7285

7286
static __init void vmx_set_cpu_caps(void)
7287
{
7288 7289 7290 7291 7292 7293 7294
	kvm_set_cpu_caps();

	/* CPUID 0x1 */
	if (nested)
		kvm_cpu_cap_set(X86_FEATURE_VMX);

	/* CPUID 0x7 */
7295 7296 7297 7298 7299 7300
	if (kvm_mpx_supported())
		kvm_cpu_cap_check_and_set(X86_FEATURE_MPX);
	if (cpu_has_vmx_invpcid())
		kvm_cpu_cap_check_and_set(X86_FEATURE_INVPCID);
	if (vmx_pt_mode_is_host_guest())
		kvm_cpu_cap_check_and_set(X86_FEATURE_INTEL_PT);
7301

7302 7303 7304
	if (vmx_umip_emulated())
		kvm_cpu_cap_set(X86_FEATURE_UMIP);

7305
	/* CPUID 0xD.1 */
7306
	supported_xss = 0;
7307
	if (!cpu_has_vmx_xsaves())
7308 7309
		kvm_cpu_cap_clear(X86_FEATURE_XSAVES);

7310 7311 7312
	/* CPUID 0x80000001 */
	if (!cpu_has_vmx_rdtscp())
		kvm_cpu_cap_clear(X86_FEATURE_RDTSCP);
7313

7314
	if (cpu_has_vmx_waitpkg())
7315
		kvm_cpu_cap_check_and_set(X86_FEATURE_WAITPKG);
N
Nadav Har'El 已提交
7316 7317
}

7318
static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7319
{
7320
	to_vmx(vcpu)->req_immediate_exit = true;
7321 7322
}

7323 7324 7325 7326 7327 7328 7329 7330 7331 7332 7333 7334 7335 7336 7337 7338 7339 7340 7341 7342 7343 7344 7345 7346 7347 7348 7349 7350 7351 7352
static int vmx_check_intercept_io(struct kvm_vcpu *vcpu,
				  struct x86_instruction_info *info)
{
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
	unsigned short port;
	bool intercept;
	int size;

	if (info->intercept == x86_intercept_in ||
	    info->intercept == x86_intercept_ins) {
		port = info->src_val;
		size = info->dst_bytes;
	} else {
		port = info->dst_val;
		size = info->src_bytes;
	}

	/*
	 * If the 'use IO bitmaps' VM-execution control is 0, IO instruction
	 * VM-exits depend on the 'unconditional IO exiting' VM-execution
	 * control.
	 *
	 * Otherwise, IO instruction VM-exits are controlled by the IO bitmaps.
	 */
	if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
		intercept = nested_cpu_has(vmcs12,
					   CPU_BASED_UNCOND_IO_EXITING);
	else
		intercept = nested_vmx_check_io_bitmaps(vcpu, port, size);

7353
	/* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED.  */
7354 7355 7356
	return intercept ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE;
}

7357 7358
static int vmx_check_intercept(struct kvm_vcpu *vcpu,
			       struct x86_instruction_info *info,
7359 7360
			       enum x86_intercept_stage stage,
			       struct x86_exception *exception)
7361
{
P
Paolo Bonzini 已提交
7362 7363
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);

7364
	switch (info->intercept) {
P
Paolo Bonzini 已提交
7365 7366 7367 7368
	/*
	 * RDPID causes #UD if disabled through secondary execution controls.
	 * Because it is marked as EmulateOnUD, we need to intercept it here.
	 */
7369
	case x86_intercept_rdtscp:
7370
		if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_RDTSCP)) {
7371 7372
			exception->vector = UD_VECTOR;
			exception->error_code_valid = false;
7373 7374 7375 7376 7377 7378 7379 7380 7381
			return X86EMUL_PROPAGATE_FAULT;
		}
		break;

	case x86_intercept_in:
	case x86_intercept_ins:
	case x86_intercept_out:
	case x86_intercept_outs:
		return vmx_check_intercept_io(vcpu, info);
P
Paolo Bonzini 已提交
7382

7383 7384 7385 7386 7387 7388 7389 7390 7391 7392 7393 7394 7395 7396
	case x86_intercept_lgdt:
	case x86_intercept_lidt:
	case x86_intercept_lldt:
	case x86_intercept_ltr:
	case x86_intercept_sgdt:
	case x86_intercept_sidt:
	case x86_intercept_sldt:
	case x86_intercept_str:
		if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC))
			return X86EMUL_CONTINUE;

		/* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED.  */
		break;

P
Paolo Bonzini 已提交
7397
	/* TODO: check more intercepts... */
7398 7399 7400 7401
	default:
		break;
	}

7402
	return X86EMUL_UNHANDLEABLE;
7403 7404
}

7405 7406 7407 7408 7409 7410 7411 7412 7413 7414 7415 7416 7417 7418 7419 7420 7421 7422 7423
#ifdef CONFIG_X86_64
/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
static inline int u64_shl_div_u64(u64 a, unsigned int shift,
				  u64 divisor, u64 *result)
{
	u64 low = a << shift, high = a >> (64 - shift);

	/* To avoid the overflow on divq */
	if (high >= divisor)
		return 1;

	/* Low hold the result, high hold rem which is discarded */
	asm("divq %2\n\t" : "=a" (low), "=d" (high) :
	    "rm" (divisor), "0" (low), "1" (high));
	*result = low;

	return 0;
}

7424 7425
static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
			    bool *expired)
7426
{
7427
	struct vcpu_vmx *vmx;
7428
	u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
7429
	struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
7430 7431 7432 7433 7434

	vmx = to_vmx(vcpu);
	tscl = rdtsc();
	guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
	delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
7435 7436
	lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
						    ktimer->timer_advance_ns);
7437 7438 7439 7440 7441

	if (delta_tsc > lapic_timer_advance_cycles)
		delta_tsc -= lapic_timer_advance_cycles;
	else
		delta_tsc = 0;
7442 7443 7444

	/* Convert to host delta tsc if tsc scaling is enabled */
	if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
7445
	    delta_tsc && u64_shl_div_u64(delta_tsc,
7446
				kvm_tsc_scaling_ratio_frac_bits,
7447
				vcpu->arch.tsc_scaling_ratio, &delta_tsc))
7448 7449 7450 7451 7452 7453 7454 7455 7456 7457 7458 7459
		return -ERANGE;

	/*
	 * If the delta tsc can't fit in the 32 bit after the multi shift,
	 * we can't use the preemption timer.
	 * It's possible that it fits on later vmentries, but checking
	 * on every vmentry is costly so we just use an hrtimer.
	 */
	if (delta_tsc >> (cpu_preemption_timer_multi + 32))
		return -ERANGE;

	vmx->hv_deadline_tsc = tscl + delta_tsc;
7460 7461
	*expired = !delta_tsc;
	return 0;
7462 7463 7464 7465
}

static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
{
7466
	to_vmx(vcpu)->hv_deadline_tsc = -1;
7467 7468 7469
}
#endif

7470
static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
7471
{
7472
	if (!kvm_pause_in_guest(vcpu->kvm))
R
Radim Krčmář 已提交
7473
		shrink_ple_window(vcpu);
7474 7475
}

K
Kai Huang 已提交
7476 7477 7478
static void vmx_slot_enable_log_dirty(struct kvm *kvm,
				     struct kvm_memory_slot *slot)
{
7479 7480
	if (!kvm_dirty_log_manual_protect_and_init_set(kvm))
		kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
K
Kai Huang 已提交
7481 7482 7483 7484 7485 7486 7487 7488 7489 7490 7491 7492 7493 7494 7495 7496 7497 7498 7499 7500 7501
	kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
}

static void vmx_slot_disable_log_dirty(struct kvm *kvm,
				       struct kvm_memory_slot *slot)
{
	kvm_mmu_slot_set_dirty(kvm, slot);
}

static void vmx_flush_log_dirty(struct kvm *kvm)
{
	kvm_flush_pml_buffers(kvm);
}

static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
					   struct kvm_memory_slot *memslot,
					   gfn_t offset, unsigned long mask)
{
	kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
}

7502 7503 7504 7505 7506
static int vmx_pre_block(struct kvm_vcpu *vcpu)
{
	if (pi_pre_block(vcpu))
		return 1;

7507 7508 7509
	if (kvm_lapic_hv_timer_in_use(vcpu))
		kvm_lapic_switch_to_sw_timer(vcpu);

7510 7511 7512 7513 7514
	return 0;
}

static void vmx_post_block(struct kvm_vcpu *vcpu)
{
7515
	if (kvm_x86_ops.set_hv_timer)
7516 7517
		kvm_lapic_switch_to_hv_timer(vcpu);

7518 7519 7520
	pi_post_block(vcpu);
}

7521 7522 7523 7524
static void vmx_setup_mce(struct kvm_vcpu *vcpu)
{
	if (vcpu->arch.mcg_cap & MCG_LMCE_P)
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7525
			FEAT_CTL_LMCE_ENABLED;
7526 7527
	else
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7528
			~FEAT_CTL_LMCE_ENABLED;
7529 7530
}

7531
static int vmx_smi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
7532
{
7533 7534
	/* we need a nested vmexit to enter SMM, postpone if run is pending */
	if (to_vmx(vcpu)->nested.nested_run_pending)
7535
		return -EBUSY;
7536
	return !is_smm(vcpu);
7537 7538
}

7539 7540
static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
{
7541 7542 7543 7544 7545 7546 7547 7548
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
	if (vmx->nested.smm.guest_mode)
		nested_vmx_vmexit(vcpu, -1, 0, 0);

	vmx->nested.smm.vmxon = vmx->nested.vmxon;
	vmx->nested.vmxon = false;
7549
	vmx_clear_hlt(vcpu);
7550 7551 7552
	return 0;
}

7553
static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
7554
{
7555 7556 7557 7558 7559 7560 7561 7562 7563
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int ret;

	if (vmx->nested.smm.vmxon) {
		vmx->nested.vmxon = true;
		vmx->nested.smm.vmxon = false;
	}

	if (vmx->nested.smm.guest_mode) {
7564
		ret = nested_vmx_enter_non_root_mode(vcpu, false);
7565 7566 7567 7568 7569
		if (ret)
			return ret;

		vmx->nested.smm.guest_mode = false;
	}
7570 7571 7572
	return 0;
}

7573
static void enable_smi_window(struct kvm_vcpu *vcpu)
7574
{
7575
	/* RSM will cause a vmexit anyway.  */
7576 7577
}

7578 7579 7580 7581 7582
static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
{
	return to_vmx(vcpu)->nested.vmxon;
}

7583 7584 7585 7586 7587 7588 7589 7590 7591 7592
static void vmx_migrate_timers(struct kvm_vcpu *vcpu)
{
	if (is_guest_mode(vcpu)) {
		struct hrtimer *timer = &to_vmx(vcpu)->nested.preemption_timer;

		if (hrtimer_try_to_cancel(timer) == 1)
			hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
	}
}

7593
static void hardware_unsetup(void)
7594 7595 7596 7597 7598 7599 7600 7601 7602 7603 7604 7605 7606 7607 7608
{
	if (nested)
		nested_vmx_hardware_unsetup();

	free_kvm_area();
}

static bool vmx_check_apicv_inhibit_reasons(ulong bit)
{
	ulong supported = BIT(APICV_INHIBIT_REASON_DISABLE) |
			  BIT(APICV_INHIBIT_REASON_HYPERV);

	return supported & BIT(bit);
}

7609
static struct kvm_x86_ops vmx_x86_ops __initdata = {
7610 7611 7612 7613 7614 7615 7616 7617 7618 7619 7620 7621 7622 7623 7624 7625 7626 7627
	.hardware_unsetup = hardware_unsetup,

	.hardware_enable = hardware_enable,
	.hardware_disable = hardware_disable,
	.cpu_has_accelerated_tpr = report_flexpriority,
	.has_emulated_msr = vmx_has_emulated_msr,

	.vm_size = sizeof(struct kvm_vmx),
	.vm_init = vmx_vm_init,

	.vcpu_create = vmx_create_vcpu,
	.vcpu_free = vmx_free_vcpu,
	.vcpu_reset = vmx_vcpu_reset,

	.prepare_guest_switch = vmx_prepare_switch_to_guest,
	.vcpu_load = vmx_vcpu_load,
	.vcpu_put = vmx_vcpu_put,

7628
	.update_exception_bitmap = update_exception_bitmap,
7629 7630 7631 7632 7633 7634 7635 7636 7637 7638 7639 7640 7641 7642 7643 7644 7645 7646 7647 7648 7649
	.get_msr_feature = vmx_get_msr_feature,
	.get_msr = vmx_get_msr,
	.set_msr = vmx_set_msr,
	.get_segment_base = vmx_get_segment_base,
	.get_segment = vmx_get_segment,
	.set_segment = vmx_set_segment,
	.get_cpl = vmx_get_cpl,
	.get_cs_db_l_bits = vmx_get_cs_db_l_bits,
	.set_cr0 = vmx_set_cr0,
	.set_cr4 = vmx_set_cr4,
	.set_efer = vmx_set_efer,
	.get_idt = vmx_get_idt,
	.set_idt = vmx_set_idt,
	.get_gdt = vmx_get_gdt,
	.set_gdt = vmx_set_gdt,
	.set_dr7 = vmx_set_dr7,
	.sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
	.cache_reg = vmx_cache_reg,
	.get_rflags = vmx_get_rflags,
	.set_rflags = vmx_set_rflags,

7650
	.tlb_flush_all = vmx_flush_tlb_all,
7651
	.tlb_flush_current = vmx_flush_tlb_current,
7652
	.tlb_flush_gva = vmx_flush_tlb_gva,
7653
	.tlb_flush_guest = vmx_flush_tlb_guest,
7654 7655 7656 7657 7658 7659 7660 7661 7662 7663 7664 7665 7666 7667 7668 7669 7670 7671 7672 7673 7674 7675 7676 7677 7678 7679 7680 7681 7682 7683

	.run = vmx_vcpu_run,
	.handle_exit = vmx_handle_exit,
	.skip_emulated_instruction = vmx_skip_emulated_instruction,
	.update_emulated_instruction = vmx_update_emulated_instruction,
	.set_interrupt_shadow = vmx_set_interrupt_shadow,
	.get_interrupt_shadow = vmx_get_interrupt_shadow,
	.patch_hypercall = vmx_patch_hypercall,
	.set_irq = vmx_inject_irq,
	.set_nmi = vmx_inject_nmi,
	.queue_exception = vmx_queue_exception,
	.cancel_injection = vmx_cancel_injection,
	.interrupt_allowed = vmx_interrupt_allowed,
	.nmi_allowed = vmx_nmi_allowed,
	.get_nmi_mask = vmx_get_nmi_mask,
	.set_nmi_mask = vmx_set_nmi_mask,
	.enable_nmi_window = enable_nmi_window,
	.enable_irq_window = enable_irq_window,
	.update_cr8_intercept = update_cr8_intercept,
	.set_virtual_apic_mode = vmx_set_virtual_apic_mode,
	.set_apic_access_page_addr = vmx_set_apic_access_page_addr,
	.refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
	.load_eoi_exitmap = vmx_load_eoi_exitmap,
	.apicv_post_state_restore = vmx_apicv_post_state_restore,
	.check_apicv_inhibit_reasons = vmx_check_apicv_inhibit_reasons,
	.hwapic_irr_update = vmx_hwapic_irr_update,
	.hwapic_isr_update = vmx_hwapic_isr_update,
	.guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
	.sync_pir_to_irr = vmx_sync_pir_to_irr,
	.deliver_posted_interrupt = vmx_deliver_posted_interrupt,
7684
	.dy_apicv_has_pending_interrupt = pi_has_pending_interrupt,
7685 7686 7687 7688 7689 7690 7691

	.set_tss_addr = vmx_set_tss_addr,
	.set_identity_map_addr = vmx_set_identity_map_addr,
	.get_mt_mask = vmx_get_mt_mask,

	.get_exit_info = vmx_get_exit_info,

7692
	.vcpu_after_set_cpuid = vmx_vcpu_after_set_cpuid,
7693 7694 7695 7696 7697 7698 7699 7700 7701 7702 7703 7704 7705 7706 7707 7708 7709 7710 7711 7712 7713 7714 7715

	.has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,

	.write_l1_tsc_offset = vmx_write_l1_tsc_offset,

	.load_mmu_pgd = vmx_load_mmu_pgd,

	.check_intercept = vmx_check_intercept,
	.handle_exit_irqoff = vmx_handle_exit_irqoff,

	.request_immediate_exit = vmx_request_immediate_exit,

	.sched_in = vmx_sched_in,

	.slot_enable_log_dirty = vmx_slot_enable_log_dirty,
	.slot_disable_log_dirty = vmx_slot_disable_log_dirty,
	.flush_log_dirty = vmx_flush_log_dirty,
	.enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,

	.pre_block = vmx_pre_block,
	.post_block = vmx_post_block,

	.pmu_ops = &intel_pmu_ops,
7716
	.nested_ops = &vmx_nested_ops,
7717

7718
	.update_pi_irte = pi_update_irte,
7719 7720 7721 7722 7723 7724 7725 7726 7727 7728 7729 7730 7731

#ifdef CONFIG_X86_64
	.set_hv_timer = vmx_set_hv_timer,
	.cancel_hv_timer = vmx_cancel_hv_timer,
#endif

	.setup_mce = vmx_setup_mce,

	.smi_allowed = vmx_smi_allowed,
	.pre_enter_smm = vmx_pre_enter_smm,
	.pre_leave_smm = vmx_pre_leave_smm,
	.enable_smi_window = enable_smi_window,

7732
	.can_emulate_instruction = vmx_can_emulate_instruction,
7733
	.apic_init_signal_blocked = vmx_apic_init_signal_blocked,
7734
	.migrate_timers = vmx_migrate_timers,
7735 7736

	.msr_filter_changed = vmx_msr_filter_changed,
7737 7738
};

7739 7740 7741
static __init int hardware_setup(void)
{
	unsigned long host_bndcfgs;
7742
	struct desc_ptr dt;
7743
	int r, i, ept_lpage_level;
7744

7745 7746 7747
	store_idt(&dt);
	host_idt_base = dt.address;

7748 7749
	for (i = 0; i < ARRAY_SIZE(vmx_uret_msrs_list); ++i)
		kvm_define_user_return_msr(i, vmx_uret_msrs_list[i]);
7750 7751 7752 7753 7754 7755 7756 7757 7758 7759 7760 7761

	if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
		return -EIO;

	if (boot_cpu_has(X86_FEATURE_NX))
		kvm_enable_efer_bits(EFER_NX);

	if (boot_cpu_has(X86_FEATURE_MPX)) {
		rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
		WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
	}

7762
	if (!cpu_has_vmx_mpx())
7763 7764 7765
		supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS |
				    XFEATURE_MASK_BNDCSR);

7766 7767 7768 7769 7770 7771 7772 7773 7774 7775 7776 7777 7778 7779 7780 7781 7782 7783 7784 7785 7786 7787 7788 7789 7790 7791 7792 7793
	if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
	    !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
		enable_vpid = 0;

	if (!cpu_has_vmx_ept() ||
	    !cpu_has_vmx_ept_4levels() ||
	    !cpu_has_vmx_ept_mt_wb() ||
	    !cpu_has_vmx_invept_global())
		enable_ept = 0;

	if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
		enable_ept_ad_bits = 0;

	if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
		enable_unrestricted_guest = 0;

	if (!cpu_has_vmx_flexpriority())
		flexpriority_enabled = 0;

	if (!cpu_has_virtual_nmis())
		enable_vnmi = 0;

	/*
	 * set_apic_access_page_addr() is used to reload apic access
	 * page upon invalidation.  No need to do anything if not
	 * using the APIC_ACCESS_ADDR VMCS field.
	 */
	if (!flexpriority_enabled)
7794
		vmx_x86_ops.set_apic_access_page_addr = NULL;
7795 7796

	if (!cpu_has_vmx_tpr_shadow())
7797
		vmx_x86_ops.update_cr8_intercept = NULL;
7798 7799 7800

#if IS_ENABLED(CONFIG_HYPERV)
	if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
7801
	    && enable_ept) {
7802 7803
		vmx_x86_ops.tlb_remote_flush = hv_remote_flush_tlb;
		vmx_x86_ops.tlb_remote_flush_with_range =
7804 7805
				hv_remote_flush_tlb_with_range;
	}
7806 7807 7808 7809 7810 7811 7812 7813 7814 7815 7816 7817
#endif

	if (!cpu_has_vmx_ple()) {
		ple_gap = 0;
		ple_window = 0;
		ple_window_grow = 0;
		ple_window_max = 0;
		ple_window_shrink = 0;
	}

	if (!cpu_has_vmx_apicv()) {
		enable_apicv = 0;
7818
		vmx_x86_ops.sync_pir_to_irr = NULL;
7819 7820 7821 7822 7823 7824 7825 7826 7827 7828 7829 7830
	}

	if (cpu_has_vmx_tsc_scaling()) {
		kvm_has_tsc_control = true;
		kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
		kvm_tsc_scaling_ratio_frac_bits = 48;
	}

	set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */

	if (enable_ept)
		vmx_enable_tdp();
7831 7832 7833 7834

	if (!enable_ept)
		ept_lpage_level = 0;
	else if (cpu_has_vmx_ept_1g_page())
7835
		ept_lpage_level = PG_LEVEL_1G;
7836
	else if (cpu_has_vmx_ept_2m_page())
7837
		ept_lpage_level = PG_LEVEL_2M;
7838
	else
7839
		ept_lpage_level = PG_LEVEL_4K;
7840
	kvm_configure_mmu(enable_ept, vmx_get_max_tdp_level(), ept_lpage_level);
7841 7842 7843 7844 7845 7846 7847 7848 7849

	/*
	 * Only enable PML when hardware supports PML feature, and both EPT
	 * and EPT A/D bit features are enabled -- PML depends on them to work.
	 */
	if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
		enable_pml = 0;

	if (!enable_pml) {
7850 7851 7852 7853
		vmx_x86_ops.slot_enable_log_dirty = NULL;
		vmx_x86_ops.slot_disable_log_dirty = NULL;
		vmx_x86_ops.flush_log_dirty = NULL;
		vmx_x86_ops.enable_log_dirty_pt_masked = NULL;
7854 7855 7856
	}

	if (!cpu_has_vmx_preemption_timer())
7857
		enable_preemption_timer = false;
7858

7859 7860
	if (enable_preemption_timer) {
		u64 use_timer_freq = 5000ULL * 1000 * 1000;
7861 7862 7863 7864 7865
		u64 vmx_msr;

		rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
		cpu_preemption_timer_multi =
			vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
7866 7867 7868 7869 7870 7871 7872 7873 7874 7875 7876 7877 7878 7879 7880

		if (tsc_khz)
			use_timer_freq = (u64)tsc_khz * 1000;
		use_timer_freq >>= cpu_preemption_timer_multi;

		/*
		 * KVM "disables" the preemption timer by setting it to its max
		 * value.  Don't use the timer if it might cause spurious exits
		 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
		 */
		if (use_timer_freq > 0xffffffffu / 10)
			enable_preemption_timer = false;
	}

	if (!enable_preemption_timer) {
7881 7882 7883
		vmx_x86_ops.set_hv_timer = NULL;
		vmx_x86_ops.cancel_hv_timer = NULL;
		vmx_x86_ops.request_immediate_exit = __kvm_request_immediate_exit;
7884 7885
	}

7886
	kvm_set_posted_intr_wakeup_handler(pi_wakeup_handler);
7887 7888 7889

	kvm_mce_cap_supported |= MCG_LMCE_P;

7890 7891 7892 7893 7894
	if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
		return -EINVAL;
	if (!enable_ept || !cpu_has_vmx_intel_pt())
		pt_mode = PT_MODE_SYSTEM;

7895
	if (nested) {
7896
		nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
7897
					   vmx_capability.ept);
7898

7899
		r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
7900 7901 7902 7903
		if (r)
			return r;
	}

7904
	vmx_set_cpu_caps();
7905

7906 7907 7908 7909 7910 7911
	r = alloc_kvm_area();
	if (r)
		nested_vmx_hardware_unsetup();
	return r;
}

7912
static struct kvm_x86_init_ops vmx_init_ops __initdata = {
A
Avi Kivity 已提交
7913 7914
	.cpu_has_kvm_support = cpu_has_kvm_support,
	.disabled_by_bios = vmx_disabled_by_bios,
Y
Yang, Sheng 已提交
7915
	.check_processor_compatibility = vmx_check_processor_compat,
7916
	.hardware_setup = hardware_setup,
7917

7918
	.runtime_ops = &vmx_x86_ops,
A
Avi Kivity 已提交
7919 7920
};

7921
static void vmx_cleanup_l1d_flush(void)
7922 7923 7924 7925 7926
{
	if (vmx_l1d_flush_pages) {
		free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
		vmx_l1d_flush_pages = NULL;
	}
7927 7928
	/* Restore state so sysfs ignores VMX */
	l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
7929 7930
}

7931 7932 7933 7934 7935 7936 7937 7938 7939 7940 7941 7942 7943 7944 7945 7946 7947 7948 7949 7950 7951 7952 7953 7954
static void vmx_exit(void)
{
#ifdef CONFIG_KEXEC_CORE
	RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
	synchronize_rcu();
#endif

	kvm_exit();

#if IS_ENABLED(CONFIG_HYPERV)
	if (static_branch_unlikely(&enable_evmcs)) {
		int cpu;
		struct hv_vp_assist_page *vp_ap;
		/*
		 * Reset everything to support using non-enlightened VMCS
		 * access later (e.g. when we reload the module with
		 * enlightened_vmcs=0)
		 */
		for_each_online_cpu(cpu) {
			vp_ap =	hv_get_vp_assist_page(cpu);

			if (!vp_ap)
				continue;

7955
			vp_ap->nested_control.features.directhypercall = 0;
7956 7957 7958 7959 7960 7961 7962 7963 7964 7965 7966
			vp_ap->current_nested_vmcs = 0;
			vp_ap->enlighten_vmentry = 0;
		}

		static_branch_disable(&enable_evmcs);
	}
#endif
	vmx_cleanup_l1d_flush();
}
module_exit(vmx_exit);

A
Avi Kivity 已提交
7967 7968
static int __init vmx_init(void)
{
7969
	int r, cpu;
7970 7971 7972 7973 7974 7975 7976 7977 7978 7979 7980 7981 7982 7983 7984 7985 7986 7987 7988 7989 7990 7991 7992 7993 7994

#if IS_ENABLED(CONFIG_HYPERV)
	/*
	 * Enlightened VMCS usage should be recommended and the host needs
	 * to support eVMCS v1 or above. We can also disable eVMCS support
	 * with module parameter.
	 */
	if (enlightened_vmcs &&
	    ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
	    (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
	    KVM_EVMCS_VERSION) {
		int cpu;

		/* Check that we have assist pages on all online CPUs */
		for_each_online_cpu(cpu) {
			if (!hv_get_vp_assist_page(cpu)) {
				enlightened_vmcs = false;
				break;
			}
		}

		if (enlightened_vmcs) {
			pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
			static_branch_enable(&enable_evmcs);
		}
7995 7996 7997 7998 7999

		if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
			vmx_x86_ops.enable_direct_tlbflush
				= hv_enable_direct_tlbflush;

8000 8001 8002 8003 8004
	} else {
		enlightened_vmcs = false;
	}
#endif

8005
	r = kvm_init(&vmx_init_ops, sizeof(struct vcpu_vmx),
8006
		     __alignof__(struct vcpu_vmx), THIS_MODULE);
8007
	if (r)
8008
		return r;
S
Sheng Yang 已提交
8009

8010
	/*
8011 8012 8013 8014 8015 8016
	 * Must be called after kvm_init() so enable_ept is properly set
	 * up. Hand the parameter mitigation value in which was stored in
	 * the pre module init parser. If no parameter was given, it will
	 * contain 'auto' which will be turned into the default 'cond'
	 * mitigation mode.
	 */
8017 8018 8019 8020
	r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
	if (r) {
		vmx_exit();
		return r;
8021
	}
S
Sheng Yang 已提交
8022

8023 8024
	for_each_possible_cpu(cpu) {
		INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
8025

8026
		pi_init_cpu(cpu);
8027 8028
	}

8029
#ifdef CONFIG_KEXEC_CORE
8030 8031 8032
	rcu_assign_pointer(crash_vmclear_loaded_vmcss,
			   crash_vmclear_local_loaded_vmcss);
#endif
8033
	vmx_check_vmcs12_offsets();
8034

8035
	/*
8036 8037 8038
	 * Shadow paging doesn't have a (further) performance penalty
	 * from GUEST_MAXPHYADDR < HOST_MAXPHYADDR so enable it
	 * by default
8039
	 */
8040 8041
	if (!enable_ept)
		allow_smaller_maxphyaddr = true;
8042

8043
	return 0;
A
Avi Kivity 已提交
8044
}
8045
module_init(vmx_init);