vmx.c 221.2 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
A
Avi Kivity 已提交
2 3 4 5 6 7 8
/*
 * Kernel-based Virtual Machine driver for Linux
 *
 * This module enables machines with Intel VT-x extensions to run virtual
 * machines without emulation or binary translation.
 *
 * Copyright (C) 2006 Qumranet, Inc.
N
Nicolas Kaiser 已提交
9
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
10 11 12 13 14 15
 *
 * Authors:
 *   Avi Kivity   <avi@qumranet.com>
 *   Yaniv Kamay  <yaniv@qumranet.com>
 */

16 17 18 19
#include <linux/frame.h>
#include <linux/highmem.h>
#include <linux/hrtimer.h>
#include <linux/kernel.h>
20
#include <linux/kvm_host.h>
A
Avi Kivity 已提交
21
#include <linux/module.h>
22
#include <linux/moduleparam.h>
23
#include <linux/mod_devicetable.h>
24 25
#include <linux/mm.h>
#include <linux/sched.h>
26
#include <linux/sched/smt.h>
27
#include <linux/slab.h>
28
#include <linux/tboot.h>
29
#include <linux/trace_events.h>
A
Avi Kivity 已提交
30

31
#include <asm/apic.h>
32
#include <asm/asm.h>
33
#include <asm/cpu.h>
34
#include <asm/debugreg.h>
A
Anthony Liguori 已提交
35
#include <asm/desc.h>
36
#include <asm/fpu/internal.h>
37
#include <asm/io.h>
38
#include <asm/irq_remapping.h>
39 40 41
#include <asm/kexec.h>
#include <asm/perf_event.h>
#include <asm/mce.h>
42
#include <asm/mmu_context.h>
43
#include <asm/mshyperv.h>
44 45 46
#include <asm/spec-ctrl.h>
#include <asm/virtext.h>
#include <asm/vmx.h>
A
Avi Kivity 已提交
47

48
#include "capabilities.h"
49
#include "cpuid.h"
50
#include "evmcs.h"
51 52 53 54
#include "irq.h"
#include "kvm_cache_regs.h"
#include "lapic.h"
#include "mmu.h"
55
#include "nested.h"
56
#include "ops.h"
57
#include "pmu.h"
58
#include "trace.h"
59
#include "vmcs.h"
60
#include "vmcs12.h"
61
#include "vmx.h"
62
#include "x86.h"
63

A
Avi Kivity 已提交
64 65 66
MODULE_AUTHOR("Qumranet");
MODULE_LICENSE("GPL");

67 68 69 70 71 72
static const struct x86_cpu_id vmx_cpu_id[] = {
	X86_FEATURE_MATCH(X86_FEATURE_VMX),
	{}
};
MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);

73
bool __read_mostly enable_vpid = 1;
74
module_param_named(vpid, enable_vpid, bool, 0444);
75

76 77 78
static bool __read_mostly enable_vnmi = 1;
module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);

79
bool __read_mostly flexpriority_enabled = 1;
80
module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
81

82
bool __read_mostly enable_ept = 1;
83
module_param_named(ept, enable_ept, bool, S_IRUGO);
S
Sheng Yang 已提交
84

85
bool __read_mostly enable_unrestricted_guest = 1;
86 87 88
module_param_named(unrestricted_guest,
			enable_unrestricted_guest, bool, S_IRUGO);

89
bool __read_mostly enable_ept_ad_bits = 1;
90 91
module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);

92
static bool __read_mostly emulate_invalid_guest_state = true;
93
module_param(emulate_invalid_guest_state, bool, S_IRUGO);
94

95
static bool __read_mostly fasteoi = 1;
96 97
module_param(fasteoi, bool, S_IRUGO);

98
bool __read_mostly enable_apicv = 1;
99
module_param(enable_apicv, bool, S_IRUGO);
100

101 102 103 104 105
/*
 * If nested=1, nested virtualization is supported, i.e., guests may use
 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
 * use VMX instructions.
 */
106
static bool __read_mostly nested = 1;
107 108
module_param(nested, bool, S_IRUGO);

109
bool __read_mostly enable_pml = 1;
K
Kai Huang 已提交
110 111
module_param_named(pml, enable_pml, bool, S_IRUGO);

112 113 114
static bool __read_mostly dump_invalid_vmcs = 0;
module_param(dump_invalid_vmcs, bool, 0644);

115 116 117
#define MSR_BITMAP_MODE_X2APIC		1
#define MSR_BITMAP_MODE_X2APIC_APICV	2

118 119
#define KVM_VMX_TSC_MULTIPLIER_MAX     0xffffffffffffffffULL

120 121 122 123 124 125 126
/* Guest_tsc -> host_tsc conversion requires 64-bit division.  */
static int __read_mostly cpu_preemption_timer_multi;
static bool __read_mostly enable_preemption_timer = 1;
#ifdef CONFIG_X86_64
module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
#endif

127
#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
128 129 130 131
#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
#define KVM_VM_CR0_ALWAYS_ON				\
	(KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | 	\
	 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
132 133
#define KVM_CR4_GUEST_OWNED_BITS				      \
	(X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR      \
134
	 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
135

136
#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
137 138 139
#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)

140 141
#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))

142 143 144 145 146 147 148 149
#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
	RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
	RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
	RTIT_STATUS_BYTECNT))

#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
	(~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)

150 151 152 153
/*
 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
 * ple_gap:    upper bound on the amount of time between two successive
 *             executions of PAUSE in a loop. Also indicate if ple enabled.
154
 *             According to test, this time is usually smaller than 128 cycles.
155 156 157 158 159 160
 * ple_window: upper bound on the amount of time a guest is allowed to execute
 *             in a PAUSE loop. Tests indicate that most spinlocks are held for
 *             less than 2^12 cycles
 * Time is measured based on a counter that runs at the same rate as the TSC,
 * refer SDM volume 3b section 21.6.13 & 22.1.3.
 */
161
static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
162
module_param(ple_gap, uint, 0444);
R
Radim Krčmář 已提交
163

164 165
static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
module_param(ple_window, uint, 0444);
166

R
Radim Krčmář 已提交
167
/* Default doubles per-vcpu window every exit. */
168
static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
169
module_param(ple_window_grow, uint, 0444);
R
Radim Krčmář 已提交
170 171

/* Default resets per-vcpu window every exit to ple_window. */
172
static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
173
module_param(ple_window_shrink, uint, 0444);
R
Radim Krčmář 已提交
174 175

/* Default is to compute the maximum so we can never overflow. */
176 177
static unsigned int ple_window_max        = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
module_param(ple_window_max, uint, 0444);
R
Radim Krčmář 已提交
178

179 180 181 182
/* Default is SYSTEM mode, 1 for host-guest mode */
int __read_mostly pt_mode = PT_MODE_SYSTEM;
module_param(pt_mode, int, S_IRUGO);

183
static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
184
static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
185
static DEFINE_MUTEX(vmx_l1d_flush_mutex);
186

187 188
/* Storage for pre module init parameter parsing */
static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
189 190 191

static const struct {
	const char *option;
192
	bool for_parse;
193
} vmentry_l1d_param[] = {
194 195 196 197 198 199
	[VMENTER_L1D_FLUSH_AUTO]	 = {"auto", true},
	[VMENTER_L1D_FLUSH_NEVER]	 = {"never", true},
	[VMENTER_L1D_FLUSH_COND]	 = {"cond", true},
	[VMENTER_L1D_FLUSH_ALWAYS]	 = {"always", true},
	[VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
	[VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
200 201
};

202 203 204 205
#define L1D_CACHE_ORDER 4
static void *vmx_l1d_flush_pages;

static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
206
{
207
	struct page *page;
208
	unsigned int i;
209

210 211 212 213 214
	if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
		l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
		return 0;
	}

215 216 217
	if (!enable_ept) {
		l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
		return 0;
218 219
	}

220 221 222 223 224 225 226 227 228
	if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
		u64 msr;

		rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
		if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
			l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
			return 0;
		}
	}
229

230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	/* If set to auto use the default l1tf mitigation method */
	if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
		switch (l1tf_mitigation) {
		case L1TF_MITIGATION_OFF:
			l1tf = VMENTER_L1D_FLUSH_NEVER;
			break;
		case L1TF_MITIGATION_FLUSH_NOWARN:
		case L1TF_MITIGATION_FLUSH:
		case L1TF_MITIGATION_FLUSH_NOSMT:
			l1tf = VMENTER_L1D_FLUSH_COND;
			break;
		case L1TF_MITIGATION_FULL:
		case L1TF_MITIGATION_FULL_FORCE:
			l1tf = VMENTER_L1D_FLUSH_ALWAYS;
			break;
		}
	} else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
		l1tf = VMENTER_L1D_FLUSH_ALWAYS;
	}

250 251
	if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
	    !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
252 253 254 255
		/*
		 * This allocation for vmx_l1d_flush_pages is not tied to a VM
		 * lifetime and so should not be charged to a memcg.
		 */
256 257 258 259
		page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
		if (!page)
			return -ENOMEM;
		vmx_l1d_flush_pages = page_address(page);
260 261 262 263 264 265 266 267 268 269

		/*
		 * Initialize each page with a different pattern in
		 * order to protect against KSM in the nested
		 * virtualization case.
		 */
		for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
			memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
			       PAGE_SIZE);
		}
270 271 272 273
	}

	l1tf_vmx_mitigation = l1tf;

274 275 276 277
	if (l1tf != VMENTER_L1D_FLUSH_NEVER)
		static_branch_enable(&vmx_l1d_should_flush);
	else
		static_branch_disable(&vmx_l1d_should_flush);
278

279 280
	if (l1tf == VMENTER_L1D_FLUSH_COND)
		static_branch_enable(&vmx_l1d_flush_cond);
281
	else
282
		static_branch_disable(&vmx_l1d_flush_cond);
283 284 285 286 287 288 289 290 291
	return 0;
}

static int vmentry_l1d_flush_parse(const char *s)
{
	unsigned int i;

	if (s) {
		for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
292 293 294
			if (vmentry_l1d_param[i].for_parse &&
			    sysfs_streq(s, vmentry_l1d_param[i].option))
				return i;
295 296
		}
	}
297 298 299
	return -EINVAL;
}

300 301
static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
{
302
	int l1tf, ret;
303 304 305 306 307

	l1tf = vmentry_l1d_flush_parse(s);
	if (l1tf < 0)
		return l1tf;

308 309 310
	if (!boot_cpu_has(X86_BUG_L1TF))
		return 0;

311 312 313 314 315 316 317 318 319 320 321
	/*
	 * Has vmx_init() run already? If not then this is the pre init
	 * parameter parsing. In that case just store the value and let
	 * vmx_init() do the proper setup after enable_ept has been
	 * established.
	 */
	if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
		vmentry_l1d_flush_param = l1tf;
		return 0;
	}

322 323 324 325
	mutex_lock(&vmx_l1d_flush_mutex);
	ret = vmx_setup_l1d_flush(l1tf);
	mutex_unlock(&vmx_l1d_flush_mutex);
	return ret;
326 327
}

328 329
static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
{
330 331 332
	if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
		return sprintf(s, "???\n");

333
	return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
334 335 336 337 338 339
}

static const struct kernel_param_ops vmentry_l1d_flush_ops = {
	.set = vmentry_l1d_flush_set,
	.get = vmentry_l1d_flush_get,
};
340
module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
341

342 343
static bool guest_state_valid(struct kvm_vcpu *vcpu);
static u32 vmx_segment_access_rights(struct kvm_segment *var);
344
static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
A
Ashok Raj 已提交
345
							  u32 msr, int type);
346

347 348
void vmx_vmexit(void);

349 350 351 352 353 354
#define vmx_insn_failed(fmt...)		\
do {					\
	WARN_ONCE(1, fmt);		\
	pr_warn_ratelimited(fmt);	\
} while (0)

355 356 357 358 359 360 361 362
asmlinkage void vmread_error(unsigned long field, bool fault)
{
	if (fault)
		kvm_spurious_fault();
	else
		vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
}

363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390
noinline void vmwrite_error(unsigned long field, unsigned long value)
{
	vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
			field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
}

noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
{
	vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
}

noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
{
	vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
}

noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
{
	vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
			ext, vpid, gva);
}

noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
{
	vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
			ext, eptp, gpa);
}

A
Avi Kivity 已提交
391
static DEFINE_PER_CPU(struct vmcs *, vmxarea);
392
DEFINE_PER_CPU(struct vmcs *, current_vmcs);
393 394 395 396 397
/*
 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
 */
static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
A
Avi Kivity 已提交
398

399 400 401 402 403 404 405
/*
 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
 * can find which vCPU should be waken up.
 */
static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);

406 407 408
static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
static DEFINE_SPINLOCK(vmx_vpid_lock);

409 410
struct vmcs_config vmcs_config;
struct vmx_capability vmx_capability;
S
Sheng Yang 已提交
411

A
Avi Kivity 已提交
412 413 414 415 416 417 418 419
#define VMX_SEGMENT_FIELD(seg)					\
	[VCPU_SREG_##seg] = {                                   \
		.selector = GUEST_##seg##_SELECTOR,		\
		.base = GUEST_##seg##_BASE,		   	\
		.limit = GUEST_##seg##_LIMIT,		   	\
		.ar_bytes = GUEST_##seg##_AR_BYTES,	   	\
	}

420
static const struct kvm_vmx_segment_field {
A
Avi Kivity 已提交
421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
	unsigned selector;
	unsigned base;
	unsigned limit;
	unsigned ar_bytes;
} kvm_vmx_segment_fields[] = {
	VMX_SEGMENT_FIELD(CS),
	VMX_SEGMENT_FIELD(DS),
	VMX_SEGMENT_FIELD(ES),
	VMX_SEGMENT_FIELD(FS),
	VMX_SEGMENT_FIELD(GS),
	VMX_SEGMENT_FIELD(SS),
	VMX_SEGMENT_FIELD(TR),
	VMX_SEGMENT_FIELD(LDTR),
};

436
static unsigned long host_idt_base;
437

438
/*
439 440 441 442 443
 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
 * will emulate SYSCALL in legacy mode if the vendor string in guest
 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
 * support this emulation, IA32_STAR must always be included in
 * vmx_msr_index[], even in i386 builds.
444
 */
445
const u32 vmx_msr_index[] = {
446
#ifdef CONFIG_X86_64
447
	MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
A
Avi Kivity 已提交
448
#endif
B
Brian Gerst 已提交
449
	MSR_EFER, MSR_TSC_AUX, MSR_STAR,
450
	MSR_IA32_TSX_CTRL,
A
Avi Kivity 已提交
451 452
};

453 454 455 456
#if IS_ENABLED(CONFIG_HYPERV)
static bool __read_mostly enlightened_vmcs = true;
module_param(enlightened_vmcs, bool, 0444);

457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476
/* check_ept_pointer() should be under protection of ept_pointer_lock. */
static void check_ept_pointer_match(struct kvm *kvm)
{
	struct kvm_vcpu *vcpu;
	u64 tmp_eptp = INVALID_PAGE;
	int i;

	kvm_for_each_vcpu(i, vcpu, kvm) {
		if (!VALID_PAGE(tmp_eptp)) {
			tmp_eptp = to_vmx(vcpu)->ept_pointer;
		} else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
			to_kvm_vmx(kvm)->ept_pointers_match
				= EPT_POINTERS_MISMATCH;
			return;
		}
	}

	to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
}

477
static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
		void *data)
{
	struct kvm_tlb_range *range = data;

	return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
			range->pages);
}

static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
		struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
{
	u64 ept_pointer = to_vmx(vcpu)->ept_pointer;

	/*
	 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
	 * of the base of EPT PML4 table, strip off EPT configuration
	 * information.
	 */
	if (range)
		return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
				kvm_fill_hv_flush_list_func, (void *)range);
	else
		return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
}

static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
		struct kvm_tlb_range *range)
505
{
506
	struct kvm_vcpu *vcpu;
507
	int ret = 0, i;
508 509 510 511 512 513 514

	spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);

	if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
		check_ept_pointer_match(kvm);

	if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
515
		kvm_for_each_vcpu(i, vcpu, kvm) {
516 517 518 519
			/* If ept_pointer is invalid pointer, bypass flush request. */
			if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
				ret |= __hv_remote_flush_tlb_with_range(
					kvm, vcpu, range);
520
		}
521
	} else {
522 523
		ret = __hv_remote_flush_tlb_with_range(kvm,
				kvm_get_vcpu(kvm, 0), range);
524 525 526 527 528
	}

	spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
	return ret;
}
529 530 531 532 533
static int hv_remote_flush_tlb(struct kvm *kvm)
{
	return hv_remote_flush_tlb_with_range(kvm, NULL);
}

534 535 536 537 538 539 540 541 542
static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
{
	struct hv_enlightened_vmcs *evmcs;
	struct hv_partition_assist_pg **p_hv_pa_pg =
			&vcpu->kvm->arch.hyperv.hv_pa_pg;
	/*
	 * Synthetic VM-Exit is not enabled in current code and so All
	 * evmcs in singe VM shares same assist page.
	 */
543
	if (!*p_hv_pa_pg)
544
		*p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL);
545 546 547

	if (!*p_hv_pa_pg)
		return -ENOMEM;
548 549 550 551 552

	evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;

	evmcs->partition_assist_page =
		__pa(*p_hv_pa_pg);
553
	evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
554 555 556 557 558
	evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;

	return 0;
}

559 560
#endif /* IS_ENABLED(CONFIG_HYPERV) */

561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591
/*
 * Comment's format: document - errata name - stepping - processor name.
 * Refer from
 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
 */
static u32 vmx_preemption_cpu_tfms[] = {
/* 323344.pdf - BA86   - D0 - Xeon 7500 Series */
0x000206E6,
/* 323056.pdf - AAX65  - C2 - Xeon L3406 */
/* 322814.pdf - AAT59  - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
/* 322911.pdf - AAU65  - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
0x00020652,
/* 322911.pdf - AAU65  - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
0x00020655,
/* 322373.pdf - AAO95  - B1 - Xeon 3400 Series */
/* 322166.pdf - AAN92  - B1 - i7-800 and i5-700 Desktop */
/*
 * 320767.pdf - AAP86  - B1 -
 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
 */
0x000106E5,
/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
0x000106A0,
/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
0x000106A1,
/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
0x000106A4,
 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
0x000106A5,
592 593
 /* Xeon E3-1220 V2 */
0x000306A8,
594 595 596 597 598 599 600 601
};

static inline bool cpu_has_broken_vmx_preemption_timer(void)
{
	u32 eax = cpuid_eax(0x00000001), i;

	/* Clear the reserved bits */
	eax &= ~(0x3U << 14 | 0xfU << 28);
602
	for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
603 604 605 606 607 608
		if (eax == vmx_preemption_cpu_tfms[i])
			return true;

	return false;
}

609
static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
610
{
611
	return flexpriority_enabled && lapic_in_kernel(vcpu);
612 613
}

614 615 616 617 618
static inline bool report_flexpriority(void)
{
	return flexpriority_enabled;
}

619
static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
620 621 622
{
	int i;

623
	for (i = 0; i < vmx->nmsrs; ++i)
624
		if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
625 626 627 628
			return i;
	return -1;
}

629
struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
630 631 632
{
	int i;

R
Rusty Russell 已提交
633
	i = __find_msr_index(vmx, msr);
634
	if (i >= 0)
635
		return &vmx->guest_msrs[i];
A
Al Viro 已提交
636
	return NULL;
637 638
}

639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
static int vmx_set_guest_msr(struct vcpu_vmx *vmx, struct shared_msr_entry *msr, u64 data)
{
	int ret = 0;

	u64 old_msr_data = msr->data;
	msr->data = data;
	if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
		preempt_disable();
		ret = kvm_set_shared_msr(msr->index, msr->data,
					 msr->mask);
		preempt_enable();
		if (ret)
			msr->data = old_msr_data;
	}
	return ret;
}

656 657 658 659 660 661 662 663 664
void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
{
	vmcs_clear(loaded_vmcs->vmcs);
	if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
		vmcs_clear(loaded_vmcs->shadow_vmcs);
	loaded_vmcs->cpu = -1;
	loaded_vmcs->launched = 0;
}

665
#ifdef CONFIG_KEXEC_CORE
666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702
/*
 * This bitmap is used to indicate whether the vmclear
 * operation is enabled on all cpus. All disabled by
 * default.
 */
static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;

static inline void crash_enable_local_vmclear(int cpu)
{
	cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
}

static inline void crash_disable_local_vmclear(int cpu)
{
	cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
}

static inline int crash_local_vmclear_enabled(int cpu)
{
	return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
}

static void crash_vmclear_local_loaded_vmcss(void)
{
	int cpu = raw_smp_processor_id();
	struct loaded_vmcs *v;

	if (!crash_local_vmclear_enabled(cpu))
		return;

	list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
			    loaded_vmcss_on_cpu_link)
		vmcs_clear(v->vmcs);
}
#else
static inline void crash_enable_local_vmclear(int cpu) { }
static inline void crash_disable_local_vmclear(int cpu) { }
703
#endif /* CONFIG_KEXEC_CORE */
704

705
static void __loaded_vmcs_clear(void *arg)
A
Avi Kivity 已提交
706
{
707
	struct loaded_vmcs *loaded_vmcs = arg;
708
	int cpu = raw_smp_processor_id();
A
Avi Kivity 已提交
709

710 711 712
	if (loaded_vmcs->cpu != cpu)
		return; /* vcpu migration can race with cpu offline */
	if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
A
Avi Kivity 已提交
713
		per_cpu(current_vmcs, cpu) = NULL;
714
	crash_disable_local_vmclear(cpu);
715
	list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
716 717 718 719 720 721 722 723 724

	/*
	 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
	 * is before setting loaded_vmcs->vcpu to -1 which is done in
	 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
	 * then adds the vmcs into percpu list before it is deleted.
	 */
	smp_wmb();

725
	loaded_vmcs_init(loaded_vmcs);
726
	crash_enable_local_vmclear(cpu);
A
Avi Kivity 已提交
727 728
}

729
void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
A
Avi Kivity 已提交
730
{
731 732 733 734 735
	int cpu = loaded_vmcs->cpu;

	if (cpu != -1)
		smp_call_function_single(cpu,
			 __loaded_vmcs_clear, loaded_vmcs, 1);
A
Avi Kivity 已提交
736 737
}

A
Avi Kivity 已提交
738 739 740 741 742 743
static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
				       unsigned field)
{
	bool ret;
	u32 mask = 1 << (seg * SEG_FIELD_NR + field);

744 745
	if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
		kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
A
Avi Kivity 已提交
746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
		vmx->segment_cache.bitmask = 0;
	}
	ret = vmx->segment_cache.bitmask & mask;
	vmx->segment_cache.bitmask |= mask;
	return ret;
}

static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
{
	u16 *p = &vmx->segment_cache.seg[seg].selector;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
		*p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
	return *p;
}

static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
{
	ulong *p = &vmx->segment_cache.seg[seg].base;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
		*p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
	return *p;
}

static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
{
	u32 *p = &vmx->segment_cache.seg[seg].limit;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
		*p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
	return *p;
}

static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
{
	u32 *p = &vmx->segment_cache.seg[seg].ar;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
		*p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
	return *p;
}

789
void update_exception_bitmap(struct kvm_vcpu *vcpu)
790 791 792
{
	u32 eb;

J
Jan Kiszka 已提交
793
	eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
794
	     (1u << DB_VECTOR) | (1u << AC_VECTOR);
795 796 797 798 799 800 801 802
	/*
	 * Guest access to VMware backdoor ports could legitimately
	 * trigger #GP because of TSS I/O permission bitmap.
	 * We intercept those #GP and allow access to them anyway
	 * as VMware does.
	 */
	if (enable_vmware_backdoor)
		eb |= (1u << GP_VECTOR);
J
Jan Kiszka 已提交
803 804 805 806
	if ((vcpu->guest_debug &
	     (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
	    (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
		eb |= 1u << BP_VECTOR;
807
	if (to_vmx(vcpu)->rmode.vm86_active)
808
		eb = ~0;
809
	if (enable_ept)
M
Miaohe Lin 已提交
810
		eb &= ~(1u << PF_VECTOR);
811 812 813 814 815 816 817 818 819

	/* When we are running a nested L2 guest and L1 specified for it a
	 * certain exception bitmap, we must trap the same exceptions and pass
	 * them to L1. When running L2, we will only handle the exceptions
	 * specified above if L1 did not want them.
	 */
	if (is_guest_mode(vcpu))
		eb |= get_vmcs12(vcpu)->exception_bitmap;

820 821 822
	vmcs_write32(EXCEPTION_BITMAP, eb);
}

823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
/*
 * Check if MSR is intercepted for currently loaded MSR bitmap.
 */
static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
{
	unsigned long *msr_bitmap;
	int f = sizeof(unsigned long);

	if (!cpu_has_vmx_msr_bitmap())
		return true;

	msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;

	if (msr <= 0x1fff) {
		return !!test_bit(msr, msr_bitmap + 0x800 / f);
	} else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
		msr &= 0x1fff;
		return !!test_bit(msr, msr_bitmap + 0xc00 / f);
	}

	return true;
}

846 847
static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
		unsigned long entry, unsigned long exit)
848
{
849 850
	vm_entry_controls_clearbit(vmx, entry);
	vm_exit_controls_clearbit(vmx, exit);
851 852
}

853
int vmx_find_msr_index(struct vmx_msrs *m, u32 msr)
854 855 856 857 858 859 860 861 862 863
{
	unsigned int i;

	for (i = 0; i < m->nr; ++i) {
		if (m->val[i].index == msr)
			return i;
	}
	return -ENOENT;
}

864 865
static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
{
866
	int i;
867 868
	struct msr_autoload *m = &vmx->msr_autoload;

869 870
	switch (msr) {
	case MSR_EFER:
871
		if (cpu_has_load_ia32_efer()) {
872 873
			clear_atomic_switch_msr_special(vmx,
					VM_ENTRY_LOAD_IA32_EFER,
874 875 876 877 878
					VM_EXIT_LOAD_IA32_EFER);
			return;
		}
		break;
	case MSR_CORE_PERF_GLOBAL_CTRL:
879
		if (cpu_has_load_perf_global_ctrl()) {
880
			clear_atomic_switch_msr_special(vmx,
881 882 883 884 885
					VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
					VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
			return;
		}
		break;
A
Avi Kivity 已提交
886
	}
887
	i = vmx_find_msr_index(&m->guest, msr);
888
	if (i < 0)
889
		goto skip_guest;
890 891 892
	--m->guest.nr;
	m->guest.val[i] = m->guest.val[m->guest.nr];
	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
A
Avi Kivity 已提交
893

894
skip_guest:
895
	i = vmx_find_msr_index(&m->host, msr);
896
	if (i < 0)
897
		return;
898 899 900

	--m->host.nr;
	m->host.val[i] = m->host.val[m->host.nr];
901
	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
902 903
}

904 905 906 907
static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
		unsigned long entry, unsigned long exit,
		unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
		u64 guest_val, u64 host_val)
908 909
{
	vmcs_write64(guest_val_vmcs, guest_val);
910 911
	if (host_val_vmcs != HOST_IA32_EFER)
		vmcs_write64(host_val_vmcs, host_val);
912 913
	vm_entry_controls_setbit(vmx, entry);
	vm_exit_controls_setbit(vmx, exit);
914 915
}

916
static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
917
				  u64 guest_val, u64 host_val, bool entry_only)
918
{
919
	int i, j = 0;
920 921
	struct msr_autoload *m = &vmx->msr_autoload;

922 923
	switch (msr) {
	case MSR_EFER:
924
		if (cpu_has_load_ia32_efer()) {
925 926
			add_atomic_switch_msr_special(vmx,
					VM_ENTRY_LOAD_IA32_EFER,
927 928 929 930 931 932 933 934
					VM_EXIT_LOAD_IA32_EFER,
					GUEST_IA32_EFER,
					HOST_IA32_EFER,
					guest_val, host_val);
			return;
		}
		break;
	case MSR_CORE_PERF_GLOBAL_CTRL:
935
		if (cpu_has_load_perf_global_ctrl()) {
936
			add_atomic_switch_msr_special(vmx,
937 938 939 940 941 942 943 944
					VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
					VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
					GUEST_IA32_PERF_GLOBAL_CTRL,
					HOST_IA32_PERF_GLOBAL_CTRL,
					guest_val, host_val);
			return;
		}
		break;
945 946 947 948 949 950 951
	case MSR_IA32_PEBS_ENABLE:
		/* PEBS needs a quiescent period after being disabled (to write
		 * a record).  Disabling PEBS through VMX MSR swapping doesn't
		 * provide that period, so a CPU could write host's record into
		 * guest's memory.
		 */
		wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
A
Avi Kivity 已提交
952 953
	}

954
	i = vmx_find_msr_index(&m->guest, msr);
955
	if (!entry_only)
956
		j = vmx_find_msr_index(&m->host, msr);
957

958 959
	if ((i < 0 && m->guest.nr == NR_LOADSTORE_MSRS) ||
		(j < 0 &&  m->host.nr == NR_LOADSTORE_MSRS)) {
960
		printk_once(KERN_WARNING "Not enough msr switch entries. "
961 962
				"Can't add msr %x\n", msr);
		return;
963
	}
964
	if (i < 0) {
965
		i = m->guest.nr++;
966
		vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
967
	}
968 969 970 971 972
	m->guest.val[i].index = msr;
	m->guest.val[i].value = guest_val;

	if (entry_only)
		return;
973

974 975
	if (j < 0) {
		j = m->host.nr++;
976
		vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
977
	}
978 979
	m->host.val[j].index = msr;
	m->host.val[j].value = host_val;
980 981
}

A
Avi Kivity 已提交
982
static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
983
{
984 985 986
	u64 guest_efer = vmx->vcpu.arch.efer;
	u64 ignore_bits = 0;

987 988 989
	/* Shadow paging assumes NX to be available.  */
	if (!enable_ept)
		guest_efer |= EFER_NX;
R
Roel Kluin 已提交
990

991
	/*
992
	 * LMA and LME handled by hardware; SCE meaningless outside long mode.
993
	 */
994
	ignore_bits |= EFER_SCE;
995 996 997 998 999 1000
#ifdef CONFIG_X86_64
	ignore_bits |= EFER_LMA | EFER_LME;
	/* SCE is meaningful only in long mode on Intel */
	if (guest_efer & EFER_LMA)
		ignore_bits &= ~(u64)EFER_SCE;
#endif
1001

1002 1003 1004 1005 1006
	/*
	 * On EPT, we can't emulate NX, so we must switch EFER atomically.
	 * On CPUs that support "load IA32_EFER", always switch EFER
	 * atomically, since it's faster than switching it manually.
	 */
1007
	if (cpu_has_load_ia32_efer() ||
1008
	    (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
1009 1010
		if (!(guest_efer & EFER_LMA))
			guest_efer &= ~EFER_LME;
1011 1012
		if (guest_efer != host_efer)
			add_atomic_switch_msr(vmx, MSR_EFER,
1013
					      guest_efer, host_efer, false);
1014 1015
		else
			clear_atomic_switch_msr(vmx, MSR_EFER);
1016
		return false;
1017
	} else {
1018 1019
		clear_atomic_switch_msr(vmx, MSR_EFER);

1020 1021 1022 1023 1024
		guest_efer &= ~ignore_bits;
		guest_efer |= host_efer & ignore_bits;

		vmx->guest_msrs[efer_offset].data = guest_efer;
		vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
1025

1026 1027
		return true;
	}
1028 1029
}

1030 1031 1032 1033 1034 1035
#ifdef CONFIG_X86_32
/*
 * On 32-bit kernels, VM exits still load the FS and GS bases from the
 * VMCS rather than the segment table.  KVM uses this helper to figure
 * out the current bases to poke them into the VMCS before entry.
 */
1036 1037
static unsigned long segment_base(u16 selector)
{
1038
	struct desc_struct *table;
1039 1040
	unsigned long v;

1041
	if (!(selector & ~SEGMENT_RPL_MASK))
1042 1043
		return 0;

1044
	table = get_current_gdt_ro();
1045

1046
	if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
1047 1048
		u16 ldt_selector = kvm_read_ldt();

1049
		if (!(ldt_selector & ~SEGMENT_RPL_MASK))
1050 1051
			return 0;

1052
		table = (struct desc_struct *)segment_base(ldt_selector);
1053
	}
1054
	v = get_desc_base(&table[selector >> 3]);
1055 1056
	return v;
}
1057
#endif
1058

1059 1060
static inline bool pt_can_write_msr(struct vcpu_vmx *vmx)
{
1061
	return vmx_pt_mode_is_host_guest() &&
1062 1063 1064
	       !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
}

1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
{
	u32 i;

	wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
	wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
	wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
	wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
	for (i = 0; i < addr_range; i++) {
		wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
		wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
	}
}

static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
{
	u32 i;

	rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
	rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
	rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
	rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
	for (i = 0; i < addr_range; i++) {
		rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
		rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
	}
}

static void pt_guest_enter(struct vcpu_vmx *vmx)
{
1095
	if (vmx_pt_mode_is_system())
1096 1097 1098
		return;

	/*
1099 1100
	 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
	 * Save host state before VM entry.
1101
	 */
1102
	rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1103 1104 1105 1106 1107 1108 1109 1110 1111
	if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
		wrmsrl(MSR_IA32_RTIT_CTL, 0);
		pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
		pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
	}
}

static void pt_guest_exit(struct vcpu_vmx *vmx)
{
1112
	if (vmx_pt_mode_is_system())
1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
		return;

	if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
		pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
		pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
	}

	/* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
	wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
}

1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
			unsigned long fs_base, unsigned long gs_base)
{
	if (unlikely(fs_sel != host->fs_sel)) {
		if (!(fs_sel & 7))
			vmcs_write16(HOST_FS_SELECTOR, fs_sel);
		else
			vmcs_write16(HOST_FS_SELECTOR, 0);
		host->fs_sel = fs_sel;
	}
	if (unlikely(gs_sel != host->gs_sel)) {
		if (!(gs_sel & 7))
			vmcs_write16(HOST_GS_SELECTOR, gs_sel);
		else
			vmcs_write16(HOST_GS_SELECTOR, 0);
		host->gs_sel = gs_sel;
	}
	if (unlikely(fs_base != host->fs_base)) {
		vmcs_writel(HOST_FS_BASE, fs_base);
		host->fs_base = fs_base;
	}
	if (unlikely(gs_base != host->gs_base)) {
		vmcs_writel(HOST_GS_BASE, gs_base);
		host->gs_base = gs_base;
	}
}

1151
void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
1152
{
1153
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1154
	struct vmcs_host_state *host_state;
1155
#ifdef CONFIG_X86_64
1156
	int cpu = raw_smp_processor_id();
1157
#endif
1158 1159
	unsigned long fs_base, gs_base;
	u16 fs_sel, gs_sel;
1160
	int i;
1161

1162 1163
	vmx->req_immediate_exit = false;

1164 1165 1166 1167 1168
	/*
	 * Note that guest MSRs to be saved/restored can also be changed
	 * when guest state is loaded. This happens when guest transitions
	 * to/from long-mode by setting MSR_EFER.LMA.
	 */
1169 1170
	if (!vmx->guest_msrs_ready) {
		vmx->guest_msrs_ready = true;
1171 1172 1173 1174 1175 1176
		for (i = 0; i < vmx->save_nmsrs; ++i)
			kvm_set_shared_msr(vmx->guest_msrs[i].index,
					   vmx->guest_msrs[i].data,
					   vmx->guest_msrs[i].mask);

	}
1177 1178 1179 1180

    	if (vmx->nested.need_vmcs12_to_shadow_sync)
		nested_sync_vmcs12_to_shadow(vcpu);

1181
	if (vmx->guest_state_loaded)
1182 1183
		return;

1184
	host_state = &vmx->loaded_vmcs->host_state;
1185

1186 1187 1188 1189
	/*
	 * Set host fs and gs selectors.  Unfortunately, 22.2.3 does not
	 * allow segment selectors with cpl > 0 or ti == 1.
	 */
1190
	host_state->ldt_sel = kvm_read_ldt();
1191 1192

#ifdef CONFIG_X86_64
1193 1194
	savesegment(ds, host_state->ds_sel);
	savesegment(es, host_state->es_sel);
1195 1196

	gs_base = cpu_kernelmode_gs_base(cpu);
1197 1198
	if (likely(is_64bit_mm(current->mm))) {
		save_fsgs_for_kvm();
1199 1200
		fs_sel = current->thread.fsindex;
		gs_sel = current->thread.gsindex;
1201
		fs_base = current->thread.fsbase;
1202
		vmx->msr_host_kernel_gs_base = current->thread.gsbase;
1203
	} else {
1204 1205
		savesegment(fs, fs_sel);
		savesegment(gs, gs_sel);
1206
		fs_base = read_msr(MSR_FS_BASE);
1207
		vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
1208
	}
A
Avi Kivity 已提交
1209

1210
	wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
P
Paolo Bonzini 已提交
1211
#else
1212 1213 1214 1215
	savesegment(fs, fs_sel);
	savesegment(gs, gs_sel);
	fs_base = segment_base(fs_sel);
	gs_base = segment_base(gs_sel);
1216
#endif
1217

1218
	vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
1219
	vmx->guest_state_loaded = true;
1220 1221
}

1222
static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
1223
{
1224 1225
	struct vmcs_host_state *host_state;

1226
	if (!vmx->guest_state_loaded)
1227 1228
		return;

1229
	host_state = &vmx->loaded_vmcs->host_state;
1230

1231
	++vmx->vcpu.stat.host_state_reload;
1232

1233
#ifdef CONFIG_X86_64
1234
	rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1235
#endif
1236 1237
	if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
		kvm_load_ldt(host_state->ldt_sel);
1238
#ifdef CONFIG_X86_64
1239
		load_gs_index(host_state->gs_sel);
1240
#else
1241
		loadsegment(gs, host_state->gs_sel);
1242 1243
#endif
	}
1244 1245
	if (host_state->fs_sel & 7)
		loadsegment(fs, host_state->fs_sel);
A
Avi Kivity 已提交
1246
#ifdef CONFIG_X86_64
1247 1248 1249
	if (unlikely(host_state->ds_sel | host_state->es_sel)) {
		loadsegment(ds, host_state->ds_sel);
		loadsegment(es, host_state->es_sel);
A
Avi Kivity 已提交
1250 1251
	}
#endif
1252
	invalidate_tss_limit();
1253
#ifdef CONFIG_X86_64
1254
	wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1255
#endif
1256
	load_fixmap_gdt(raw_smp_processor_id());
1257 1258
	vmx->guest_state_loaded = false;
	vmx->guest_msrs_ready = false;
1259 1260
}

1261 1262
#ifdef CONFIG_X86_64
static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
1263
{
1264
	preempt_disable();
1265
	if (vmx->guest_state_loaded)
1266 1267
		rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
	preempt_enable();
1268
	return vmx->msr_guest_kernel_gs_base;
1269 1270
}

1271 1272
static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
{
1273
	preempt_disable();
1274
	if (vmx->guest_state_loaded)
1275 1276
		wrmsrl(MSR_KERNEL_GS_BASE, data);
	preempt_enable();
1277 1278 1279 1280
	vmx->msr_guest_kernel_gs_base = data;
}
#endif

1281 1282 1283 1284 1285 1286
static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
{
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
	struct pi_desc old, new;
	unsigned int dest;

1287 1288 1289 1290 1291 1292 1293
	/*
	 * In case of hot-plug or hot-unplug, we may have to undo
	 * vmx_vcpu_pi_put even if there is no assigned device.  And we
	 * always keep PI.NDST up to date for simplicity: it makes the
	 * code easier, and CPU migration is not a fast path.
	 */
	if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
1294 1295
		return;

1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
	/*
	 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
	 * PI.NDST: pi_post_block is the one expected to change PID.NDST and the
	 * wakeup handler expects the vCPU to be on the blocked_vcpu_list that
	 * matches PI.NDST. Otherwise, a vcpu may not be able to be woken up
	 * correctly.
	 */
	if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR || vcpu->cpu == cpu) {
		pi_clear_sn(pi_desc);
		goto after_clear_sn;
	}

1308
	/* The full case.  */
1309 1310 1311
	do {
		old.control = new.control = pi_desc->control;

1312
		dest = cpu_physical_id(cpu);
1313

1314 1315 1316 1317
		if (x2apic_enabled())
			new.ndst = dest;
		else
			new.ndst = (dest << 8) & 0xFF00;
1318 1319

		new.sn = 0;
P
Paolo Bonzini 已提交
1320 1321
	} while (cmpxchg64(&pi_desc->control, old.control,
			   new.control) != old.control);
1322

1323 1324
after_clear_sn:

1325 1326 1327 1328 1329 1330 1331 1332
	/*
	 * Clear SN before reading the bitmap.  The VT-d firmware
	 * writes the bitmap and reads SN atomically (5.2.3 in the
	 * spec), so it doesn't really have a memory barrier that
	 * pairs with this, but we cannot do that and we need one.
	 */
	smp_mb__after_atomic();

1333
	if (!pi_is_pir_empty(pi_desc))
1334
		pi_set_on(pi_desc);
1335
}
1336

1337
void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu)
A
Avi Kivity 已提交
1338
{
1339
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1340
	bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
A
Avi Kivity 已提交
1341

1342
	if (!already_loaded) {
1343
		loaded_vmcs_clear(vmx->loaded_vmcs);
1344
		local_irq_disable();
1345
		crash_disable_local_vmclear(cpu);
1346 1347 1348 1349 1350 1351 1352 1353

		/*
		 * Read loaded_vmcs->cpu should be before fetching
		 * loaded_vmcs->loaded_vmcss_on_cpu_link.
		 * See the comments in __loaded_vmcs_clear().
		 */
		smp_rmb();

1354 1355
		list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
			 &per_cpu(loaded_vmcss_on_cpu, cpu));
1356
		crash_enable_local_vmclear(cpu);
1357
		local_irq_enable();
1358 1359 1360 1361 1362
	}

	if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
		per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
		vmcs_load(vmx->loaded_vmcs->vmcs);
A
Ashok Raj 已提交
1363
		indirect_branch_prediction_barrier();
1364 1365 1366
	}

	if (!already_loaded) {
1367
		void *gdt = get_current_gdt_ro();
1368 1369 1370
		unsigned long sysenter_esp;

		kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
1371

A
Avi Kivity 已提交
1372 1373
		/*
		 * Linux uses per-cpu TSS and GDT, so set these when switching
1374
		 * processors.  See 22.2.4.
A
Avi Kivity 已提交
1375
		 */
1376
		vmcs_writel(HOST_TR_BASE,
1377
			    (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
1378
		vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt);   /* 22.2.4 */
A
Avi Kivity 已提交
1379 1380 1381

		rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
		vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
1382

1383
		vmx->loaded_vmcs->cpu = cpu;
A
Avi Kivity 已提交
1384
	}
1385

1386 1387
	/* Setup TSC multiplier */
	if (kvm_has_tsc_control &&
P
Peter Feiner 已提交
1388 1389
	    vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
		decache_tsc_multiplier(vmx);
1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
}

/*
 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
 * vcpu mutex is already taken.
 */
void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	vmx_vcpu_load_vmcs(vcpu, cpu);
1401

1402
	vmx_vcpu_pi_load(vcpu, cpu);
1403

1404
	vmx->host_pkru = read_pkru();
1405
	vmx->host_debugctlmsr = get_debugctlmsr();
1406 1407 1408 1409 1410 1411 1412
}

static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
{
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);

	if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
1413 1414
		!irq_remapping_cap(IRQ_POSTING_CAP)  ||
		!kvm_vcpu_apicv_active(vcpu))
1415 1416 1417 1418 1419
		return;

	/* Set SN when the vCPU is preempted */
	if (vcpu->preempted)
		pi_set_sn(pi_desc);
A
Avi Kivity 已提交
1420 1421
}

1422
static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1423
{
1424 1425
	vmx_vcpu_pi_put(vcpu);

1426
	vmx_prepare_switch_to_host(to_vmx(vcpu));
A
Avi Kivity 已提交
1427 1428
}

1429 1430 1431 1432 1433
static bool emulation_required(struct kvm_vcpu *vcpu)
{
	return emulate_invalid_guest_state && !guest_state_valid(vcpu);
}

1434
unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1435
{
1436
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1437
	unsigned long rflags, save_rflags;
1438

1439 1440
	if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
		kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
A
Avi Kivity 已提交
1441
		rflags = vmcs_readl(GUEST_RFLAGS);
1442
		if (vmx->rmode.vm86_active) {
A
Avi Kivity 已提交
1443
			rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1444
			save_rflags = vmx->rmode.save_rflags;
A
Avi Kivity 已提交
1445 1446
			rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
		}
1447
		vmx->rflags = rflags;
1448
	}
1449
	return vmx->rflags;
A
Avi Kivity 已提交
1450 1451
}

1452
void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
A
Avi Kivity 已提交
1453
{
1454
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1455
	unsigned long old_rflags;
1456

1457
	if (enable_unrestricted_guest) {
1458
		kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
1459 1460 1461 1462 1463 1464
		vmx->rflags = rflags;
		vmcs_writel(GUEST_RFLAGS, rflags);
		return;
	}

	old_rflags = vmx_get_rflags(vcpu);
1465 1466 1467
	vmx->rflags = rflags;
	if (vmx->rmode.vm86_active) {
		vmx->rmode.save_rflags = rflags;
1468
		rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
1469
	}
A
Avi Kivity 已提交
1470
	vmcs_writel(GUEST_RFLAGS, rflags);
1471

1472 1473
	if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
		vmx->emulation_required = emulation_required(vcpu);
A
Avi Kivity 已提交
1474 1475
}

1476
u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
1477 1478 1479 1480 1481
{
	u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
	int ret = 0;

	if (interruptibility & GUEST_INTR_STATE_STI)
1482
		ret |= KVM_X86_SHADOW_INT_STI;
1483
	if (interruptibility & GUEST_INTR_STATE_MOV_SS)
1484
		ret |= KVM_X86_SHADOW_INT_MOV_SS;
1485

1486
	return ret;
1487 1488
}

1489
void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1490 1491 1492 1493 1494 1495
{
	u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
	u32 interruptibility = interruptibility_old;

	interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);

1496
	if (mask & KVM_X86_SHADOW_INT_MOV_SS)
1497
		interruptibility |= GUEST_INTR_STATE_MOV_SS;
1498
	else if (mask & KVM_X86_SHADOW_INT_STI)
1499 1500 1501 1502 1503 1504
		interruptibility |= GUEST_INTR_STATE_STI;

	if ((interruptibility != interruptibility_old))
		vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
}

1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	unsigned long value;

	/*
	 * Any MSR write that attempts to change bits marked reserved will
	 * case a #GP fault.
	 */
	if (data & vmx->pt_desc.ctl_bitmask)
		return 1;

	/*
	 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
	 * result in a #GP unless the same write also clears TraceEn.
	 */
	if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
		((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
		return 1;

	/*
	 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
	 * and FabricEn would cause #GP, if
	 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
	 */
	if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
		!(data & RTIT_CTL_FABRIC_EN) &&
		!intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_single_range_output))
		return 1;

	/*
	 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
	 * utilize encodings marked reserved will casue a #GP fault.
	 */
	value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
			!test_bit((data & RTIT_CTL_MTC_RANGE) >>
			RTIT_CTL_MTC_RANGE_OFFSET, &value))
		return 1;
	value = intel_pt_validate_cap(vmx->pt_desc.caps,
						PT_CAP_cycle_thresholds);
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
			!test_bit((data & RTIT_CTL_CYC_THRESH) >>
			RTIT_CTL_CYC_THRESH_OFFSET, &value))
		return 1;
	value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
			!test_bit((data & RTIT_CTL_PSB_FREQ) >>
			RTIT_CTL_PSB_FREQ_OFFSET, &value))
		return 1;

	/*
	 * If ADDRx_CFG is reserved or the encodings is >2 will
	 * cause a #GP fault.
	 */
	value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
	if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
		return 1;
	value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
	if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
		return 1;
	value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
	if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
		return 1;
	value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
	if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
		return 1;

	return 0;
}

1577
static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1578 1579 1580
{
	unsigned long rip;

1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
	/*
	 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
	 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
	 * set when EPT misconfig occurs.  In practice, real hardware updates
	 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
	 * (namely Hyper-V) don't set it due to it being undefined behavior,
	 * i.e. we end up advancing IP with some random value.
	 */
	if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
	    to_vmx(vcpu)->exit_reason != EXIT_REASON_EPT_MISCONFIG) {
		rip = kvm_rip_read(vcpu);
		rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
		kvm_rip_write(vcpu, rip);
	} else {
		if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
			return 0;
	}
A
Avi Kivity 已提交
1598

1599 1600
	/* skipping an emulated instruction also counts */
	vmx_set_interrupt_shadow(vcpu, 0);
1601

1602
	return 1;
1603 1604
}

1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638

/*
 * Recognizes a pending MTF VM-exit and records the nested state for later
 * delivery.
 */
static void vmx_update_emulated_instruction(struct kvm_vcpu *vcpu)
{
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (!is_guest_mode(vcpu))
		return;

	/*
	 * Per the SDM, MTF takes priority over debug-trap exceptions besides
	 * T-bit traps. As instruction emulation is completed (i.e. at the
	 * instruction boundary), any #DB exception pending delivery must be a
	 * debug-trap. Record the pending MTF state to be delivered in
	 * vmx_check_nested_events().
	 */
	if (nested_cpu_has_mtf(vmcs12) &&
	    (!vcpu->arch.exception.pending ||
	     vcpu->arch.exception.nr == DB_VECTOR))
		vmx->nested.mtf_pending = true;
	else
		vmx->nested.mtf_pending = false;
}

static int vmx_skip_emulated_instruction(struct kvm_vcpu *vcpu)
{
	vmx_update_emulated_instruction(vcpu);
	return skip_emulated_instruction(vcpu);
}

1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
{
	/*
	 * Ensure that we clear the HLT state in the VMCS.  We don't need to
	 * explicitly skip the instruction because if the HLT state is set,
	 * then the instruction is already executing and RIP has already been
	 * advanced.
	 */
	if (kvm_hlt_in_guest(vcpu->kvm) &&
			vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
		vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
}

1652
static void vmx_queue_exception(struct kvm_vcpu *vcpu)
1653
{
1654
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1655 1656 1657
	unsigned nr = vcpu->arch.exception.nr;
	bool has_error_code = vcpu->arch.exception.has_error_code;
	u32 error_code = vcpu->arch.exception.error_code;
1658
	u32 intr_info = nr | INTR_INFO_VALID_MASK;
1659

1660 1661
	kvm_deliver_exception_payload(vcpu);

1662
	if (has_error_code) {
1663
		vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
1664 1665
		intr_info |= INTR_INFO_DELIVER_CODE_MASK;
	}
1666

1667
	if (vmx->rmode.vm86_active) {
1668 1669 1670
		int inc_eip = 0;
		if (kvm_exception_is_soft(nr))
			inc_eip = vcpu->arch.event_exit_inst_len;
1671
		kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
1672 1673 1674
		return;
	}

1675 1676
	WARN_ON_ONCE(vmx->emulation_required);

1677 1678 1679
	if (kvm_exception_is_soft(nr)) {
		vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
			     vmx->vcpu.arch.event_exit_inst_len);
1680 1681 1682 1683 1684
		intr_info |= INTR_TYPE_SOFT_EXCEPTION;
	} else
		intr_info |= INTR_TYPE_HARD_EXCEPTION;

	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
1685 1686

	vmx_clear_hlt(vcpu);
1687 1688
}

1689 1690 1691
/*
 * Swap MSR entry in host/guest MSR entry array.
 */
R
Rusty Russell 已提交
1692
static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
1693
{
1694
	struct shared_msr_entry tmp;
1695 1696 1697 1698

	tmp = vmx->guest_msrs[to];
	vmx->guest_msrs[to] = vmx->guest_msrs[from];
	vmx->guest_msrs[from] = tmp;
1699 1700
}

1701 1702 1703 1704 1705
/*
 * Set up the vmcs to automatically save and restore system
 * msrs.  Don't touch the 64-bit msrs if the guest is in legacy
 * mode, as fiddling with msrs is very expensive.
 */
R
Rusty Russell 已提交
1706
static void setup_msrs(struct vcpu_vmx *vmx)
1707
{
1708
	int save_nmsrs, index;
1709

1710 1711
	save_nmsrs = 0;
#ifdef CONFIG_X86_64
1712 1713 1714 1715 1716 1717
	/*
	 * The SYSCALL MSRs are only needed on long mode guests, and only
	 * when EFER.SCE is set.
	 */
	if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
		index = __find_msr_index(vmx, MSR_STAR);
1718
		if (index >= 0)
R
Rusty Russell 已提交
1719 1720
			move_msr_up(vmx, index, save_nmsrs++);
		index = __find_msr_index(vmx, MSR_LSTAR);
1721
		if (index >= 0)
R
Rusty Russell 已提交
1722
			move_msr_up(vmx, index, save_nmsrs++);
1723 1724
		index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
		if (index >= 0)
R
Rusty Russell 已提交
1725
			move_msr_up(vmx, index, save_nmsrs++);
1726 1727
	}
#endif
A
Avi Kivity 已提交
1728 1729
	index = __find_msr_index(vmx, MSR_EFER);
	if (index >= 0 && update_transition_efer(vmx, index))
1730
		move_msr_up(vmx, index, save_nmsrs++);
1731 1732 1733
	index = __find_msr_index(vmx, MSR_TSC_AUX);
	if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
		move_msr_up(vmx, index, save_nmsrs++);
1734 1735 1736
	index = __find_msr_index(vmx, MSR_IA32_TSX_CTRL);
	if (index >= 0)
		move_msr_up(vmx, index, save_nmsrs++);
1737

1738
	vmx->save_nmsrs = save_nmsrs;
1739
	vmx->guest_msrs_ready = false;
1740

1741
	if (cpu_has_vmx_msr_bitmap())
1742
		vmx_update_msr_bitmap(&vmx->vcpu);
1743 1744
}

1745
static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1746
{
1747
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
A
Avi Kivity 已提交
1748

1749
	if (is_guest_mode(vcpu) &&
1750
	    (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
1751 1752 1753
		return vcpu->arch.tsc_offset - vmcs12->tsc_offset;

	return vcpu->arch.tsc_offset;
A
Avi Kivity 已提交
1754 1755
}

1756
static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
A
Avi Kivity 已提交
1757
{
1758 1759 1760 1761 1762 1763 1764 1765 1766 1767
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
	u64 g_tsc_offset = 0;

	/*
	 * We're here if L1 chose not to trap WRMSR to TSC. According
	 * to the spec, this should set L1's TSC; The offset that L1
	 * set for L2 remains unchanged, and still needs to be added
	 * to the newly set TSC to get L2's TSC.
	 */
	if (is_guest_mode(vcpu) &&
1768
	    (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
1769
		g_tsc_offset = vmcs12->tsc_offset;
1770

1771 1772 1773 1774 1775
	trace_kvm_write_tsc_offset(vcpu->vcpu_id,
				   vcpu->arch.tsc_offset - g_tsc_offset,
				   offset);
	vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
	return offset + g_tsc_offset;
A
Avi Kivity 已提交
1776 1777
}

1778 1779 1780 1781 1782 1783
/*
 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
 * all guests if the "nested" module option is off, and can also be disabled
 * for a single guest by disabling its VMX cpuid bit.
 */
1784
bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
1785
{
1786
	return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
1787 1788
}

1789 1790
static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
						 uint64_t val)
1791
{
1792
	uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1793

1794
	return !(val & ~valid_bits);
1795 1796
}

1797
static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1798
{
1799 1800 1801 1802 1803 1804 1805 1806
	switch (msr->index) {
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
		if (!nested)
			return 1;
		return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
	default:
		return 1;
	}
1807 1808
}

1809 1810 1811 1812 1813 1814
/*
 * Reads an msr value (of 'msr_index') into 'pdata'.
 * Returns 0 on success, non-0 otherwise.
 * Assumes vcpu_load() was already called.
 */
static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
1815
{
1816 1817
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	struct shared_msr_entry *msr;
1818
	u32 index;
1819

1820 1821 1822 1823
	switch (msr_info->index) {
#ifdef CONFIG_X86_64
	case MSR_FS_BASE:
		msr_info->data = vmcs_readl(GUEST_FS_BASE);
1824
		break;
1825 1826
	case MSR_GS_BASE:
		msr_info->data = vmcs_readl(GUEST_GS_BASE);
1827
		break;
1828 1829
	case MSR_KERNEL_GS_BASE:
		msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
1830
		break;
1831 1832 1833
#endif
	case MSR_EFER:
		return kvm_get_msr_common(vcpu, msr_info);
1834 1835 1836 1837 1838
	case MSR_IA32_TSX_CTRL:
		if (!msr_info->host_initiated &&
		    !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
			return 1;
		goto find_shared_msr;
1839 1840 1841 1842 1843 1844
	case MSR_IA32_UMWAIT_CONTROL:
		if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
			return 1;

		msr_info->data = vmx->msr_ia32_umwait_control;
		break;
1845 1846 1847 1848 1849 1850
	case MSR_IA32_SPEC_CTRL:
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
			return 1;

		msr_info->data = to_vmx(vcpu)->spec_ctrl;
1851
		break;
A
Avi Kivity 已提交
1852
	case MSR_IA32_SYSENTER_CS:
1853
		msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
A
Avi Kivity 已提交
1854 1855
		break;
	case MSR_IA32_SYSENTER_EIP:
1856
		msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
A
Avi Kivity 已提交
1857 1858
		break;
	case MSR_IA32_SYSENTER_ESP:
1859
		msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
A
Avi Kivity 已提交
1860
		break;
1861
	case MSR_IA32_BNDCFGS:
1862
		if (!kvm_mpx_supported() ||
1863 1864
		    (!msr_info->host_initiated &&
		     !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
1865
			return 1;
1866
		msr_info->data = vmcs_read64(GUEST_BNDCFGS);
1867
		break;
1868 1869
	case MSR_IA32_MCG_EXT_CTL:
		if (!msr_info->host_initiated &&
1870
		    !(vmx->msr_ia32_feature_control &
1871
		      FEAT_CTL_LMCE_ENABLED))
1872
			return 1;
1873 1874
		msr_info->data = vcpu->arch.mcg_ext_ctl;
		break;
1875
	case MSR_IA32_FEAT_CTL:
1876
		msr_info->data = vmx->msr_ia32_feature_control;
1877 1878 1879 1880
		break;
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
		if (!nested_vmx_allowed(vcpu))
			return 1;
1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894
		if (vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
				    &msr_info->data))
			return 1;
		/*
		 * Enlightened VMCS v1 doesn't have certain fields, but buggy
		 * Hyper-V versions are still trying to use corresponding
		 * features when they are exposed. Filter out the essential
		 * minimum.
		 */
		if (!msr_info->host_initiated &&
		    vmx->nested.enlightened_vmcs_enabled)
			nested_evmcs_filter_control_msr(msr_info->index,
							&msr_info->data);
		break;
1895
	case MSR_IA32_RTIT_CTL:
1896
		if (!vmx_pt_mode_is_host_guest())
1897 1898 1899 1900
			return 1;
		msr_info->data = vmx->pt_desc.guest.ctl;
		break;
	case MSR_IA32_RTIT_STATUS:
1901
		if (!vmx_pt_mode_is_host_guest())
1902 1903 1904 1905
			return 1;
		msr_info->data = vmx->pt_desc.guest.status;
		break;
	case MSR_IA32_RTIT_CR3_MATCH:
1906
		if (!vmx_pt_mode_is_host_guest() ||
1907 1908 1909 1910 1911 1912
			!intel_pt_validate_cap(vmx->pt_desc.caps,
						PT_CAP_cr3_filtering))
			return 1;
		msr_info->data = vmx->pt_desc.guest.cr3_match;
		break;
	case MSR_IA32_RTIT_OUTPUT_BASE:
1913
		if (!vmx_pt_mode_is_host_guest() ||
1914 1915 1916 1917 1918 1919 1920 1921
			(!intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_topa_output) &&
			 !intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_single_range_output)))
			return 1;
		msr_info->data = vmx->pt_desc.guest.output_base;
		break;
	case MSR_IA32_RTIT_OUTPUT_MASK:
1922
		if (!vmx_pt_mode_is_host_guest() ||
1923 1924 1925 1926 1927 1928 1929 1930 1931
			(!intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_topa_output) &&
			 !intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_single_range_output)))
			return 1;
		msr_info->data = vmx->pt_desc.guest.output_mask;
		break;
	case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
		index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
1932
		if (!vmx_pt_mode_is_host_guest() ||
1933 1934 1935 1936 1937 1938 1939 1940
			(index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_num_address_ranges)))
			return 1;
		if (index % 2)
			msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
		else
			msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
		break;
1941
	case MSR_TSC_AUX:
1942 1943
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
1944
			return 1;
1945
		goto find_shared_msr;
A
Avi Kivity 已提交
1946
	default:
1947
	find_shared_msr:
1948
		msr = find_msr_entry(vmx, msr_info->index);
1949
		if (msr) {
1950
			msr_info->data = msr->data;
1951
			break;
A
Avi Kivity 已提交
1952
		}
1953
		return kvm_get_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
1954 1955 1956 1957 1958 1959
	}

	return 0;
}

/*
M
Miaohe Lin 已提交
1960
 * Writes msr value into the appropriate "register".
A
Avi Kivity 已提交
1961 1962 1963
 * Returns 0 on success, non-0 otherwise.
 * Assumes vcpu_load() was already called.
 */
1964
static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
A
Avi Kivity 已提交
1965
{
1966
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1967
	struct shared_msr_entry *msr;
1968
	int ret = 0;
1969 1970
	u32 msr_index = msr_info->index;
	u64 data = msr_info->data;
1971
	u32 index;
1972

A
Avi Kivity 已提交
1973
	switch (msr_index) {
1974
	case MSR_EFER:
1975
		ret = kvm_set_msr_common(vcpu, msr_info);
1976
		break;
1977
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
1978
	case MSR_FS_BASE:
A
Avi Kivity 已提交
1979
		vmx_segment_cache_clear(vmx);
A
Avi Kivity 已提交
1980 1981 1982
		vmcs_writel(GUEST_FS_BASE, data);
		break;
	case MSR_GS_BASE:
A
Avi Kivity 已提交
1983
		vmx_segment_cache_clear(vmx);
A
Avi Kivity 已提交
1984 1985
		vmcs_writel(GUEST_GS_BASE, data);
		break;
1986
	case MSR_KERNEL_GS_BASE:
1987
		vmx_write_guest_kernel_gs_base(vmx, data);
1988
		break;
A
Avi Kivity 已提交
1989 1990
#endif
	case MSR_IA32_SYSENTER_CS:
1991 1992
		if (is_guest_mode(vcpu))
			get_vmcs12(vcpu)->guest_sysenter_cs = data;
A
Avi Kivity 已提交
1993 1994 1995
		vmcs_write32(GUEST_SYSENTER_CS, data);
		break;
	case MSR_IA32_SYSENTER_EIP:
1996 1997
		if (is_guest_mode(vcpu))
			get_vmcs12(vcpu)->guest_sysenter_eip = data;
A
Avi Kivity 已提交
1998
		vmcs_writel(GUEST_SYSENTER_EIP, data);
A
Avi Kivity 已提交
1999 2000
		break;
	case MSR_IA32_SYSENTER_ESP:
2001 2002
		if (is_guest_mode(vcpu))
			get_vmcs12(vcpu)->guest_sysenter_esp = data;
A
Avi Kivity 已提交
2003
		vmcs_writel(GUEST_SYSENTER_ESP, data);
A
Avi Kivity 已提交
2004
		break;
2005 2006 2007 2008 2009 2010 2011 2012
	case MSR_IA32_DEBUGCTLMSR:
		if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
						VM_EXIT_SAVE_DEBUG_CONTROLS)
			get_vmcs12(vcpu)->guest_ia32_debugctl = data;

		ret = kvm_set_msr_common(vcpu, msr_info);
		break;

2013
	case MSR_IA32_BNDCFGS:
2014
		if (!kvm_mpx_supported() ||
2015 2016
		    (!msr_info->host_initiated &&
		     !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
2017
			return 1;
2018
		if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
2019
		    (data & MSR_IA32_BNDCFGS_RSVD))
2020
			return 1;
2021 2022
		vmcs_write64(GUEST_BNDCFGS, data);
		break;
2023 2024 2025 2026 2027 2028 2029 2030 2031 2032
	case MSR_IA32_UMWAIT_CONTROL:
		if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
			return 1;

		/* The reserved bit 1 and non-32 bit [63:32] should be zero */
		if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
			return 1;

		vmx->msr_ia32_umwait_control = data;
		break;
2033 2034 2035 2036 2037
	case MSR_IA32_SPEC_CTRL:
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
			return 1;

2038
		if (data & ~kvm_spec_ctrl_valid_bits(vcpu))
2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051
			return 1;

		vmx->spec_ctrl = data;
		if (!data)
			break;

		/*
		 * For non-nested:
		 * When it's written (to non-zero) for the first time, pass
		 * it through.
		 *
		 * For nested:
		 * The handling of the MSR bitmap for L2 guests is done in
2052
		 * nested_vmx_prepare_msr_bitmap. We should not touch the
2053 2054 2055 2056 2057 2058 2059 2060
		 * vmcs02.msr_bitmap here since it gets completely overwritten
		 * in the merging. We update the vmcs01 here for L1 as well
		 * since it will end up touching the MSR anyway now.
		 */
		vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
					      MSR_IA32_SPEC_CTRL,
					      MSR_TYPE_RW);
		break;
2061 2062 2063 2064 2065 2066 2067
	case MSR_IA32_TSX_CTRL:
		if (!msr_info->host_initiated &&
		    !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
			return 1;
		if (data & ~(TSX_CTRL_RTM_DISABLE | TSX_CTRL_CPUID_CLEAR))
			return 1;
		goto find_shared_msr;
A
Ashok Raj 已提交
2068 2069 2070 2071 2072 2073 2074
	case MSR_IA32_PRED_CMD:
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
			return 1;

		if (data & ~PRED_CMD_IBPB)
			return 1;
2075 2076
		if (!boot_cpu_has(X86_FEATURE_SPEC_CTRL))
			return 1;
A
Ashok Raj 已提交
2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088
		if (!data)
			break;

		wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);

		/*
		 * For non-nested:
		 * When it's written (to non-zero) for the first time, pass
		 * it through.
		 *
		 * For nested:
		 * The handling of the MSR bitmap for L2 guests is done in
2089
		 * nested_vmx_prepare_msr_bitmap. We should not touch the
A
Ashok Raj 已提交
2090 2091 2092 2093 2094 2095
		 * vmcs02.msr_bitmap here since it gets completely overwritten
		 * in the merging.
		 */
		vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
					      MSR_TYPE_W);
		break;
S
Sheng Yang 已提交
2096
	case MSR_IA32_CR_PAT:
2097 2098 2099
		if (!kvm_pat_valid(data))
			return 1;

2100 2101 2102 2103
		if (is_guest_mode(vcpu) &&
		    get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
			get_vmcs12(vcpu)->guest_ia32_pat = data;

S
Sheng Yang 已提交
2104 2105 2106 2107 2108
		if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
			vmcs_write64(GUEST_IA32_PAT, data);
			vcpu->arch.pat = data;
			break;
		}
2109
		ret = kvm_set_msr_common(vcpu, msr_info);
2110
		break;
W
Will Auld 已提交
2111 2112
	case MSR_IA32_TSC_ADJUST:
		ret = kvm_set_msr_common(vcpu, msr_info);
2113
		break;
2114 2115 2116
	case MSR_IA32_MCG_EXT_CTL:
		if ((!msr_info->host_initiated &&
		     !(to_vmx(vcpu)->msr_ia32_feature_control &
2117
		       FEAT_CTL_LMCE_ENABLED)) ||
2118 2119 2120 2121
		    (data & ~MCG_EXT_CTL_LMCE_EN))
			return 1;
		vcpu->arch.mcg_ext_ctl = data;
		break;
2122
	case MSR_IA32_FEAT_CTL:
2123
		if (!vmx_feature_control_msr_valid(vcpu, data) ||
2124
		    (to_vmx(vcpu)->msr_ia32_feature_control &
2125
		     FEAT_CTL_LOCKED && !msr_info->host_initiated))
2126
			return 1;
2127
		vmx->msr_ia32_feature_control = data;
2128 2129 2130 2131
		if (msr_info->host_initiated && data == 0)
			vmx_leave_nested(vcpu);
		break;
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2132 2133 2134 2135 2136
		if (!msr_info->host_initiated)
			return 1; /* they are read-only */
		if (!nested_vmx_allowed(vcpu))
			return 1;
		return vmx_set_vmx_msr(vcpu, msr_index, data);
2137
	case MSR_IA32_RTIT_CTL:
2138
		if (!vmx_pt_mode_is_host_guest() ||
2139 2140
			vmx_rtit_ctl_check(vcpu, data) ||
			vmx->nested.vmxon)
2141 2142 2143
			return 1;
		vmcs_write64(GUEST_IA32_RTIT_CTL, data);
		vmx->pt_desc.guest.ctl = data;
2144
		pt_update_intercept_for_msr(vmx);
2145 2146
		break;
	case MSR_IA32_RTIT_STATUS:
2147 2148 2149
		if (!pt_can_write_msr(vmx))
			return 1;
		if (data & MSR_IA32_RTIT_STATUS_MASK)
2150 2151 2152 2153
			return 1;
		vmx->pt_desc.guest.status = data;
		break;
	case MSR_IA32_RTIT_CR3_MATCH:
2154 2155 2156 2157
		if (!pt_can_write_msr(vmx))
			return 1;
		if (!intel_pt_validate_cap(vmx->pt_desc.caps,
					   PT_CAP_cr3_filtering))
2158 2159 2160 2161
			return 1;
		vmx->pt_desc.guest.cr3_match = data;
		break;
	case MSR_IA32_RTIT_OUTPUT_BASE:
2162 2163 2164 2165 2166 2167 2168 2169
		if (!pt_can_write_msr(vmx))
			return 1;
		if (!intel_pt_validate_cap(vmx->pt_desc.caps,
					   PT_CAP_topa_output) &&
		    !intel_pt_validate_cap(vmx->pt_desc.caps,
					   PT_CAP_single_range_output))
			return 1;
		if (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK)
2170 2171 2172 2173
			return 1;
		vmx->pt_desc.guest.output_base = data;
		break;
	case MSR_IA32_RTIT_OUTPUT_MASK:
2174 2175 2176 2177 2178 2179
		if (!pt_can_write_msr(vmx))
			return 1;
		if (!intel_pt_validate_cap(vmx->pt_desc.caps,
					   PT_CAP_topa_output) &&
		    !intel_pt_validate_cap(vmx->pt_desc.caps,
					   PT_CAP_single_range_output))
2180 2181 2182 2183
			return 1;
		vmx->pt_desc.guest.output_mask = data;
		break;
	case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
2184 2185
		if (!pt_can_write_msr(vmx))
			return 1;
2186
		index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
2187 2188
		if (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
						       PT_CAP_num_address_ranges))
2189
			return 1;
2190
		if (is_noncanonical_address(data, vcpu))
2191 2192 2193 2194 2195 2196
			return 1;
		if (index % 2)
			vmx->pt_desc.guest.addr_b[index / 2] = data;
		else
			vmx->pt_desc.guest.addr_a[index / 2] = data;
		break;
2197
	case MSR_TSC_AUX:
2198 2199
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
2200 2201 2202 2203
			return 1;
		/* Check reserved bit, higher 32 bits should be zero */
		if ((data >> 32) != 0)
			return 1;
2204 2205
		goto find_shared_msr;

A
Avi Kivity 已提交
2206
	default:
2207
	find_shared_msr:
R
Rusty Russell 已提交
2208
		msr = find_msr_entry(vmx, msr_index);
2209 2210 2211 2212
		if (msr)
			ret = vmx_set_guest_msr(vmx, msr, data);
		else
			ret = kvm_set_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
2213 2214
	}

2215
	return ret;
A
Avi Kivity 已提交
2216 2217
}

2218
static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
A
Avi Kivity 已提交
2219
{
2220 2221
	kvm_register_mark_available(vcpu, reg);

2222 2223 2224 2225 2226 2227 2228
	switch (reg) {
	case VCPU_REGS_RSP:
		vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
		break;
	case VCPU_REGS_RIP:
		vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
		break;
A
Avi Kivity 已提交
2229 2230 2231 2232
	case VCPU_EXREG_PDPTR:
		if (enable_ept)
			ept_save_pdptrs(vcpu);
		break;
2233 2234 2235 2236
	case VCPU_EXREG_CR3:
		if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
			vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
		break;
2237
	default:
2238
		WARN_ON_ONCE(1);
2239 2240
		break;
	}
A
Avi Kivity 已提交
2241 2242 2243 2244
}

static __init int cpu_has_kvm_support(void)
{
2245
	return cpu_has_vmx();
A
Avi Kivity 已提交
2246 2247 2248 2249
}

static __init int vmx_disabled_by_bios(void)
{
2250 2251
	return !boot_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
	       !boot_cpu_has(X86_FEATURE_VMX);
A
Avi Kivity 已提交
2252 2253
}

2254 2255
static void kvm_cpu_vmxon(u64 addr)
{
2256
	cr4_set_bits(X86_CR4_VMXE);
2257 2258
	intel_pt_handle_vmx(1);

2259
	asm volatile ("vmxon %0" : : "m"(addr));
2260 2261
}

2262
static int hardware_enable(void)
A
Avi Kivity 已提交
2263 2264 2265 2266
{
	int cpu = raw_smp_processor_id();
	u64 phys_addr = __pa(per_cpu(vmxarea, cpu));

2267
	if (cr4_read_shadow() & X86_CR4_VMXE)
2268 2269
		return -EBUSY;

2270 2271 2272 2273 2274 2275 2276 2277
	/*
	 * This can happen if we hot-added a CPU but failed to allocate
	 * VP assist page for it.
	 */
	if (static_branch_unlikely(&enable_evmcs) &&
	    !hv_get_vp_assist_page(cpu))
		return -EFAULT;

2278
	INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
2279 2280
	INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
	spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292

	/*
	 * Now we can enable the vmclear operation in kdump
	 * since the loaded_vmcss_on_cpu list on this cpu
	 * has been initialized.
	 *
	 * Though the cpu is not in VMX operation now, there
	 * is no problem to enable the vmclear operation
	 * for the loaded_vmcss_on_cpu list is empty!
	 */
	crash_enable_local_vmclear(cpu);

2293
	kvm_cpu_vmxon(phys_addr);
2294 2295
	if (enable_ept)
		ept_sync_global();
2296 2297

	return 0;
A
Avi Kivity 已提交
2298 2299
}

2300
static void vmclear_local_loaded_vmcss(void)
2301 2302
{
	int cpu = raw_smp_processor_id();
2303
	struct loaded_vmcs *v, *n;
2304

2305 2306 2307
	list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
				 loaded_vmcss_on_cpu_link)
		__loaded_vmcs_clear(v);
2308 2309
}

2310 2311 2312 2313 2314

/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
 * tricks.
 */
static void kvm_cpu_vmxoff(void)
A
Avi Kivity 已提交
2315
{
2316
	asm volatile (__ex("vmxoff"));
2317 2318

	intel_pt_handle_vmx(0);
2319
	cr4_clear_bits(X86_CR4_VMXE);
A
Avi Kivity 已提交
2320 2321
}

2322
static void hardware_disable(void)
2323
{
2324 2325
	vmclear_local_loaded_vmcss();
	kvm_cpu_vmxoff();
2326 2327
}

2328
static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
M
Mike Day 已提交
2329
				      u32 msr, u32 *result)
2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340
{
	u32 vmx_msr_low, vmx_msr_high;
	u32 ctl = ctl_min | ctl_opt;

	rdmsr(msr, vmx_msr_low, vmx_msr_high);

	ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
	ctl |= vmx_msr_low;  /* bit == 1 in low word  ==> must be one  */

	/* Ensure minimum (required) set of control bits are supported. */
	if (ctl_min & ~ctl)
Y
Yang, Sheng 已提交
2341
		return -EIO;
2342 2343 2344 2345 2346

	*result = ctl;
	return 0;
}

2347 2348
static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
				    struct vmx_capability *vmx_cap)
A
Avi Kivity 已提交
2349 2350
{
	u32 vmx_msr_low, vmx_msr_high;
S
Sheng Yang 已提交
2351
	u32 min, opt, min2, opt2;
2352 2353
	u32 _pin_based_exec_control = 0;
	u32 _cpu_based_exec_control = 0;
2354
	u32 _cpu_based_2nd_exec_control = 0;
2355 2356 2357
	u32 _vmexit_control = 0;
	u32 _vmentry_control = 0;

2358
	memset(vmcs_conf, 0, sizeof(*vmcs_conf));
R
Raghavendra K T 已提交
2359
	min = CPU_BASED_HLT_EXITING |
2360 2361 2362 2363
#ifdef CONFIG_X86_64
	      CPU_BASED_CR8_LOAD_EXITING |
	      CPU_BASED_CR8_STORE_EXITING |
#endif
S
Sheng Yang 已提交
2364 2365
	      CPU_BASED_CR3_LOAD_EXITING |
	      CPU_BASED_CR3_STORE_EXITING |
Q
Quan Xu 已提交
2366
	      CPU_BASED_UNCOND_IO_EXITING |
2367
	      CPU_BASED_MOV_DR_EXITING |
2368
	      CPU_BASED_USE_TSC_OFFSETTING |
2369 2370
	      CPU_BASED_MWAIT_EXITING |
	      CPU_BASED_MONITOR_EXITING |
A
Avi Kivity 已提交
2371 2372
	      CPU_BASED_INVLPG_EXITING |
	      CPU_BASED_RDPMC_EXITING;
2373

2374
	opt = CPU_BASED_TPR_SHADOW |
S
Sheng Yang 已提交
2375
	      CPU_BASED_USE_MSR_BITMAPS |
2376
	      CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2377 2378
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
				&_cpu_based_exec_control) < 0)
Y
Yang, Sheng 已提交
2379
		return -EIO;
2380 2381 2382 2383 2384
#ifdef CONFIG_X86_64
	if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
		_cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
					   ~CPU_BASED_CR8_STORE_EXITING;
#endif
2385
	if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
S
Sheng Yang 已提交
2386 2387
		min2 = 0;
		opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
2388
			SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2389
			SECONDARY_EXEC_WBINVD_EXITING |
S
Sheng Yang 已提交
2390
			SECONDARY_EXEC_ENABLE_VPID |
2391
			SECONDARY_EXEC_ENABLE_EPT |
2392
			SECONDARY_EXEC_UNRESTRICTED_GUEST |
2393
			SECONDARY_EXEC_PAUSE_LOOP_EXITING |
2394
			SECONDARY_EXEC_DESC |
2395
			SECONDARY_EXEC_RDTSCP |
2396
			SECONDARY_EXEC_ENABLE_INVPCID |
2397
			SECONDARY_EXEC_APIC_REGISTER_VIRT |
2398
			SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
W
Wanpeng Li 已提交
2399
			SECONDARY_EXEC_SHADOW_VMCS |
K
Kai Huang 已提交
2400
			SECONDARY_EXEC_XSAVES |
2401 2402
			SECONDARY_EXEC_RDSEED_EXITING |
			SECONDARY_EXEC_RDRAND_EXITING |
X
Xiao Guangrong 已提交
2403
			SECONDARY_EXEC_ENABLE_PML |
B
Bandan Das 已提交
2404
			SECONDARY_EXEC_TSC_SCALING |
2405
			SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
2406 2407
			SECONDARY_EXEC_PT_USE_GPA |
			SECONDARY_EXEC_PT_CONCEAL_VMX |
2408 2409
			SECONDARY_EXEC_ENABLE_VMFUNC |
			SECONDARY_EXEC_ENCLS_EXITING;
S
Sheng Yang 已提交
2410 2411
		if (adjust_vmx_controls(min2, opt2,
					MSR_IA32_VMX_PROCBASED_CTLS2,
2412 2413 2414 2415 2416 2417 2418 2419
					&_cpu_based_2nd_exec_control) < 0)
			return -EIO;
	}
#ifndef CONFIG_X86_64
	if (!(_cpu_based_2nd_exec_control &
				SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
		_cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
#endif
2420 2421 2422

	if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
		_cpu_based_2nd_exec_control &= ~(
2423
				SECONDARY_EXEC_APIC_REGISTER_VIRT |
2424 2425
				SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
				SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
2426

2427
	rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
2428
		&vmx_cap->ept, &vmx_cap->vpid);
2429

S
Sheng Yang 已提交
2430
	if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
M
Marcelo Tosatti 已提交
2431 2432
		/* CR3 accesses and invlpg don't need to cause VM Exits when EPT
		   enabled */
2433 2434 2435
		_cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
					     CPU_BASED_CR3_STORE_EXITING |
					     CPU_BASED_INVLPG_EXITING);
2436 2437
	} else if (vmx_cap->ept) {
		vmx_cap->ept = 0;
2438 2439 2440 2441
		pr_warn_once("EPT CAP should not exist if not support "
				"1-setting enable EPT VM-execution control\n");
	}
	if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
2442 2443
		vmx_cap->vpid) {
		vmx_cap->vpid = 0;
2444 2445
		pr_warn_once("VPID CAP should not exist if not support "
				"1-setting enable VPID VM-execution control\n");
S
Sheng Yang 已提交
2446
	}
2447

2448
	min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
2449 2450 2451
#ifdef CONFIG_X86_64
	min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
#endif
2452 2453 2454
	opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
	      VM_EXIT_LOAD_IA32_PAT |
	      VM_EXIT_LOAD_IA32_EFER |
2455 2456 2457
	      VM_EXIT_CLEAR_BNDCFGS |
	      VM_EXIT_PT_CONCEAL_PIP |
	      VM_EXIT_CLEAR_IA32_RTIT_CTL;
2458 2459
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
				&_vmexit_control) < 0)
Y
Yang, Sheng 已提交
2460
		return -EIO;
2461

2462 2463 2464
	min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
	opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
		 PIN_BASED_VMX_PREEMPTION_TIMER;
2465 2466 2467 2468
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
				&_pin_based_exec_control) < 0)
		return -EIO;

2469 2470
	if (cpu_has_broken_vmx_preemption_timer())
		_pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
2471
	if (!(_cpu_based_2nd_exec_control &
2472
		SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
2473 2474
		_pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;

2475
	min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
2476 2477 2478
	opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
	      VM_ENTRY_LOAD_IA32_PAT |
	      VM_ENTRY_LOAD_IA32_EFER |
2479 2480 2481
	      VM_ENTRY_LOAD_BNDCFGS |
	      VM_ENTRY_PT_CONCEAL_PIP |
	      VM_ENTRY_LOAD_IA32_RTIT_CTL;
2482 2483
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
				&_vmentry_control) < 0)
Y
Yang, Sheng 已提交
2484
		return -EIO;
A
Avi Kivity 已提交
2485

2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498
	/*
	 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
	 * can't be used due to an errata where VM Exit may incorrectly clear
	 * IA32_PERF_GLOBAL_CTRL[34:32].  Workaround the errata by using the
	 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
	 */
	if (boot_cpu_data.x86 == 0x6) {
		switch (boot_cpu_data.x86_model) {
		case 26: /* AAK155 */
		case 30: /* AAP115 */
		case 37: /* AAT100 */
		case 44: /* BC86,AAY89,BD102 */
		case 46: /* BA97 */
2499
			_vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
			_vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
			pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
					"does not work properly. Using workaround\n");
			break;
		default:
			break;
		}
	}


N
Nguyen Anh Quynh 已提交
2510
	rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
2511 2512 2513

	/* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
	if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Y
Yang, Sheng 已提交
2514
		return -EIO;
2515 2516 2517 2518

#ifdef CONFIG_X86_64
	/* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
	if (vmx_msr_high & (1u<<16))
Y
Yang, Sheng 已提交
2519
		return -EIO;
2520 2521 2522 2523
#endif

	/* Require Write-Back (WB) memory type for VMCS accesses. */
	if (((vmx_msr_high >> 18) & 15) != 6)
Y
Yang, Sheng 已提交
2524
		return -EIO;
2525

Y
Yang, Sheng 已提交
2526
	vmcs_conf->size = vmx_msr_high & 0x1fff;
2527
	vmcs_conf->order = get_order(vmcs_conf->size);
2528
	vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
2529

2530
	vmcs_conf->revision_id = vmx_msr_low;
2531

Y
Yang, Sheng 已提交
2532 2533
	vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
	vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
2534
	vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Y
Yang, Sheng 已提交
2535 2536
	vmcs_conf->vmexit_ctrl         = _vmexit_control;
	vmcs_conf->vmentry_ctrl        = _vmentry_control;
2537

2538 2539 2540
	if (static_branch_unlikely(&enable_evmcs))
		evmcs_sanitize_exec_ctrls(vmcs_conf);

2541
	return 0;
N
Nguyen Anh Quynh 已提交
2542
}
A
Avi Kivity 已提交
2543

2544
struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
A
Avi Kivity 已提交
2545 2546 2547 2548 2549
{
	int node = cpu_to_node(cpu);
	struct page *pages;
	struct vmcs *vmcs;

2550
	pages = __alloc_pages_node(node, flags, vmcs_config.order);
A
Avi Kivity 已提交
2551 2552 2553
	if (!pages)
		return NULL;
	vmcs = page_address(pages);
2554
	memset(vmcs, 0, vmcs_config.size);
2555 2556 2557

	/* KVM supports Enlightened VMCS v1 only */
	if (static_branch_unlikely(&enable_evmcs))
2558
		vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
2559
	else
2560
		vmcs->hdr.revision_id = vmcs_config.revision_id;
2561

2562 2563
	if (shadow)
		vmcs->hdr.shadow_vmcs = 1;
A
Avi Kivity 已提交
2564 2565 2566
	return vmcs;
}

2567
void free_vmcs(struct vmcs *vmcs)
A
Avi Kivity 已提交
2568
{
2569
	free_pages((unsigned long)vmcs, vmcs_config.order);
A
Avi Kivity 已提交
2570 2571
}

2572 2573 2574
/*
 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
 */
2575
void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2576 2577 2578 2579 2580 2581
{
	if (!loaded_vmcs->vmcs)
		return;
	loaded_vmcs_clear(loaded_vmcs);
	free_vmcs(loaded_vmcs->vmcs);
	loaded_vmcs->vmcs = NULL;
2582 2583
	if (loaded_vmcs->msr_bitmap)
		free_page((unsigned long)loaded_vmcs->msr_bitmap);
2584
	WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
2585 2586
}

2587
int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2588
{
2589
	loaded_vmcs->vmcs = alloc_vmcs(false);
2590 2591 2592 2593
	if (!loaded_vmcs->vmcs)
		return -ENOMEM;

	loaded_vmcs->shadow_vmcs = NULL;
2594
	loaded_vmcs->hv_timer_soft_disabled = false;
2595
	loaded_vmcs_init(loaded_vmcs);
2596 2597

	if (cpu_has_vmx_msr_bitmap()) {
2598 2599
		loaded_vmcs->msr_bitmap = (unsigned long *)
				__get_free_page(GFP_KERNEL_ACCOUNT);
2600 2601 2602
		if (!loaded_vmcs->msr_bitmap)
			goto out_vmcs;
		memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
2603

2604 2605
		if (IS_ENABLED(CONFIG_HYPERV) &&
		    static_branch_unlikely(&enable_evmcs) &&
2606 2607 2608 2609 2610 2611
		    (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
			struct hv_enlightened_vmcs *evmcs =
				(struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;

			evmcs->hv_enlightenments_control.msr_bitmap = 1;
		}
2612
	}
2613 2614

	memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
2615 2616
	memset(&loaded_vmcs->controls_shadow, 0,
		sizeof(struct vmcs_controls_shadow));
2617

2618
	return 0;
2619 2620 2621 2622

out_vmcs:
	free_loaded_vmcs(loaded_vmcs);
	return -ENOMEM;
2623 2624
}

2625
static void free_kvm_area(void)
A
Avi Kivity 已提交
2626 2627 2628
{
	int cpu;

Z
Zachary Amsden 已提交
2629
	for_each_possible_cpu(cpu) {
A
Avi Kivity 已提交
2630
		free_vmcs(per_cpu(vmxarea, cpu));
Z
Zachary Amsden 已提交
2631 2632
		per_cpu(vmxarea, cpu) = NULL;
	}
A
Avi Kivity 已提交
2633 2634 2635 2636 2637 2638
}

static __init int alloc_kvm_area(void)
{
	int cpu;

Z
Zachary Amsden 已提交
2639
	for_each_possible_cpu(cpu) {
A
Avi Kivity 已提交
2640 2641
		struct vmcs *vmcs;

2642
		vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
A
Avi Kivity 已提交
2643 2644 2645 2646 2647
		if (!vmcs) {
			free_kvm_area();
			return -ENOMEM;
		}

2648 2649 2650 2651 2652
		/*
		 * When eVMCS is enabled, alloc_vmcs_cpu() sets
		 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
		 * revision_id reported by MSR_IA32_VMX_BASIC.
		 *
2653
		 * However, even though not explicitly documented by
2654 2655 2656 2657 2658
		 * TLFS, VMXArea passed as VMXON argument should
		 * still be marked with revision_id reported by
		 * physical CPU.
		 */
		if (static_branch_unlikely(&enable_evmcs))
2659
			vmcs->hdr.revision_id = vmcs_config.revision_id;
2660

A
Avi Kivity 已提交
2661 2662 2663 2664 2665
		per_cpu(vmxarea, cpu) = vmcs;
	}
	return 0;
}

2666
static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
2667
		struct kvm_segment *save)
A
Avi Kivity 已提交
2668
{
2669 2670 2671 2672 2673 2674 2675 2676 2677
	if (!emulate_invalid_guest_state) {
		/*
		 * CS and SS RPL should be equal during guest entry according
		 * to VMX spec, but in reality it is not always so. Since vcpu
		 * is in the middle of the transition from real mode to
		 * protected mode it is safe to assume that RPL 0 is a good
		 * default value.
		 */
		if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
2678 2679
			save->selector &= ~SEGMENT_RPL_MASK;
		save->dpl = save->selector & SEGMENT_RPL_MASK;
2680
		save->s = 1;
A
Avi Kivity 已提交
2681
	}
2682
	vmx_set_segment(vcpu, save, seg);
A
Avi Kivity 已提交
2683 2684 2685 2686 2687
}

static void enter_pmode(struct kvm_vcpu *vcpu)
{
	unsigned long flags;
2688
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
2689

2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700
	/*
	 * Update real mode segment cache. It may be not up-to-date if sement
	 * register was written while vcpu was in a guest mode.
	 */
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);

2701
	vmx->rmode.vm86_active = 0;
A
Avi Kivity 已提交
2702

2703
	vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
A
Avi Kivity 已提交
2704 2705

	flags = vmcs_readl(GUEST_RFLAGS);
2706 2707
	flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
	flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
A
Avi Kivity 已提交
2708 2709
	vmcs_writel(GUEST_RFLAGS, flags);

2710 2711
	vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
			(vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
A
Avi Kivity 已提交
2712 2713 2714

	update_exception_bitmap(vcpu);

2715 2716 2717 2718 2719 2720
	fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
	fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
	fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
	fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
	fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
	fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
A
Avi Kivity 已提交
2721 2722
}

2723
static void fix_rmode_seg(int seg, struct kvm_segment *save)
A
Avi Kivity 已提交
2724
{
2725
	const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748
	struct kvm_segment var = *save;

	var.dpl = 0x3;
	if (seg == VCPU_SREG_CS)
		var.type = 0x3;

	if (!emulate_invalid_guest_state) {
		var.selector = var.base >> 4;
		var.base = var.base & 0xffff0;
		var.limit = 0xffff;
		var.g = 0;
		var.db = 0;
		var.present = 1;
		var.s = 1;
		var.l = 0;
		var.unusable = 0;
		var.type = 0x3;
		var.avl = 0;
		if (save->base & 0xf)
			printk_once(KERN_WARNING "kvm: segment base is not "
					"paragraph aligned when entering "
					"protected mode (seg=%d)", seg);
	}
A
Avi Kivity 已提交
2749

2750
	vmcs_write16(sf->selector, var.selector);
2751
	vmcs_writel(sf->base, var.base);
2752 2753
	vmcs_write32(sf->limit, var.limit);
	vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
A
Avi Kivity 已提交
2754 2755 2756 2757 2758
}

static void enter_rmode(struct kvm_vcpu *vcpu)
{
	unsigned long flags;
2759
	struct vcpu_vmx *vmx = to_vmx(vcpu);
2760
	struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
A
Avi Kivity 已提交
2761

2762 2763 2764 2765 2766
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2767 2768
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2769

2770
	vmx->rmode.vm86_active = 1;
A
Avi Kivity 已提交
2771

2772 2773
	/*
	 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
2774
	 * vcpu. Warn the user that an update is overdue.
2775
	 */
2776
	if (!kvm_vmx->tss_addr)
2777 2778 2779
		printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
			     "called before entering vcpu\n");

A
Avi Kivity 已提交
2780 2781
	vmx_segment_cache_clear(vmx);

2782
	vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
A
Avi Kivity 已提交
2783 2784 2785 2786
	vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
	vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);

	flags = vmcs_readl(GUEST_RFLAGS);
2787
	vmx->rmode.save_rflags = flags;
A
Avi Kivity 已提交
2788

2789
	flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
A
Avi Kivity 已提交
2790 2791

	vmcs_writel(GUEST_RFLAGS, flags);
2792
	vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
A
Avi Kivity 已提交
2793 2794
	update_exception_bitmap(vcpu);

2795 2796 2797 2798 2799 2800
	fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
	fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
	fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
	fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
	fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
	fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2801

2802
	kvm_mmu_reset_context(vcpu);
A
Avi Kivity 已提交
2803 2804
}

2805
void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
2806 2807
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
2808 2809 2810 2811
	struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);

	if (!msr)
		return;
2812

2813
	vcpu->arch.efer = efer;
2814
	if (efer & EFER_LMA) {
2815
		vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
2816 2817
		msr->data = efer;
	} else {
2818
		vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
2819 2820 2821 2822 2823 2824

		msr->data = efer & ~EFER_LME;
	}
	setup_msrs(vmx);
}

2825
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2826 2827 2828 2829 2830

static void enter_lmode(struct kvm_vcpu *vcpu)
{
	u32 guest_tr_ar;

A
Avi Kivity 已提交
2831 2832
	vmx_segment_cache_clear(to_vmx(vcpu));

A
Avi Kivity 已提交
2833
	guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
2834
	if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
2835 2836
		pr_debug_ratelimited("%s: tss fixup for long mode. \n",
				     __func__);
A
Avi Kivity 已提交
2837
		vmcs_write32(GUEST_TR_AR_BYTES,
2838 2839
			     (guest_tr_ar & ~VMX_AR_TYPE_MASK)
			     | VMX_AR_TYPE_BUSY_64_TSS);
A
Avi Kivity 已提交
2840
	}
2841
	vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
A
Avi Kivity 已提交
2842 2843 2844 2845
}

static void exit_lmode(struct kvm_vcpu *vcpu)
{
2846
	vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
2847
	vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
A
Avi Kivity 已提交
2848 2849 2850 2851
}

#endif

2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865
static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
{
	int vpid = to_vmx(vcpu)->vpid;

	if (!vpid_sync_vcpu_addr(vpid, addr))
		vpid_sync_context(vpid);

	/*
	 * If VPIDs are not supported or enabled, then the above is a no-op.
	 * But we don't really need a TLB flush in that case anyway, because
	 * each VM entry/exit includes an implicit flush when VPID is 0.
	 */
}

2866 2867 2868 2869 2870 2871 2872 2873
static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
{
	ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;

	vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
	vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
}

2874
static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
2875
{
2876 2877 2878 2879
	ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;

	vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
	vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
2880 2881
}

2882 2883
static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
{
G
Gleb Natapov 已提交
2884 2885
	struct kvm_mmu *mmu = vcpu->arch.walk_mmu;

2886
	if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
A
Avi Kivity 已提交
2887 2888
		return;

2889
	if (is_pae_paging(vcpu)) {
G
Gleb Natapov 已提交
2890 2891 2892 2893
		vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
		vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
		vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
		vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
2894 2895 2896
	}
}

2897
void ept_save_pdptrs(struct kvm_vcpu *vcpu)
2898
{
G
Gleb Natapov 已提交
2899 2900
	struct kvm_mmu *mmu = vcpu->arch.walk_mmu;

2901
	if (is_pae_paging(vcpu)) {
G
Gleb Natapov 已提交
2902 2903 2904 2905
		mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
		mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
		mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
		mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
2906
	}
A
Avi Kivity 已提交
2907

2908
	kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
2909 2910
}

2911 2912 2913 2914
static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
					unsigned long cr0,
					struct kvm_vcpu *vcpu)
{
2915 2916
	struct vcpu_vmx *vmx = to_vmx(vcpu);

2917
	if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
2918
		vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
2919 2920
	if (!(cr0 & X86_CR0_PG)) {
		/* From paging/starting to nonpaging */
2921 2922
		exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
					  CPU_BASED_CR3_STORE_EXITING);
2923
		vcpu->arch.cr0 = cr0;
2924
		vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
2925 2926
	} else if (!is_paging(vcpu)) {
		/* From nonpaging to paging */
2927 2928
		exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
					    CPU_BASED_CR3_STORE_EXITING);
2929
		vcpu->arch.cr0 = cr0;
2930
		vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
2931
	}
2932 2933 2934

	if (!(cr0 & X86_CR0_WP))
		*hw_cr0 &= ~X86_CR0_WP;
2935 2936
}

2937
void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
A
Avi Kivity 已提交
2938
{
2939
	struct vcpu_vmx *vmx = to_vmx(vcpu);
2940 2941
	unsigned long hw_cr0;

2942
	hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
2943
	if (enable_unrestricted_guest)
G
Gleb Natapov 已提交
2944
		hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
2945
	else {
G
Gleb Natapov 已提交
2946
		hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
2947

2948 2949
		if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
			enter_pmode(vcpu);
A
Avi Kivity 已提交
2950

2951 2952 2953
		if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
			enter_rmode(vcpu);
	}
A
Avi Kivity 已提交
2954

2955
#ifdef CONFIG_X86_64
2956
	if (vcpu->arch.efer & EFER_LME) {
2957
		if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
A
Avi Kivity 已提交
2958
			enter_lmode(vcpu);
2959
		if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
A
Avi Kivity 已提交
2960 2961 2962 2963
			exit_lmode(vcpu);
	}
#endif

2964
	if (enable_ept && !enable_unrestricted_guest)
2965 2966
		ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);

A
Avi Kivity 已提交
2967
	vmcs_writel(CR0_READ_SHADOW, cr0);
2968
	vmcs_writel(GUEST_CR0, hw_cr0);
2969
	vcpu->arch.cr0 = cr0;
2970 2971 2972

	/* depends on vcpu->arch.cr0 to be set to a new value */
	vmx->emulation_required = emulation_required(vcpu);
A
Avi Kivity 已提交
2973 2974
}

2975 2976
static int get_ept_level(struct kvm_vcpu *vcpu)
{
2977
	if (is_guest_mode(vcpu) && nested_cpu_has_ept(get_vmcs12(vcpu)))
2978
		return vmx_eptp_page_walk_level(nested_ept_get_eptp(vcpu));
2979 2980 2981 2982 2983
	if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
		return 5;
	return 4;
}

2984
u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
2985
{
2986 2987 2988
	u64 eptp = VMX_EPTP_MT_WB;

	eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
2989

2990 2991
	if (enable_ept_ad_bits &&
	    (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
2992
		eptp |= VMX_EPTP_AD_ENABLE_BIT;
2993 2994 2995 2996 2997
	eptp |= (root_hpa & PAGE_MASK);

	return eptp;
}

2998
void vmx_load_mmu_pgd(struct kvm_vcpu *vcpu, unsigned long cr3)
A
Avi Kivity 已提交
2999
{
3000
	struct kvm *kvm = vcpu->kvm;
3001
	bool update_guest_cr3 = true;
3002 3003 3004 3005
	unsigned long guest_cr3;
	u64 eptp;

	guest_cr3 = cr3;
3006
	if (enable_ept) {
3007
		eptp = construct_eptp(vcpu, cr3);
3008
		vmcs_write64(EPT_POINTER, eptp);
3009 3010 3011 3012 3013 3014 3015 3016 3017

		if (kvm_x86_ops->tlb_remote_flush) {
			spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
			to_vmx(vcpu)->ept_pointer = eptp;
			to_kvm_vmx(kvm)->ept_pointers_match
				= EPT_POINTERS_CHECK;
			spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
		}

3018 3019 3020
		/* Loading vmcs02.GUEST_CR3 is handled by nested VM-Enter. */
		if (is_guest_mode(vcpu))
			update_guest_cr3 = false;
3021
		else if (!enable_unrestricted_guest && !is_paging(vcpu))
3022
			guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
3023 3024 3025 3026
		else if (test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
			guest_cr3 = vcpu->arch.cr3;
		else /* vmcs01.GUEST_CR3 is already up-to-date. */
			update_guest_cr3 = false;
3027
		ept_load_pdptrs(vcpu);
3028 3029
	}

3030 3031
	if (update_guest_cr3)
		vmcs_writel(GUEST_CR3, guest_cr3);
A
Avi Kivity 已提交
3032 3033
}

3034
int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
A
Avi Kivity 已提交
3035
{
3036
	struct vcpu_vmx *vmx = to_vmx(vcpu);
3037 3038 3039 3040 3041
	/*
	 * Pass through host's Machine Check Enable value to hw_cr4, which
	 * is in force while we are in guest mode.  Do not let guests control
	 * this bit, even if host CR4.MCE == 0.
	 */
3042 3043 3044 3045 3046
	unsigned long hw_cr4;

	hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
	if (enable_unrestricted_guest)
		hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
3047
	else if (vmx->rmode.vm86_active)
3048 3049 3050
		hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
	else
		hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
3051

3052 3053
	if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
		if (cr4 & X86_CR4_UMIP) {
3054
			secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
3055 3056
			hw_cr4 &= ~X86_CR4_UMIP;
		} else if (!is_guest_mode(vcpu) ||
3057 3058 3059
			!nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
			secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
		}
3060
	}
3061

3062 3063 3064 3065 3066
	if (cr4 & X86_CR4_VMXE) {
		/*
		 * To use VMXON (and later other VMX instructions), a guest
		 * must first be able to turn on cr4.VMXE (see handle_vmon()).
		 * So basically the check on whether to allow nested VMX
3067 3068
		 * is here.  We operate under the default treatment of SMM,
		 * so VMX cannot be enabled under SMM.
3069
		 */
3070
		if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
3071
			return 1;
3072
	}
3073

3074
	if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
3075 3076
		return 1;

3077
	vcpu->arch.cr4 = cr4;
3078 3079 3080 3081 3082 3083 3084 3085 3086

	if (!enable_unrestricted_guest) {
		if (enable_ept) {
			if (!is_paging(vcpu)) {
				hw_cr4 &= ~X86_CR4_PAE;
				hw_cr4 |= X86_CR4_PSE;
			} else if (!(cr4 & X86_CR4_PAE)) {
				hw_cr4 &= ~X86_CR4_PAE;
			}
3087
		}
3088

3089
		/*
3090 3091 3092 3093 3094 3095 3096 3097 3098
		 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
		 * hardware.  To emulate this behavior, SMEP/SMAP/PKU needs
		 * to be manually disabled when guest switches to non-paging
		 * mode.
		 *
		 * If !enable_unrestricted_guest, the CPU is always running
		 * with CR0.PG=1 and CR4 needs to be modified.
		 * If enable_unrestricted_guest, the CPU automatically
		 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
3099
		 */
3100 3101 3102
		if (!is_paging(vcpu))
			hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
	}
3103

3104 3105
	vmcs_writel(CR4_READ_SHADOW, cr4);
	vmcs_writel(GUEST_CR4, hw_cr4);
3106
	return 0;
A
Avi Kivity 已提交
3107 3108
}

3109
void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
A
Avi Kivity 已提交
3110
{
3111
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
3112 3113
	u32 ar;

3114
	if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3115
		*var = vmx->rmode.segs[seg];
3116
		if (seg == VCPU_SREG_TR
A
Avi Kivity 已提交
3117
		    || var->selector == vmx_read_guest_seg_selector(vmx, seg))
3118
			return;
3119 3120 3121
		var->base = vmx_read_guest_seg_base(vmx, seg);
		var->selector = vmx_read_guest_seg_selector(vmx, seg);
		return;
3122
	}
A
Avi Kivity 已提交
3123 3124 3125 3126
	var->base = vmx_read_guest_seg_base(vmx, seg);
	var->limit = vmx_read_guest_seg_limit(vmx, seg);
	var->selector = vmx_read_guest_seg_selector(vmx, seg);
	ar = vmx_read_guest_seg_ar(vmx, seg);
3127
	var->unusable = (ar >> 16) & 1;
A
Avi Kivity 已提交
3128 3129 3130
	var->type = ar & 15;
	var->s = (ar >> 4) & 1;
	var->dpl = (ar >> 5) & 3;
3131 3132 3133 3134 3135 3136 3137 3138
	/*
	 * Some userspaces do not preserve unusable property. Since usable
	 * segment has to be present according to VMX spec we can use present
	 * property to amend userspace bug by making unusable segment always
	 * nonpresent. vmx_segment_access_rights() already marks nonpresent
	 * segment as unusable.
	 */
	var->present = !var->unusable;
A
Avi Kivity 已提交
3139 3140 3141 3142 3143 3144
	var->avl = (ar >> 12) & 1;
	var->l = (ar >> 13) & 1;
	var->db = (ar >> 14) & 1;
	var->g = (ar >> 15) & 1;
}

3145 3146 3147 3148 3149 3150 3151 3152
static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
{
	struct kvm_segment s;

	if (to_vmx(vcpu)->rmode.vm86_active) {
		vmx_get_segment(vcpu, &s, seg);
		return s.base;
	}
A
Avi Kivity 已提交
3153
	return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
3154 3155
}

3156
int vmx_get_cpl(struct kvm_vcpu *vcpu)
3157
{
3158 3159
	struct vcpu_vmx *vmx = to_vmx(vcpu);

P
Paolo Bonzini 已提交
3160
	if (unlikely(vmx->rmode.vm86_active))
3161
		return 0;
P
Paolo Bonzini 已提交
3162 3163
	else {
		int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
3164
		return VMX_AR_DPL(ar);
A
Avi Kivity 已提交
3165 3166 3167
	}
}

3168
static u32 vmx_segment_access_rights(struct kvm_segment *var)
A
Avi Kivity 已提交
3169 3170 3171
{
	u32 ar;

3172
	if (var->unusable || !var->present)
A
Avi Kivity 已提交
3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183
		ar = 1 << 16;
	else {
		ar = var->type & 15;
		ar |= (var->s & 1) << 4;
		ar |= (var->dpl & 3) << 5;
		ar |= (var->present & 1) << 7;
		ar |= (var->avl & 1) << 12;
		ar |= (var->l & 1) << 13;
		ar |= (var->db & 1) << 14;
		ar |= (var->g & 1) << 15;
	}
3184 3185 3186 3187

	return ar;
}

3188
void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
3189
{
3190
	struct vcpu_vmx *vmx = to_vmx(vcpu);
3191
	const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
3192

A
Avi Kivity 已提交
3193 3194
	vmx_segment_cache_clear(vmx);

3195 3196 3197 3198 3199 3200
	if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
		vmx->rmode.segs[seg] = *var;
		if (seg == VCPU_SREG_TR)
			vmcs_write16(sf->selector, var->selector);
		else if (var->s)
			fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
3201
		goto out;
3202
	}
3203

3204 3205 3206
	vmcs_writel(sf->base, var->base);
	vmcs_write32(sf->limit, var->limit);
	vmcs_write16(sf->selector, var->selector);
3207 3208 3209 3210 3211 3212

	/*
	 *   Fix the "Accessed" bit in AR field of segment registers for older
	 * qemu binaries.
	 *   IA32 arch specifies that at the time of processor reset the
	 * "Accessed" bit in the AR field of segment registers is 1. And qemu
G
Guo Chao 已提交
3213
	 * is setting it to 0 in the userland code. This causes invalid guest
3214 3215 3216 3217 3218 3219
	 * state vmexit when "unrestricted guest" mode is turned on.
	 *    Fix for this setup issue in cpu_reset is being pushed in the qemu
	 * tree. Newer qemu binaries with that qemu fix would not need this
	 * kvm hack.
	 */
	if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
3220
		var->type |= 0x1; /* Accessed */
3221

3222
	vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
3223 3224

out:
3225
	vmx->emulation_required = emulation_required(vcpu);
A
Avi Kivity 已提交
3226 3227 3228 3229
}

static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
{
A
Avi Kivity 已提交
3230
	u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
A
Avi Kivity 已提交
3231 3232 3233 3234 3235

	*db = (ar >> 14) & 1;
	*l = (ar >> 13) & 1;
}

3236
static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
3237
{
3238 3239
	dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
	dt->address = vmcs_readl(GUEST_IDTR_BASE);
A
Avi Kivity 已提交
3240 3241
}

3242
static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
3243
{
3244 3245
	vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
	vmcs_writel(GUEST_IDTR_BASE, dt->address);
A
Avi Kivity 已提交
3246 3247
}

3248
static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
3249
{
3250 3251
	dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
	dt->address = vmcs_readl(GUEST_GDTR_BASE);
A
Avi Kivity 已提交
3252 3253
}

3254
static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
3255
{
3256 3257
	vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
	vmcs_writel(GUEST_GDTR_BASE, dt->address);
A
Avi Kivity 已提交
3258 3259
}

3260 3261 3262 3263 3264 3265
static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
{
	struct kvm_segment var;
	u32 ar;

	vmx_get_segment(vcpu, &var, seg);
3266
	var.dpl = 0x3;
3267 3268
	if (seg == VCPU_SREG_CS)
		var.type = 0x3;
3269 3270 3271 3272
	ar = vmx_segment_access_rights(&var);

	if (var.base != (var.selector << 4))
		return false;
3273
	if (var.limit != 0xffff)
3274
		return false;
3275
	if (ar != 0xf3)
3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286
		return false;

	return true;
}

static bool code_segment_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment cs;
	unsigned int cs_rpl;

	vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3287
	cs_rpl = cs.selector & SEGMENT_RPL_MASK;
3288

3289 3290
	if (cs.unusable)
		return false;
3291
	if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
3292 3293 3294
		return false;
	if (!cs.s)
		return false;
3295
	if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
3296 3297
		if (cs.dpl > cs_rpl)
			return false;
3298
	} else {
3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314
		if (cs.dpl != cs_rpl)
			return false;
	}
	if (!cs.present)
		return false;

	/* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
	return true;
}

static bool stack_segment_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment ss;
	unsigned int ss_rpl;

	vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3315
	ss_rpl = ss.selector & SEGMENT_RPL_MASK;
3316

3317 3318 3319
	if (ss.unusable)
		return true;
	if (ss.type != 3 && ss.type != 7)
3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336
		return false;
	if (!ss.s)
		return false;
	if (ss.dpl != ss_rpl) /* DPL != RPL */
		return false;
	if (!ss.present)
		return false;

	return true;
}

static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
{
	struct kvm_segment var;
	unsigned int rpl;

	vmx_get_segment(vcpu, &var, seg);
3337
	rpl = var.selector & SEGMENT_RPL_MASK;
3338

3339 3340
	if (var.unusable)
		return true;
3341 3342 3343 3344
	if (!var.s)
		return false;
	if (!var.present)
		return false;
3345
	if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361
		if (var.dpl < rpl) /* DPL < RPL */
			return false;
	}

	/* TODO: Add other members to kvm_segment_field to allow checking for other access
	 * rights flags
	 */
	return true;
}

static bool tr_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment tr;

	vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);

3362 3363
	if (tr.unusable)
		return false;
3364
	if (tr.selector & SEGMENT_TI_MASK)	/* TI = 1 */
3365
		return false;
3366
	if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379
		return false;
	if (!tr.present)
		return false;

	return true;
}

static bool ldtr_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment ldtr;

	vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);

3380 3381
	if (ldtr.unusable)
		return true;
3382
	if (ldtr.selector & SEGMENT_TI_MASK)	/* TI = 1 */
3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398
		return false;
	if (ldtr.type != 2)
		return false;
	if (!ldtr.present)
		return false;

	return true;
}

static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
{
	struct kvm_segment cs, ss;

	vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
	vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);

3399 3400
	return ((cs.selector & SEGMENT_RPL_MASK) ==
		 (ss.selector & SEGMENT_RPL_MASK));
3401 3402 3403 3404 3405 3406 3407 3408 3409
}

/*
 * Check if guest state is valid. Returns true if valid, false if
 * not.
 * We assume that registers are always usable
 */
static bool guest_state_valid(struct kvm_vcpu *vcpu)
{
3410 3411 3412
	if (enable_unrestricted_guest)
		return true;

3413
	/* real mode guest state checks */
3414
	if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455
		if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
			return false;
	} else {
	/* protected mode guest state checks */
		if (!cs_ss_rpl_check(vcpu))
			return false;
		if (!code_segment_valid(vcpu))
			return false;
		if (!stack_segment_valid(vcpu))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_DS))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_ES))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_FS))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_GS))
			return false;
		if (!tr_valid(vcpu))
			return false;
		if (!ldtr_valid(vcpu))
			return false;
	}
	/* TODO:
	 * - Add checks on RIP
	 * - Add checks on RFLAGS
	 */

	return true;
}

M
Mike Day 已提交
3456
static int init_rmode_tss(struct kvm *kvm)
A
Avi Kivity 已提交
3457
{
3458
	gfn_t fn;
3459
	u16 data = 0;
3460
	int idx, r;
A
Avi Kivity 已提交
3461

3462
	idx = srcu_read_lock(&kvm->srcu);
3463
	fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
3464 3465
	r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
	if (r < 0)
3466
		goto out;
3467
	data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
3468 3469
	r = kvm_write_guest_page(kvm, fn++, &data,
			TSS_IOPB_BASE_OFFSET, sizeof(u16));
3470
	if (r < 0)
3471
		goto out;
3472 3473
	r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
	if (r < 0)
3474
		goto out;
3475 3476
	r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
	if (r < 0)
3477
		goto out;
3478
	data = ~0;
3479 3480 3481 3482
	r = kvm_write_guest_page(kvm, fn, &data,
				 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
				 sizeof(u8));
out:
3483
	srcu_read_unlock(&kvm->srcu, idx);
3484
	return r;
A
Avi Kivity 已提交
3485 3486
}

3487 3488
static int init_rmode_identity_map(struct kvm *kvm)
{
3489
	struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
3490
	int i, r = 0;
D
Dan Williams 已提交
3491
	kvm_pfn_t identity_map_pfn;
3492 3493
	u32 tmp;

3494
	/* Protect kvm_vmx->ept_identity_pagetable_done. */
3495 3496
	mutex_lock(&kvm->slots_lock);

3497
	if (likely(kvm_vmx->ept_identity_pagetable_done))
3498
		goto out;
3499

3500 3501 3502
	if (!kvm_vmx->ept_identity_map_addr)
		kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
	identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
3503

3504
	r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
3505
				    kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
3506
	if (r < 0)
3507
		goto out;
3508

3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520
	r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
	if (r < 0)
		goto out;
	/* Set up identity-mapping pagetable for EPT in real mode */
	for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
		tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
			_PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
		r = kvm_write_guest_page(kvm, identity_map_pfn,
				&tmp, i * sizeof(tmp), sizeof(tmp));
		if (r < 0)
			goto out;
	}
3521
	kvm_vmx->ept_identity_pagetable_done = true;
3522

3523
out:
3524
	mutex_unlock(&kvm->slots_lock);
3525
	return r;
3526 3527
}

A
Avi Kivity 已提交
3528 3529
static void seg_setup(int seg)
{
3530
	const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
3531
	unsigned int ar;
A
Avi Kivity 已提交
3532 3533 3534 3535

	vmcs_write16(sf->selector, 0);
	vmcs_writel(sf->base, 0);
	vmcs_write32(sf->limit, 0xffff);
3536 3537 3538
	ar = 0x93;
	if (seg == VCPU_SREG_CS)
		ar |= 0x08; /* code segment */
3539 3540

	vmcs_write32(sf->ar_bytes, ar);
A
Avi Kivity 已提交
3541 3542
}

3543 3544
static int alloc_apic_access_page(struct kvm *kvm)
{
3545
	struct page *page;
3546 3547
	int r = 0;

3548
	mutex_lock(&kvm->slots_lock);
3549
	if (kvm->arch.apic_access_page_done)
3550
		goto out;
3551 3552
	r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
				    APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
3553 3554
	if (r)
		goto out;
3555

3556
	page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
3557 3558 3559 3560 3561
	if (is_error_page(page)) {
		r = -EFAULT;
		goto out;
	}

3562 3563 3564 3565 3566 3567
	/*
	 * Do not pin the page in memory, so that memory hot-unplug
	 * is able to migrate it.
	 */
	put_page(page);
	kvm->arch.apic_access_page_done = true;
3568
out:
3569
	mutex_unlock(&kvm->slots_lock);
3570 3571 3572
	return r;
}

3573
int allocate_vpid(void)
3574 3575 3576
{
	int vpid;

3577
	if (!enable_vpid)
3578
		return 0;
3579 3580
	spin_lock(&vmx_vpid_lock);
	vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
3581
	if (vpid < VMX_NR_VPIDS)
3582
		__set_bit(vpid, vmx_vpid_bitmap);
3583 3584
	else
		vpid = 0;
3585
	spin_unlock(&vmx_vpid_lock);
3586
	return vpid;
3587 3588
}

3589
void free_vpid(int vpid)
3590
{
3591
	if (!enable_vpid || vpid == 0)
3592 3593
		return;
	spin_lock(&vmx_vpid_lock);
3594
	__clear_bit(vpid, vmx_vpid_bitmap);
3595 3596 3597
	spin_unlock(&vmx_vpid_lock);
}

3598
static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
3599
							  u32 msr, int type)
S
Sheng Yang 已提交
3600
{
3601
	int f = sizeof(unsigned long);
S
Sheng Yang 已提交
3602 3603 3604 3605

	if (!cpu_has_vmx_msr_bitmap())
		return;

3606 3607 3608
	if (static_branch_unlikely(&enable_evmcs))
		evmcs_touch_msr_bitmap();

S
Sheng Yang 已提交
3609 3610 3611 3612 3613 3614
	/*
	 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
	 * have the write-low and read-high bitmap offsets the wrong way round.
	 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
	 */
	if (msr <= 0x1fff) {
3615 3616 3617 3618 3619 3620 3621 3622
		if (type & MSR_TYPE_R)
			/* read-low */
			__clear_bit(msr, msr_bitmap + 0x000 / f);

		if (type & MSR_TYPE_W)
			/* write-low */
			__clear_bit(msr, msr_bitmap + 0x800 / f);

S
Sheng Yang 已提交
3623 3624
	} else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
		msr &= 0x1fff;
3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635
		if (type & MSR_TYPE_R)
			/* read-high */
			__clear_bit(msr, msr_bitmap + 0x400 / f);

		if (type & MSR_TYPE_W)
			/* write-high */
			__clear_bit(msr, msr_bitmap + 0xc00 / f);

	}
}

3636
static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
3637 3638 3639 3640 3641 3642 3643
							 u32 msr, int type)
{
	int f = sizeof(unsigned long);

	if (!cpu_has_vmx_msr_bitmap())
		return;

3644 3645 3646
	if (static_branch_unlikely(&enable_evmcs))
		evmcs_touch_msr_bitmap();

3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673
	/*
	 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
	 * have the write-low and read-high bitmap offsets the wrong way round.
	 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
	 */
	if (msr <= 0x1fff) {
		if (type & MSR_TYPE_R)
			/* read-low */
			__set_bit(msr, msr_bitmap + 0x000 / f);

		if (type & MSR_TYPE_W)
			/* write-low */
			__set_bit(msr, msr_bitmap + 0x800 / f);

	} else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
		msr &= 0x1fff;
		if (type & MSR_TYPE_R)
			/* read-high */
			__set_bit(msr, msr_bitmap + 0x400 / f);

		if (type & MSR_TYPE_W)
			/* write-high */
			__set_bit(msr, msr_bitmap + 0xc00 / f);

	}
}

3674
static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
3675 3676 3677 3678 3679 3680 3681 3682 3683
			     			      u32 msr, int type, bool value)
{
	if (value)
		vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
	else
		vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
}

static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
3684
{
3685 3686 3687
	u8 mode = 0;

	if (cpu_has_secondary_exec_ctrls() &&
3688
	    (secondary_exec_controls_get(to_vmx(vcpu)) &
3689 3690 3691 3692 3693 3694 3695
	     SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
		mode |= MSR_BITMAP_MODE_X2APIC;
		if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
			mode |= MSR_BITMAP_MODE_X2APIC_APICV;
	}

	return mode;
3696 3697
}

3698 3699
static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
					 u8 mode)
3700
{
3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719
	int msr;

	for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
		unsigned word = msr / BITS_PER_LONG;
		msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
		msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
	}

	if (mode & MSR_BITMAP_MODE_X2APIC) {
		/*
		 * TPR reads and writes can be virtualized even if virtual interrupt
		 * delivery is not in use.
		 */
		vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
		if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
			vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
			vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
			vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
		}
3720
	}
3721 3722
}

3723
void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
	u8 mode = vmx_msr_bitmap_mode(vcpu);
	u8 changed = mode ^ vmx->msr_bitmap_mode;

	if (!changed)
		return;

	if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
		vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);

	vmx->msr_bitmap_mode = mode;
}

3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760
void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
{
	unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
	bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
	u32 i;

	vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
							MSR_TYPE_RW, flag);
	vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
							MSR_TYPE_RW, flag);
	vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
							MSR_TYPE_RW, flag);
	vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
							MSR_TYPE_RW, flag);
	for (i = 0; i < vmx->pt_desc.addr_range; i++) {
		vmx_set_intercept_for_msr(msr_bitmap,
			MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
		vmx_set_intercept_for_msr(msr_bitmap,
			MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
	}
}

3761 3762 3763 3764 3765 3766 3767 3768 3769
static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	void *vapic_page;
	u32 vppr;
	int rvi;

	if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
		!nested_cpu_has_vid(get_vmcs12(vcpu)) ||
3770
		WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
3771 3772
		return false;

3773
	rvi = vmx_get_rvi();
3774

3775
	vapic_page = vmx->nested.virtual_apic_map.hva;
3776 3777 3778 3779 3780
	vppr = *((u32 *)(vapic_page + APIC_PROCPRI));

	return ((rvi & 0xf0) > (vppr & 0xf0));
}

3781 3782
static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
						     bool nested)
3783 3784
{
#ifdef CONFIG_SMP
3785 3786
	int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;

3787
	if (vcpu->mode == IN_GUEST_MODE) {
3788
		/*
3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803
		 * The vector of interrupt to be delivered to vcpu had
		 * been set in PIR before this function.
		 *
		 * Following cases will be reached in this block, and
		 * we always send a notification event in all cases as
		 * explained below.
		 *
		 * Case 1: vcpu keeps in non-root mode. Sending a
		 * notification event posts the interrupt to vcpu.
		 *
		 * Case 2: vcpu exits to root mode and is still
		 * runnable. PIR will be synced to vIRR before the
		 * next vcpu entry. Sending a notification event in
		 * this case has no effect, as vcpu is not in root
		 * mode.
3804
		 *
3805 3806 3807 3808 3809 3810
		 * Case 3: vcpu exits to root mode and is blocked.
		 * vcpu_block() has already synced PIR to vIRR and
		 * never blocks vcpu if vIRR is not cleared. Therefore,
		 * a blocked vcpu here does not wait for any requested
		 * interrupts in PIR, and sending a notification event
		 * which has no effect is safe here.
3811 3812
		 */

3813
		apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
3814 3815 3816 3817 3818 3819
		return true;
	}
#endif
	return false;
}

3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832
static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
						int vector)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (is_guest_mode(vcpu) &&
	    vector == vmx->nested.posted_intr_nv) {
		/*
		 * If a posted intr is not recognized by hardware,
		 * we will accomplish it in the next vmentry.
		 */
		vmx->nested.pi_pending = true;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
3833 3834 3835
		/* the PIR and ON have been set by L1. */
		if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
			kvm_vcpu_kick(vcpu);
3836 3837 3838 3839
		return 0;
	}
	return -1;
}
3840 3841 3842 3843 3844 3845 3846
/*
 * Send interrupt to vcpu via posted interrupt way.
 * 1. If target vcpu is running(non-root mode), send posted interrupt
 * notification to vcpu and hardware will sync PIR to vIRR atomically.
 * 2. If target vcpu isn't running(root mode), kick it to pick up the
 * interrupt from PIR in next vmentry.
 */
3847
static int vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
3848 3849 3850 3851
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int r;

3852 3853
	r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
	if (!r)
3854 3855 3856 3857
		return 0;

	if (!vcpu->arch.apicv_active)
		return -1;
3858

3859
	if (pi_test_and_set_pir(vector, &vmx->pi_desc))
3860
		return 0;
3861

3862 3863
	/* If a previous notification has sent the IPI, nothing to do.  */
	if (pi_test_and_set_on(&vmx->pi_desc))
3864
		return 0;
3865

3866
	if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
3867
		kvm_vcpu_kick(vcpu);
3868 3869

	return 0;
3870 3871
}

3872 3873 3874 3875 3876 3877
/*
 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
 * will not change in the lifetime of the guest.
 * Note that host-state that does change is set elsewhere. E.g., host-state
 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
 */
3878
void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
3879 3880 3881
{
	u32 low32, high32;
	unsigned long tmpl;
3882
	unsigned long cr0, cr3, cr4;
3883

3884 3885 3886
	cr0 = read_cr0();
	WARN_ON(cr0 & X86_CR0_TS);
	vmcs_writel(HOST_CR0, cr0);  /* 22.2.3 */
3887 3888 3889 3890 3891

	/*
	 * Save the most likely value for this task's CR3 in the VMCS.
	 * We can't use __get_current_cr3_fast() because we're not atomic.
	 */
3892
	cr3 = __read_cr3();
3893
	vmcs_writel(HOST_CR3, cr3);		/* 22.2.3  FIXME: shadow tables */
3894
	vmx->loaded_vmcs->host_state.cr3 = cr3;
3895

3896
	/* Save the most likely value for this task's CR4 in the VMCS. */
3897
	cr4 = cr4_read_shadow();
3898
	vmcs_writel(HOST_CR4, cr4);			/* 22.2.3, 22.2.5 */
3899
	vmx->loaded_vmcs->host_state.cr4 = cr4;
3900

3901
	vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS);  /* 22.2.4 */
A
Avi Kivity 已提交
3902 3903 3904
#ifdef CONFIG_X86_64
	/*
	 * Load null selectors, so we can avoid reloading them in
3905 3906
	 * vmx_prepare_switch_to_host(), in case userspace uses
	 * the null selectors too (the expected case).
A
Avi Kivity 已提交
3907 3908 3909 3910
	 */
	vmcs_write16(HOST_DS_SELECTOR, 0);
	vmcs_write16(HOST_ES_SELECTOR, 0);
#else
3911 3912
	vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
	vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
A
Avi Kivity 已提交
3913
#endif
3914 3915 3916
	vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
	vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8);  /* 22.2.4 */

3917
	vmcs_writel(HOST_IDTR_BASE, host_idt_base);   /* 22.2.4 */
3918

3919
	vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
3920 3921 3922 3923 3924 3925 3926 3927 3928 3929

	rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
	vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
	rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
	vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl);   /* 22.2.3 */

	if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
		rdmsr(MSR_IA32_CR_PAT, low32, high32);
		vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
	}
3930

3931
	if (cpu_has_load_ia32_efer())
3932
		vmcs_write64(HOST_IA32_EFER, host_efer);
3933 3934
}

3935
void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
3936 3937 3938 3939
{
	vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
	if (enable_ept)
		vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
3940 3941 3942
	if (is_guest_mode(&vmx->vcpu))
		vmx->vcpu.arch.cr4_guest_owned_bits &=
			~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
3943 3944 3945
	vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
}

3946
u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
3947 3948 3949
{
	u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;

3950
	if (!kvm_vcpu_apicv_active(&vmx->vcpu))
3951
		pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
3952 3953 3954 3955

	if (!enable_vnmi)
		pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;

3956 3957 3958
	if (!enable_preemption_timer)
		pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;

3959 3960 3961
	return pin_based_exec_ctrl;
}

3962 3963 3964 3965
static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

3966
	pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
3967 3968
	if (cpu_has_secondary_exec_ctrls()) {
		if (kvm_vcpu_apicv_active(vcpu))
3969
			secondary_exec_controls_setbit(vmx,
3970 3971 3972
				      SECONDARY_EXEC_APIC_REGISTER_VIRT |
				      SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
		else
3973
			secondary_exec_controls_clearbit(vmx,
3974 3975 3976 3977 3978
					SECONDARY_EXEC_APIC_REGISTER_VIRT |
					SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
	}

	if (cpu_has_vmx_msr_bitmap())
3979
		vmx_update_msr_bitmap(vcpu);
3980 3981
}

3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008
u32 vmx_exec_control(struct vcpu_vmx *vmx)
{
	u32 exec_control = vmcs_config.cpu_based_exec_ctrl;

	if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
		exec_control &= ~CPU_BASED_MOV_DR_EXITING;

	if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
		exec_control &= ~CPU_BASED_TPR_SHADOW;
#ifdef CONFIG_X86_64
		exec_control |= CPU_BASED_CR8_STORE_EXITING |
				CPU_BASED_CR8_LOAD_EXITING;
#endif
	}
	if (!enable_ept)
		exec_control |= CPU_BASED_CR3_STORE_EXITING |
				CPU_BASED_CR3_LOAD_EXITING  |
				CPU_BASED_INVLPG_EXITING;
	if (kvm_mwait_in_guest(vmx->vcpu.kvm))
		exec_control &= ~(CPU_BASED_MWAIT_EXITING |
				CPU_BASED_MONITOR_EXITING);
	if (kvm_hlt_in_guest(vmx->vcpu.kvm))
		exec_control &= ~CPU_BASED_HLT_EXITING;
	return exec_control;
}


4009
static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
4010
{
4011 4012
	struct kvm_vcpu *vcpu = &vmx->vcpu;

4013
	u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
4014

4015
	if (vmx_pt_mode_is_system())
4016
		exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
4017
	if (!cpu_need_virtualize_apic_accesses(vcpu))
4018 4019 4020 4021 4022 4023 4024 4025 4026
		exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
	if (vmx->vpid == 0)
		exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
	if (!enable_ept) {
		exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
		enable_unrestricted_guest = 0;
	}
	if (!enable_unrestricted_guest)
		exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4027
	if (kvm_pause_in_guest(vmx->vcpu.kvm))
4028
		exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
4029
	if (!kvm_vcpu_apicv_active(vcpu))
4030 4031
		exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
				  SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4032
	exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
4033 4034 4035 4036 4037

	/* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
	 * in vmx_set_cr4.  */
	exec_control &= ~SECONDARY_EXEC_DESC;

4038 4039 4040 4041 4042 4043
	/* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
	   (handle_vmptrld).
	   We can NOT enable shadow_vmcs here because we don't have yet
	   a current VMCS12
	*/
	exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
K
Kai Huang 已提交
4044 4045 4046

	if (!enable_pml)
		exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
K
Kai Huang 已提交
4047

4048 4049 4050
	if (vmx_xsaves_supported()) {
		/* Exposing XSAVES only when XSAVE is exposed */
		bool xsaves_enabled =
4051
			boot_cpu_has(X86_FEATURE_XSAVE) &&
4052 4053 4054
			guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
			guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);

4055 4056
		vcpu->arch.xsaves_enabled = xsaves_enabled;

4057 4058 4059 4060 4061
		if (!xsaves_enabled)
			exec_control &= ~SECONDARY_EXEC_XSAVES;

		if (nested) {
			if (xsaves_enabled)
4062
				vmx->nested.msrs.secondary_ctls_high |=
4063 4064
					SECONDARY_EXEC_XSAVES;
			else
4065
				vmx->nested.msrs.secondary_ctls_high &=
4066 4067 4068 4069
					~SECONDARY_EXEC_XSAVES;
		}
	}

4070
	if (cpu_has_vmx_rdtscp()) {
4071 4072 4073 4074 4075 4076
		bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
		if (!rdtscp_enabled)
			exec_control &= ~SECONDARY_EXEC_RDTSCP;

		if (nested) {
			if (rdtscp_enabled)
4077
				vmx->nested.msrs.secondary_ctls_high |=
4078 4079
					SECONDARY_EXEC_RDTSCP;
			else
4080
				vmx->nested.msrs.secondary_ctls_high &=
4081 4082 4083 4084
					~SECONDARY_EXEC_RDTSCP;
		}
	}

4085
	if (cpu_has_vmx_invpcid()) {
4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097
		/* Exposing INVPCID only when PCID is exposed */
		bool invpcid_enabled =
			guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
			guest_cpuid_has(vcpu, X86_FEATURE_PCID);

		if (!invpcid_enabled) {
			exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
			guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
		}

		if (nested) {
			if (invpcid_enabled)
4098
				vmx->nested.msrs.secondary_ctls_high |=
4099 4100
					SECONDARY_EXEC_ENABLE_INVPCID;
			else
4101
				vmx->nested.msrs.secondary_ctls_high &=
4102 4103 4104 4105
					~SECONDARY_EXEC_ENABLE_INVPCID;
		}
	}

4106 4107 4108
	if (vmx_rdrand_supported()) {
		bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
		if (rdrand_enabled)
4109
			exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
4110 4111 4112

		if (nested) {
			if (rdrand_enabled)
4113
				vmx->nested.msrs.secondary_ctls_high |=
4114
					SECONDARY_EXEC_RDRAND_EXITING;
4115
			else
4116
				vmx->nested.msrs.secondary_ctls_high &=
4117
					~SECONDARY_EXEC_RDRAND_EXITING;
4118 4119 4120
		}
	}

4121 4122 4123
	if (vmx_rdseed_supported()) {
		bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
		if (rdseed_enabled)
4124
			exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
4125 4126 4127

		if (nested) {
			if (rdseed_enabled)
4128
				vmx->nested.msrs.secondary_ctls_high |=
4129
					SECONDARY_EXEC_RDSEED_EXITING;
4130
			else
4131
				vmx->nested.msrs.secondary_ctls_high &=
4132
					~SECONDARY_EXEC_RDSEED_EXITING;
4133 4134 4135
		}
	}

4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152
	if (vmx_waitpkg_supported()) {
		bool waitpkg_enabled =
			guest_cpuid_has(vcpu, X86_FEATURE_WAITPKG);

		if (!waitpkg_enabled)
			exec_control &= ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;

		if (nested) {
			if (waitpkg_enabled)
				vmx->nested.msrs.secondary_ctls_high |=
					SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
			else
				vmx->nested.msrs.secondary_ctls_high &=
					~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
		}
	}

4153
	vmx->secondary_exec_control = exec_control;
4154 4155
}

4156 4157 4158 4159 4160 4161
static void ept_set_mmio_spte_mask(void)
{
	/*
	 * EPT Misconfigurations can be generated if the value of bits 2:0
	 * of an EPT paging-structure entry is 110b (write/execute).
	 */
4162
	kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
4163
				   VMX_EPT_MISCONFIG_WX_VALUE, 0);
4164 4165
}

4166
#define VMX_XSS_EXIT_BITMAP 0
A
Avi Kivity 已提交
4167

4168
/*
4169 4170
 * Noting that the initialization of Guest-state Area of VMCS is in
 * vmx_vcpu_reset().
4171
 */
4172
static void init_vmcs(struct vcpu_vmx *vmx)
4173 4174
{
	if (nested)
4175
		nested_vmx_set_vmcs_shadowing_bitmap();
4176

S
Sheng Yang 已提交
4177
	if (cpu_has_vmx_msr_bitmap())
4178
		vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
S
Sheng Yang 已提交
4179

A
Avi Kivity 已提交
4180 4181 4182
	vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */

	/* Control */
4183
	pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
4184

4185
	exec_controls_set(vmx, vmx_exec_control(vmx));
A
Avi Kivity 已提交
4186

4187
	if (cpu_has_secondary_exec_ctrls()) {
4188
		vmx_compute_secondary_exec_control(vmx);
4189
		secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
4190
	}
4191

4192
	if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
4193 4194 4195 4196 4197 4198
		vmcs_write64(EOI_EXIT_BITMAP0, 0);
		vmcs_write64(EOI_EXIT_BITMAP1, 0);
		vmcs_write64(EOI_EXIT_BITMAP2, 0);
		vmcs_write64(EOI_EXIT_BITMAP3, 0);

		vmcs_write16(GUEST_INTR_STATUS, 0);
4199

4200
		vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4201
		vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
4202 4203
	}

4204
	if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
4205
		vmcs_write32(PLE_GAP, ple_gap);
4206 4207
		vmx->ple_window = ple_window;
		vmx->ple_window_dirty = true;
4208 4209
	}

4210 4211
	vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
	vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
A
Avi Kivity 已提交
4212 4213
	vmcs_write32(CR3_TARGET_COUNT, 0);           /* 22.2.1 */

4214 4215
	vmcs_write16(HOST_FS_SELECTOR, 0);            /* 22.2.4 */
	vmcs_write16(HOST_GS_SELECTOR, 0);            /* 22.2.4 */
4216
	vmx_set_constant_host_state(vmx);
A
Avi Kivity 已提交
4217 4218 4219
	vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
	vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */

B
Bandan Das 已提交
4220 4221 4222
	if (cpu_has_vmx_vmfunc())
		vmcs_write64(VM_FUNCTION_CONTROL, 0);

4223 4224
	vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
4225
	vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
4226
	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
4227
	vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
A
Avi Kivity 已提交
4228

4229 4230
	if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
		vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
S
Sheng Yang 已提交
4231

4232
	vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
A
Avi Kivity 已提交
4233 4234

	/* 22.2.1, 20.8.1 */
4235
	vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
4236

4237 4238 4239
	vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
	vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);

4240
	set_cr4_guest_host_mask(vmx);
4241

4242 4243 4244
	if (vmx->vpid != 0)
		vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);

4245 4246 4247
	if (vmx_xsaves_supported())
		vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);

4248 4249 4250 4251
	if (enable_pml) {
		vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
		vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
	}
4252 4253 4254

	if (cpu_has_vmx_encls_vmexit())
		vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
4255

4256
	if (vmx_pt_mode_is_host_guest()) {
4257 4258 4259 4260 4261
		memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
		/* Bit[6~0] are forced to 1, writes are ignored. */
		vmx->pt_desc.guest.output_mask = 0x7F;
		vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
	}
4262 4263
}

4264
static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
4265 4266
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
4267
	struct msr_data apic_base_msr;
4268
	u64 cr0;
4269

4270
	vmx->rmode.vm86_active = 0;
4271
	vmx->spec_ctrl = 0;
4272

4273 4274
	vmx->msr_ia32_umwait_control = 0;

4275
	vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
4276
	vmx->hv_deadline_tsc = -1;
4277 4278 4279 4280 4281 4282 4283 4284 4285 4286
	kvm_set_cr8(vcpu, 0);

	if (!init_event) {
		apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
				     MSR_IA32_APICBASE_ENABLE;
		if (kvm_vcpu_is_reset_bsp(vcpu))
			apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
		apic_base_msr.host_initiated = true;
		kvm_set_apic_base(vcpu, &apic_base_msr);
	}
4287

A
Avi Kivity 已提交
4288 4289
	vmx_segment_cache_clear(vmx);

4290
	seg_setup(VCPU_SREG_CS);
4291
	vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
4292
	vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309

	seg_setup(VCPU_SREG_DS);
	seg_setup(VCPU_SREG_ES);
	seg_setup(VCPU_SREG_FS);
	seg_setup(VCPU_SREG_GS);
	seg_setup(VCPU_SREG_SS);

	vmcs_write16(GUEST_TR_SELECTOR, 0);
	vmcs_writel(GUEST_TR_BASE, 0);
	vmcs_write32(GUEST_TR_LIMIT, 0xffff);
	vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);

	vmcs_write16(GUEST_LDTR_SELECTOR, 0);
	vmcs_writel(GUEST_LDTR_BASE, 0);
	vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
	vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);

4310 4311 4312 4313 4314 4315
	if (!init_event) {
		vmcs_write32(GUEST_SYSENTER_CS, 0);
		vmcs_writel(GUEST_SYSENTER_ESP, 0);
		vmcs_writel(GUEST_SYSENTER_EIP, 0);
		vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
	}
4316

4317
	kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
4318
	kvm_rip_write(vcpu, 0xfff0);
4319 4320 4321 4322 4323 4324 4325

	vmcs_writel(GUEST_GDTR_BASE, 0);
	vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);

	vmcs_writel(GUEST_IDTR_BASE, 0);
	vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);

4326
	vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
4327
	vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4328
	vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4329 4330
	if (kvm_mpx_supported())
		vmcs_write64(GUEST_BNDCFGS, 0);
4331 4332 4333

	setup_msrs(vmx);

A
Avi Kivity 已提交
4334 4335
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);  /* 22.2.1 */

4336
	if (cpu_has_vmx_tpr_shadow() && !init_event) {
4337
		vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4338
		if (cpu_need_tpr_shadow(vcpu))
4339
			vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
4340
				     __pa(vcpu->arch.apic->regs));
4341 4342 4343
		vmcs_write32(TPR_THRESHOLD, 0);
	}

4344
	kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
A
Avi Kivity 已提交
4345

4346 4347
	cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
	vmx->vcpu.arch.cr0 = cr0;
4348
	vmx_set_cr0(vcpu, cr0); /* enter rmode */
4349
	vmx_set_cr4(vcpu, 0);
P
Paolo Bonzini 已提交
4350
	vmx_set_efer(vcpu, 0);
4351

4352
	update_exception_bitmap(vcpu);
A
Avi Kivity 已提交
4353

4354
	vpid_sync_context(vmx->vpid);
4355 4356
	if (init_event)
		vmx_clear_hlt(vcpu);
A
Avi Kivity 已提交
4357 4358
}

4359
static void enable_irq_window(struct kvm_vcpu *vcpu)
4360
{
4361
	exec_controls_setbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
4362 4363
}

4364
static void enable_nmi_window(struct kvm_vcpu *vcpu)
4365
{
4366
	if (!enable_vnmi ||
4367
	    vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4368 4369 4370
		enable_irq_window(vcpu);
		return;
	}
4371

4372
	exec_controls_setbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
4373 4374
}

4375
static void vmx_inject_irq(struct kvm_vcpu *vcpu)
4376
{
4377
	struct vcpu_vmx *vmx = to_vmx(vcpu);
4378 4379
	uint32_t intr;
	int irq = vcpu->arch.interrupt.nr;
4380

4381
	trace_kvm_inj_virq(irq);
F
Feng (Eric) Liu 已提交
4382

4383
	++vcpu->stat.irq_injections;
4384
	if (vmx->rmode.vm86_active) {
4385 4386 4387
		int inc_eip = 0;
		if (vcpu->arch.interrupt.soft)
			inc_eip = vcpu->arch.event_exit_inst_len;
4388
		kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
4389 4390
		return;
	}
4391 4392 4393 4394 4395 4396 4397 4398
	intr = irq | INTR_INFO_VALID_MASK;
	if (vcpu->arch.interrupt.soft) {
		intr |= INTR_TYPE_SOFT_INTR;
		vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
			     vmx->vcpu.arch.event_exit_inst_len);
	} else
		intr |= INTR_TYPE_EXT_INTR;
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
4399 4400

	vmx_clear_hlt(vcpu);
4401 4402
}

4403 4404
static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
{
J
Jan Kiszka 已提交
4405 4406
	struct vcpu_vmx *vmx = to_vmx(vcpu);

4407
	if (!enable_vnmi) {
4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419
		/*
		 * Tracking the NMI-blocked state in software is built upon
		 * finding the next open IRQ window. This, in turn, depends on
		 * well-behaving guests: They have to keep IRQs disabled at
		 * least as long as the NMI handler runs. Otherwise we may
		 * cause NMI nesting, maybe breaking the guest. But as this is
		 * highly unlikely, we can live with the residual risk.
		 */
		vmx->loaded_vmcs->soft_vnmi_blocked = 1;
		vmx->loaded_vmcs->vnmi_blocked_time = 0;
	}

4420 4421
	++vcpu->stat.nmi_injections;
	vmx->loaded_vmcs->nmi_known_unmasked = false;
4422

4423
	if (vmx->rmode.vm86_active) {
4424
		kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
J
Jan Kiszka 已提交
4425 4426
		return;
	}
4427

4428 4429
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
			INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
4430 4431

	vmx_clear_hlt(vcpu);
4432 4433
}

4434
bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
4435
{
4436 4437 4438
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	bool masked;

4439
	if (!enable_vnmi)
4440
		return vmx->loaded_vmcs->soft_vnmi_blocked;
4441
	if (vmx->loaded_vmcs->nmi_known_unmasked)
4442
		return false;
4443 4444 4445
	masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
	vmx->loaded_vmcs->nmi_known_unmasked = !masked;
	return masked;
J
Jan Kiszka 已提交
4446 4447
}

4448
void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
J
Jan Kiszka 已提交
4449 4450 4451
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

4452
	if (!enable_vnmi) {
4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465
		if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
			vmx->loaded_vmcs->soft_vnmi_blocked = masked;
			vmx->loaded_vmcs->vnmi_blocked_time = 0;
		}
	} else {
		vmx->loaded_vmcs->nmi_known_unmasked = !masked;
		if (masked)
			vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
				      GUEST_INTR_STATE_NMI);
		else
			vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
					GUEST_INTR_STATE_NMI);
	}
J
Jan Kiszka 已提交
4466 4467
}

4468 4469
static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
{
4470 4471
	if (to_vmx(vcpu)->nested.nested_run_pending)
		return 0;
4472

4473
	if (!enable_vnmi &&
4474 4475 4476
	    to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
		return 0;

4477 4478 4479 4480 4481
	return	!(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
		  (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
		   | GUEST_INTR_STATE_NMI));
}

4482 4483
static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
{
4484 4485 4486 4487 4488 4489 4490
	if (to_vmx(vcpu)->nested.nested_run_pending)
		return false;

	if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
		return true;

	return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
4491 4492
		!(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
			(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
4493 4494
}

4495 4496 4497 4498
static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
{
	int ret;

4499 4500 4501
	if (enable_unrestricted_guest)
		return 0;

4502 4503 4504 4505 4506
	mutex_lock(&kvm->slots_lock);
	ret = __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
				      PAGE_SIZE * 3);
	mutex_unlock(&kvm->slots_lock);

4507 4508
	if (ret)
		return ret;
4509
	to_kvm_vmx(kvm)->tss_addr = addr;
4510
	return init_rmode_tss(kvm);
4511 4512
}

4513 4514
static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
{
4515
	to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
4516 4517 4518
	return 0;
}

4519
static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
A
Avi Kivity 已提交
4520
{
4521 4522
	switch (vec) {
	case BP_VECTOR:
4523 4524 4525 4526 4527 4528
		/*
		 * Update instruction length as we may reinject the exception
		 * from user space while in guest debugging mode.
		 */
		to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
			vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
J
Jan Kiszka 已提交
4529
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
4530 4531 4532 4533 4534 4535
			return false;
		/* fall through */
	case DB_VECTOR:
		if (vcpu->guest_debug &
			(KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
			return false;
J
Jan Kiszka 已提交
4536 4537
		/* fall through */
	case DE_VECTOR:
4538 4539 4540 4541 4542 4543 4544
	case OF_VECTOR:
	case BR_VECTOR:
	case UD_VECTOR:
	case DF_VECTOR:
	case SS_VECTOR:
	case GP_VECTOR:
	case MF_VECTOR:
4545
		return true;
4546
	}
4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557
	return false;
}

static int handle_rmode_exception(struct kvm_vcpu *vcpu,
				  int vec, u32 err_code)
{
	/*
	 * Instruction with address size override prefix opcode 0x67
	 * Cause the #SS fault with 0 error code in VM86 mode.
	 */
	if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
4558
		if (kvm_emulate_instruction(vcpu, 0)) {
4559 4560
			if (vcpu->arch.halt_request) {
				vcpu->arch.halt_request = 0;
4561
				return kvm_vcpu_halt(vcpu);
4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574
			}
			return 1;
		}
		return 0;
	}

	/*
	 * Forward all other exceptions that are valid in real mode.
	 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
	 *        the required debugging infrastructure rework.
	 */
	kvm_queue_exception(vcpu, vec);
	return 1;
A
Avi Kivity 已提交
4575 4576
}

A
Andi Kleen 已提交
4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595
/*
 * Trigger machine check on the host. We assume all the MSRs are already set up
 * by the CPU and that we still run on the same CPU as the MCE occurred on.
 * We pass a fake environment to the machine check handler because we want
 * the guest to be always treated like user space, no matter what context
 * it used internally.
 */
static void kvm_machine_check(void)
{
#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
	struct pt_regs regs = {
		.cs = 3, /* Fake ring 3 no matter what the guest ran on */
		.flags = X86_EFLAGS_IF,
	};

	do_machine_check(&regs, 0);
#endif
}

A
Avi Kivity 已提交
4596
static int handle_machine_check(struct kvm_vcpu *vcpu)
A
Andi Kleen 已提交
4597
{
4598
	/* handled by vmx_vcpu_run() */
A
Andi Kleen 已提交
4599 4600 4601
	return 1;
}

4602
static int handle_exception_nmi(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
4603
{
4604
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
4605
	struct kvm_run *kvm_run = vcpu->run;
J
Jan Kiszka 已提交
4606
	u32 intr_info, ex_no, error_code;
4607
	unsigned long cr2, rip, dr6;
A
Avi Kivity 已提交
4608 4609
	u32 vect_info;

4610
	vect_info = vmx->idt_vectoring_info;
4611
	intr_info = vmx->exit_intr_info;
A
Avi Kivity 已提交
4612

4613
	if (is_machine_check(intr_info) || is_nmi(intr_info))
4614
		return 1; /* handled by handle_exception_nmi_irqoff() */
4615

W
Wanpeng Li 已提交
4616 4617
	if (is_invalid_opcode(intr_info))
		return handle_ud(vcpu);
4618

A
Avi Kivity 已提交
4619
	error_code = 0;
4620
	if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
A
Avi Kivity 已提交
4621
		error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
4622

4623 4624
	if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
		WARN_ON_ONCE(!enable_vmware_backdoor);
4625 4626 4627 4628 4629 4630 4631 4632 4633 4634

		/*
		 * VMware backdoor emulation on #GP interception only handles
		 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
		 * error code on #GP.
		 */
		if (error_code) {
			kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
			return 1;
		}
4635
		return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
4636 4637
	}

4638 4639 4640 4641 4642 4643 4644 4645 4646
	/*
	 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
	 * MMIO, it is better to report an internal error.
	 * See the comments in vmx_handle_exit.
	 */
	if ((vect_info & VECTORING_INFO_VALID_MASK) &&
	    !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4647
		vcpu->run->internal.ndata = 3;
4648 4649
		vcpu->run->internal.data[0] = vect_info;
		vcpu->run->internal.data[1] = intr_info;
4650
		vcpu->run->internal.data[2] = error_code;
4651 4652 4653
		return 0;
	}

A
Avi Kivity 已提交
4654 4655
	if (is_page_fault(intr_info)) {
		cr2 = vmcs_readl(EXIT_QUALIFICATION);
4656 4657
		/* EPT won't cause page fault directly */
		WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
4658
		return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
A
Avi Kivity 已提交
4659 4660
	}

J
Jan Kiszka 已提交
4661
	ex_no = intr_info & INTR_INFO_VECTOR_MASK;
4662 4663 4664 4665

	if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
		return handle_rmode_exception(vcpu, ex_no, error_code);

4666
	switch (ex_no) {
4667 4668 4669
	case AC_VECTOR:
		kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
		return 1;
4670 4671 4672 4673
	case DB_VECTOR:
		dr6 = vmcs_readl(EXIT_QUALIFICATION);
		if (!(vcpu->guest_debug &
		      (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
4674
			vcpu->arch.dr6 &= ~DR_TRAP_BITS;
4675
			vcpu->arch.dr6 |= dr6 | DR6_RTM;
4676
			if (is_icebp(intr_info))
4677
				WARN_ON(!skip_emulated_instruction(vcpu));
4678

4679 4680 4681 4682 4683 4684 4685
			kvm_queue_exception(vcpu, DB_VECTOR);
			return 1;
		}
		kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
		kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
		/* fall through */
	case BP_VECTOR:
4686 4687 4688 4689 4690 4691 4692
		/*
		 * Update instruction length as we may reinject #BP from
		 * user space while in guest debugging mode. Reading it for
		 * #DB as well causes no harm, it is not used in that case.
		 */
		vmx->vcpu.arch.event_exit_inst_len =
			vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
A
Avi Kivity 已提交
4693
		kvm_run->exit_reason = KVM_EXIT_DEBUG;
4694
		rip = kvm_rip_read(vcpu);
J
Jan Kiszka 已提交
4695 4696
		kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
		kvm_run->debug.arch.exception = ex_no;
4697 4698
		break;
	default:
J
Jan Kiszka 已提交
4699 4700 4701
		kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
		kvm_run->ex.exception = ex_no;
		kvm_run->ex.error_code = error_code;
4702
		break;
A
Avi Kivity 已提交
4703 4704 4705 4706
	}
	return 0;
}

4707
static __always_inline int handle_external_interrupt(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
4708
{
A
Avi Kivity 已提交
4709
	++vcpu->stat.irq_exits;
A
Avi Kivity 已提交
4710 4711 4712
	return 1;
}

A
Avi Kivity 已提交
4713
static int handle_triple_fault(struct kvm_vcpu *vcpu)
4714
{
A
Avi Kivity 已提交
4715
	vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
4716
	vcpu->mmio_needed = 0;
4717 4718
	return 0;
}
A
Avi Kivity 已提交
4719

A
Avi Kivity 已提交
4720
static int handle_io(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
4721
{
4722
	unsigned long exit_qualification;
4723
	int size, in, string;
4724
	unsigned port;
A
Avi Kivity 已提交
4725

4726
	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4727
	string = (exit_qualification & 16) != 0;
4728

4729
	++vcpu->stat.io_exits;
4730

4731
	if (string)
4732
		return kvm_emulate_instruction(vcpu, 0);
4733

4734 4735
	port = exit_qualification >> 16;
	size = (exit_qualification & 7) + 1;
4736
	in = (exit_qualification & 8) != 0;
4737

4738
	return kvm_fast_pio(vcpu, size, port, in);
A
Avi Kivity 已提交
4739 4740
}

I
Ingo Molnar 已提交
4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751
static void
vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
{
	/*
	 * Patch in the VMCALL instruction:
	 */
	hypercall[0] = 0x0f;
	hypercall[1] = 0x01;
	hypercall[2] = 0xc1;
}

G
Guo Chao 已提交
4752
/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
4753 4754 4755
static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
{
	if (is_guest_mode(vcpu)) {
4756 4757 4758
		struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
		unsigned long orig_val = val;

4759 4760 4761
		/*
		 * We get here when L2 changed cr0 in a way that did not change
		 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
4762 4763 4764 4765
		 * but did change L0 shadowed bits. So we first calculate the
		 * effective cr0 value that L1 would like to write into the
		 * hardware. It consists of the L2-owned bits from the new
		 * value combined with the L1-owned bits from L1's guest_cr0.
4766
		 */
4767 4768 4769
		val = (val & ~vmcs12->cr0_guest_host_mask) |
			(vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);

4770
		if (!nested_guest_cr0_valid(vcpu, val))
4771
			return 1;
4772 4773 4774 4775

		if (kvm_set_cr0(vcpu, val))
			return 1;
		vmcs_writel(CR0_READ_SHADOW, orig_val);
4776
		return 0;
4777 4778
	} else {
		if (to_vmx(vcpu)->nested.vmxon &&
4779
		    !nested_host_cr0_valid(vcpu, val))
4780
			return 1;
4781

4782
		return kvm_set_cr0(vcpu, val);
4783
	}
4784 4785 4786 4787 4788
}

static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
{
	if (is_guest_mode(vcpu)) {
4789 4790 4791 4792 4793 4794 4795
		struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
		unsigned long orig_val = val;

		/* analogously to handle_set_cr0 */
		val = (val & ~vmcs12->cr4_guest_host_mask) |
			(vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
		if (kvm_set_cr4(vcpu, val))
4796
			return 1;
4797
		vmcs_writel(CR4_READ_SHADOW, orig_val);
4798 4799 4800 4801 4802
		return 0;
	} else
		return kvm_set_cr4(vcpu, val);
}

4803 4804 4805
static int handle_desc(struct kvm_vcpu *vcpu)
{
	WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
4806
	return kvm_emulate_instruction(vcpu, 0);
4807 4808
}

A
Avi Kivity 已提交
4809
static int handle_cr(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
4810
{
4811
	unsigned long exit_qualification, val;
A
Avi Kivity 已提交
4812 4813
	int cr;
	int reg;
4814
	int err;
4815
	int ret;
A
Avi Kivity 已提交
4816

4817
	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
A
Avi Kivity 已提交
4818 4819 4820 4821
	cr = exit_qualification & 15;
	reg = (exit_qualification >> 8) & 15;
	switch ((exit_qualification >> 4) & 3) {
	case 0: /* mov to cr */
4822
		val = kvm_register_readl(vcpu, reg);
4823
		trace_kvm_cr_write(cr, val);
A
Avi Kivity 已提交
4824 4825
		switch (cr) {
		case 0:
4826
			err = handle_set_cr0(vcpu, val);
4827
			return kvm_complete_insn_gp(vcpu, err);
A
Avi Kivity 已提交
4828
		case 3:
4829
			WARN_ON_ONCE(enable_unrestricted_guest);
4830
			err = kvm_set_cr3(vcpu, val);
4831
			return kvm_complete_insn_gp(vcpu, err);
A
Avi Kivity 已提交
4832
		case 4:
4833
			err = handle_set_cr4(vcpu, val);
4834
			return kvm_complete_insn_gp(vcpu, err);
4835 4836
		case 8: {
				u8 cr8_prev = kvm_get_cr8(vcpu);
4837
				u8 cr8 = (u8)val;
A
Andre Przywara 已提交
4838
				err = kvm_set_cr8(vcpu, cr8);
4839
				ret = kvm_complete_insn_gp(vcpu, err);
4840
				if (lapic_in_kernel(vcpu))
4841
					return ret;
4842
				if (cr8_prev <= cr8)
4843 4844 4845 4846 4847 4848
					return ret;
				/*
				 * TODO: we might be squashing a
				 * KVM_GUESTDBG_SINGLESTEP-triggered
				 * KVM_EXIT_DEBUG here.
				 */
A
Avi Kivity 已提交
4849
				vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
4850 4851
				return 0;
			}
4852
		}
A
Avi Kivity 已提交
4853
		break;
4854
	case 2: /* clts */
4855 4856
		WARN_ONCE(1, "Guest should always own CR0.TS");
		vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
4857
		trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
4858
		return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
4859 4860 4861
	case 1: /*mov from cr*/
		switch (cr) {
		case 3:
4862
			WARN_ON_ONCE(enable_unrestricted_guest);
4863 4864 4865
			val = kvm_read_cr3(vcpu);
			kvm_register_write(vcpu, reg, val);
			trace_kvm_cr_read(cr, val);
4866
			return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
4867
		case 8:
4868 4869 4870
			val = kvm_get_cr8(vcpu);
			kvm_register_write(vcpu, reg, val);
			trace_kvm_cr_read(cr, val);
4871
			return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
4872 4873 4874
		}
		break;
	case 3: /* lmsw */
4875
		val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
4876
		trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
4877
		kvm_lmsw(vcpu, val);
A
Avi Kivity 已提交
4878

4879
		return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
4880 4881 4882
	default:
		break;
	}
A
Avi Kivity 已提交
4883
	vcpu->run->exit_reason = 0;
4884
	vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
A
Avi Kivity 已提交
4885 4886 4887 4888
	       (int)(exit_qualification >> 4) & 3, cr);
	return 0;
}

A
Avi Kivity 已提交
4889
static int handle_dr(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
4890
{
4891
	unsigned long exit_qualification;
4892 4893 4894 4895 4896 4897 4898 4899
	int dr, dr7, reg;

	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	dr = exit_qualification & DEBUG_REG_ACCESS_NUM;

	/* First, if DR does not exist, trigger UD */
	if (!kvm_require_dr(vcpu, dr))
		return 1;
A
Avi Kivity 已提交
4900

4901
	/* Do not handle if the CPL > 0, will trigger GP on re-entry */
4902 4903
	if (!kvm_require_cpl(vcpu, 0))
		return 1;
4904 4905
	dr7 = vmcs_readl(GUEST_DR7);
	if (dr7 & DR7_GD) {
4906 4907 4908 4909 4910 4911
		/*
		 * As the vm-exit takes precedence over the debug trap, we
		 * need to emulate the latter, either for the host or the
		 * guest debugging itself.
		 */
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
A
Avi Kivity 已提交
4912
			vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
4913
			vcpu->run->debug.arch.dr7 = dr7;
4914
			vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
A
Avi Kivity 已提交
4915 4916
			vcpu->run->debug.arch.exception = DB_VECTOR;
			vcpu->run->exit_reason = KVM_EXIT_DEBUG;
4917 4918
			return 0;
		} else {
4919
			vcpu->arch.dr6 &= ~DR_TRAP_BITS;
4920
			vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
4921 4922 4923 4924 4925
			kvm_queue_exception(vcpu, DB_VECTOR);
			return 1;
		}
	}

4926
	if (vcpu->guest_debug == 0) {
4927
		exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
4928 4929 4930 4931 4932 4933 4934 4935 4936 4937

		/*
		 * No more DR vmexits; force a reload of the debug registers
		 * and reenter on this instruction.  The next vmexit will
		 * retrieve the full state of the debug registers.
		 */
		vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
		return 1;
	}

4938 4939
	reg = DEBUG_REG_ACCESS_REG(exit_qualification);
	if (exit_qualification & TYPE_MOV_FROM_DR) {
4940
		unsigned long val;
4941 4942 4943 4944

		if (kvm_get_dr(vcpu, dr, &val))
			return 1;
		kvm_register_write(vcpu, reg, val);
4945
	} else
4946
		if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
4947 4948
			return 1;

4949
	return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
4950 4951
}

J
Jan Kiszka 已提交
4952 4953 4954 4955 4956 4957 4958 4959 4960
static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.dr6;
}

static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
{
}

4961 4962 4963 4964 4965 4966 4967 4968 4969 4970
static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
{
	get_debugreg(vcpu->arch.db[0], 0);
	get_debugreg(vcpu->arch.db[1], 1);
	get_debugreg(vcpu->arch.db[2], 2);
	get_debugreg(vcpu->arch.db[3], 3);
	get_debugreg(vcpu->arch.dr6, 6);
	vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);

	vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
4971
	exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
4972 4973
}

4974 4975 4976 4977 4978
static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
{
	vmcs_writel(GUEST_DR7, val);
}

A
Avi Kivity 已提交
4979
static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
4980
{
4981
	kvm_apic_update_ppr(vcpu);
4982 4983 4984
	return 1;
}

A
Avi Kivity 已提交
4985
static int handle_interrupt_window(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
4986
{
4987
	exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
F
Feng (Eric) Liu 已提交
4988

4989 4990
	kvm_make_request(KVM_REQ_EVENT, vcpu);

4991
	++vcpu->stat.irq_window_exits;
A
Avi Kivity 已提交
4992 4993 4994
	return 1;
}

A
Avi Kivity 已提交
4995
static int handle_vmcall(struct kvm_vcpu *vcpu)
4996
{
4997
	return kvm_emulate_hypercall(vcpu);
4998 4999
}

5000 5001
static int handle_invd(struct kvm_vcpu *vcpu)
{
5002
	return kvm_emulate_instruction(vcpu, 0);
5003 5004
}

A
Avi Kivity 已提交
5005
static int handle_invlpg(struct kvm_vcpu *vcpu)
M
Marcelo Tosatti 已提交
5006
{
5007
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
M
Marcelo Tosatti 已提交
5008 5009

	kvm_mmu_invlpg(vcpu, exit_qualification);
5010
	return kvm_skip_emulated_instruction(vcpu);
M
Marcelo Tosatti 已提交
5011 5012
}

A
Avi Kivity 已提交
5013 5014 5015 5016 5017
static int handle_rdpmc(struct kvm_vcpu *vcpu)
{
	int err;

	err = kvm_rdpmc(vcpu);
5018
	return kvm_complete_insn_gp(vcpu, err);
A
Avi Kivity 已提交
5019 5020
}

A
Avi Kivity 已提交
5021
static int handle_wbinvd(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
5022
{
5023
	return kvm_emulate_wbinvd(vcpu);
E
Eddie Dong 已提交
5024 5025
}

5026 5027 5028
static int handle_xsetbv(struct kvm_vcpu *vcpu)
{
	u64 new_bv = kvm_read_edx_eax(vcpu);
5029
	u32 index = kvm_rcx_read(vcpu);
5030 5031

	if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5032
		return kvm_skip_emulated_instruction(vcpu);
5033 5034 5035
	return 1;
}

A
Avi Kivity 已提交
5036
static int handle_apic_access(struct kvm_vcpu *vcpu)
5037
{
5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051
	if (likely(fasteoi)) {
		unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
		int access_type, offset;

		access_type = exit_qualification & APIC_ACCESS_TYPE;
		offset = exit_qualification & APIC_ACCESS_OFFSET;
		/*
		 * Sane guest uses MOV to write EOI, with written value
		 * not cared. So make a short-circuit here by avoiding
		 * heavy instruction emulation.
		 */
		if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
		    (offset == APIC_EOI)) {
			kvm_lapic_set_eoi(vcpu);
5052
			return kvm_skip_emulated_instruction(vcpu);
5053 5054
		}
	}
5055
	return kvm_emulate_instruction(vcpu, 0);
5056 5057
}

5058 5059 5060 5061 5062 5063 5064 5065 5066 5067
static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
{
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	int vector = exit_qualification & 0xff;

	/* EOI-induced VM exit is trap-like and thus no need to adjust IP */
	kvm_apic_set_eoi_accelerated(vcpu, vector);
	return 1;
}

5068 5069 5070 5071 5072 5073 5074 5075 5076 5077
static int handle_apic_write(struct kvm_vcpu *vcpu)
{
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	u32 offset = exit_qualification & 0xfff;

	/* APIC-write VM exit is trap-like and thus no need to adjust IP */
	kvm_apic_write_nodecode(vcpu, offset);
	return 1;
}

A
Avi Kivity 已提交
5078
static int handle_task_switch(struct kvm_vcpu *vcpu)
5079
{
J
Jan Kiszka 已提交
5080
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5081
	unsigned long exit_qualification;
5082 5083
	bool has_error_code = false;
	u32 error_code = 0;
5084
	u16 tss_selector;
5085
	int reason, type, idt_v, idt_index;
5086 5087

	idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
5088
	idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
5089
	type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
5090 5091 5092 5093

	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);

	reason = (u32)exit_qualification >> 30;
5094 5095 5096 5097
	if (reason == TASK_SWITCH_GATE && idt_v) {
		switch (type) {
		case INTR_TYPE_NMI_INTR:
			vcpu->arch.nmi_injected = false;
5098
			vmx_set_nmi_mask(vcpu, true);
5099 5100
			break;
		case INTR_TYPE_EXT_INTR:
5101
		case INTR_TYPE_SOFT_INTR:
5102 5103 5104
			kvm_clear_interrupt_queue(vcpu);
			break;
		case INTR_TYPE_HARD_EXCEPTION:
5105 5106 5107 5108 5109 5110 5111
			if (vmx->idt_vectoring_info &
			    VECTORING_INFO_DELIVER_CODE_MASK) {
				has_error_code = true;
				error_code =
					vmcs_read32(IDT_VECTORING_ERROR_CODE);
			}
			/* fall through */
5112 5113 5114 5115 5116 5117
		case INTR_TYPE_SOFT_EXCEPTION:
			kvm_clear_exception_queue(vcpu);
			break;
		default:
			break;
		}
J
Jan Kiszka 已提交
5118
	}
5119 5120
	tss_selector = exit_qualification;

5121 5122 5123
	if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
		       type != INTR_TYPE_EXT_INTR &&
		       type != INTR_TYPE_NMI_INTR))
5124
		WARN_ON(!skip_emulated_instruction(vcpu));
5125

5126 5127 5128 5129
	/*
	 * TODO: What about debug traps on tss switch?
	 *       Are we supposed to inject them and update dr6?
	 */
5130 5131
	return kvm_task_switch(vcpu, tss_selector,
			       type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
5132
			       reason, has_error_code, error_code);
5133 5134
}

A
Avi Kivity 已提交
5135
static int handle_ept_violation(struct kvm_vcpu *vcpu)
5136
{
5137
	unsigned long exit_qualification;
5138
	gpa_t gpa;
5139
	u64 error_code;
5140

5141
	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5142

5143 5144 5145 5146 5147 5148
	/*
	 * EPT violation happened while executing iret from NMI,
	 * "blocked by NMI" bit has to be set before next VM entry.
	 * There are errata that may cause this bit to not be set:
	 * AAK134, BY25.
	 */
5149
	if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
5150
			enable_vnmi &&
5151
			(exit_qualification & INTR_INFO_UNBLOCK_NMI))
5152 5153
		vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);

5154
	gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5155
	trace_kvm_page_fault(gpa, exit_qualification);
5156

5157
	/* Is it a read fault? */
5158
	error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
5159 5160
		     ? PFERR_USER_MASK : 0;
	/* Is it a write fault? */
5161
	error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
5162 5163
		      ? PFERR_WRITE_MASK : 0;
	/* Is it a fetch fault? */
5164
	error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
5165 5166 5167 5168 5169 5170
		      ? PFERR_FETCH_MASK : 0;
	/* ept page table entry is present? */
	error_code |= (exit_qualification &
		       (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
			EPT_VIOLATION_EXECUTABLE))
		      ? PFERR_PRESENT_MASK : 0;
5171

5172 5173
	error_code |= (exit_qualification & 0x100) != 0 ?
	       PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
5174 5175

	vcpu->arch.exit_qualification = exit_qualification;
5176
	return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
5177 5178
}

A
Avi Kivity 已提交
5179
static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
5180 5181 5182
{
	gpa_t gpa;

5183 5184 5185 5186
	/*
	 * A nested guest cannot optimize MMIO vmexits, because we have an
	 * nGPA here instead of the required GPA.
	 */
5187
	gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5188 5189
	if (!is_guest_mode(vcpu) &&
	    !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
J
Jason Wang 已提交
5190
		trace_kvm_fast_mmio(gpa);
5191
		return kvm_skip_emulated_instruction(vcpu);
5192
	}
5193

5194
	return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
5195 5196
}

A
Avi Kivity 已提交
5197
static int handle_nmi_window(struct kvm_vcpu *vcpu)
5198
{
5199
	WARN_ON_ONCE(!enable_vnmi);
5200
	exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
5201
	++vcpu->stat.nmi_window_exits;
5202
	kvm_make_request(KVM_REQ_EVENT, vcpu);
5203 5204 5205 5206

	return 1;
}

5207
static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
5208
{
5209
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5210
	bool intr_window_requested;
5211
	unsigned count = 130;
5212

5213 5214 5215 5216 5217 5218 5219
	/*
	 * We should never reach the point where we are emulating L2
	 * due to invalid guest state as that means we incorrectly
	 * allowed a nested VMEntry with an invalid vmcs12.
	 */
	WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);

5220
	intr_window_requested = exec_controls_get(vmx) &
5221
				CPU_BASED_INTR_WINDOW_EXITING;
5222

5223
	while (vmx->emulation_required && count-- != 0) {
5224
		if (intr_window_requested && vmx_interrupt_allowed(vcpu))
5225 5226
			return handle_interrupt_window(&vmx->vcpu);

5227
		if (kvm_test_request(KVM_REQ_EVENT, vcpu))
5228 5229
			return 1;

5230
		if (!kvm_emulate_instruction(vcpu, 0))
5231
			return 0;
5232

5233
		if (vmx->emulation_required && !vmx->rmode.vm86_active &&
5234 5235 5236 5237 5238 5239 5240
		    vcpu->arch.exception.pending) {
			vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
			vcpu->run->internal.suberror =
						KVM_INTERNAL_ERROR_EMULATION;
			vcpu->run->internal.ndata = 0;
			return 0;
		}
5241

5242 5243
		if (vcpu->arch.halt_request) {
			vcpu->arch.halt_request = 0;
5244
			return kvm_vcpu_halt(vcpu);
5245 5246
		}

5247 5248 5249 5250
		/*
		 * Note, return 1 and not 0, vcpu_run() is responsible for
		 * morphing the pending signal into the proper return code.
		 */
5251
		if (signal_pending(current))
5252 5253
			return 1;

5254 5255 5256 5257
		if (need_resched())
			schedule();
	}

5258
	return 1;
R
Radim Krčmář 已提交
5259 5260 5261 5262 5263
}

static void grow_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5264
	unsigned int old = vmx->ple_window;
R
Radim Krčmář 已提交
5265

5266 5267 5268
	vmx->ple_window = __grow_ple_window(old, ple_window,
					    ple_window_grow,
					    ple_window_max);
R
Radim Krčmář 已提交
5269

P
Peter Xu 已提交
5270
	if (vmx->ple_window != old) {
R
Radim Krčmář 已提交
5271
		vmx->ple_window_dirty = true;
P
Peter Xu 已提交
5272 5273 5274
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    vmx->ple_window, old);
	}
R
Radim Krčmář 已提交
5275 5276 5277 5278 5279
}

static void shrink_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5280
	unsigned int old = vmx->ple_window;
R
Radim Krčmář 已提交
5281

5282 5283 5284
	vmx->ple_window = __shrink_ple_window(old, ple_window,
					      ple_window_shrink,
					      ple_window);
R
Radim Krčmář 已提交
5285

P
Peter Xu 已提交
5286
	if (vmx->ple_window != old) {
R
Radim Krčmář 已提交
5287
		vmx->ple_window_dirty = true;
P
Peter Xu 已提交
5288 5289 5290
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    vmx->ple_window, old);
	}
R
Radim Krčmář 已提交
5291 5292
}

5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311
/*
 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
 */
static void wakeup_handler(void)
{
	struct kvm_vcpu *vcpu;
	int cpu = smp_processor_id();

	spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
	list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
			blocked_vcpu_list) {
		struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);

		if (pi_test_on(pi_desc) == 1)
			kvm_vcpu_kick(vcpu);
	}
	spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
}

P
Peng Hao 已提交
5312
static void vmx_enable_tdp(void)
5313 5314 5315 5316 5317 5318
{
	kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
		enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
		enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
		0ull, VMX_EPT_EXECUTABLE_MASK,
		cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
5319
		VMX_EPT_RWX_MASK, 0ull);
5320 5321 5322 5323

	ept_set_mmio_spte_mask();
}

5324 5325 5326 5327
/*
 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
 */
5328
static int handle_pause(struct kvm_vcpu *vcpu)
5329
{
5330
	if (!kvm_pause_in_guest(vcpu->kvm))
R
Radim Krčmář 已提交
5331 5332
		grow_ple_window(vcpu);

5333 5334 5335 5336 5337 5338 5339
	/*
	 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
	 * VM-execution control is ignored if CPL > 0. OTOH, KVM
	 * never set PAUSE_EXITING and just set PLE if supported,
	 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
	 */
	kvm_vcpu_on_spin(vcpu, true);
5340
	return kvm_skip_emulated_instruction(vcpu);
5341 5342
}

5343
static int handle_nop(struct kvm_vcpu *vcpu)
5344
{
5345
	return kvm_skip_emulated_instruction(vcpu);
5346 5347
}

5348 5349 5350 5351 5352 5353
static int handle_mwait(struct kvm_vcpu *vcpu)
{
	printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
	return handle_nop(vcpu);
}

5354 5355 5356 5357 5358 5359
static int handle_invalid_op(struct kvm_vcpu *vcpu)
{
	kvm_queue_exception(vcpu, UD_VECTOR);
	return 1;
}

5360 5361 5362 5363 5364
static int handle_monitor_trap(struct kvm_vcpu *vcpu)
{
	return 1;
}

5365 5366 5367 5368 5369 5370
static int handle_monitor(struct kvm_vcpu *vcpu)
{
	printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
	return handle_nop(vcpu);
}

5371
static int handle_invpcid(struct kvm_vcpu *vcpu)
5372
{
5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383
	u32 vmx_instruction_info;
	unsigned long type;
	bool pcid_enabled;
	gva_t gva;
	struct x86_exception e;
	unsigned i;
	unsigned long roots_to_free = 0;
	struct {
		u64 pcid;
		u64 gla;
	} operand;
5384

5385
	if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5386 5387 5388 5389
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

5390 5391 5392 5393 5394
	vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
	type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);

	if (type > 3) {
		kvm_inject_gp(vcpu, 0);
5395 5396 5397
		return 1;
	}

5398 5399 5400
	/* According to the Intel instruction reference, the memory operand
	 * is read even if it isn't needed (e.g., for type==all)
	 */
5401
	if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5402 5403
				vmx_instruction_info, false,
				sizeof(operand), &gva))
5404 5405
		return 1;

5406
	if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
5407 5408 5409 5410
		kvm_inject_page_fault(vcpu, &e);
		return 1;
	}

5411 5412 5413
	if (operand.pcid >> 12 != 0) {
		kvm_inject_gp(vcpu, 0);
		return 1;
5414
	}
J
Jim Mattson 已提交
5415

5416
	pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
J
Jim Mattson 已提交
5417

5418 5419 5420 5421 5422 5423 5424 5425 5426
	switch (type) {
	case INVPCID_TYPE_INDIV_ADDR:
		if ((!pcid_enabled && (operand.pcid != 0)) ||
		    is_noncanonical_address(operand.gla, vcpu)) {
			kvm_inject_gp(vcpu, 0);
			return 1;
		}
		kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
		return kvm_skip_emulated_instruction(vcpu);
5427

5428 5429 5430 5431 5432
	case INVPCID_TYPE_SINGLE_CTXT:
		if (!pcid_enabled && (operand.pcid != 0)) {
			kvm_inject_gp(vcpu, 0);
			return 1;
		}
J
Jim Mattson 已提交
5433

5434 5435 5436 5437
		if (kvm_get_active_pcid(vcpu) == operand.pcid) {
			kvm_mmu_sync_roots(vcpu);
			kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
		}
J
Jim Mattson 已提交
5438

5439 5440 5441 5442
		for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
			if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].cr3)
			    == operand.pcid)
				roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
R
Roman Kagan 已提交
5443

5444 5445 5446 5447 5448 5449
		kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
		/*
		 * If neither the current cr3 nor any of the prev_roots use the
		 * given PCID, then nothing needs to be done here because a
		 * resync will happen anyway before switching to any other CR3.
		 */
J
Jim Mattson 已提交
5450

5451
		return kvm_skip_emulated_instruction(vcpu);
5452

5453 5454 5455 5456 5457 5458 5459
	case INVPCID_TYPE_ALL_NON_GLOBAL:
		/*
		 * Currently, KVM doesn't mark global entries in the shadow
		 * page tables, so a non-global flush just degenerates to a
		 * global flush. If needed, we could optimize this later by
		 * keeping track of global entries in shadow page tables.
		 */
J
Jim Mattson 已提交
5460

5461 5462 5463 5464
		/* fall-through */
	case INVPCID_TYPE_ALL_INCL_GLOBAL:
		kvm_mmu_unload(vcpu);
		return kvm_skip_emulated_instruction(vcpu);
J
Jim Mattson 已提交
5465

5466 5467 5468
	default:
		BUG(); /* We have already checked above that type <= 3 */
	}
J
Jim Mattson 已提交
5469 5470
}

5471
static int handle_pml_full(struct kvm_vcpu *vcpu)
5472
{
5473
	unsigned long exit_qualification;
5474

5475
	trace_kvm_pml_full(vcpu->vcpu_id);
5476

5477
	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5478 5479

	/*
5480 5481
	 * PML buffer FULL happened while executing iret from NMI,
	 * "blocked by NMI" bit has to be set before next VM entry.
5482
	 */
5483 5484 5485 5486 5487
	if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
			enable_vnmi &&
			(exit_qualification & INTR_INFO_UNBLOCK_NMI))
		vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
				GUEST_INTR_STATE_NMI);
5488

5489 5490 5491 5492
	/*
	 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
	 * here.., and there's no userspace involvement needed for PML.
	 */
5493 5494 5495
	return 1;
}

5496
static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5497
{
5498 5499 5500 5501
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (!vmx->req_immediate_exit &&
	    !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled))
5502
		kvm_lapic_expired_hv_timer(vcpu);
5503

5504
	return 1;
5505 5506
}

5507 5508 5509 5510 5511
/*
 * When nested=0, all VMX instruction VM Exits filter here.  The handlers
 * are overwritten by nested_vmx_setup() when nested=1.
 */
static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5512
{
5513 5514
	kvm_queue_exception(vcpu, UD_VECTOR);
	return 1;
5515 5516
}

5517
static int handle_encls(struct kvm_vcpu *vcpu)
A
Abel Gordon 已提交
5518
{
5519 5520 5521 5522 5523 5524 5525
	/*
	 * SGX virtualization is not yet supported.  There is no software
	 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
	 * to prevent the guest from executing ENCLS.
	 */
	kvm_queue_exception(vcpu, UD_VECTOR);
	return 1;
A
Abel Gordon 已提交
5526 5527
}

5528
/*
5529 5530 5531
 * The exit handlers return 1 if the exit was handled fully and guest execution
 * may resume.  Otherwise they set the kvm_run parameter to indicate what needs
 * to be done to userspace and return 0.
5532
 */
5533
static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
5534
	[EXIT_REASON_EXCEPTION_NMI]           = handle_exception_nmi,
5535 5536 5537 5538 5539 5540
	[EXIT_REASON_EXTERNAL_INTERRUPT]      = handle_external_interrupt,
	[EXIT_REASON_TRIPLE_FAULT]            = handle_triple_fault,
	[EXIT_REASON_NMI_WINDOW]	      = handle_nmi_window,
	[EXIT_REASON_IO_INSTRUCTION]          = handle_io,
	[EXIT_REASON_CR_ACCESS]               = handle_cr,
	[EXIT_REASON_DR_ACCESS]               = handle_dr,
5541 5542 5543
	[EXIT_REASON_CPUID]                   = kvm_emulate_cpuid,
	[EXIT_REASON_MSR_READ]                = kvm_emulate_rdmsr,
	[EXIT_REASON_MSR_WRITE]               = kvm_emulate_wrmsr,
5544
	[EXIT_REASON_INTERRUPT_WINDOW]        = handle_interrupt_window,
5545
	[EXIT_REASON_HLT]                     = kvm_emulate_halt,
5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584
	[EXIT_REASON_INVD]		      = handle_invd,
	[EXIT_REASON_INVLPG]		      = handle_invlpg,
	[EXIT_REASON_RDPMC]                   = handle_rdpmc,
	[EXIT_REASON_VMCALL]                  = handle_vmcall,
	[EXIT_REASON_VMCLEAR]		      = handle_vmx_instruction,
	[EXIT_REASON_VMLAUNCH]		      = handle_vmx_instruction,
	[EXIT_REASON_VMPTRLD]		      = handle_vmx_instruction,
	[EXIT_REASON_VMPTRST]		      = handle_vmx_instruction,
	[EXIT_REASON_VMREAD]		      = handle_vmx_instruction,
	[EXIT_REASON_VMRESUME]		      = handle_vmx_instruction,
	[EXIT_REASON_VMWRITE]		      = handle_vmx_instruction,
	[EXIT_REASON_VMOFF]		      = handle_vmx_instruction,
	[EXIT_REASON_VMON]		      = handle_vmx_instruction,
	[EXIT_REASON_TPR_BELOW_THRESHOLD]     = handle_tpr_below_threshold,
	[EXIT_REASON_APIC_ACCESS]             = handle_apic_access,
	[EXIT_REASON_APIC_WRITE]              = handle_apic_write,
	[EXIT_REASON_EOI_INDUCED]             = handle_apic_eoi_induced,
	[EXIT_REASON_WBINVD]                  = handle_wbinvd,
	[EXIT_REASON_XSETBV]                  = handle_xsetbv,
	[EXIT_REASON_TASK_SWITCH]             = handle_task_switch,
	[EXIT_REASON_MCE_DURING_VMENTRY]      = handle_machine_check,
	[EXIT_REASON_GDTR_IDTR]		      = handle_desc,
	[EXIT_REASON_LDTR_TR]		      = handle_desc,
	[EXIT_REASON_EPT_VIOLATION]	      = handle_ept_violation,
	[EXIT_REASON_EPT_MISCONFIG]           = handle_ept_misconfig,
	[EXIT_REASON_PAUSE_INSTRUCTION]       = handle_pause,
	[EXIT_REASON_MWAIT_INSTRUCTION]	      = handle_mwait,
	[EXIT_REASON_MONITOR_TRAP_FLAG]       = handle_monitor_trap,
	[EXIT_REASON_MONITOR_INSTRUCTION]     = handle_monitor,
	[EXIT_REASON_INVEPT]                  = handle_vmx_instruction,
	[EXIT_REASON_INVVPID]                 = handle_vmx_instruction,
	[EXIT_REASON_RDRAND]                  = handle_invalid_op,
	[EXIT_REASON_RDSEED]                  = handle_invalid_op,
	[EXIT_REASON_PML_FULL]		      = handle_pml_full,
	[EXIT_REASON_INVPCID]                 = handle_invpcid,
	[EXIT_REASON_VMFUNC]		      = handle_vmx_instruction,
	[EXIT_REASON_PREEMPTION_TIMER]	      = handle_preemption_timer,
	[EXIT_REASON_ENCLS]		      = handle_encls,
};
5585

5586 5587
static const int kvm_vmx_max_exit_handlers =
	ARRAY_SIZE(kvm_vmx_exit_handlers);
5588

5589
static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5590
{
5591 5592
	*info1 = vmcs_readl(EXIT_QUALIFICATION);
	*info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5593 5594
}

5595
static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
N
Nadav Har'El 已提交
5596
{
5597 5598 5599
	if (vmx->pml_pg) {
		__free_page(vmx->pml_pg);
		vmx->pml_pg = NULL;
5600
	}
N
Nadav Har'El 已提交
5601 5602
}

5603
static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
5604
{
5605 5606 5607
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	u64 *pml_buf;
	u16 pml_idx;
5608

5609
	pml_idx = vmcs_read16(GUEST_PML_INDEX);
5610

5611 5612 5613
	/* Do nothing if PML buffer is empty */
	if (pml_idx == (PML_ENTITY_NUM - 1))
		return;
5614

5615 5616 5617 5618 5619
	/* PML index always points to next available PML buffer entity */
	if (pml_idx >= PML_ENTITY_NUM)
		pml_idx = 0;
	else
		pml_idx++;
5620

5621 5622 5623
	pml_buf = page_address(vmx->pml_pg);
	for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
		u64 gpa;
5624

5625 5626 5627
		gpa = pml_buf[pml_idx];
		WARN_ON(gpa & (PAGE_SIZE - 1));
		kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
5628 5629
	}

5630 5631
	/* reset PML index */
	vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5632 5633
}

5634
/*
5635 5636
 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
 * Called before reporting dirty_bitmap to userspace.
5637
 */
5638
static void kvm_flush_pml_buffers(struct kvm *kvm)
5639
{
5640 5641
	int i;
	struct kvm_vcpu *vcpu;
5642
	/*
5643 5644 5645 5646
	 * We only need to kick vcpu out of guest mode here, as PML buffer
	 * is flushed at beginning of all VMEXITs, and it's obvious that only
	 * vcpus running in guest are possible to have unflushed GPAs in PML
	 * buffer.
5647
	 */
5648 5649
	kvm_for_each_vcpu(i, vcpu, kvm)
		kvm_vcpu_kick(vcpu);
5650 5651
}

5652
static void vmx_dump_sel(char *name, uint32_t sel)
5653
{
5654 5655 5656 5657 5658
	pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
	       name, vmcs_read16(sel),
	       vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
	       vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
	       vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5659 5660
}

5661
static void vmx_dump_dtsel(char *name, uint32_t limit)
5662
{
5663 5664 5665
	pr_err("%s                           limit=0x%08x, base=0x%016lx\n",
	       name, vmcs_read32(limit),
	       vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5666 5667
}

5668
void dump_vmcs(void)
N
Nadav Har'El 已提交
5669
{
5670 5671 5672 5673
	u32 vmentry_ctl, vmexit_ctl;
	u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
	unsigned long cr4;
	u64 efer;
5674
	int i, n;
N
Nadav Har'El 已提交
5675

5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687
	if (!dump_invalid_vmcs) {
		pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
		return;
	}

	vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
	vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
	cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
	pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
	cr4 = vmcs_readl(GUEST_CR4);
	efer = vmcs_read64(GUEST_IA32_EFER);
	secondary_exec_control = 0;
5688 5689
	if (cpu_has_secondary_exec_ctrls())
		secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5690

5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701 5702 5703 5704
	pr_err("*** Guest State ***\n");
	pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
	       vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
	       vmcs_readl(CR0_GUEST_HOST_MASK));
	pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
	       cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
	pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
	if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
	    (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
	{
		pr_err("PDPTR0 = 0x%016llx  PDPTR1 = 0x%016llx\n",
		       vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
		pr_err("PDPTR2 = 0x%016llx  PDPTR3 = 0x%016llx\n",
		       vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
5705
	}
5706 5707 5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737 5738 5739 5740 5741
	pr_err("RSP = 0x%016lx  RIP = 0x%016lx\n",
	       vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
	pr_err("RFLAGS=0x%08lx         DR7 = 0x%016lx\n",
	       vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
	pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
	       vmcs_readl(GUEST_SYSENTER_ESP),
	       vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
	vmx_dump_sel("CS:  ", GUEST_CS_SELECTOR);
	vmx_dump_sel("DS:  ", GUEST_DS_SELECTOR);
	vmx_dump_sel("SS:  ", GUEST_SS_SELECTOR);
	vmx_dump_sel("ES:  ", GUEST_ES_SELECTOR);
	vmx_dump_sel("FS:  ", GUEST_FS_SELECTOR);
	vmx_dump_sel("GS:  ", GUEST_GS_SELECTOR);
	vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
	vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
	vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
	vmx_dump_sel("TR:  ", GUEST_TR_SELECTOR);
	if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
	    (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
		pr_err("EFER =     0x%016llx  PAT = 0x%016llx\n",
		       efer, vmcs_read64(GUEST_IA32_PAT));
	pr_err("DebugCtl = 0x%016llx  DebugExceptions = 0x%016lx\n",
	       vmcs_read64(GUEST_IA32_DEBUGCTL),
	       vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
	if (cpu_has_load_perf_global_ctrl() &&
	    vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
		pr_err("PerfGlobCtl = 0x%016llx\n",
		       vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
	if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
		pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
	pr_err("Interruptibility = %08x  ActivityState = %08x\n",
	       vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
	       vmcs_read32(GUEST_ACTIVITY_STATE));
	if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
		pr_err("InterruptStatus = %04x\n",
		       vmcs_read16(GUEST_INTR_STATUS));
5742

5743 5744 5745 5746 5747 5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768 5769 5770
	pr_err("*** Host State ***\n");
	pr_err("RIP = 0x%016lx  RSP = 0x%016lx\n",
	       vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
	pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
	       vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
	       vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
	       vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
	       vmcs_read16(HOST_TR_SELECTOR));
	pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
	       vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
	       vmcs_readl(HOST_TR_BASE));
	pr_err("GDTBase=%016lx IDTBase=%016lx\n",
	       vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
	pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
	       vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
	       vmcs_readl(HOST_CR4));
	pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
	       vmcs_readl(HOST_IA32_SYSENTER_ESP),
	       vmcs_read32(HOST_IA32_SYSENTER_CS),
	       vmcs_readl(HOST_IA32_SYSENTER_EIP));
	if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
		pr_err("EFER = 0x%016llx  PAT = 0x%016llx\n",
		       vmcs_read64(HOST_IA32_EFER),
		       vmcs_read64(HOST_IA32_PAT));
	if (cpu_has_load_perf_global_ctrl() &&
	    vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
		pr_err("PerfGlobCtl = 0x%016llx\n",
		       vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
5771

5772 5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796
	pr_err("*** Control State ***\n");
	pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
	       pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
	pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
	pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
	       vmcs_read32(EXCEPTION_BITMAP),
	       vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
	       vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
	pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
	       vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
	       vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
	       vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
	pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
	       vmcs_read32(VM_EXIT_INTR_INFO),
	       vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
	       vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
	pr_err("        reason=%08x qualification=%016lx\n",
	       vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
	pr_err("IDTVectoring: info=%08x errcode=%08x\n",
	       vmcs_read32(IDT_VECTORING_INFO_FIELD),
	       vmcs_read32(IDT_VECTORING_ERROR_CODE));
	pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
	if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
		pr_err("TSC Multiplier = 0x%016llx\n",
		       vmcs_read64(TSC_MULTIPLIER));
5797 5798 5799 5800 5801
	if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
		if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
			u16 status = vmcs_read16(GUEST_INTR_STATUS);
			pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
		}
5802
		pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
5803 5804
		if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
			pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
5805
		pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
5806
	}
5807 5808 5809 5810 5811 5812 5813 5814 5815 5816 5817 5818 5819 5820 5821 5822 5823 5824
	if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
		pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
	if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
		pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
	n = vmcs_read32(CR3_TARGET_COUNT);
	for (i = 0; i + 1 < n; i += 4)
		pr_err("CR3 target%u=%016lx target%u=%016lx\n",
		       i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
		       i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
	if (i < n)
		pr_err("CR3 target%u=%016lx\n",
		       i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
	if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
		pr_err("PLE Gap=%08x Window=%08x\n",
		       vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
	if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
		pr_err("Virtual processor ID = 0x%04x\n",
		       vmcs_read16(VIRTUAL_PROCESSOR_ID));
5825 5826
}

5827 5828 5829 5830
/*
 * The guest has exited.  See if we can fix it or if we need userspace
 * assistance.
 */
5831 5832
static int vmx_handle_exit(struct kvm_vcpu *vcpu,
	enum exit_fastpath_completion exit_fastpath)
5833
{
5834 5835 5836
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	u32 exit_reason = vmx->exit_reason;
	u32 vectoring_info = vmx->idt_vectoring_info;
5837

5838
	trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
5839

5840 5841 5842 5843 5844 5845 5846 5847 5848
	/*
	 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
	 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
	 * querying dirty_bitmap, we only need to kick all vcpus out of guest
	 * mode as if vcpus is in root mode, the PML buffer must has been
	 * flushed already.
	 */
	if (enable_pml)
		vmx_flush_pml_buffer(vcpu);
5849

5850 5851 5852
	/* If guest state is invalid, start emulating */
	if (vmx->emulation_required)
		return handle_invalid_guest_state(vcpu);
5853

5854 5855
	if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
		return nested_vmx_reflect_vmexit(vcpu, exit_reason);
5856

5857 5858 5859 5860 5861 5862
	if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
		dump_vmcs();
		vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		vcpu->run->fail_entry.hardware_entry_failure_reason
			= exit_reason;
		return 0;
5863 5864
	}

5865
	if (unlikely(vmx->fail)) {
5866
		dump_vmcs();
5867 5868 5869 5870 5871
		vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		vcpu->run->fail_entry.hardware_entry_failure_reason
			= vmcs_read32(VM_INSTRUCTION_ERROR);
		return 0;
	}
5872

5873 5874 5875 5876 5877 5878 5879 5880 5881 5882 5883 5884 5885 5886 5887 5888 5889 5890 5891 5892 5893 5894 5895 5896 5897
	/*
	 * Note:
	 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
	 * delivery event since it indicates guest is accessing MMIO.
	 * The vm-exit can be triggered again after return to guest that
	 * will cause infinite loop.
	 */
	if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
			(exit_reason != EXIT_REASON_EXCEPTION_NMI &&
			exit_reason != EXIT_REASON_EPT_VIOLATION &&
			exit_reason != EXIT_REASON_PML_FULL &&
			exit_reason != EXIT_REASON_TASK_SWITCH)) {
		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
		vcpu->run->internal.ndata = 3;
		vcpu->run->internal.data[0] = vectoring_info;
		vcpu->run->internal.data[1] = exit_reason;
		vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
		if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
			vcpu->run->internal.ndata++;
			vcpu->run->internal.data[3] =
				vmcs_read64(GUEST_PHYSICAL_ADDRESS);
		}
		return 0;
	}
5898

5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914 5915 5916
	if (unlikely(!enable_vnmi &&
		     vmx->loaded_vmcs->soft_vnmi_blocked)) {
		if (vmx_interrupt_allowed(vcpu)) {
			vmx->loaded_vmcs->soft_vnmi_blocked = 0;
		} else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
			   vcpu->arch.nmi_pending) {
			/*
			 * This CPU don't support us in finding the end of an
			 * NMI-blocked window if the guest runs with IRQs
			 * disabled. So we pull the trigger after 1 s of
			 * futile waiting, but inform the user about this.
			 */
			printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
			       "state on VCPU %d after 1 s timeout\n",
			       __func__, vcpu->vcpu_id);
			vmx->loaded_vmcs->soft_vnmi_blocked = 0;
		}
	}
5917

5918 5919 5920
	if (exit_fastpath == EXIT_FASTPATH_SKIP_EMUL_INS) {
		kvm_skip_emulated_instruction(vcpu);
		return 1;
5921 5922 5923 5924
	}

	if (exit_reason >= kvm_vmx_max_exit_handlers)
		goto unexpected_vmexit;
5925
#ifdef CONFIG_RETPOLINE
5926 5927 5928 5929 5930 5931 5932 5933 5934 5935 5936 5937
	if (exit_reason == EXIT_REASON_MSR_WRITE)
		return kvm_emulate_wrmsr(vcpu);
	else if (exit_reason == EXIT_REASON_PREEMPTION_TIMER)
		return handle_preemption_timer(vcpu);
	else if (exit_reason == EXIT_REASON_INTERRUPT_WINDOW)
		return handle_interrupt_window(vcpu);
	else if (exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
		return handle_external_interrupt(vcpu);
	else if (exit_reason == EXIT_REASON_HLT)
		return kvm_emulate_halt(vcpu);
	else if (exit_reason == EXIT_REASON_EPT_MISCONFIG)
		return handle_ept_misconfig(vcpu);
5938
#endif
5939 5940 5941 5942 5943 5944 5945 5946 5947 5948 5949 5950 5951

	exit_reason = array_index_nospec(exit_reason,
					 kvm_vmx_max_exit_handlers);
	if (!kvm_vmx_exit_handlers[exit_reason])
		goto unexpected_vmexit;

	return kvm_vmx_exit_handlers[exit_reason](vcpu);

unexpected_vmexit:
	vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n", exit_reason);
	dump_vmcs();
	vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
	vcpu->run->internal.suberror =
5952
			KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
5953 5954 5955
	vcpu->run->internal.ndata = 1;
	vcpu->run->internal.data[0] = exit_reason;
	return 0;
5956 5957
}

5958
/*
5959 5960
 * Software based L1D cache flush which is used when microcode providing
 * the cache control MSR is not loaded.
5961
 *
5962 5963 5964 5965 5966
 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
 * flush it is required to read in 64 KiB because the replacement algorithm
 * is not exactly LRU. This could be sized at runtime via topology
 * information but as all relevant affected CPUs have 32KiB L1D cache size
 * there is no point in doing so.
5967
 */
5968
static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
5969
{
5970
	int size = PAGE_SIZE << L1D_CACHE_ORDER;
5971 5972

	/*
5973 5974
	 * This code is only executed when the the flush mode is 'cond' or
	 * 'always'
5975
	 */
5976 5977
	if (static_branch_likely(&vmx_l1d_flush_cond)) {
		bool flush_l1d;
5978

5979 5980 5981 5982 5983 5984 5985
		/*
		 * Clear the per-vcpu flush bit, it gets set again
		 * either from vcpu_run() or from one of the unsafe
		 * VMEXIT handlers.
		 */
		flush_l1d = vcpu->arch.l1tf_flush_l1d;
		vcpu->arch.l1tf_flush_l1d = false;
5986

5987 5988 5989 5990 5991 5992
		/*
		 * Clear the per-cpu flush bit, it gets set again from
		 * the interrupt handlers.
		 */
		flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
		kvm_clear_cpu_l1tf_flush_l1d();
5993

5994 5995 5996
		if (!flush_l1d)
			return;
	}
5997

5998
	vcpu->stat.l1d_flush++;
5999

6000 6001 6002 6003
	if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
		wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
		return;
	}
6004

6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016 6017 6018 6019 6020 6021 6022 6023 6024 6025
	asm volatile(
		/* First ensure the pages are in the TLB */
		"xorl	%%eax, %%eax\n"
		".Lpopulate_tlb:\n\t"
		"movzbl	(%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
		"addl	$4096, %%eax\n\t"
		"cmpl	%%eax, %[size]\n\t"
		"jne	.Lpopulate_tlb\n\t"
		"xorl	%%eax, %%eax\n\t"
		"cpuid\n\t"
		/* Now fill the cache */
		"xorl	%%eax, %%eax\n"
		".Lfill_cache:\n"
		"movzbl	(%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
		"addl	$64, %%eax\n\t"
		"cmpl	%%eax, %[size]\n\t"
		"jne	.Lfill_cache\n\t"
		"lfence\n"
		:: [flush_pages] "r" (vmx_l1d_flush_pages),
		    [size] "r" (size)
		: "eax", "ebx", "ecx", "edx");
6026
}
6027

6028
static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
6029
{
6030
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6031
	int tpr_threshold;
6032

6033 6034 6035
	if (is_guest_mode(vcpu) &&
		nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
		return;
6036

6037
	tpr_threshold = (irr == -1 || tpr < irr) ? 0 : irr;
6038 6039 6040 6041
	if (is_guest_mode(vcpu))
		to_vmx(vcpu)->nested.l1_tpr_threshold = tpr_threshold;
	else
		vmcs_write32(TPR_THRESHOLD, tpr_threshold);
6042 6043
}

6044
void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
6045
{
6046
	struct vcpu_vmx *vmx = to_vmx(vcpu);
6047
	u32 sec_exec_control;
6048

6049 6050
	if (!lapic_in_kernel(vcpu))
		return;
6051

6052 6053 6054
	if (!flexpriority_enabled &&
	    !cpu_has_vmx_virtualize_x2apic_mode())
		return;
6055

6056 6057
	/* Postpone execution until vmcs01 is the current VMCS. */
	if (is_guest_mode(vcpu)) {
6058
		vmx->nested.change_vmcs01_virtual_apic_mode = true;
6059
		return;
6060
	}
6061

6062
	sec_exec_control = secondary_exec_controls_get(vmx);
6063 6064
	sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
			      SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
6065

6066 6067 6068 6069 6070 6071 6072 6073 6074 6075 6076 6077 6078 6079 6080 6081 6082
	switch (kvm_get_apic_mode(vcpu)) {
	case LAPIC_MODE_INVALID:
		WARN_ONCE(true, "Invalid local APIC state");
	case LAPIC_MODE_DISABLED:
		break;
	case LAPIC_MODE_XAPIC:
		if (flexpriority_enabled) {
			sec_exec_control |=
				SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
			vmx_flush_tlb(vcpu, true);
		}
		break;
	case LAPIC_MODE_X2APIC:
		if (cpu_has_vmx_virtualize_x2apic_mode())
			sec_exec_control |=
				SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
		break;
6083
	}
6084
	secondary_exec_controls_set(vmx, sec_exec_control);
6085

6086 6087
	vmx_update_msr_bitmap(vcpu);
}
6088

6089 6090 6091 6092 6093 6094 6095
static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
{
	if (!is_guest_mode(vcpu)) {
		vmcs_write64(APIC_ACCESS_ADDR, hpa);
		vmx_flush_tlb(vcpu, true);
	}
}
6096

6097 6098 6099 6100
static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
{
	u16 status;
	u8 old;
6101

6102 6103
	if (max_isr == -1)
		max_isr = 0;
6104

6105 6106 6107 6108 6109 6110 6111 6112
	status = vmcs_read16(GUEST_INTR_STATUS);
	old = status >> 8;
	if (max_isr != old) {
		status &= 0xff;
		status |= max_isr << 8;
		vmcs_write16(GUEST_INTR_STATUS, status);
	}
}
6113

6114 6115 6116 6117
static void vmx_set_rvi(int vector)
{
	u16 status;
	u8 old;
6118

6119 6120
	if (vector == -1)
		vector = 0;
6121

6122 6123 6124 6125 6126 6127
	status = vmcs_read16(GUEST_INTR_STATUS);
	old = (u8)status & 0xff;
	if ((u8)vector != old) {
		status &= ~0xff;
		status |= (u8)vector;
		vmcs_write16(GUEST_INTR_STATUS, status);
6128
	}
6129
}
6130

6131 6132
static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
{
6133
	/*
6134 6135 6136 6137 6138 6139
	 * When running L2, updating RVI is only relevant when
	 * vmcs12 virtual-interrupt-delivery enabled.
	 * However, it can be enabled only when L1 also
	 * intercepts external-interrupts and in that case
	 * we should not update vmcs02 RVI but instead intercept
	 * interrupt. Therefore, do nothing when running L2.
6140
	 */
6141 6142 6143
	if (!is_guest_mode(vcpu))
		vmx_set_rvi(max_irr);
}
6144

6145 6146 6147 6148 6149
static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int max_irr;
	bool max_irr_updated;
6150

6151 6152 6153 6154
	WARN_ON(!vcpu->arch.apicv_active);
	if (pi_test_on(&vmx->pi_desc)) {
		pi_clear_on(&vmx->pi_desc);
		/*
6155
		 * IOMMU can write to PID.ON, so the barrier matters even on UP.
6156 6157 6158 6159 6160
		 * But on x86 this is just a compiler barrier anyway.
		 */
		smp_mb__after_atomic();
		max_irr_updated =
			kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6161 6162

		/*
6163 6164 6165 6166 6167 6168
		 * If we are running L2 and L1 has a new pending interrupt
		 * which can be injected, we should re-evaluate
		 * what should be done with this new L1 interrupt.
		 * If L1 intercepts external-interrupts, we should
		 * exit from L2 to L1. Otherwise, interrupt should be
		 * delivered directly to L2.
6169
		 */
6170 6171 6172 6173 6174
		if (is_guest_mode(vcpu) && max_irr_updated) {
			if (nested_exit_on_intr(vcpu))
				kvm_vcpu_exiting_guest_mode(vcpu);
			else
				kvm_make_request(KVM_REQ_EVENT, vcpu);
6175
		}
6176 6177
	} else {
		max_irr = kvm_lapic_find_highest_irr(vcpu);
6178
	}
6179 6180 6181
	vmx_hwapic_irr_update(vcpu, max_irr);
	return max_irr;
}
6182

6183 6184
static bool vmx_dy_apicv_has_pending_interrupt(struct kvm_vcpu *vcpu)
{
6185 6186 6187
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);

	return pi_test_on(pi_desc) ||
6188
		(pi_test_sn(pi_desc) && !pi_is_pir_empty(pi_desc));
6189 6190
}

6191 6192 6193 6194
static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
{
	if (!kvm_vcpu_apicv_active(vcpu))
		return;
6195

6196 6197 6198 6199
	vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
	vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
	vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
	vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6200 6201
}

6202
static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6203 6204
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
6205

6206 6207 6208
	pi_clear_on(&vmx->pi_desc);
	memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
}
6209

6210
static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
6211
{
6212
	vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6213

6214
	/* if exit due to PF check for async PF */
6215
	if (is_page_fault(vmx->exit_intr_info)) {
6216 6217
		vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
	/* Handle machine checks before interrupts are enabled */
6218
	} else if (is_machine_check(vmx->exit_intr_info)) {
6219 6220
		kvm_machine_check();
	/* We need to handle NMIs before interrupts are enabled */
6221
	} else if (is_nmi(vmx->exit_intr_info)) {
6222 6223 6224
		kvm_before_interrupt(&vmx->vcpu);
		asm("int $2");
		kvm_after_interrupt(&vmx->vcpu);
6225
	}
6226
}
6227

6228
static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
6229
{
6230 6231
	unsigned int vector;
	unsigned long entry;
6232
#ifdef CONFIG_X86_64
6233
	unsigned long tmp;
6234
#endif
6235 6236
	gate_desc *desc;
	u32 intr_info;
6237

6238 6239 6240 6241 6242 6243
	intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
	if (WARN_ONCE(!is_external_intr(intr_info),
	    "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
		return;

	vector = intr_info & INTR_INFO_VECTOR_MASK;
6244
	desc = (gate_desc *)host_idt_base + vector;
6245 6246
	entry = gate_offset(desc);

6247 6248
	kvm_before_interrupt(vcpu);

6249
	asm volatile(
6250
#ifdef CONFIG_X86_64
6251 6252 6253 6254
		"mov %%" _ASM_SP ", %[sp]\n\t"
		"and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
		"push $%c[ss]\n\t"
		"push %[sp]\n\t"
6255
#endif
6256 6257 6258 6259
		"pushf\n\t"
		__ASM_SIZE(push) " $%c[cs]\n\t"
		CALL_NOSPEC
		:
6260
#ifdef CONFIG_X86_64
6261
		[sp]"=&r"(tmp),
6262
#endif
6263 6264 6265 6266 6267 6268
		ASM_CALL_CONSTRAINT
		:
		THUNK_TARGET(entry),
		[ss]"i"(__KERNEL_DS),
		[cs]"i"(__KERNEL_CS)
	);
6269 6270

	kvm_after_interrupt(vcpu);
6271
}
6272 6273
STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);

6274 6275
static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu,
	enum exit_fastpath_completion *exit_fastpath)
6276 6277 6278 6279 6280 6281 6282
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
		handle_external_interrupt_irqoff(vcpu);
	else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
		handle_exception_nmi_irqoff(vmx);
6283 6284 6285
	else if (!is_guest_mode(vcpu) &&
		vmx->exit_reason == EXIT_REASON_MSR_WRITE)
		*exit_fastpath = handle_fastpath_set_msr_irqoff(vcpu);
6286
}
6287

6288 6289 6290 6291 6292 6293 6294 6295 6296
static bool vmx_has_emulated_msr(int index)
{
	switch (index) {
	case MSR_IA32_SMBASE:
		/*
		 * We cannot do SMM unless we can run the guest in big
		 * real mode.
		 */
		return enable_unrestricted_guest || emulate_invalid_guest_state;
6297 6298
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
		return nested;
6299 6300 6301 6302 6303
	case MSR_AMD64_VIRT_SPEC_CTRL:
		/* This is AMD only.  */
		return false;
	default:
		return true;
6304
	}
6305
}
6306

6307 6308 6309 6310 6311 6312
static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
{
	u32 exit_intr_info;
	bool unblock_nmi;
	u8 vector;
	bool idtv_info_valid;
6313

6314
	idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
6315

6316 6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337 6338 6339 6340 6341 6342 6343 6344 6345 6346 6347
	if (enable_vnmi) {
		if (vmx->loaded_vmcs->nmi_known_unmasked)
			return;
		/*
		 * Can't use vmx->exit_intr_info since we're not sure what
		 * the exit reason is.
		 */
		exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
		unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
		vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
		/*
		 * SDM 3: 27.7.1.2 (September 2008)
		 * Re-set bit "block by NMI" before VM entry if vmexit caused by
		 * a guest IRET fault.
		 * SDM 3: 23.2.2 (September 2008)
		 * Bit 12 is undefined in any of the following cases:
		 *  If the VM exit sets the valid bit in the IDT-vectoring
		 *   information field.
		 *  If the VM exit is due to a double fault.
		 */
		if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
		    vector != DF_VECTOR && !idtv_info_valid)
			vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
				      GUEST_INTR_STATE_NMI);
		else
			vmx->loaded_vmcs->nmi_known_unmasked =
				!(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
				  & GUEST_INTR_STATE_NMI);
	} else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
		vmx->loaded_vmcs->vnmi_blocked_time +=
			ktime_to_ns(ktime_sub(ktime_get(),
					      vmx->loaded_vmcs->entry_time));
6348 6349
}

6350 6351 6352 6353
static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
				      u32 idt_vectoring_info,
				      int instr_len_field,
				      int error_code_field)
6354
{
6355 6356 6357
	u8 vector;
	int type;
	bool idtv_info_valid;
6358

6359
	idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
6360

6361 6362 6363
	vcpu->arch.nmi_injected = false;
	kvm_clear_exception_queue(vcpu);
	kvm_clear_interrupt_queue(vcpu);
6364

6365 6366
	if (!idtv_info_valid)
		return;
6367

6368
	kvm_make_request(KVM_REQ_EVENT, vcpu);
6369

6370 6371
	vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
	type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
6372

6373 6374 6375 6376 6377 6378 6379 6380 6381 6382 6383 6384 6385 6386 6387 6388 6389 6390 6391 6392 6393 6394 6395 6396 6397 6398 6399 6400
	switch (type) {
	case INTR_TYPE_NMI_INTR:
		vcpu->arch.nmi_injected = true;
		/*
		 * SDM 3: 27.7.1.2 (September 2008)
		 * Clear bit "block by NMI" before VM entry if a NMI
		 * delivery faulted.
		 */
		vmx_set_nmi_mask(vcpu, false);
		break;
	case INTR_TYPE_SOFT_EXCEPTION:
		vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
		/* fall through */
	case INTR_TYPE_HARD_EXCEPTION:
		if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
			u32 err = vmcs_read32(error_code_field);
			kvm_requeue_exception_e(vcpu, vector, err);
		} else
			kvm_requeue_exception(vcpu, vector);
		break;
	case INTR_TYPE_SOFT_INTR:
		vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
		/* fall through */
	case INTR_TYPE_EXT_INTR:
		kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
		break;
	default:
		break;
6401
	}
6402 6403
}

6404
static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6405
{
6406 6407 6408
	__vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
				  VM_EXIT_INSTRUCTION_LEN,
				  IDT_VECTORING_ERROR_CODE);
6409 6410
}

6411
static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6412
{
6413 6414 6415 6416
	__vmx_complete_interrupts(vcpu,
				  vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
				  VM_ENTRY_INSTRUCTION_LEN,
				  VM_ENTRY_EXCEPTION_ERROR_CODE);
6417

6418
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6419 6420
}

6421
static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6422
{
6423 6424
	int i, nr_msrs;
	struct perf_guest_switch_msr *msrs;
6425

6426
	msrs = perf_guest_get_msrs(&nr_msrs);
6427

6428 6429
	if (!msrs)
		return;
6430

6431 6432 6433 6434 6435 6436
	for (i = 0; i < nr_msrs; i++)
		if (msrs[i].host == msrs[i].guest)
			clear_atomic_switch_msr(vmx, msrs[i].msr);
		else
			add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
					msrs[i].host, false);
6437
}
6438

6439 6440 6441 6442 6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455
static void atomic_switch_umwait_control_msr(struct vcpu_vmx *vmx)
{
	u32 host_umwait_control;

	if (!vmx_has_waitpkg(vmx))
		return;

	host_umwait_control = get_umwait_control_msr();

	if (vmx->msr_ia32_umwait_control != host_umwait_control)
		add_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL,
			vmx->msr_ia32_umwait_control,
			host_umwait_control, false);
	else
		clear_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL);
}

6456
static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
6457 6458
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
6459 6460
	u64 tscl;
	u32 delta_tsc;
6461

6462
	if (vmx->req_immediate_exit) {
6463 6464 6465
		vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
		vmx->loaded_vmcs->hv_timer_soft_disabled = false;
	} else if (vmx->hv_deadline_tsc != -1) {
6466 6467 6468 6469 6470 6471 6472
		tscl = rdtsc();
		if (vmx->hv_deadline_tsc > tscl)
			/* set_hv_timer ensures the delta fits in 32-bits */
			delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
				cpu_preemption_timer_multi);
		else
			delta_tsc = 0;
6473

6474 6475 6476 6477 6478
		vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
		vmx->loaded_vmcs->hv_timer_soft_disabled = false;
	} else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
		vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
		vmx->loaded_vmcs->hv_timer_soft_disabled = true;
6479
	}
6480 6481
}

6482
void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
6483
{
6484 6485 6486 6487
	if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
		vmx->loaded_vmcs->host_state.rsp = host_rsp;
		vmcs_writel(HOST_RSP, host_rsp);
	}
6488
}
6489

6490
bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
6491 6492 6493 6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511

static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	unsigned long cr3, cr4;

	/* Record the guest's net vcpu time for enforced NMI injections. */
	if (unlikely(!enable_vnmi &&
		     vmx->loaded_vmcs->soft_vnmi_blocked))
		vmx->loaded_vmcs->entry_time = ktime_get();

	/* Don't enter VMX if guest state is invalid, let the exit handler
	   start emulation until we arrive back to a valid state */
	if (vmx->emulation_required)
		return;

	if (vmx->ple_window_dirty) {
		vmx->ple_window_dirty = false;
		vmcs_write32(PLE_WINDOW, vmx->ple_window);
	}

6512 6513 6514 6515 6516
	/*
	 * We did this in prepare_switch_to_guest, because it needs to
	 * be within srcu_read_lock.
	 */
	WARN_ON_ONCE(vmx->nested.need_vmcs12_to_shadow_sync);
6517

6518
	if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
6519
		vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6520
	if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
6521 6522 6523 6524 6525 6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536 6537 6538 6539 6540 6541 6542
		vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);

	cr3 = __get_current_cr3_fast();
	if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
		vmcs_writel(HOST_CR3, cr3);
		vmx->loaded_vmcs->host_state.cr3 = cr3;
	}

	cr4 = cr4_read_shadow();
	if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
		vmcs_writel(HOST_CR4, cr4);
		vmx->loaded_vmcs->host_state.cr4 = cr4;
	}

	/* When single-stepping over STI and MOV SS, we must clear the
	 * corresponding interruptibility bits in the guest state. Otherwise
	 * vmentry fails as it then expects bit 14 (BS) in pending debug
	 * exceptions being set, but that's not correct for the guest debugging
	 * case. */
	if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
		vmx_set_interrupt_shadow(vcpu, 0);

6543
	kvm_load_guest_xsave_state(vcpu);
6544

6545 6546 6547 6548 6549 6550 6551
	if (static_cpu_has(X86_FEATURE_PKU) &&
	    kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
	    vcpu->arch.pkru != vmx->host_pkru)
		__write_pkru(vcpu->arch.pkru);

	pt_guest_enter(vmx);

6552 6553
	if (vcpu_to_pmu(vcpu)->version)
		atomic_switch_perf_msrs(vmx);
6554
	atomic_switch_umwait_control_msr(vmx);
6555

6556 6557
	if (enable_preemption_timer)
		vmx_update_hv_timer(vcpu);
6558

6559 6560 6561 6562
	if (lapic_in_kernel(vcpu) &&
		vcpu->arch.apic->lapic_timer.timer_advance_ns)
		kvm_wait_lapic_expire(vcpu);

6563 6564 6565 6566 6567 6568 6569 6570
	/*
	 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
	 * it's non-zero. Since vmentry is serialising on affected CPUs, there
	 * is no need to worry about the conditional branch over the wrmsr
	 * being speculatively taken.
	 */
	x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);

6571
	/* L1D Flush includes CPU buffer clear to mitigate MDS */
6572 6573
	if (static_branch_unlikely(&vmx_l1d_should_flush))
		vmx_l1d_flush(vcpu);
6574 6575
	else if (static_branch_unlikely(&mds_user_clear))
		mds_clear_cpu_buffers();
6576 6577 6578 6579

	if (vcpu->arch.cr2 != read_cr2())
		write_cr2(vcpu->arch.cr2);

6580 6581
	vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
				   vmx->loaded_vmcs->launched);
6582 6583

	vcpu->arch.cr2 = read_cr2();
6584

6585 6586 6587 6588 6589 6590 6591 6592 6593 6594 6595 6596 6597 6598 6599 6600 6601
	/*
	 * We do not use IBRS in the kernel. If this vCPU has used the
	 * SPEC_CTRL MSR it may have left it on; save the value and
	 * turn it off. This is much more efficient than blindly adding
	 * it to the atomic save/restore list. Especially as the former
	 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
	 *
	 * For non-nested case:
	 * If the L01 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 *
	 * For nested case:
	 * If the L02 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 */
	if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
		vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
6602

6603
	x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
6604

6605 6606 6607 6608
	/* All fields are clean at this point */
	if (static_branch_unlikely(&enable_evmcs))
		current_evmcs->hv_clean_fields |=
			HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6609

6610 6611 6612
	if (static_branch_unlikely(&enable_evmcs))
		current_evmcs->hv_vp_id = vcpu->arch.hyperv.vp_index;

6613 6614 6615
	/* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
	if (vmx->host_debugctlmsr)
		update_debugctlmsr(vmx->host_debugctlmsr);
6616

6617 6618 6619 6620 6621 6622 6623 6624 6625 6626 6627 6628
#ifndef CONFIG_X86_64
	/*
	 * The sysexit path does not restore ds/es, so we must set them to
	 * a reasonable value ourselves.
	 *
	 * We can't defer this to vmx_prepare_switch_to_host() since that
	 * function may be executed in interrupt context, which saves and
	 * restore segments around it, nullifying its effect.
	 */
	loadsegment(ds, __USER_DS);
	loadsegment(es, __USER_DS);
#endif
N
Nadav Har'El 已提交
6629

6630 6631 6632 6633 6634 6635
	vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
				  | (1 << VCPU_EXREG_RFLAGS)
				  | (1 << VCPU_EXREG_PDPTR)
				  | (1 << VCPU_EXREG_SEGMENTS)
				  | (1 << VCPU_EXREG_CR3));
	vcpu->arch.regs_dirty = 0;
6636

6637 6638
	pt_guest_exit(vmx);

6639
	/*
6640 6641 6642
	 * eager fpu is enabled if PKEY is supported and CR4 is switched
	 * back on host, so it is safe to read guest PKRU from current
	 * XSAVE.
6643
	 */
6644 6645
	if (static_cpu_has(X86_FEATURE_PKU) &&
	    kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
6646
		vcpu->arch.pkru = rdpkru();
6647 6648
		if (vcpu->arch.pkru != vmx->host_pkru)
			__write_pkru(vmx->host_pkru);
6649 6650
	}

6651
	kvm_load_host_xsave_state(vcpu);
6652

6653 6654
	vmx->nested.nested_run_pending = 0;
	vmx->idt_vectoring_info = 0;
6655

6656
	vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
6657 6658 6659
	if ((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
		kvm_machine_check();

6660 6661
	if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
		return;
6662

6663 6664
	vmx->loaded_vmcs->launched = 1;
	vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
6665

6666 6667 6668
	vmx_recover_nmi_blocking(vmx);
	vmx_complete_interrupts(vmx);
}
6669

6670
static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6671
{
6672
	struct vcpu_vmx *vmx = to_vmx(vcpu);
N
Nadav Har'El 已提交
6673

6674 6675 6676 6677 6678 6679
	if (enable_pml)
		vmx_destroy_pml_buffer(vmx);
	free_vpid(vmx->vpid);
	nested_vmx_free_vcpu(vcpu);
	free_loaded_vmcs(vmx->loaded_vmcs);
}
N
Nadav Har'El 已提交
6680

6681
static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
6682
{
6683
	struct vcpu_vmx *vmx;
6684
	unsigned long *msr_bitmap;
6685
	int i, cpu, err;
N
Nadav Har'El 已提交
6686

6687 6688
	BUILD_BUG_ON(offsetof(struct vcpu_vmx, vcpu) != 0);
	vmx = to_vmx(vcpu);
6689

6690
	err = -ENOMEM;
6691

6692
	vmx->vpid = allocate_vpid();
6693

6694
	/*
6695 6696 6697
	 * If PML is turned on, failure on enabling PML just results in failure
	 * of creating the vcpu, therefore we can simplify PML logic (by
	 * avoiding dealing with cases, such as enabling PML partially on vcpus
6698
	 * for the guest), etc.
6699
	 */
6700
	if (enable_pml) {
6701
		vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
6702
		if (!vmx->pml_pg)
6703
			goto free_vpid;
6704
	}
N
Nadav Har'El 已提交
6705

6706
	BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) != NR_SHARED_MSRS);
N
Nadav Har'El 已提交
6707

6708 6709 6710 6711 6712 6713 6714 6715 6716
	for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
		u32 index = vmx_msr_index[i];
		u32 data_low, data_high;
		int j = vmx->nmsrs;

		if (rdmsr_safe(index, &data_low, &data_high) < 0)
			continue;
		if (wrmsr_safe(index, data_low, data_high) < 0)
			continue;
6717

6718 6719
		vmx->guest_msrs[j].index = i;
		vmx->guest_msrs[j].data = 0;
6720 6721 6722 6723 6724 6725 6726 6727 6728 6729 6730 6731 6732
		switch (index) {
		case MSR_IA32_TSX_CTRL:
			/*
			 * No need to pass TSX_CTRL_CPUID_CLEAR through, so
			 * let's avoid changing CPUID bits under the host
			 * kernel's feet.
			 */
			vmx->guest_msrs[j].mask = ~(u64)TSX_CTRL_CPUID_CLEAR;
			break;
		default:
			vmx->guest_msrs[j].mask = -1ull;
			break;
		}
6733 6734 6735
		++vmx->nmsrs;
	}

6736 6737
	err = alloc_loaded_vmcs(&vmx->vmcs01);
	if (err < 0)
6738
		goto free_pml;
6739

6740
	msr_bitmap = vmx->vmcs01.msr_bitmap;
6741
	vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
6742 6743 6744 6745 6746 6747
	vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
	vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
	vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
	vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
	vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
	vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
6748
	if (kvm_cstate_in_guest(vcpu->kvm)) {
6749 6750 6751 6752 6753
		vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
		vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
		vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
		vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
	}
6754
	vmx->msr_bitmap_mode = 0;
N
Nadav Har'El 已提交
6755

6756 6757
	vmx->loaded_vmcs = &vmx->vmcs01;
	cpu = get_cpu();
6758 6759
	vmx_vcpu_load(vcpu, cpu);
	vcpu->cpu = cpu;
6760
	init_vmcs(vmx);
6761
	vmx_vcpu_put(vcpu);
6762
	put_cpu();
6763
	if (cpu_need_virtualize_apic_accesses(vcpu)) {
6764
		err = alloc_apic_access_page(vcpu->kvm);
6765 6766 6767 6768 6769
		if (err)
			goto free_vmcs;
	}

	if (enable_ept && !enable_unrestricted_guest) {
6770
		err = init_rmode_identity_map(vcpu->kvm);
6771 6772 6773
		if (err)
			goto free_vmcs;
	}
N
Nadav Har'El 已提交
6774

6775 6776
	if (nested)
		nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
6777
					   vmx_capability.ept);
6778 6779
	else
		memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
6780

6781 6782
	vmx->nested.posted_intr_nv = -1;
	vmx->nested.current_vmptr = -1ull;
6783

6784
	vcpu->arch.microcode_version = 0x100000000ULL;
6785
	vmx->msr_ia32_feature_control_valid_bits = FEAT_CTL_LOCKED;
6786

6787
	/*
6788 6789
	 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
	 * or POSTED_INTR_WAKEUP_VECTOR.
6790
	 */
6791 6792
	vmx->pi_desc.nv = POSTED_INTR_VECTOR;
	vmx->pi_desc.sn = 1;
N
Nadav Har'El 已提交
6793

6794 6795
	vmx->ept_pointer = INVALID_PAGE;

6796
	return 0;
N
Nadav Har'El 已提交
6797

6798 6799 6800 6801
free_vmcs:
	free_loaded_vmcs(vmx->loaded_vmcs);
free_pml:
	vmx_destroy_pml_buffer(vmx);
6802
free_vpid:
6803
	free_vpid(vmx->vpid);
6804
	return err;
6805
}
6806

6807 6808
#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6809

6810 6811 6812
static int vmx_vm_init(struct kvm *kvm)
{
	spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6813

6814 6815
	if (!ple_gap)
		kvm->arch.pause_in_guest = true;
6816

6817 6818 6819 6820 6821 6822 6823 6824 6825 6826 6827 6828 6829
	if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
		switch (l1tf_mitigation) {
		case L1TF_MITIGATION_OFF:
		case L1TF_MITIGATION_FLUSH_NOWARN:
			/* 'I explicitly don't care' is set */
			break;
		case L1TF_MITIGATION_FLUSH:
		case L1TF_MITIGATION_FLUSH_NOSMT:
		case L1TF_MITIGATION_FULL:
			/*
			 * Warn upon starting the first VM in a potentially
			 * insecure environment.
			 */
6830
			if (sched_smt_active())
6831 6832 6833 6834 6835 6836 6837 6838 6839
				pr_warn_once(L1TF_MSG_SMT);
			if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
				pr_warn_once(L1TF_MSG_L1D);
			break;
		case L1TF_MITIGATION_FULL_FORCE:
			/* Flush is enforced */
			break;
		}
	}
6840
	kvm_apicv_init(kvm, enable_apicv);
6841
	return 0;
N
Nadav Har'El 已提交
6842 6843
}

6844
static int __init vmx_check_processor_compat(void)
6845
{
6846 6847
	struct vmcs_config vmcs_conf;
	struct vmx_capability vmx_cap;
6848

6849 6850 6851 6852 6853 6854
	if (!this_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
	    !this_cpu_has(X86_FEATURE_VMX)) {
		pr_err("kvm: VMX is disabled on CPU %d\n", smp_processor_id());
		return -EIO;
	}

6855
	if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
6856
		return -EIO;
6857
	if (nested)
6858
		nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept);
6859 6860 6861
	if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
		printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
				smp_processor_id());
6862
		return -EIO;
6863
	}
6864
	return 0;
6865 6866
}

6867
static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
6868
{
6869 6870
	u8 cache;
	u64 ipat = 0;
6871

6872 6873 6874 6875 6876 6877 6878 6879 6880 6881 6882 6883 6884 6885 6886 6887
	/* We wanted to honor guest CD/MTRR/PAT, but doing so could result in
	 * memory aliases with conflicting memory types and sometimes MCEs.
	 * We have to be careful as to what are honored and when.
	 *
	 * For MMIO, guest CD/MTRR are ignored.  The EPT memory type is set to
	 * UC.  The effective memory type is UC or WC depending on guest PAT.
	 * This was historically the source of MCEs and we want to be
	 * conservative.
	 *
	 * When there is no need to deal with noncoherent DMA (e.g., no VT-d
	 * or VT-d has snoop control), guest CD/MTRR/PAT are all ignored.  The
	 * EPT memory type is set to WB.  The effective memory type is forced
	 * WB.
	 *
	 * Otherwise, we trust guest.  Guest CD/MTRR/PAT are all honored.  The
	 * EPT memory type is used to emulate guest CD/MTRR.
6888
	 */
6889

6890 6891 6892 6893
	if (is_mmio) {
		cache = MTRR_TYPE_UNCACHABLE;
		goto exit;
	}
6894

6895 6896 6897 6898 6899
	if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
		ipat = VMX_EPT_IPAT_BIT;
		cache = MTRR_TYPE_WRBACK;
		goto exit;
	}
6900

6901 6902 6903 6904 6905 6906 6907 6908
	if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
		ipat = VMX_EPT_IPAT_BIT;
		if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
			cache = MTRR_TYPE_WRBACK;
		else
			cache = MTRR_TYPE_UNCACHABLE;
		goto exit;
	}
6909

6910
	cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
6911

6912 6913 6914
exit:
	return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
}
6915

6916
static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
6917
{
6918
	/*
6919 6920 6921 6922
	 * These bits in the secondary execution controls field
	 * are dynamic, the others are mostly based on the hypervisor
	 * architecture and the guest's CPUID.  Do not touch the
	 * dynamic bits.
6923
	 */
6924 6925 6926 6927 6928
	u32 mask =
		SECONDARY_EXEC_SHADOW_VMCS |
		SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
		SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
		SECONDARY_EXEC_DESC;
6929

6930 6931
	u32 new_ctl = vmx->secondary_exec_control;
	u32 cur_ctl = secondary_exec_controls_get(vmx);
6932

6933
	secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
6934 6935
}

N
Nadav Har'El 已提交
6936
/*
6937 6938
 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
 * (indicating "allowed-1") if they are supported in the guest's CPUID.
N
Nadav Har'El 已提交
6939
 */
6940
static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
N
Nadav Har'El 已提交
6941 6942
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
6943
	struct kvm_cpuid_entry2 *entry;
N
Nadav Har'El 已提交
6944

6945 6946
	vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
	vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
6947

6948 6949 6950 6951
#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do {		\
	if (entry && (entry->_reg & (_cpuid_mask)))			\
		vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask);	\
} while (0)
6952

6953
	entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
6954 6955 6956 6957 6958 6959 6960 6961 6962 6963 6964 6965 6966 6967
	cr4_fixed1_update(X86_CR4_VME,        edx, feature_bit(VME));
	cr4_fixed1_update(X86_CR4_PVI,        edx, feature_bit(VME));
	cr4_fixed1_update(X86_CR4_TSD,        edx, feature_bit(TSC));
	cr4_fixed1_update(X86_CR4_DE,         edx, feature_bit(DE));
	cr4_fixed1_update(X86_CR4_PSE,        edx, feature_bit(PSE));
	cr4_fixed1_update(X86_CR4_PAE,        edx, feature_bit(PAE));
	cr4_fixed1_update(X86_CR4_MCE,        edx, feature_bit(MCE));
	cr4_fixed1_update(X86_CR4_PGE,        edx, feature_bit(PGE));
	cr4_fixed1_update(X86_CR4_OSFXSR,     edx, feature_bit(FXSR));
	cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, feature_bit(XMM));
	cr4_fixed1_update(X86_CR4_VMXE,       ecx, feature_bit(VMX));
	cr4_fixed1_update(X86_CR4_SMXE,       ecx, feature_bit(SMX));
	cr4_fixed1_update(X86_CR4_PCIDE,      ecx, feature_bit(PCID));
	cr4_fixed1_update(X86_CR4_OSXSAVE,    ecx, feature_bit(XSAVE));
6968

6969
	entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
6970 6971 6972 6973 6974 6975
	cr4_fixed1_update(X86_CR4_FSGSBASE,   ebx, feature_bit(FSGSBASE));
	cr4_fixed1_update(X86_CR4_SMEP,       ebx, feature_bit(SMEP));
	cr4_fixed1_update(X86_CR4_SMAP,       ebx, feature_bit(SMAP));
	cr4_fixed1_update(X86_CR4_PKE,        ecx, feature_bit(PKU));
	cr4_fixed1_update(X86_CR4_UMIP,       ecx, feature_bit(UMIP));
	cr4_fixed1_update(X86_CR4_LA57,       ecx, feature_bit(LA57));
6976

6977 6978
#undef cr4_fixed1_update
}
6979

6980 6981 6982
static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
6983

6984 6985
	if (kvm_mpx_supported()) {
		bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
N
Nadav Har'El 已提交
6986

6987 6988 6989 6990 6991 6992 6993
		if (mpx_enabled) {
			vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
			vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
		} else {
			vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
			vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
		}
6994
	}
6995
}
N
Nadav Har'El 已提交
6996

6997 6998 6999 7000 7001 7002 7003 7004 7005 7006 7007 7008 7009 7010 7011 7012 7013 7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025 7026 7027 7028 7029 7030 7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042 7043 7044 7045 7046 7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060 7061 7062
static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	struct kvm_cpuid_entry2 *best = NULL;
	int i;

	for (i = 0; i < PT_CPUID_LEAVES; i++) {
		best = kvm_find_cpuid_entry(vcpu, 0x14, i);
		if (!best)
			return;
		vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
		vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
		vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
		vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
	}

	/* Get the number of configurable Address Ranges for filtering */
	vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
						PT_CAP_num_address_ranges);

	/* Initialize and clear the no dependency bits */
	vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
			RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);

	/*
	 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
	 * will inject an #GP
	 */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
		vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;

	/*
	 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
	 * PSBFreq can be set
	 */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
		vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
				RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);

	/*
	 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
	 * MTCFreq can be set
	 */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
		vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
				RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);

	/* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
		vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
							RTIT_CTL_PTW_EN);

	/* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
		vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;

	/* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
		vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;

	/* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
		vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;

	/* unmask address range configure area */
	for (i = 0; i < vmx->pt_desc.addr_range; i++)
7063
		vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
7064 7065
}

7066 7067 7068
static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
N
Nadav Har'El 已提交
7069

7070 7071 7072
	/* xsaves_enabled is recomputed in vmx_compute_secondary_exec_control(). */
	vcpu->arch.xsaves_enabled = false;

7073 7074
	if (cpu_has_secondary_exec_ctrls()) {
		vmx_compute_secondary_exec_control(vmx);
7075
		vmcs_set_secondary_exec_control(vmx);
7076
	}
N
Nadav Har'El 已提交
7077

7078 7079
	if (nested_vmx_allowed(vcpu))
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7080 7081
			FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
			FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX;
7082 7083
	else
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7084 7085
			~(FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
			  FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX);
7086

7087 7088 7089
	if (nested_vmx_allowed(vcpu)) {
		nested_vmx_cr_fixed1_bits_update(vcpu);
		nested_vmx_entry_exit_ctls_update(vcpu);
7090
	}
7091 7092 7093 7094

	if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
			guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
		update_intel_pt_cfg(vcpu);
7095 7096 7097 7098 7099 7100 7101 7102 7103

	if (boot_cpu_has(X86_FEATURE_RTM)) {
		struct shared_msr_entry *msr;
		msr = find_msr_entry(vmx, MSR_IA32_TSX_CTRL);
		if (msr) {
			bool enabled = guest_cpuid_has(vcpu, X86_FEATURE_RTM);
			vmx_set_guest_msr(vmx, msr, enabled ? 0 : TSX_CTRL_RTM_DISABLE);
		}
	}
7104
}
7105

7106 7107 7108 7109 7110 7111 7112 7113 7114
static __init void vmx_set_cpu_caps(void)
{
	kvm_set_cpu_caps();

	/* CPUID 0x1 */
	if (nested)
		kvm_cpu_cap_set(X86_FEATURE_VMX);

	/* CPUID 0x7 */
7115 7116 7117 7118 7119 7120
	if (kvm_mpx_supported())
		kvm_cpu_cap_check_and_set(X86_FEATURE_MPX);
	if (cpu_has_vmx_invpcid())
		kvm_cpu_cap_check_and_set(X86_FEATURE_INVPCID);
	if (vmx_pt_mode_is_host_guest())
		kvm_cpu_cap_check_and_set(X86_FEATURE_INTEL_PT);
7121 7122

	/* PKU is not yet implemented for shadow paging. */
7123 7124
	if (enable_ept && boot_cpu_has(X86_FEATURE_OSPKE))
		kvm_cpu_cap_check_and_set(X86_FEATURE_PKU);
7125

7126 7127 7128
	if (vmx_umip_emulated())
		kvm_cpu_cap_set(X86_FEATURE_UMIP);

7129
	/* CPUID 0xD.1 */
7130
	supported_xss = 0;
7131 7132 7133
	if (!vmx_xsaves_supported())
		kvm_cpu_cap_clear(X86_FEATURE_XSAVES);

7134 7135 7136 7137 7138
	/* CPUID 0x80000001 */
	if (!cpu_has_vmx_rdtscp())
		kvm_cpu_cap_clear(X86_FEATURE_RDTSCP);
}

7139
static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7140
{
7141
	to_vmx(vcpu)->req_immediate_exit = true;
7142 7143
}

7144 7145 7146 7147 7148 7149 7150 7151 7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166 7167 7168 7169 7170 7171 7172 7173 7174 7175 7176
static int vmx_check_intercept_io(struct kvm_vcpu *vcpu,
				  struct x86_instruction_info *info)
{
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
	unsigned short port;
	bool intercept;
	int size;

	if (info->intercept == x86_intercept_in ||
	    info->intercept == x86_intercept_ins) {
		port = info->src_val;
		size = info->dst_bytes;
	} else {
		port = info->dst_val;
		size = info->src_bytes;
	}

	/*
	 * If the 'use IO bitmaps' VM-execution control is 0, IO instruction
	 * VM-exits depend on the 'unconditional IO exiting' VM-execution
	 * control.
	 *
	 * Otherwise, IO instruction VM-exits are controlled by the IO bitmaps.
	 */
	if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
		intercept = nested_cpu_has(vmcs12,
					   CPU_BASED_UNCOND_IO_EXITING);
	else
		intercept = nested_vmx_check_io_bitmaps(vcpu, port, size);

	return intercept ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE;
}

7177 7178
static int vmx_check_intercept(struct kvm_vcpu *vcpu,
			       struct x86_instruction_info *info,
7179 7180
			       enum x86_intercept_stage stage,
			       struct x86_exception *exception)
7181
{
P
Paolo Bonzini 已提交
7182 7183
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);

7184
	switch (info->intercept) {
P
Paolo Bonzini 已提交
7185 7186 7187 7188
	/*
	 * RDPID causes #UD if disabled through secondary execution controls.
	 * Because it is marked as EmulateOnUD, we need to intercept it here.
	 */
7189 7190
	case x86_intercept_rdtscp:
		if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
7191 7192
			exception->vector = UD_VECTOR;
			exception->error_code_valid = false;
7193 7194 7195 7196 7197 7198 7199 7200 7201
			return X86EMUL_PROPAGATE_FAULT;
		}
		break;

	case x86_intercept_in:
	case x86_intercept_ins:
	case x86_intercept_out:
	case x86_intercept_outs:
		return vmx_check_intercept_io(vcpu, info);
P
Paolo Bonzini 已提交
7202 7203

	/* TODO: check more intercepts... */
7204 7205 7206 7207
	default:
		break;
	}

7208
	return X86EMUL_UNHANDLEABLE;
7209 7210
}

7211 7212 7213 7214 7215 7216 7217 7218 7219 7220 7221 7222 7223 7224 7225 7226 7227 7228 7229
#ifdef CONFIG_X86_64
/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
static inline int u64_shl_div_u64(u64 a, unsigned int shift,
				  u64 divisor, u64 *result)
{
	u64 low = a << shift, high = a >> (64 - shift);

	/* To avoid the overflow on divq */
	if (high >= divisor)
		return 1;

	/* Low hold the result, high hold rem which is discarded */
	asm("divq %2\n\t" : "=a" (low), "=d" (high) :
	    "rm" (divisor), "0" (low), "1" (high));
	*result = low;

	return 0;
}

7230 7231
static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
			    bool *expired)
7232
{
7233
	struct vcpu_vmx *vmx;
7234
	u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
7235
	struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
7236

7237 7238
	if (kvm_mwait_in_guest(vcpu->kvm) ||
		kvm_can_post_timer_interrupt(vcpu))
7239 7240 7241 7242 7243 7244
		return -EOPNOTSUPP;

	vmx = to_vmx(vcpu);
	tscl = rdtsc();
	guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
	delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
7245 7246
	lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
						    ktimer->timer_advance_ns);
7247 7248 7249 7250 7251

	if (delta_tsc > lapic_timer_advance_cycles)
		delta_tsc -= lapic_timer_advance_cycles;
	else
		delta_tsc = 0;
7252 7253 7254

	/* Convert to host delta tsc if tsc scaling is enabled */
	if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
7255
	    delta_tsc && u64_shl_div_u64(delta_tsc,
7256
				kvm_tsc_scaling_ratio_frac_bits,
7257
				vcpu->arch.tsc_scaling_ratio, &delta_tsc))
7258 7259 7260 7261 7262 7263 7264 7265 7266 7267 7268 7269
		return -ERANGE;

	/*
	 * If the delta tsc can't fit in the 32 bit after the multi shift,
	 * we can't use the preemption timer.
	 * It's possible that it fits on later vmentries, but checking
	 * on every vmentry is costly so we just use an hrtimer.
	 */
	if (delta_tsc >> (cpu_preemption_timer_multi + 32))
		return -ERANGE;

	vmx->hv_deadline_tsc = tscl + delta_tsc;
7270 7271
	*expired = !delta_tsc;
	return 0;
7272 7273 7274 7275
}

static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
{
7276
	to_vmx(vcpu)->hv_deadline_tsc = -1;
7277 7278 7279
}
#endif

7280
static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
7281
{
7282
	if (!kvm_pause_in_guest(vcpu->kvm))
R
Radim Krčmář 已提交
7283
		shrink_ple_window(vcpu);
7284 7285
}

K
Kai Huang 已提交
7286 7287 7288
static void vmx_slot_enable_log_dirty(struct kvm *kvm,
				     struct kvm_memory_slot *slot)
{
7289 7290
	if (!kvm_dirty_log_manual_protect_and_init_set(kvm))
		kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
K
Kai Huang 已提交
7291 7292 7293 7294 7295 7296 7297 7298 7299 7300 7301 7302 7303 7304
	kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
}

static void vmx_slot_disable_log_dirty(struct kvm *kvm,
				       struct kvm_memory_slot *slot)
{
	kvm_mmu_slot_set_dirty(kvm, slot);
}

static void vmx_flush_log_dirty(struct kvm *kvm)
{
	kvm_flush_pml_buffers(kvm);
}

7305 7306 7307 7308
static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
{
	struct vmcs12 *vmcs12;
	struct vcpu_vmx *vmx = to_vmx(vcpu);
7309
	gpa_t gpa, dst;
7310 7311 7312 7313 7314 7315 7316 7317 7318 7319 7320 7321 7322

	if (is_guest_mode(vcpu)) {
		WARN_ON_ONCE(vmx->nested.pml_full);

		/*
		 * Check if PML is enabled for the nested guest.
		 * Whether eptp bit 6 is set is already checked
		 * as part of A/D emulation.
		 */
		vmcs12 = get_vmcs12(vcpu);
		if (!nested_cpu_has_pml(vmcs12))
			return 0;

7323
		if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
7324 7325 7326 7327 7328
			vmx->nested.pml_full = true;
			return 1;
		}

		gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
7329
		dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
7330

7331 7332
		if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
					 offset_in_page(dst), sizeof(gpa)))
7333 7334
			return 0;

7335
		vmcs12->guest_pml_index--;
7336 7337 7338 7339 7340
	}

	return 0;
}

K
Kai Huang 已提交
7341 7342 7343 7344 7345 7346 7347
static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
					   struct kvm_memory_slot *memslot,
					   gfn_t offset, unsigned long mask)
{
	kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
}

7348 7349 7350 7351 7352 7353 7354 7355
static void __pi_post_block(struct kvm_vcpu *vcpu)
{
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
	struct pi_desc old, new;
	unsigned int dest;

	do {
		old.control = new.control = pi_desc->control;
7356 7357
		WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
		     "Wakeup handler not enabled while the VCPU is blocked\n");
7358 7359 7360 7361 7362 7363 7364 7365 7366 7367

		dest = cpu_physical_id(vcpu->cpu);

		if (x2apic_enabled())
			new.ndst = dest;
		else
			new.ndst = (dest << 8) & 0xFF00;

		/* set 'NV' to 'notification vector' */
		new.nv = POSTED_INTR_VECTOR;
P
Paolo Bonzini 已提交
7368 7369
	} while (cmpxchg64(&pi_desc->control, old.control,
			   new.control) != old.control);
7370

7371 7372
	if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
		spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7373
		list_del(&vcpu->blocked_vcpu_list);
7374
		spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7375 7376 7377 7378
		vcpu->pre_pcpu = -1;
	}
}

7379 7380 7381 7382 7383 7384 7385 7386 7387 7388 7389 7390 7391
/*
 * This routine does the following things for vCPU which is going
 * to be blocked if VT-d PI is enabled.
 * - Store the vCPU to the wakeup list, so when interrupts happen
 *   we can find the right vCPU to wake up.
 * - Change the Posted-interrupt descriptor as below:
 *      'NDST' <-- vcpu->pre_pcpu
 *      'NV' <-- POSTED_INTR_WAKEUP_VECTOR
 * - If 'ON' is set during this process, which means at least one
 *   interrupt is posted for this vCPU, we cannot block it, in
 *   this case, return 1, otherwise, return 0.
 *
 */
7392
static int pi_pre_block(struct kvm_vcpu *vcpu)
7393 7394 7395 7396 7397 7398
{
	unsigned int dest;
	struct pi_desc old, new;
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);

	if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
7399 7400
		!irq_remapping_cap(IRQ_POSTING_CAP)  ||
		!kvm_vcpu_apicv_active(vcpu))
7401 7402
		return 0;

7403 7404 7405 7406 7407 7408 7409 7410 7411 7412
	WARN_ON(irqs_disabled());
	local_irq_disable();
	if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
		vcpu->pre_pcpu = vcpu->cpu;
		spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
		list_add_tail(&vcpu->blocked_vcpu_list,
			      &per_cpu(blocked_vcpu_on_cpu,
				       vcpu->pre_pcpu));
		spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
	}
7413 7414 7415 7416 7417 7418 7419 7420 7421 7422 7423 7424 7425 7426 7427 7428 7429 7430 7431 7432 7433 7434 7435 7436 7437

	do {
		old.control = new.control = pi_desc->control;

		WARN((pi_desc->sn == 1),
		     "Warning: SN field of posted-interrupts "
		     "is set before blocking\n");

		/*
		 * Since vCPU can be preempted during this process,
		 * vcpu->cpu could be different with pre_pcpu, we
		 * need to set pre_pcpu as the destination of wakeup
		 * notification event, then we can find the right vCPU
		 * to wakeup in wakeup handler if interrupts happen
		 * when the vCPU is in blocked state.
		 */
		dest = cpu_physical_id(vcpu->pre_pcpu);

		if (x2apic_enabled())
			new.ndst = dest;
		else
			new.ndst = (dest << 8) & 0xFF00;

		/* set 'NV' to 'wakeup vector' */
		new.nv = POSTED_INTR_WAKEUP_VECTOR;
P
Paolo Bonzini 已提交
7438 7439
	} while (cmpxchg64(&pi_desc->control, old.control,
			   new.control) != old.control);
7440

7441 7442 7443 7444 7445 7446
	/* We should not block the vCPU if an interrupt is posted for it.  */
	if (pi_test_on(pi_desc) == 1)
		__pi_post_block(vcpu);

	local_irq_enable();
	return (vcpu->pre_pcpu == -1);
7447 7448
}

7449 7450 7451 7452 7453
static int vmx_pre_block(struct kvm_vcpu *vcpu)
{
	if (pi_pre_block(vcpu))
		return 1;

7454 7455 7456
	if (kvm_lapic_hv_timer_in_use(vcpu))
		kvm_lapic_switch_to_sw_timer(vcpu);

7457 7458 7459 7460
	return 0;
}

static void pi_post_block(struct kvm_vcpu *vcpu)
7461
{
7462
	if (vcpu->pre_pcpu == -1)
7463 7464
		return;

7465 7466
	WARN_ON(irqs_disabled());
	local_irq_disable();
7467
	__pi_post_block(vcpu);
7468
	local_irq_enable();
7469 7470
}

7471 7472
static void vmx_post_block(struct kvm_vcpu *vcpu)
{
7473 7474 7475
	if (kvm_x86_ops->set_hv_timer)
		kvm_lapic_switch_to_hv_timer(vcpu);

7476 7477 7478
	pi_post_block(vcpu);
}

7479 7480 7481 7482 7483 7484 7485 7486 7487 7488 7489 7490 7491 7492 7493 7494 7495
/*
 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
 *
 * @kvm: kvm
 * @host_irq: host irq of the interrupt
 * @guest_irq: gsi of the interrupt
 * @set: set or unset PI
 * returns 0 on success, < 0 on failure
 */
static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
			      uint32_t guest_irq, bool set)
{
	struct kvm_kernel_irq_routing_entry *e;
	struct kvm_irq_routing_table *irq_rt;
	struct kvm_lapic_irq irq;
	struct kvm_vcpu *vcpu;
	struct vcpu_data vcpu_info;
7496
	int idx, ret = 0;
7497 7498

	if (!kvm_arch_has_assigned_device(kvm) ||
7499 7500
		!irq_remapping_cap(IRQ_POSTING_CAP) ||
		!kvm_vcpu_apicv_active(kvm->vcpus[0]))
7501 7502 7503 7504
		return 0;

	idx = srcu_read_lock(&kvm->irq_srcu);
	irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
7505 7506 7507 7508 7509 7510
	if (guest_irq >= irq_rt->nr_rt_entries ||
	    hlist_empty(&irq_rt->map[guest_irq])) {
		pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
			     guest_irq, irq_rt->nr_rt_entries);
		goto out;
	}
7511 7512 7513 7514 7515 7516 7517 7518 7519 7520 7521 7522 7523 7524 7525

	hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
		if (e->type != KVM_IRQ_ROUTING_MSI)
			continue;
		/*
		 * VT-d PI cannot support posting multicast/broadcast
		 * interrupts to a vCPU, we still use interrupt remapping
		 * for these kind of interrupts.
		 *
		 * For lowest-priority interrupts, we only support
		 * those with single CPU as the destination, e.g. user
		 * configures the interrupts via /proc/irq or uses
		 * irqbalance to make the interrupts single-CPU.
		 *
		 * We will support full lowest-priority interrupt later.
7526 7527 7528
		 *
		 * In addition, we can only inject generic interrupts using
		 * the PI mechanism, refuse to route others through it.
7529 7530
		 */

7531
		kvm_set_msi_irq(kvm, e, &irq);
7532 7533
		if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu) ||
		    !kvm_irq_is_postable(&irq)) {
7534 7535 7536 7537 7538 7539 7540 7541 7542 7543 7544 7545
			/*
			 * Make sure the IRTE is in remapped mode if
			 * we don't handle it in posted mode.
			 */
			ret = irq_set_vcpu_affinity(host_irq, NULL);
			if (ret < 0) {
				printk(KERN_INFO
				   "failed to back to remapped mode, irq: %u\n",
				   host_irq);
				goto out;
			}

7546
			continue;
7547
		}
7548 7549 7550 7551

		vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
		vcpu_info.vector = irq.vector;

7552
		trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
7553 7554 7555 7556
				vcpu_info.vector, vcpu_info.pi_desc_addr, set);

		if (set)
			ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
7557
		else
7558 7559 7560 7561 7562 7563 7564 7565 7566 7567 7568 7569 7570 7571 7572
			ret = irq_set_vcpu_affinity(host_irq, NULL);

		if (ret < 0) {
			printk(KERN_INFO "%s: failed to update PI IRTE\n",
					__func__);
			goto out;
		}
	}

	ret = 0;
out:
	srcu_read_unlock(&kvm->irq_srcu, idx);
	return ret;
}

7573 7574 7575 7576
static void vmx_setup_mce(struct kvm_vcpu *vcpu)
{
	if (vcpu->arch.mcg_cap & MCG_LMCE_P)
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7577
			FEAT_CTL_LMCE_ENABLED;
7578 7579
	else
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7580
			~FEAT_CTL_LMCE_ENABLED;
7581 7582
}

7583 7584
static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
{
7585 7586 7587
	/* we need a nested vmexit to enter SMM, postpone if run is pending */
	if (to_vmx(vcpu)->nested.nested_run_pending)
		return 0;
7588 7589 7590
	return 1;
}

7591 7592
static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
{
7593 7594 7595 7596 7597 7598 7599 7600
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
	if (vmx->nested.smm.guest_mode)
		nested_vmx_vmexit(vcpu, -1, 0, 0);

	vmx->nested.smm.vmxon = vmx->nested.vmxon;
	vmx->nested.vmxon = false;
7601
	vmx_clear_hlt(vcpu);
7602 7603 7604
	return 0;
}

7605
static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
7606
{
7607 7608 7609 7610 7611 7612 7613 7614 7615
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int ret;

	if (vmx->nested.smm.vmxon) {
		vmx->nested.vmxon = true;
		vmx->nested.smm.vmxon = false;
	}

	if (vmx->nested.smm.guest_mode) {
7616
		ret = nested_vmx_enter_non_root_mode(vcpu, false);
7617 7618 7619 7620 7621
		if (ret)
			return ret;

		vmx->nested.smm.guest_mode = false;
	}
7622 7623 7624
	return 0;
}

7625 7626 7627 7628 7629
static int enable_smi_window(struct kvm_vcpu *vcpu)
{
	return 0;
}

7630 7631
static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
{
Y
Yi Wang 已提交
7632
	return false;
7633 7634
}

7635 7636 7637 7638 7639
static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
{
	return to_vmx(vcpu)->nested.vmxon;
}

7640 7641 7642
static __init int hardware_setup(void)
{
	unsigned long host_bndcfgs;
7643
	struct desc_ptr dt;
7644
	int r, i, ept_lpage_level;
7645

7646 7647 7648
	store_idt(&dt);
	host_idt_base = dt.address;

7649 7650 7651 7652 7653 7654 7655 7656 7657 7658 7659 7660 7661 7662
	for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
		kvm_define_shared_msr(i, vmx_msr_index[i]);

	if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
		return -EIO;

	if (boot_cpu_has(X86_FEATURE_NX))
		kvm_enable_efer_bits(EFER_NX);

	if (boot_cpu_has(X86_FEATURE_MPX)) {
		rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
		WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
	}

7663
	if (!cpu_has_vmx_mpx())
7664 7665 7666
		supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS |
				    XFEATURE_MASK_BNDCSR);

7667 7668 7669 7670 7671 7672 7673 7674 7675 7676 7677 7678 7679 7680 7681 7682 7683 7684 7685 7686 7687 7688 7689 7690 7691 7692 7693 7694 7695 7696 7697 7698 7699 7700 7701
	if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
	    !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
		enable_vpid = 0;

	if (!cpu_has_vmx_ept() ||
	    !cpu_has_vmx_ept_4levels() ||
	    !cpu_has_vmx_ept_mt_wb() ||
	    !cpu_has_vmx_invept_global())
		enable_ept = 0;

	if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
		enable_ept_ad_bits = 0;

	if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
		enable_unrestricted_guest = 0;

	if (!cpu_has_vmx_flexpriority())
		flexpriority_enabled = 0;

	if (!cpu_has_virtual_nmis())
		enable_vnmi = 0;

	/*
	 * set_apic_access_page_addr() is used to reload apic access
	 * page upon invalidation.  No need to do anything if not
	 * using the APIC_ACCESS_ADDR VMCS field.
	 */
	if (!flexpriority_enabled)
		kvm_x86_ops->set_apic_access_page_addr = NULL;

	if (!cpu_has_vmx_tpr_shadow())
		kvm_x86_ops->update_cr8_intercept = NULL;

#if IS_ENABLED(CONFIG_HYPERV)
	if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
7702 7703 7704 7705 7706
	    && enable_ept) {
		kvm_x86_ops->tlb_remote_flush = hv_remote_flush_tlb;
		kvm_x86_ops->tlb_remote_flush_with_range =
				hv_remote_flush_tlb_with_range;
	}
7707 7708 7709 7710 7711 7712 7713 7714 7715 7716 7717 7718 7719 7720 7721 7722 7723 7724 7725 7726 7727 7728 7729 7730 7731
#endif

	if (!cpu_has_vmx_ple()) {
		ple_gap = 0;
		ple_window = 0;
		ple_window_grow = 0;
		ple_window_max = 0;
		ple_window_shrink = 0;
	}

	if (!cpu_has_vmx_apicv()) {
		enable_apicv = 0;
		kvm_x86_ops->sync_pir_to_irr = NULL;
	}

	if (cpu_has_vmx_tsc_scaling()) {
		kvm_has_tsc_control = true;
		kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
		kvm_tsc_scaling_ratio_frac_bits = 48;
	}

	set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */

	if (enable_ept)
		vmx_enable_tdp();
7732 7733 7734 7735 7736 7737 7738 7739 7740 7741

	if (!enable_ept)
		ept_lpage_level = 0;
	else if (cpu_has_vmx_ept_1g_page())
		ept_lpage_level = PT_PDPE_LEVEL;
	else if (cpu_has_vmx_ept_2m_page())
		ept_lpage_level = PT_DIRECTORY_LEVEL;
	else
		ept_lpage_level = PT_PAGE_TABLE_LEVEL;
	kvm_configure_mmu(enable_ept, ept_lpage_level);
7742 7743 7744 7745 7746 7747 7748 7749 7750 7751 7752 7753 7754 7755 7756 7757

	/*
	 * Only enable PML when hardware supports PML feature, and both EPT
	 * and EPT A/D bit features are enabled -- PML depends on them to work.
	 */
	if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
		enable_pml = 0;

	if (!enable_pml) {
		kvm_x86_ops->slot_enable_log_dirty = NULL;
		kvm_x86_ops->slot_disable_log_dirty = NULL;
		kvm_x86_ops->flush_log_dirty = NULL;
		kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
	}

	if (!cpu_has_vmx_preemption_timer())
7758
		enable_preemption_timer = false;
7759

7760 7761
	if (enable_preemption_timer) {
		u64 use_timer_freq = 5000ULL * 1000 * 1000;
7762 7763 7764 7765 7766
		u64 vmx_msr;

		rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
		cpu_preemption_timer_multi =
			vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
7767 7768 7769 7770 7771 7772 7773 7774 7775 7776 7777 7778 7779 7780 7781

		if (tsc_khz)
			use_timer_freq = (u64)tsc_khz * 1000;
		use_timer_freq >>= cpu_preemption_timer_multi;

		/*
		 * KVM "disables" the preemption timer by setting it to its max
		 * value.  Don't use the timer if it might cause spurious exits
		 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
		 */
		if (use_timer_freq > 0xffffffffu / 10)
			enable_preemption_timer = false;
	}

	if (!enable_preemption_timer) {
7782 7783
		kvm_x86_ops->set_hv_timer = NULL;
		kvm_x86_ops->cancel_hv_timer = NULL;
7784
		kvm_x86_ops->request_immediate_exit = __kvm_request_immediate_exit;
7785 7786 7787 7788 7789 7790
	}

	kvm_set_posted_intr_wakeup_handler(wakeup_handler);

	kvm_mce_cap_supported |= MCG_LMCE_P;

7791 7792 7793 7794 7795
	if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
		return -EINVAL;
	if (!enable_ept || !cpu_has_vmx_intel_pt())
		pt_mode = PT_MODE_SYSTEM;

7796
	if (nested) {
7797
		nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
7798
					   vmx_capability.ept);
7799

7800
		r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
7801 7802 7803 7804
		if (r)
			return r;
	}

7805
	vmx_set_cpu_caps();
7806

7807 7808 7809 7810 7811 7812 7813 7814 7815 7816 7817 7818 7819 7820
	r = alloc_kvm_area();
	if (r)
		nested_vmx_hardware_unsetup();
	return r;
}

static __exit void hardware_unsetup(void)
{
	if (nested)
		nested_vmx_hardware_unsetup();

	free_kvm_area();
}

7821 7822
static bool vmx_check_apicv_inhibit_reasons(ulong bit)
{
7823 7824
	ulong supported = BIT(APICV_INHIBIT_REASON_DISABLE) |
			  BIT(APICV_INHIBIT_REASON_HYPERV);
7825 7826 7827 7828

	return supported & BIT(bit);
}

7829
static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
A
Avi Kivity 已提交
7830 7831 7832 7833
	.cpu_has_kvm_support = cpu_has_kvm_support,
	.disabled_by_bios = vmx_disabled_by_bios,
	.hardware_setup = hardware_setup,
	.hardware_unsetup = hardware_unsetup,
Y
Yang, Sheng 已提交
7834
	.check_processor_compatibility = vmx_check_processor_compat,
A
Avi Kivity 已提交
7835 7836
	.hardware_enable = hardware_enable,
	.hardware_disable = hardware_disable,
7837
	.cpu_has_accelerated_tpr = report_flexpriority,
7838
	.has_emulated_msr = vmx_has_emulated_msr,
A
Avi Kivity 已提交
7839

7840
	.vm_size = sizeof(struct kvm_vmx),
7841 7842
	.vm_init = vmx_vm_init,

A
Avi Kivity 已提交
7843 7844
	.vcpu_create = vmx_create_vcpu,
	.vcpu_free = vmx_free_vcpu,
7845
	.vcpu_reset = vmx_vcpu_reset,
A
Avi Kivity 已提交
7846

7847
	.prepare_guest_switch = vmx_prepare_switch_to_guest,
A
Avi Kivity 已提交
7848 7849 7850
	.vcpu_load = vmx_vcpu_load,
	.vcpu_put = vmx_vcpu_put,

7851
	.update_bp_intercept = update_exception_bitmap,
7852
	.get_msr_feature = vmx_get_msr_feature,
A
Avi Kivity 已提交
7853 7854 7855 7856 7857
	.get_msr = vmx_get_msr,
	.set_msr = vmx_set_msr,
	.get_segment_base = vmx_get_segment_base,
	.get_segment = vmx_get_segment,
	.set_segment = vmx_set_segment,
7858
	.get_cpl = vmx_get_cpl,
A
Avi Kivity 已提交
7859
	.get_cs_db_l_bits = vmx_get_cs_db_l_bits,
7860
	.decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
7861
	.decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
A
Avi Kivity 已提交
7862 7863 7864 7865 7866 7867 7868
	.set_cr0 = vmx_set_cr0,
	.set_cr4 = vmx_set_cr4,
	.set_efer = vmx_set_efer,
	.get_idt = vmx_get_idt,
	.set_idt = vmx_set_idt,
	.get_gdt = vmx_get_gdt,
	.set_gdt = vmx_set_gdt,
J
Jan Kiszka 已提交
7869 7870
	.get_dr6 = vmx_get_dr6,
	.set_dr6 = vmx_set_dr6,
7871
	.set_dr7 = vmx_set_dr7,
7872
	.sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
7873
	.cache_reg = vmx_cache_reg,
A
Avi Kivity 已提交
7874 7875
	.get_rflags = vmx_get_rflags,
	.set_rflags = vmx_set_rflags,
7876

A
Avi Kivity 已提交
7877
	.tlb_flush = vmx_flush_tlb,
7878
	.tlb_flush_gva = vmx_flush_tlb_gva,
A
Avi Kivity 已提交
7879 7880

	.run = vmx_vcpu_run,
7881
	.handle_exit = vmx_handle_exit,
7882 7883
	.skip_emulated_instruction = vmx_skip_emulated_instruction,
	.update_emulated_instruction = vmx_update_emulated_instruction,
7884 7885
	.set_interrupt_shadow = vmx_set_interrupt_shadow,
	.get_interrupt_shadow = vmx_get_interrupt_shadow,
I
Ingo Molnar 已提交
7886
	.patch_hypercall = vmx_patch_hypercall,
E
Eddie Dong 已提交
7887
	.set_irq = vmx_inject_irq,
7888
	.set_nmi = vmx_inject_nmi,
7889
	.queue_exception = vmx_queue_exception,
A
Avi Kivity 已提交
7890
	.cancel_injection = vmx_cancel_injection,
7891
	.interrupt_allowed = vmx_interrupt_allowed,
7892
	.nmi_allowed = vmx_nmi_allowed,
J
Jan Kiszka 已提交
7893 7894
	.get_nmi_mask = vmx_get_nmi_mask,
	.set_nmi_mask = vmx_set_nmi_mask,
7895 7896 7897
	.enable_nmi_window = enable_nmi_window,
	.enable_irq_window = enable_irq_window,
	.update_cr8_intercept = update_cr8_intercept,
7898
	.set_virtual_apic_mode = vmx_set_virtual_apic_mode,
7899
	.set_apic_access_page_addr = vmx_set_apic_access_page_addr,
7900
	.refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
7901
	.load_eoi_exitmap = vmx_load_eoi_exitmap,
7902
	.apicv_post_state_restore = vmx_apicv_post_state_restore,
7903
	.check_apicv_inhibit_reasons = vmx_check_apicv_inhibit_reasons,
7904 7905
	.hwapic_irr_update = vmx_hwapic_irr_update,
	.hwapic_isr_update = vmx_hwapic_isr_update,
7906
	.guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
7907 7908
	.sync_pir_to_irr = vmx_sync_pir_to_irr,
	.deliver_posted_interrupt = vmx_deliver_posted_interrupt,
7909
	.dy_apicv_has_pending_interrupt = vmx_dy_apicv_has_pending_interrupt,
7910

7911
	.set_tss_addr = vmx_set_tss_addr,
7912
	.set_identity_map_addr = vmx_set_identity_map_addr,
7913
	.get_tdp_level = get_ept_level,
7914
	.get_mt_mask = vmx_get_mt_mask,
7915

7916 7917
	.get_exit_info = vmx_get_exit_info,

7918
	.cpuid_update = vmx_cpuid_update,
7919 7920

	.has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
7921

7922
	.read_l1_tsc_offset = vmx_read_l1_tsc_offset,
7923
	.write_l1_tsc_offset = vmx_write_l1_tsc_offset,
7924

7925 7926
	.load_mmu_pgd = vmx_load_mmu_pgd,

7927
	.check_intercept = vmx_check_intercept,
7928
	.handle_exit_irqoff = vmx_handle_exit_irqoff,
7929

7930
	.request_immediate_exit = vmx_request_immediate_exit,
7931 7932

	.sched_in = vmx_sched_in,
K
Kai Huang 已提交
7933 7934 7935 7936 7937

	.slot_enable_log_dirty = vmx_slot_enable_log_dirty,
	.slot_disable_log_dirty = vmx_slot_disable_log_dirty,
	.flush_log_dirty = vmx_flush_log_dirty,
	.enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
7938
	.write_log_dirty = vmx_write_pml_buffer,
7939

7940 7941 7942
	.pre_block = vmx_pre_block,
	.post_block = vmx_post_block,

7943
	.pmu_ops = &intel_pmu_ops,
7944 7945

	.update_pi_irte = vmx_update_pi_irte,
7946 7947 7948 7949 7950

#ifdef CONFIG_X86_64
	.set_hv_timer = vmx_set_hv_timer,
	.cancel_hv_timer = vmx_cancel_hv_timer,
#endif
7951 7952

	.setup_mce = vmx_setup_mce,
7953

7954
	.smi_allowed = vmx_smi_allowed,
7955 7956
	.pre_enter_smm = vmx_pre_enter_smm,
	.pre_leave_smm = vmx_pre_leave_smm,
7957
	.enable_smi_window = enable_smi_window,
7958

7959 7960 7961 7962 7963
	.check_nested_events = NULL,
	.get_nested_state = NULL,
	.set_nested_state = NULL,
	.get_vmcs12_pages = NULL,
	.nested_enable_evmcs = NULL,
7964
	.nested_get_evmcs_version = NULL,
7965
	.need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
7966
	.apic_init_signal_blocked = vmx_apic_init_signal_blocked,
A
Avi Kivity 已提交
7967 7968
};

7969
static void vmx_cleanup_l1d_flush(void)
7970 7971 7972 7973 7974
{
	if (vmx_l1d_flush_pages) {
		free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
		vmx_l1d_flush_pages = NULL;
	}
7975 7976
	/* Restore state so sysfs ignores VMX */
	l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
7977 7978
}

7979 7980 7981 7982 7983 7984 7985 7986 7987 7988 7989 7990 7991 7992 7993 7994 7995 7996 7997 7998 7999 8000 8001 8002
static void vmx_exit(void)
{
#ifdef CONFIG_KEXEC_CORE
	RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
	synchronize_rcu();
#endif

	kvm_exit();

#if IS_ENABLED(CONFIG_HYPERV)
	if (static_branch_unlikely(&enable_evmcs)) {
		int cpu;
		struct hv_vp_assist_page *vp_ap;
		/*
		 * Reset everything to support using non-enlightened VMCS
		 * access later (e.g. when we reload the module with
		 * enlightened_vmcs=0)
		 */
		for_each_online_cpu(cpu) {
			vp_ap =	hv_get_vp_assist_page(cpu);

			if (!vp_ap)
				continue;

8003
			vp_ap->nested_control.features.directhypercall = 0;
8004 8005 8006 8007 8008 8009 8010 8011 8012 8013 8014
			vp_ap->current_nested_vmcs = 0;
			vp_ap->enlighten_vmentry = 0;
		}

		static_branch_disable(&enable_evmcs);
	}
#endif
	vmx_cleanup_l1d_flush();
}
module_exit(vmx_exit);

A
Avi Kivity 已提交
8015 8016
static int __init vmx_init(void)
{
8017 8018 8019 8020 8021 8022 8023 8024 8025 8026 8027 8028 8029 8030 8031 8032 8033 8034 8035 8036 8037 8038 8039 8040 8041 8042
	int r;

#if IS_ENABLED(CONFIG_HYPERV)
	/*
	 * Enlightened VMCS usage should be recommended and the host needs
	 * to support eVMCS v1 or above. We can also disable eVMCS support
	 * with module parameter.
	 */
	if (enlightened_vmcs &&
	    ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
	    (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
	    KVM_EVMCS_VERSION) {
		int cpu;

		/* Check that we have assist pages on all online CPUs */
		for_each_online_cpu(cpu) {
			if (!hv_get_vp_assist_page(cpu)) {
				enlightened_vmcs = false;
				break;
			}
		}

		if (enlightened_vmcs) {
			pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
			static_branch_enable(&enable_evmcs);
		}
8043 8044 8045 8046 8047

		if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
			vmx_x86_ops.enable_direct_tlbflush
				= hv_enable_direct_tlbflush;

8048 8049 8050 8051 8052 8053
	} else {
		enlightened_vmcs = false;
	}
#endif

	r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
8054
		     __alignof__(struct vcpu_vmx), THIS_MODULE);
8055
	if (r)
8056
		return r;
S
Sheng Yang 已提交
8057

8058
	/*
8059 8060 8061 8062 8063 8064
	 * Must be called after kvm_init() so enable_ept is properly set
	 * up. Hand the parameter mitigation value in which was stored in
	 * the pre module init parser. If no parameter was given, it will
	 * contain 'auto' which will be turned into the default 'cond'
	 * mitigation mode.
	 */
8065 8066 8067 8068
	r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
	if (r) {
		vmx_exit();
		return r;
8069
	}
S
Sheng Yang 已提交
8070

8071
#ifdef CONFIG_KEXEC_CORE
8072 8073 8074
	rcu_assign_pointer(crash_vmclear_loaded_vmcss,
			   crash_vmclear_local_loaded_vmcss);
#endif
8075
	vmx_check_vmcs12_offsets();
8076

8077
	return 0;
A
Avi Kivity 已提交
8078
}
8079
module_init(vmx_init);