vmx.c 224.4 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
A
Avi Kivity 已提交
2 3 4 5 6 7 8
/*
 * Kernel-based Virtual Machine driver for Linux
 *
 * This module enables machines with Intel VT-x extensions to run virtual
 * machines without emulation or binary translation.
 *
 * Copyright (C) 2006 Qumranet, Inc.
N
Nicolas Kaiser 已提交
9
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
10 11 12 13 14 15
 *
 * Authors:
 *   Avi Kivity   <avi@qumranet.com>
 *   Yaniv Kamay  <yaniv@qumranet.com>
 */

16 17 18 19
#include <linux/frame.h>
#include <linux/highmem.h>
#include <linux/hrtimer.h>
#include <linux/kernel.h>
20
#include <linux/kvm_host.h>
A
Avi Kivity 已提交
21
#include <linux/module.h>
22
#include <linux/moduleparam.h>
23
#include <linux/mod_devicetable.h>
24 25
#include <linux/mm.h>
#include <linux/sched.h>
26
#include <linux/sched/smt.h>
27
#include <linux/slab.h>
28
#include <linux/tboot.h>
29
#include <linux/trace_events.h>
A
Avi Kivity 已提交
30

31
#include <asm/apic.h>
32
#include <asm/asm.h>
33
#include <asm/cpu.h>
34
#include <asm/cpu_device_id.h>
35
#include <asm/debugreg.h>
A
Anthony Liguori 已提交
36
#include <asm/desc.h>
37
#include <asm/fpu/internal.h>
38
#include <asm/io.h>
39
#include <asm/irq_remapping.h>
40 41 42
#include <asm/kexec.h>
#include <asm/perf_event.h>
#include <asm/mce.h>
43
#include <asm/mmu_context.h>
44
#include <asm/mshyperv.h>
45
#include <asm/mwait.h>
46 47 48
#include <asm/spec-ctrl.h>
#include <asm/virtext.h>
#include <asm/vmx.h>
A
Avi Kivity 已提交
49

50
#include "capabilities.h"
51
#include "cpuid.h"
52
#include "evmcs.h"
53 54 55 56
#include "irq.h"
#include "kvm_cache_regs.h"
#include "lapic.h"
#include "mmu.h"
57
#include "nested.h"
58
#include "ops.h"
59
#include "pmu.h"
60
#include "trace.h"
61
#include "vmcs.h"
62
#include "vmcs12.h"
63
#include "vmx.h"
64
#include "x86.h"
65

A
Avi Kivity 已提交
66 67 68
MODULE_AUTHOR("Qumranet");
MODULE_LICENSE("GPL");

69
#ifdef MODULE
70
static const struct x86_cpu_id vmx_cpu_id[] = {
71
	X86_MATCH_FEATURE(X86_FEATURE_VMX, NULL),
72 73 74
	{}
};
MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
75
#endif
76

77
bool __read_mostly enable_vpid = 1;
78
module_param_named(vpid, enable_vpid, bool, 0444);
79

80 81 82
static bool __read_mostly enable_vnmi = 1;
module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);

83
bool __read_mostly flexpriority_enabled = 1;
84
module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
85

86
bool __read_mostly enable_ept = 1;
87
module_param_named(ept, enable_ept, bool, S_IRUGO);
S
Sheng Yang 已提交
88

89
bool __read_mostly enable_unrestricted_guest = 1;
90 91 92
module_param_named(unrestricted_guest,
			enable_unrestricted_guest, bool, S_IRUGO);

93
bool __read_mostly enable_ept_ad_bits = 1;
94 95
module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);

96
static bool __read_mostly emulate_invalid_guest_state = true;
97
module_param(emulate_invalid_guest_state, bool, S_IRUGO);
98

99
static bool __read_mostly fasteoi = 1;
100 101
module_param(fasteoi, bool, S_IRUGO);

102
bool __read_mostly enable_apicv = 1;
103
module_param(enable_apicv, bool, S_IRUGO);
104

105 106 107 108 109
/*
 * If nested=1, nested virtualization is supported, i.e., guests may use
 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
 * use VMX instructions.
 */
110
static bool __read_mostly nested = 1;
111 112
module_param(nested, bool, S_IRUGO);

113
bool __read_mostly enable_pml = 1;
K
Kai Huang 已提交
114 115
module_param_named(pml, enable_pml, bool, S_IRUGO);

116 117 118
static bool __read_mostly dump_invalid_vmcs = 0;
module_param(dump_invalid_vmcs, bool, 0644);

119 120 121
#define MSR_BITMAP_MODE_X2APIC		1
#define MSR_BITMAP_MODE_X2APIC_APICV	2

122 123
#define KVM_VMX_TSC_MULTIPLIER_MAX     0xffffffffffffffffULL

124 125 126 127 128 129 130
/* Guest_tsc -> host_tsc conversion requires 64-bit division.  */
static int __read_mostly cpu_preemption_timer_multi;
static bool __read_mostly enable_preemption_timer = 1;
#ifdef CONFIG_X86_64
module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
#endif

131
#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
132 133 134 135
#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
#define KVM_VM_CR0_ALWAYS_ON				\
	(KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | 	\
	 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
136 137
#define KVM_CR4_GUEST_OWNED_BITS				      \
	(X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR      \
138
	 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
139

140
#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
141 142 143
#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)

144 145
#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))

146 147 148 149 150 151 152 153
#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
	RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
	RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
	RTIT_STATUS_BYTECNT))

#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
	(~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)

154 155 156 157
/*
 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
 * ple_gap:    upper bound on the amount of time between two successive
 *             executions of PAUSE in a loop. Also indicate if ple enabled.
158
 *             According to test, this time is usually smaller than 128 cycles.
159 160 161 162 163 164
 * ple_window: upper bound on the amount of time a guest is allowed to execute
 *             in a PAUSE loop. Tests indicate that most spinlocks are held for
 *             less than 2^12 cycles
 * Time is measured based on a counter that runs at the same rate as the TSC,
 * refer SDM volume 3b section 21.6.13 & 22.1.3.
 */
165
static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
166
module_param(ple_gap, uint, 0444);
R
Radim Krčmář 已提交
167

168 169
static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
module_param(ple_window, uint, 0444);
170

R
Radim Krčmář 已提交
171
/* Default doubles per-vcpu window every exit. */
172
static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
173
module_param(ple_window_grow, uint, 0444);
R
Radim Krčmář 已提交
174 175

/* Default resets per-vcpu window every exit to ple_window. */
176
static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
177
module_param(ple_window_shrink, uint, 0444);
R
Radim Krčmář 已提交
178 179

/* Default is to compute the maximum so we can never overflow. */
180 181
static unsigned int ple_window_max        = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
module_param(ple_window_max, uint, 0444);
R
Radim Krčmář 已提交
182

183 184 185 186
/* Default is SYSTEM mode, 1 for host-guest mode */
int __read_mostly pt_mode = PT_MODE_SYSTEM;
module_param(pt_mode, int, S_IRUGO);

187
static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
188
static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
189
static DEFINE_MUTEX(vmx_l1d_flush_mutex);
190

191 192
/* Storage for pre module init parameter parsing */
static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
193 194 195

static const struct {
	const char *option;
196
	bool for_parse;
197
} vmentry_l1d_param[] = {
198 199 200 201 202 203
	[VMENTER_L1D_FLUSH_AUTO]	 = {"auto", true},
	[VMENTER_L1D_FLUSH_NEVER]	 = {"never", true},
	[VMENTER_L1D_FLUSH_COND]	 = {"cond", true},
	[VMENTER_L1D_FLUSH_ALWAYS]	 = {"always", true},
	[VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
	[VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
204 205
};

206 207 208 209
#define L1D_CACHE_ORDER 4
static void *vmx_l1d_flush_pages;

static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
210
{
211
	struct page *page;
212
	unsigned int i;
213

214 215 216 217 218
	if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
		l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
		return 0;
	}

219 220 221
	if (!enable_ept) {
		l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
		return 0;
222 223
	}

224 225 226 227 228 229 230 231 232
	if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
		u64 msr;

		rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
		if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
			l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
			return 0;
		}
	}
233

234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253
	/* If set to auto use the default l1tf mitigation method */
	if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
		switch (l1tf_mitigation) {
		case L1TF_MITIGATION_OFF:
			l1tf = VMENTER_L1D_FLUSH_NEVER;
			break;
		case L1TF_MITIGATION_FLUSH_NOWARN:
		case L1TF_MITIGATION_FLUSH:
		case L1TF_MITIGATION_FLUSH_NOSMT:
			l1tf = VMENTER_L1D_FLUSH_COND;
			break;
		case L1TF_MITIGATION_FULL:
		case L1TF_MITIGATION_FULL_FORCE:
			l1tf = VMENTER_L1D_FLUSH_ALWAYS;
			break;
		}
	} else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
		l1tf = VMENTER_L1D_FLUSH_ALWAYS;
	}

254 255
	if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
	    !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
256 257 258 259
		/*
		 * This allocation for vmx_l1d_flush_pages is not tied to a VM
		 * lifetime and so should not be charged to a memcg.
		 */
260 261 262 263
		page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
		if (!page)
			return -ENOMEM;
		vmx_l1d_flush_pages = page_address(page);
264 265 266 267 268 269 270 271 272 273

		/*
		 * Initialize each page with a different pattern in
		 * order to protect against KSM in the nested
		 * virtualization case.
		 */
		for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
			memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
			       PAGE_SIZE);
		}
274 275 276 277
	}

	l1tf_vmx_mitigation = l1tf;

278 279 280 281
	if (l1tf != VMENTER_L1D_FLUSH_NEVER)
		static_branch_enable(&vmx_l1d_should_flush);
	else
		static_branch_disable(&vmx_l1d_should_flush);
282

283 284
	if (l1tf == VMENTER_L1D_FLUSH_COND)
		static_branch_enable(&vmx_l1d_flush_cond);
285
	else
286
		static_branch_disable(&vmx_l1d_flush_cond);
287 288 289 290 291 292 293 294 295
	return 0;
}

static int vmentry_l1d_flush_parse(const char *s)
{
	unsigned int i;

	if (s) {
		for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
296 297 298
			if (vmentry_l1d_param[i].for_parse &&
			    sysfs_streq(s, vmentry_l1d_param[i].option))
				return i;
299 300
		}
	}
301 302 303
	return -EINVAL;
}

304 305
static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
{
306
	int l1tf, ret;
307 308 309 310 311

	l1tf = vmentry_l1d_flush_parse(s);
	if (l1tf < 0)
		return l1tf;

312 313 314
	if (!boot_cpu_has(X86_BUG_L1TF))
		return 0;

315 316 317 318 319 320 321 322 323 324 325
	/*
	 * Has vmx_init() run already? If not then this is the pre init
	 * parameter parsing. In that case just store the value and let
	 * vmx_init() do the proper setup after enable_ept has been
	 * established.
	 */
	if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
		vmentry_l1d_flush_param = l1tf;
		return 0;
	}

326 327 328 329
	mutex_lock(&vmx_l1d_flush_mutex);
	ret = vmx_setup_l1d_flush(l1tf);
	mutex_unlock(&vmx_l1d_flush_mutex);
	return ret;
330 331
}

332 333
static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
{
334 335 336
	if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
		return sprintf(s, "???\n");

337
	return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
338 339 340 341 342 343
}

static const struct kernel_param_ops vmentry_l1d_flush_ops = {
	.set = vmentry_l1d_flush_set,
	.get = vmentry_l1d_flush_get,
};
344
module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
345

346 347
static bool guest_state_valid(struct kvm_vcpu *vcpu);
static u32 vmx_segment_access_rights(struct kvm_segment *var);
348
static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
A
Ashok Raj 已提交
349
							  u32 msr, int type);
350

351 352
void vmx_vmexit(void);

353 354 355 356 357 358
#define vmx_insn_failed(fmt...)		\
do {					\
	WARN_ONCE(1, fmt);		\
	pr_warn_ratelimited(fmt);	\
} while (0)

359 360 361 362 363 364 365 366
asmlinkage void vmread_error(unsigned long field, bool fault)
{
	if (fault)
		kvm_spurious_fault();
	else
		vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
}

367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394
noinline void vmwrite_error(unsigned long field, unsigned long value)
{
	vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
			field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
}

noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
{
	vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
}

noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
{
	vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
}

noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
{
	vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
			ext, vpid, gva);
}

noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
{
	vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
			ext, eptp, gpa);
}

A
Avi Kivity 已提交
395
static DEFINE_PER_CPU(struct vmcs *, vmxarea);
396
DEFINE_PER_CPU(struct vmcs *, current_vmcs);
397 398 399 400 401
/*
 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
 */
static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
A
Avi Kivity 已提交
402

403 404 405 406 407 408 409
/*
 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
 * can find which vCPU should be waken up.
 */
static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);

410 411 412
static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
static DEFINE_SPINLOCK(vmx_vpid_lock);

413 414
struct vmcs_config vmcs_config;
struct vmx_capability vmx_capability;
S
Sheng Yang 已提交
415

A
Avi Kivity 已提交
416 417 418 419 420 421 422 423
#define VMX_SEGMENT_FIELD(seg)					\
	[VCPU_SREG_##seg] = {                                   \
		.selector = GUEST_##seg##_SELECTOR,		\
		.base = GUEST_##seg##_BASE,		   	\
		.limit = GUEST_##seg##_LIMIT,		   	\
		.ar_bytes = GUEST_##seg##_AR_BYTES,	   	\
	}

424
static const struct kvm_vmx_segment_field {
A
Avi Kivity 已提交
425 426 427 428 429 430 431 432 433 434 435 436 437 438 439
	unsigned selector;
	unsigned base;
	unsigned limit;
	unsigned ar_bytes;
} kvm_vmx_segment_fields[] = {
	VMX_SEGMENT_FIELD(CS),
	VMX_SEGMENT_FIELD(DS),
	VMX_SEGMENT_FIELD(ES),
	VMX_SEGMENT_FIELD(FS),
	VMX_SEGMENT_FIELD(GS),
	VMX_SEGMENT_FIELD(SS),
	VMX_SEGMENT_FIELD(TR),
	VMX_SEGMENT_FIELD(LDTR),
};

440
static unsigned long host_idt_base;
441

442
/*
443 444 445 446 447
 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
 * will emulate SYSCALL in legacy mode if the vendor string in guest
 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
 * support this emulation, IA32_STAR must always be included in
 * vmx_msr_index[], even in i386 builds.
448
 */
449
const u32 vmx_msr_index[] = {
450
#ifdef CONFIG_X86_64
451
	MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
A
Avi Kivity 已提交
452
#endif
B
Brian Gerst 已提交
453
	MSR_EFER, MSR_TSC_AUX, MSR_STAR,
454
	MSR_IA32_TSX_CTRL,
A
Avi Kivity 已提交
455 456
};

457 458 459 460
#if IS_ENABLED(CONFIG_HYPERV)
static bool __read_mostly enlightened_vmcs = true;
module_param(enlightened_vmcs, bool, 0444);

461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480
/* check_ept_pointer() should be under protection of ept_pointer_lock. */
static void check_ept_pointer_match(struct kvm *kvm)
{
	struct kvm_vcpu *vcpu;
	u64 tmp_eptp = INVALID_PAGE;
	int i;

	kvm_for_each_vcpu(i, vcpu, kvm) {
		if (!VALID_PAGE(tmp_eptp)) {
			tmp_eptp = to_vmx(vcpu)->ept_pointer;
		} else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
			to_kvm_vmx(kvm)->ept_pointers_match
				= EPT_POINTERS_MISMATCH;
			return;
		}
	}

	to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
}

481
static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508
		void *data)
{
	struct kvm_tlb_range *range = data;

	return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
			range->pages);
}

static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
		struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
{
	u64 ept_pointer = to_vmx(vcpu)->ept_pointer;

	/*
	 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
	 * of the base of EPT PML4 table, strip off EPT configuration
	 * information.
	 */
	if (range)
		return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
				kvm_fill_hv_flush_list_func, (void *)range);
	else
		return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
}

static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
		struct kvm_tlb_range *range)
509
{
510
	struct kvm_vcpu *vcpu;
511
	int ret = 0, i;
512 513 514 515 516 517 518

	spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);

	if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
		check_ept_pointer_match(kvm);

	if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
519
		kvm_for_each_vcpu(i, vcpu, kvm) {
520 521 522 523
			/* If ept_pointer is invalid pointer, bypass flush request. */
			if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
				ret |= __hv_remote_flush_tlb_with_range(
					kvm, vcpu, range);
524
		}
525
	} else {
526 527
		ret = __hv_remote_flush_tlb_with_range(kvm,
				kvm_get_vcpu(kvm, 0), range);
528 529 530 531 532
	}

	spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
	return ret;
}
533 534 535 536 537
static int hv_remote_flush_tlb(struct kvm *kvm)
{
	return hv_remote_flush_tlb_with_range(kvm, NULL);
}

538 539 540 541 542 543 544 545 546
static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
{
	struct hv_enlightened_vmcs *evmcs;
	struct hv_partition_assist_pg **p_hv_pa_pg =
			&vcpu->kvm->arch.hyperv.hv_pa_pg;
	/*
	 * Synthetic VM-Exit is not enabled in current code and so All
	 * evmcs in singe VM shares same assist page.
	 */
547
	if (!*p_hv_pa_pg)
548
		*p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL);
549 550 551

	if (!*p_hv_pa_pg)
		return -ENOMEM;
552 553 554 555 556

	evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;

	evmcs->partition_assist_page =
		__pa(*p_hv_pa_pg);
557
	evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
558 559 560 561 562
	evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;

	return 0;
}

563 564
#endif /* IS_ENABLED(CONFIG_HYPERV) */

565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
/*
 * Comment's format: document - errata name - stepping - processor name.
 * Refer from
 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
 */
static u32 vmx_preemption_cpu_tfms[] = {
/* 323344.pdf - BA86   - D0 - Xeon 7500 Series */
0x000206E6,
/* 323056.pdf - AAX65  - C2 - Xeon L3406 */
/* 322814.pdf - AAT59  - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
/* 322911.pdf - AAU65  - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
0x00020652,
/* 322911.pdf - AAU65  - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
0x00020655,
/* 322373.pdf - AAO95  - B1 - Xeon 3400 Series */
/* 322166.pdf - AAN92  - B1 - i7-800 and i5-700 Desktop */
/*
 * 320767.pdf - AAP86  - B1 -
 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
 */
0x000106E5,
/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
0x000106A0,
/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
0x000106A1,
/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
0x000106A4,
 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
0x000106A5,
596 597
 /* Xeon E3-1220 V2 */
0x000306A8,
598 599 600 601 602 603 604 605
};

static inline bool cpu_has_broken_vmx_preemption_timer(void)
{
	u32 eax = cpuid_eax(0x00000001), i;

	/* Clear the reserved bits */
	eax &= ~(0x3U << 14 | 0xfU << 28);
606
	for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
607 608 609 610 611 612
		if (eax == vmx_preemption_cpu_tfms[i])
			return true;

	return false;
}

613
static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
614
{
615
	return flexpriority_enabled && lapic_in_kernel(vcpu);
616 617
}

618 619 620 621 622
static inline bool report_flexpriority(void)
{
	return flexpriority_enabled;
}

623
static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
624 625 626
{
	int i;

627
	for (i = 0; i < vmx->nmsrs; ++i)
628
		if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
629 630 631 632
			return i;
	return -1;
}

633
struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
634 635 636
{
	int i;

R
Rusty Russell 已提交
637
	i = __find_msr_index(vmx, msr);
638
	if (i >= 0)
639
		return &vmx->guest_msrs[i];
A
Al Viro 已提交
640
	return NULL;
641 642
}

643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659
static int vmx_set_guest_msr(struct vcpu_vmx *vmx, struct shared_msr_entry *msr, u64 data)
{
	int ret = 0;

	u64 old_msr_data = msr->data;
	msr->data = data;
	if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
		preempt_disable();
		ret = kvm_set_shared_msr(msr->index, msr->data,
					 msr->mask);
		preempt_enable();
		if (ret)
			msr->data = old_msr_data;
	}
	return ret;
}

660
#ifdef CONFIG_KEXEC_CORE
661 662 663 664 665 666 667 668 669
static void crash_vmclear_local_loaded_vmcss(void)
{
	int cpu = raw_smp_processor_id();
	struct loaded_vmcs *v;

	list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
			    loaded_vmcss_on_cpu_link)
		vmcs_clear(v->vmcs);
}
670
#endif /* CONFIG_KEXEC_CORE */
671

672
static void __loaded_vmcs_clear(void *arg)
A
Avi Kivity 已提交
673
{
674
	struct loaded_vmcs *loaded_vmcs = arg;
675
	int cpu = raw_smp_processor_id();
A
Avi Kivity 已提交
676

677 678 679
	if (loaded_vmcs->cpu != cpu)
		return; /* vcpu migration can race with cpu offline */
	if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
A
Avi Kivity 已提交
680
		per_cpu(current_vmcs, cpu) = NULL;
681 682 683 684 685

	vmcs_clear(loaded_vmcs->vmcs);
	if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
		vmcs_clear(loaded_vmcs->shadow_vmcs);

686
	list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
687 688

	/*
689 690 691 692 693
	 * Ensure all writes to loaded_vmcs, including deleting it from its
	 * current percpu list, complete before setting loaded_vmcs->vcpu to
	 * -1, otherwise a different cpu can see vcpu == -1 first and add
	 * loaded_vmcs to its percpu list before it's deleted from this cpu's
	 * list. Pairs with the smp_rmb() in vmx_vcpu_load_vmcs().
694 695 696
	 */
	smp_wmb();

697 698
	loaded_vmcs->cpu = -1;
	loaded_vmcs->launched = 0;
A
Avi Kivity 已提交
699 700
}

701
void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
A
Avi Kivity 已提交
702
{
703 704 705 706 707
	int cpu = loaded_vmcs->cpu;

	if (cpu != -1)
		smp_call_function_single(cpu,
			 __loaded_vmcs_clear, loaded_vmcs, 1);
A
Avi Kivity 已提交
708 709
}

A
Avi Kivity 已提交
710 711 712 713 714 715
static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
				       unsigned field)
{
	bool ret;
	u32 mask = 1 << (seg * SEG_FIELD_NR + field);

716 717
	if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
		kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
A
Avi Kivity 已提交
718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
		vmx->segment_cache.bitmask = 0;
	}
	ret = vmx->segment_cache.bitmask & mask;
	vmx->segment_cache.bitmask |= mask;
	return ret;
}

static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
{
	u16 *p = &vmx->segment_cache.seg[seg].selector;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
		*p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
	return *p;
}

static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
{
	ulong *p = &vmx->segment_cache.seg[seg].base;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
		*p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
	return *p;
}

static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
{
	u32 *p = &vmx->segment_cache.seg[seg].limit;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
		*p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
	return *p;
}

static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
{
	u32 *p = &vmx->segment_cache.seg[seg].ar;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
		*p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
	return *p;
}

761
void update_exception_bitmap(struct kvm_vcpu *vcpu)
762 763 764
{
	u32 eb;

J
Jan Kiszka 已提交
765
	eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
766
	     (1u << DB_VECTOR) | (1u << AC_VECTOR);
767 768 769 770 771 772 773 774
	/*
	 * Guest access to VMware backdoor ports could legitimately
	 * trigger #GP because of TSS I/O permission bitmap.
	 * We intercept those #GP and allow access to them anyway
	 * as VMware does.
	 */
	if (enable_vmware_backdoor)
		eb |= (1u << GP_VECTOR);
J
Jan Kiszka 已提交
775 776 777 778
	if ((vcpu->guest_debug &
	     (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
	    (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
		eb |= 1u << BP_VECTOR;
779
	if (to_vmx(vcpu)->rmode.vm86_active)
780
		eb = ~0;
781
	if (enable_ept)
M
Miaohe Lin 已提交
782
		eb &= ~(1u << PF_VECTOR);
783 784 785 786 787 788 789 790 791

	/* When we are running a nested L2 guest and L1 specified for it a
	 * certain exception bitmap, we must trap the same exceptions and pass
	 * them to L1. When running L2, we will only handle the exceptions
	 * specified above if L1 did not want them.
	 */
	if (is_guest_mode(vcpu))
		eb |= get_vmcs12(vcpu)->exception_bitmap;

792 793 794
	vmcs_write32(EXCEPTION_BITMAP, eb);
}

795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817
/*
 * Check if MSR is intercepted for currently loaded MSR bitmap.
 */
static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
{
	unsigned long *msr_bitmap;
	int f = sizeof(unsigned long);

	if (!cpu_has_vmx_msr_bitmap())
		return true;

	msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;

	if (msr <= 0x1fff) {
		return !!test_bit(msr, msr_bitmap + 0x800 / f);
	} else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
		msr &= 0x1fff;
		return !!test_bit(msr, msr_bitmap + 0xc00 / f);
	}

	return true;
}

818 819
static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
		unsigned long entry, unsigned long exit)
820
{
821 822
	vm_entry_controls_clearbit(vmx, entry);
	vm_exit_controls_clearbit(vmx, exit);
823 824
}

825
int vmx_find_msr_index(struct vmx_msrs *m, u32 msr)
826 827 828 829 830 831 832 833 834 835
{
	unsigned int i;

	for (i = 0; i < m->nr; ++i) {
		if (m->val[i].index == msr)
			return i;
	}
	return -ENOENT;
}

836 837
static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
{
838
	int i;
839 840
	struct msr_autoload *m = &vmx->msr_autoload;

841 842
	switch (msr) {
	case MSR_EFER:
843
		if (cpu_has_load_ia32_efer()) {
844 845
			clear_atomic_switch_msr_special(vmx,
					VM_ENTRY_LOAD_IA32_EFER,
846 847 848 849 850
					VM_EXIT_LOAD_IA32_EFER);
			return;
		}
		break;
	case MSR_CORE_PERF_GLOBAL_CTRL:
851
		if (cpu_has_load_perf_global_ctrl()) {
852
			clear_atomic_switch_msr_special(vmx,
853 854 855 856 857
					VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
					VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
			return;
		}
		break;
A
Avi Kivity 已提交
858
	}
859
	i = vmx_find_msr_index(&m->guest, msr);
860
	if (i < 0)
861
		goto skip_guest;
862 863 864
	--m->guest.nr;
	m->guest.val[i] = m->guest.val[m->guest.nr];
	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
A
Avi Kivity 已提交
865

866
skip_guest:
867
	i = vmx_find_msr_index(&m->host, msr);
868
	if (i < 0)
869
		return;
870 871 872

	--m->host.nr;
	m->host.val[i] = m->host.val[m->host.nr];
873
	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
874 875
}

876 877 878 879
static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
		unsigned long entry, unsigned long exit,
		unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
		u64 guest_val, u64 host_val)
880 881
{
	vmcs_write64(guest_val_vmcs, guest_val);
882 883
	if (host_val_vmcs != HOST_IA32_EFER)
		vmcs_write64(host_val_vmcs, host_val);
884 885
	vm_entry_controls_setbit(vmx, entry);
	vm_exit_controls_setbit(vmx, exit);
886 887
}

888
static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
889
				  u64 guest_val, u64 host_val, bool entry_only)
890
{
891
	int i, j = 0;
892 893
	struct msr_autoload *m = &vmx->msr_autoload;

894 895
	switch (msr) {
	case MSR_EFER:
896
		if (cpu_has_load_ia32_efer()) {
897 898
			add_atomic_switch_msr_special(vmx,
					VM_ENTRY_LOAD_IA32_EFER,
899 900 901 902 903 904 905 906
					VM_EXIT_LOAD_IA32_EFER,
					GUEST_IA32_EFER,
					HOST_IA32_EFER,
					guest_val, host_val);
			return;
		}
		break;
	case MSR_CORE_PERF_GLOBAL_CTRL:
907
		if (cpu_has_load_perf_global_ctrl()) {
908
			add_atomic_switch_msr_special(vmx,
909 910 911 912 913 914 915 916
					VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
					VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
					GUEST_IA32_PERF_GLOBAL_CTRL,
					HOST_IA32_PERF_GLOBAL_CTRL,
					guest_val, host_val);
			return;
		}
		break;
917 918 919 920 921 922 923
	case MSR_IA32_PEBS_ENABLE:
		/* PEBS needs a quiescent period after being disabled (to write
		 * a record).  Disabling PEBS through VMX MSR swapping doesn't
		 * provide that period, so a CPU could write host's record into
		 * guest's memory.
		 */
		wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
A
Avi Kivity 已提交
924 925
	}

926
	i = vmx_find_msr_index(&m->guest, msr);
927
	if (!entry_only)
928
		j = vmx_find_msr_index(&m->host, msr);
929

930 931
	if ((i < 0 && m->guest.nr == NR_LOADSTORE_MSRS) ||
		(j < 0 &&  m->host.nr == NR_LOADSTORE_MSRS)) {
932
		printk_once(KERN_WARNING "Not enough msr switch entries. "
933 934
				"Can't add msr %x\n", msr);
		return;
935
	}
936
	if (i < 0) {
937
		i = m->guest.nr++;
938
		vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
939
	}
940 941 942 943 944
	m->guest.val[i].index = msr;
	m->guest.val[i].value = guest_val;

	if (entry_only)
		return;
945

946 947
	if (j < 0) {
		j = m->host.nr++;
948
		vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
949
	}
950 951
	m->host.val[j].index = msr;
	m->host.val[j].value = host_val;
952 953
}

A
Avi Kivity 已提交
954
static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
955
{
956 957 958
	u64 guest_efer = vmx->vcpu.arch.efer;
	u64 ignore_bits = 0;

959 960 961
	/* Shadow paging assumes NX to be available.  */
	if (!enable_ept)
		guest_efer |= EFER_NX;
R
Roel Kluin 已提交
962

963
	/*
964
	 * LMA and LME handled by hardware; SCE meaningless outside long mode.
965
	 */
966
	ignore_bits |= EFER_SCE;
967 968 969 970 971 972
#ifdef CONFIG_X86_64
	ignore_bits |= EFER_LMA | EFER_LME;
	/* SCE is meaningful only in long mode on Intel */
	if (guest_efer & EFER_LMA)
		ignore_bits &= ~(u64)EFER_SCE;
#endif
973

974 975 976 977 978
	/*
	 * On EPT, we can't emulate NX, so we must switch EFER atomically.
	 * On CPUs that support "load IA32_EFER", always switch EFER
	 * atomically, since it's faster than switching it manually.
	 */
979
	if (cpu_has_load_ia32_efer() ||
980
	    (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
981 982
		if (!(guest_efer & EFER_LMA))
			guest_efer &= ~EFER_LME;
983 984
		if (guest_efer != host_efer)
			add_atomic_switch_msr(vmx, MSR_EFER,
985
					      guest_efer, host_efer, false);
986 987
		else
			clear_atomic_switch_msr(vmx, MSR_EFER);
988
		return false;
989
	} else {
990 991
		clear_atomic_switch_msr(vmx, MSR_EFER);

992 993 994 995 996
		guest_efer &= ~ignore_bits;
		guest_efer |= host_efer & ignore_bits;

		vmx->guest_msrs[efer_offset].data = guest_efer;
		vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
997

998 999
		return true;
	}
1000 1001
}

1002 1003 1004 1005 1006 1007
#ifdef CONFIG_X86_32
/*
 * On 32-bit kernels, VM exits still load the FS and GS bases from the
 * VMCS rather than the segment table.  KVM uses this helper to figure
 * out the current bases to poke them into the VMCS before entry.
 */
1008 1009
static unsigned long segment_base(u16 selector)
{
1010
	struct desc_struct *table;
1011 1012
	unsigned long v;

1013
	if (!(selector & ~SEGMENT_RPL_MASK))
1014 1015
		return 0;

1016
	table = get_current_gdt_ro();
1017

1018
	if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
1019 1020
		u16 ldt_selector = kvm_read_ldt();

1021
		if (!(ldt_selector & ~SEGMENT_RPL_MASK))
1022 1023
			return 0;

1024
		table = (struct desc_struct *)segment_base(ldt_selector);
1025
	}
1026
	v = get_desc_base(&table[selector >> 3]);
1027 1028
	return v;
}
1029
#endif
1030

1031 1032
static inline bool pt_can_write_msr(struct vcpu_vmx *vmx)
{
1033
	return vmx_pt_mode_is_host_guest() &&
1034 1035 1036
	       !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
}

1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066
static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
{
	u32 i;

	wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
	wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
	wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
	wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
	for (i = 0; i < addr_range; i++) {
		wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
		wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
	}
}

static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
{
	u32 i;

	rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
	rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
	rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
	rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
	for (i = 0; i < addr_range; i++) {
		rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
		rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
	}
}

static void pt_guest_enter(struct vcpu_vmx *vmx)
{
1067
	if (vmx_pt_mode_is_system())
1068 1069 1070
		return;

	/*
1071 1072
	 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
	 * Save host state before VM entry.
1073
	 */
1074
	rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1075 1076 1077 1078 1079 1080 1081 1082 1083
	if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
		wrmsrl(MSR_IA32_RTIT_CTL, 0);
		pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
		pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
	}
}

static void pt_guest_exit(struct vcpu_vmx *vmx)
{
1084
	if (vmx_pt_mode_is_system())
1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
		return;

	if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
		pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
		pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
	}

	/* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
	wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
}

1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
			unsigned long fs_base, unsigned long gs_base)
{
	if (unlikely(fs_sel != host->fs_sel)) {
		if (!(fs_sel & 7))
			vmcs_write16(HOST_FS_SELECTOR, fs_sel);
		else
			vmcs_write16(HOST_FS_SELECTOR, 0);
		host->fs_sel = fs_sel;
	}
	if (unlikely(gs_sel != host->gs_sel)) {
		if (!(gs_sel & 7))
			vmcs_write16(HOST_GS_SELECTOR, gs_sel);
		else
			vmcs_write16(HOST_GS_SELECTOR, 0);
		host->gs_sel = gs_sel;
	}
	if (unlikely(fs_base != host->fs_base)) {
		vmcs_writel(HOST_FS_BASE, fs_base);
		host->fs_base = fs_base;
	}
	if (unlikely(gs_base != host->gs_base)) {
		vmcs_writel(HOST_GS_BASE, gs_base);
		host->gs_base = gs_base;
	}
}

1123
void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
1124
{
1125
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1126
	struct vmcs_host_state *host_state;
1127
#ifdef CONFIG_X86_64
1128
	int cpu = raw_smp_processor_id();
1129
#endif
1130 1131
	unsigned long fs_base, gs_base;
	u16 fs_sel, gs_sel;
1132
	int i;
1133

1134 1135
	vmx->req_immediate_exit = false;

1136 1137 1138 1139 1140
	/*
	 * Note that guest MSRs to be saved/restored can also be changed
	 * when guest state is loaded. This happens when guest transitions
	 * to/from long-mode by setting MSR_EFER.LMA.
	 */
1141 1142
	if (!vmx->guest_msrs_ready) {
		vmx->guest_msrs_ready = true;
1143 1144 1145 1146 1147 1148
		for (i = 0; i < vmx->save_nmsrs; ++i)
			kvm_set_shared_msr(vmx->guest_msrs[i].index,
					   vmx->guest_msrs[i].data,
					   vmx->guest_msrs[i].mask);

	}
1149 1150 1151 1152

    	if (vmx->nested.need_vmcs12_to_shadow_sync)
		nested_sync_vmcs12_to_shadow(vcpu);

1153
	if (vmx->guest_state_loaded)
1154 1155
		return;

1156
	host_state = &vmx->loaded_vmcs->host_state;
1157

1158 1159 1160 1161
	/*
	 * Set host fs and gs selectors.  Unfortunately, 22.2.3 does not
	 * allow segment selectors with cpl > 0 or ti == 1.
	 */
1162
	host_state->ldt_sel = kvm_read_ldt();
1163 1164

#ifdef CONFIG_X86_64
1165 1166
	savesegment(ds, host_state->ds_sel);
	savesegment(es, host_state->es_sel);
1167 1168

	gs_base = cpu_kernelmode_gs_base(cpu);
1169 1170
	if (likely(is_64bit_mm(current->mm))) {
		save_fsgs_for_kvm();
1171 1172
		fs_sel = current->thread.fsindex;
		gs_sel = current->thread.gsindex;
1173
		fs_base = current->thread.fsbase;
1174
		vmx->msr_host_kernel_gs_base = current->thread.gsbase;
1175
	} else {
1176 1177
		savesegment(fs, fs_sel);
		savesegment(gs, gs_sel);
1178
		fs_base = read_msr(MSR_FS_BASE);
1179
		vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
1180
	}
A
Avi Kivity 已提交
1181

1182
	wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
P
Paolo Bonzini 已提交
1183
#else
1184 1185 1186 1187
	savesegment(fs, fs_sel);
	savesegment(gs, gs_sel);
	fs_base = segment_base(fs_sel);
	gs_base = segment_base(gs_sel);
1188
#endif
1189

1190
	vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
1191
	vmx->guest_state_loaded = true;
1192 1193
}

1194
static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
1195
{
1196 1197
	struct vmcs_host_state *host_state;

1198
	if (!vmx->guest_state_loaded)
1199 1200
		return;

1201
	host_state = &vmx->loaded_vmcs->host_state;
1202

1203
	++vmx->vcpu.stat.host_state_reload;
1204

1205
#ifdef CONFIG_X86_64
1206
	rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1207
#endif
1208 1209
	if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
		kvm_load_ldt(host_state->ldt_sel);
1210
#ifdef CONFIG_X86_64
1211
		load_gs_index(host_state->gs_sel);
1212
#else
1213
		loadsegment(gs, host_state->gs_sel);
1214 1215
#endif
	}
1216 1217
	if (host_state->fs_sel & 7)
		loadsegment(fs, host_state->fs_sel);
A
Avi Kivity 已提交
1218
#ifdef CONFIG_X86_64
1219 1220 1221
	if (unlikely(host_state->ds_sel | host_state->es_sel)) {
		loadsegment(ds, host_state->ds_sel);
		loadsegment(es, host_state->es_sel);
A
Avi Kivity 已提交
1222 1223
	}
#endif
1224
	invalidate_tss_limit();
1225
#ifdef CONFIG_X86_64
1226
	wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1227
#endif
1228
	load_fixmap_gdt(raw_smp_processor_id());
1229 1230
	vmx->guest_state_loaded = false;
	vmx->guest_msrs_ready = false;
1231 1232
}

1233 1234
#ifdef CONFIG_X86_64
static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
1235
{
1236
	preempt_disable();
1237
	if (vmx->guest_state_loaded)
1238 1239
		rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
	preempt_enable();
1240
	return vmx->msr_guest_kernel_gs_base;
1241 1242
}

1243 1244
static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
{
1245
	preempt_disable();
1246
	if (vmx->guest_state_loaded)
1247 1248
		wrmsrl(MSR_KERNEL_GS_BASE, data);
	preempt_enable();
1249 1250 1251 1252
	vmx->msr_guest_kernel_gs_base = data;
}
#endif

1253 1254 1255 1256 1257 1258
static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
{
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
	struct pi_desc old, new;
	unsigned int dest;

1259 1260 1261 1262 1263 1264 1265
	/*
	 * In case of hot-plug or hot-unplug, we may have to undo
	 * vmx_vcpu_pi_put even if there is no assigned device.  And we
	 * always keep PI.NDST up to date for simplicity: it makes the
	 * code easier, and CPU migration is not a fast path.
	 */
	if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
1266 1267
		return;

1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
	/*
	 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
	 * PI.NDST: pi_post_block is the one expected to change PID.NDST and the
	 * wakeup handler expects the vCPU to be on the blocked_vcpu_list that
	 * matches PI.NDST. Otherwise, a vcpu may not be able to be woken up
	 * correctly.
	 */
	if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR || vcpu->cpu == cpu) {
		pi_clear_sn(pi_desc);
		goto after_clear_sn;
	}

1280
	/* The full case.  */
1281 1282 1283
	do {
		old.control = new.control = pi_desc->control;

1284
		dest = cpu_physical_id(cpu);
1285

1286 1287 1288 1289
		if (x2apic_enabled())
			new.ndst = dest;
		else
			new.ndst = (dest << 8) & 0xFF00;
1290 1291

		new.sn = 0;
P
Paolo Bonzini 已提交
1292 1293
	} while (cmpxchg64(&pi_desc->control, old.control,
			   new.control) != old.control);
1294

1295 1296
after_clear_sn:

1297 1298 1299 1300 1301 1302 1303 1304
	/*
	 * Clear SN before reading the bitmap.  The VT-d firmware
	 * writes the bitmap and reads SN atomically (5.2.3 in the
	 * spec), so it doesn't really have a memory barrier that
	 * pairs with this, but we cannot do that and we need one.
	 */
	smp_mb__after_atomic();

1305
	if (!pi_is_pir_empty(pi_desc))
1306
		pi_set_on(pi_desc);
1307
}
1308

1309
void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu)
A
Avi Kivity 已提交
1310
{
1311
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1312
	bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
A
Avi Kivity 已提交
1313

1314
	if (!already_loaded) {
1315
		loaded_vmcs_clear(vmx->loaded_vmcs);
1316
		local_irq_disable();
1317 1318

		/*
1319 1320 1321 1322
		 * Ensure loaded_vmcs->cpu is read before adding loaded_vmcs to
		 * this cpu's percpu list, otherwise it may not yet be deleted
		 * from its previous cpu's percpu list.  Pairs with the
		 * smb_wmb() in __loaded_vmcs_clear().
1323 1324 1325
		 */
		smp_rmb();

1326 1327
		list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
			 &per_cpu(loaded_vmcss_on_cpu, cpu));
1328
		local_irq_enable();
1329 1330 1331 1332 1333
	}

	if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
		per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
		vmcs_load(vmx->loaded_vmcs->vmcs);
A
Ashok Raj 已提交
1334
		indirect_branch_prediction_barrier();
1335 1336 1337
	}

	if (!already_loaded) {
1338
		void *gdt = get_current_gdt_ro();
1339 1340
		unsigned long sysenter_esp;

1341 1342 1343 1344
		/*
		 * Flush all EPTP/VPID contexts, the new pCPU may have stale
		 * TLB entries from its previous association with the vCPU.
		 */
1345
		kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
1346

A
Avi Kivity 已提交
1347 1348
		/*
		 * Linux uses per-cpu TSS and GDT, so set these when switching
1349
		 * processors.  See 22.2.4.
A
Avi Kivity 已提交
1350
		 */
1351
		vmcs_writel(HOST_TR_BASE,
1352
			    (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
1353
		vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt);   /* 22.2.4 */
A
Avi Kivity 已提交
1354 1355 1356

		rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
		vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
1357

1358
		vmx->loaded_vmcs->cpu = cpu;
A
Avi Kivity 已提交
1359
	}
1360

1361 1362
	/* Setup TSC multiplier */
	if (kvm_has_tsc_control &&
P
Peter Feiner 已提交
1363 1364
	    vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
		decache_tsc_multiplier(vmx);
1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
}

/*
 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
 * vcpu mutex is already taken.
 */
void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	vmx_vcpu_load_vmcs(vcpu, cpu);
1376

1377
	vmx_vcpu_pi_load(vcpu, cpu);
1378

1379
	vmx->host_pkru = read_pkru();
1380
	vmx->host_debugctlmsr = get_debugctlmsr();
1381 1382 1383 1384 1385 1386 1387
}

static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
{
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);

	if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
1388 1389
		!irq_remapping_cap(IRQ_POSTING_CAP)  ||
		!kvm_vcpu_apicv_active(vcpu))
1390 1391 1392 1393 1394
		return;

	/* Set SN when the vCPU is preempted */
	if (vcpu->preempted)
		pi_set_sn(pi_desc);
A
Avi Kivity 已提交
1395 1396
}

1397
static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1398
{
1399 1400
	vmx_vcpu_pi_put(vcpu);

1401
	vmx_prepare_switch_to_host(to_vmx(vcpu));
A
Avi Kivity 已提交
1402 1403
}

1404 1405 1406 1407 1408
static bool emulation_required(struct kvm_vcpu *vcpu)
{
	return emulate_invalid_guest_state && !guest_state_valid(vcpu);
}

1409
unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1410
{
1411
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1412
	unsigned long rflags, save_rflags;
1413

1414 1415
	if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
		kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
A
Avi Kivity 已提交
1416
		rflags = vmcs_readl(GUEST_RFLAGS);
1417
		if (vmx->rmode.vm86_active) {
A
Avi Kivity 已提交
1418
			rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1419
			save_rflags = vmx->rmode.save_rflags;
A
Avi Kivity 已提交
1420 1421
			rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
		}
1422
		vmx->rflags = rflags;
1423
	}
1424
	return vmx->rflags;
A
Avi Kivity 已提交
1425 1426
}

1427
void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
A
Avi Kivity 已提交
1428
{
1429
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1430
	unsigned long old_rflags;
1431

1432
	if (enable_unrestricted_guest) {
1433
		kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
1434 1435 1436 1437 1438 1439
		vmx->rflags = rflags;
		vmcs_writel(GUEST_RFLAGS, rflags);
		return;
	}

	old_rflags = vmx_get_rflags(vcpu);
1440 1441 1442
	vmx->rflags = rflags;
	if (vmx->rmode.vm86_active) {
		vmx->rmode.save_rflags = rflags;
1443
		rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
1444
	}
A
Avi Kivity 已提交
1445
	vmcs_writel(GUEST_RFLAGS, rflags);
1446

1447 1448
	if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
		vmx->emulation_required = emulation_required(vcpu);
A
Avi Kivity 已提交
1449 1450
}

1451
u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
1452 1453 1454 1455 1456
{
	u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
	int ret = 0;

	if (interruptibility & GUEST_INTR_STATE_STI)
1457
		ret |= KVM_X86_SHADOW_INT_STI;
1458
	if (interruptibility & GUEST_INTR_STATE_MOV_SS)
1459
		ret |= KVM_X86_SHADOW_INT_MOV_SS;
1460

1461
	return ret;
1462 1463
}

1464
void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1465 1466 1467 1468 1469 1470
{
	u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
	u32 interruptibility = interruptibility_old;

	interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);

1471
	if (mask & KVM_X86_SHADOW_INT_MOV_SS)
1472
		interruptibility |= GUEST_INTR_STATE_MOV_SS;
1473
	else if (mask & KVM_X86_SHADOW_INT_STI)
1474 1475 1476 1477 1478 1479
		interruptibility |= GUEST_INTR_STATE_STI;

	if ((interruptibility != interruptibility_old))
		vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
}

1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	unsigned long value;

	/*
	 * Any MSR write that attempts to change bits marked reserved will
	 * case a #GP fault.
	 */
	if (data & vmx->pt_desc.ctl_bitmask)
		return 1;

	/*
	 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
	 * result in a #GP unless the same write also clears TraceEn.
	 */
	if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
		((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
		return 1;

	/*
	 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
	 * and FabricEn would cause #GP, if
	 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
	 */
	if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
		!(data & RTIT_CTL_FABRIC_EN) &&
		!intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_single_range_output))
		return 1;

	/*
	 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
	 * utilize encodings marked reserved will casue a #GP fault.
	 */
	value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
			!test_bit((data & RTIT_CTL_MTC_RANGE) >>
			RTIT_CTL_MTC_RANGE_OFFSET, &value))
		return 1;
	value = intel_pt_validate_cap(vmx->pt_desc.caps,
						PT_CAP_cycle_thresholds);
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
			!test_bit((data & RTIT_CTL_CYC_THRESH) >>
			RTIT_CTL_CYC_THRESH_OFFSET, &value))
		return 1;
	value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
			!test_bit((data & RTIT_CTL_PSB_FREQ) >>
			RTIT_CTL_PSB_FREQ_OFFSET, &value))
		return 1;

	/*
	 * If ADDRx_CFG is reserved or the encodings is >2 will
	 * cause a #GP fault.
	 */
	value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
	if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
		return 1;
	value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
	if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
		return 1;
	value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
	if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
		return 1;
	value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
	if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
		return 1;

	return 0;
}

1552
static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1553 1554 1555
{
	unsigned long rip;

1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
	/*
	 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
	 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
	 * set when EPT misconfig occurs.  In practice, real hardware updates
	 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
	 * (namely Hyper-V) don't set it due to it being undefined behavior,
	 * i.e. we end up advancing IP with some random value.
	 */
	if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
	    to_vmx(vcpu)->exit_reason != EXIT_REASON_EPT_MISCONFIG) {
		rip = kvm_rip_read(vcpu);
		rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
		kvm_rip_write(vcpu, rip);
	} else {
		if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
			return 0;
	}
A
Avi Kivity 已提交
1573

1574 1575
	/* skipping an emulated instruction also counts */
	vmx_set_interrupt_shadow(vcpu, 0);
1576

1577
	return 1;
1578 1579
}

1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613

/*
 * Recognizes a pending MTF VM-exit and records the nested state for later
 * delivery.
 */
static void vmx_update_emulated_instruction(struct kvm_vcpu *vcpu)
{
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (!is_guest_mode(vcpu))
		return;

	/*
	 * Per the SDM, MTF takes priority over debug-trap exceptions besides
	 * T-bit traps. As instruction emulation is completed (i.e. at the
	 * instruction boundary), any #DB exception pending delivery must be a
	 * debug-trap. Record the pending MTF state to be delivered in
	 * vmx_check_nested_events().
	 */
	if (nested_cpu_has_mtf(vmcs12) &&
	    (!vcpu->arch.exception.pending ||
	     vcpu->arch.exception.nr == DB_VECTOR))
		vmx->nested.mtf_pending = true;
	else
		vmx->nested.mtf_pending = false;
}

static int vmx_skip_emulated_instruction(struct kvm_vcpu *vcpu)
{
	vmx_update_emulated_instruction(vcpu);
	return skip_emulated_instruction(vcpu);
}

1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
{
	/*
	 * Ensure that we clear the HLT state in the VMCS.  We don't need to
	 * explicitly skip the instruction because if the HLT state is set,
	 * then the instruction is already executing and RIP has already been
	 * advanced.
	 */
	if (kvm_hlt_in_guest(vcpu->kvm) &&
			vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
		vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
}

1627
static void vmx_queue_exception(struct kvm_vcpu *vcpu)
1628
{
1629
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1630 1631 1632
	unsigned nr = vcpu->arch.exception.nr;
	bool has_error_code = vcpu->arch.exception.has_error_code;
	u32 error_code = vcpu->arch.exception.error_code;
1633
	u32 intr_info = nr | INTR_INFO_VALID_MASK;
1634

1635 1636
	kvm_deliver_exception_payload(vcpu);

1637
	if (has_error_code) {
1638
		vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
1639 1640
		intr_info |= INTR_INFO_DELIVER_CODE_MASK;
	}
1641

1642
	if (vmx->rmode.vm86_active) {
1643 1644 1645
		int inc_eip = 0;
		if (kvm_exception_is_soft(nr))
			inc_eip = vcpu->arch.event_exit_inst_len;
1646
		kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
1647 1648 1649
		return;
	}

1650 1651
	WARN_ON_ONCE(vmx->emulation_required);

1652 1653 1654
	if (kvm_exception_is_soft(nr)) {
		vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
			     vmx->vcpu.arch.event_exit_inst_len);
1655 1656 1657 1658 1659
		intr_info |= INTR_TYPE_SOFT_EXCEPTION;
	} else
		intr_info |= INTR_TYPE_HARD_EXCEPTION;

	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
1660 1661

	vmx_clear_hlt(vcpu);
1662 1663
}

1664 1665 1666
/*
 * Swap MSR entry in host/guest MSR entry array.
 */
R
Rusty Russell 已提交
1667
static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
1668
{
1669
	struct shared_msr_entry tmp;
1670 1671 1672 1673

	tmp = vmx->guest_msrs[to];
	vmx->guest_msrs[to] = vmx->guest_msrs[from];
	vmx->guest_msrs[from] = tmp;
1674 1675
}

1676 1677 1678 1679 1680
/*
 * Set up the vmcs to automatically save and restore system
 * msrs.  Don't touch the 64-bit msrs if the guest is in legacy
 * mode, as fiddling with msrs is very expensive.
 */
R
Rusty Russell 已提交
1681
static void setup_msrs(struct vcpu_vmx *vmx)
1682
{
1683
	int save_nmsrs, index;
1684

1685 1686
	save_nmsrs = 0;
#ifdef CONFIG_X86_64
1687 1688 1689 1690 1691 1692
	/*
	 * The SYSCALL MSRs are only needed on long mode guests, and only
	 * when EFER.SCE is set.
	 */
	if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
		index = __find_msr_index(vmx, MSR_STAR);
1693
		if (index >= 0)
R
Rusty Russell 已提交
1694 1695
			move_msr_up(vmx, index, save_nmsrs++);
		index = __find_msr_index(vmx, MSR_LSTAR);
1696
		if (index >= 0)
R
Rusty Russell 已提交
1697
			move_msr_up(vmx, index, save_nmsrs++);
1698 1699
		index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
		if (index >= 0)
R
Rusty Russell 已提交
1700
			move_msr_up(vmx, index, save_nmsrs++);
1701 1702
	}
#endif
A
Avi Kivity 已提交
1703 1704
	index = __find_msr_index(vmx, MSR_EFER);
	if (index >= 0 && update_transition_efer(vmx, index))
1705
		move_msr_up(vmx, index, save_nmsrs++);
1706 1707 1708
	index = __find_msr_index(vmx, MSR_TSC_AUX);
	if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
		move_msr_up(vmx, index, save_nmsrs++);
1709 1710 1711
	index = __find_msr_index(vmx, MSR_IA32_TSX_CTRL);
	if (index >= 0)
		move_msr_up(vmx, index, save_nmsrs++);
1712

1713
	vmx->save_nmsrs = save_nmsrs;
1714
	vmx->guest_msrs_ready = false;
1715

1716
	if (cpu_has_vmx_msr_bitmap())
1717
		vmx_update_msr_bitmap(&vmx->vcpu);
1718 1719
}

1720
static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1721
{
1722
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
A
Avi Kivity 已提交
1723

1724
	if (is_guest_mode(vcpu) &&
1725
	    (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
1726 1727 1728
		return vcpu->arch.tsc_offset - vmcs12->tsc_offset;

	return vcpu->arch.tsc_offset;
A
Avi Kivity 已提交
1729 1730
}

1731
static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
A
Avi Kivity 已提交
1732
{
1733 1734 1735 1736 1737 1738 1739 1740 1741 1742
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
	u64 g_tsc_offset = 0;

	/*
	 * We're here if L1 chose not to trap WRMSR to TSC. According
	 * to the spec, this should set L1's TSC; The offset that L1
	 * set for L2 remains unchanged, and still needs to be added
	 * to the newly set TSC to get L2's TSC.
	 */
	if (is_guest_mode(vcpu) &&
1743
	    (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING))
1744
		g_tsc_offset = vmcs12->tsc_offset;
1745

1746 1747 1748 1749 1750
	trace_kvm_write_tsc_offset(vcpu->vcpu_id,
				   vcpu->arch.tsc_offset - g_tsc_offset,
				   offset);
	vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
	return offset + g_tsc_offset;
A
Avi Kivity 已提交
1751 1752
}

1753 1754 1755 1756 1757 1758
/*
 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
 * all guests if the "nested" module option is off, and can also be disabled
 * for a single guest by disabling its VMX cpuid bit.
 */
1759
bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
1760
{
1761
	return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
1762 1763
}

1764 1765
static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
						 uint64_t val)
1766
{
1767
	uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1768

1769
	return !(val & ~valid_bits);
1770 1771
}

1772
static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1773
{
1774 1775 1776 1777 1778 1779 1780 1781
	switch (msr->index) {
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
		if (!nested)
			return 1;
		return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
	default:
		return 1;
	}
1782 1783
}

1784 1785 1786 1787 1788 1789
/*
 * Reads an msr value (of 'msr_index') into 'pdata'.
 * Returns 0 on success, non-0 otherwise.
 * Assumes vcpu_load() was already called.
 */
static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
1790
{
1791 1792
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	struct shared_msr_entry *msr;
1793
	u32 index;
1794

1795 1796 1797 1798
	switch (msr_info->index) {
#ifdef CONFIG_X86_64
	case MSR_FS_BASE:
		msr_info->data = vmcs_readl(GUEST_FS_BASE);
1799
		break;
1800 1801
	case MSR_GS_BASE:
		msr_info->data = vmcs_readl(GUEST_GS_BASE);
1802
		break;
1803 1804
	case MSR_KERNEL_GS_BASE:
		msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
1805
		break;
1806 1807 1808
#endif
	case MSR_EFER:
		return kvm_get_msr_common(vcpu, msr_info);
1809 1810 1811 1812 1813
	case MSR_IA32_TSX_CTRL:
		if (!msr_info->host_initiated &&
		    !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
			return 1;
		goto find_shared_msr;
1814 1815 1816 1817 1818 1819
	case MSR_IA32_UMWAIT_CONTROL:
		if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
			return 1;

		msr_info->data = vmx->msr_ia32_umwait_control;
		break;
1820 1821 1822 1823 1824 1825
	case MSR_IA32_SPEC_CTRL:
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
			return 1;

		msr_info->data = to_vmx(vcpu)->spec_ctrl;
1826
		break;
A
Avi Kivity 已提交
1827
	case MSR_IA32_SYSENTER_CS:
1828
		msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
A
Avi Kivity 已提交
1829 1830
		break;
	case MSR_IA32_SYSENTER_EIP:
1831
		msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
A
Avi Kivity 已提交
1832 1833
		break;
	case MSR_IA32_SYSENTER_ESP:
1834
		msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
A
Avi Kivity 已提交
1835
		break;
1836
	case MSR_IA32_BNDCFGS:
1837
		if (!kvm_mpx_supported() ||
1838 1839
		    (!msr_info->host_initiated &&
		     !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
1840
			return 1;
1841
		msr_info->data = vmcs_read64(GUEST_BNDCFGS);
1842
		break;
1843 1844
	case MSR_IA32_MCG_EXT_CTL:
		if (!msr_info->host_initiated &&
1845
		    !(vmx->msr_ia32_feature_control &
1846
		      FEAT_CTL_LMCE_ENABLED))
1847
			return 1;
1848 1849
		msr_info->data = vcpu->arch.mcg_ext_ctl;
		break;
1850
	case MSR_IA32_FEAT_CTL:
1851
		msr_info->data = vmx->msr_ia32_feature_control;
1852 1853 1854 1855
		break;
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
		if (!nested_vmx_allowed(vcpu))
			return 1;
1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869
		if (vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
				    &msr_info->data))
			return 1;
		/*
		 * Enlightened VMCS v1 doesn't have certain fields, but buggy
		 * Hyper-V versions are still trying to use corresponding
		 * features when they are exposed. Filter out the essential
		 * minimum.
		 */
		if (!msr_info->host_initiated &&
		    vmx->nested.enlightened_vmcs_enabled)
			nested_evmcs_filter_control_msr(msr_info->index,
							&msr_info->data);
		break;
1870
	case MSR_IA32_RTIT_CTL:
1871
		if (!vmx_pt_mode_is_host_guest())
1872 1873 1874 1875
			return 1;
		msr_info->data = vmx->pt_desc.guest.ctl;
		break;
	case MSR_IA32_RTIT_STATUS:
1876
		if (!vmx_pt_mode_is_host_guest())
1877 1878 1879 1880
			return 1;
		msr_info->data = vmx->pt_desc.guest.status;
		break;
	case MSR_IA32_RTIT_CR3_MATCH:
1881
		if (!vmx_pt_mode_is_host_guest() ||
1882 1883 1884 1885 1886 1887
			!intel_pt_validate_cap(vmx->pt_desc.caps,
						PT_CAP_cr3_filtering))
			return 1;
		msr_info->data = vmx->pt_desc.guest.cr3_match;
		break;
	case MSR_IA32_RTIT_OUTPUT_BASE:
1888
		if (!vmx_pt_mode_is_host_guest() ||
1889 1890 1891 1892 1893 1894 1895 1896
			(!intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_topa_output) &&
			 !intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_single_range_output)))
			return 1;
		msr_info->data = vmx->pt_desc.guest.output_base;
		break;
	case MSR_IA32_RTIT_OUTPUT_MASK:
1897
		if (!vmx_pt_mode_is_host_guest() ||
1898 1899 1900 1901 1902 1903 1904 1905 1906
			(!intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_topa_output) &&
			 !intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_single_range_output)))
			return 1;
		msr_info->data = vmx->pt_desc.guest.output_mask;
		break;
	case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
		index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
1907
		if (!vmx_pt_mode_is_host_guest() ||
1908 1909 1910 1911 1912 1913 1914 1915
			(index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_num_address_ranges)))
			return 1;
		if (index % 2)
			msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
		else
			msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
		break;
1916
	case MSR_TSC_AUX:
1917 1918
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
1919
			return 1;
1920
		goto find_shared_msr;
A
Avi Kivity 已提交
1921
	default:
1922
	find_shared_msr:
1923
		msr = find_msr_entry(vmx, msr_info->index);
1924
		if (msr) {
1925
			msr_info->data = msr->data;
1926
			break;
A
Avi Kivity 已提交
1927
		}
1928
		return kvm_get_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
1929 1930 1931 1932 1933 1934
	}

	return 0;
}

/*
M
Miaohe Lin 已提交
1935
 * Writes msr value into the appropriate "register".
A
Avi Kivity 已提交
1936 1937 1938
 * Returns 0 on success, non-0 otherwise.
 * Assumes vcpu_load() was already called.
 */
1939
static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
A
Avi Kivity 已提交
1940
{
1941
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1942
	struct shared_msr_entry *msr;
1943
	int ret = 0;
1944 1945
	u32 msr_index = msr_info->index;
	u64 data = msr_info->data;
1946
	u32 index;
1947

A
Avi Kivity 已提交
1948
	switch (msr_index) {
1949
	case MSR_EFER:
1950
		ret = kvm_set_msr_common(vcpu, msr_info);
1951
		break;
1952
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
1953
	case MSR_FS_BASE:
A
Avi Kivity 已提交
1954
		vmx_segment_cache_clear(vmx);
A
Avi Kivity 已提交
1955 1956 1957
		vmcs_writel(GUEST_FS_BASE, data);
		break;
	case MSR_GS_BASE:
A
Avi Kivity 已提交
1958
		vmx_segment_cache_clear(vmx);
A
Avi Kivity 已提交
1959 1960
		vmcs_writel(GUEST_GS_BASE, data);
		break;
1961
	case MSR_KERNEL_GS_BASE:
1962
		vmx_write_guest_kernel_gs_base(vmx, data);
1963
		break;
A
Avi Kivity 已提交
1964 1965
#endif
	case MSR_IA32_SYSENTER_CS:
1966 1967
		if (is_guest_mode(vcpu))
			get_vmcs12(vcpu)->guest_sysenter_cs = data;
A
Avi Kivity 已提交
1968 1969 1970
		vmcs_write32(GUEST_SYSENTER_CS, data);
		break;
	case MSR_IA32_SYSENTER_EIP:
1971 1972
		if (is_guest_mode(vcpu))
			get_vmcs12(vcpu)->guest_sysenter_eip = data;
A
Avi Kivity 已提交
1973
		vmcs_writel(GUEST_SYSENTER_EIP, data);
A
Avi Kivity 已提交
1974 1975
		break;
	case MSR_IA32_SYSENTER_ESP:
1976 1977
		if (is_guest_mode(vcpu))
			get_vmcs12(vcpu)->guest_sysenter_esp = data;
A
Avi Kivity 已提交
1978
		vmcs_writel(GUEST_SYSENTER_ESP, data);
A
Avi Kivity 已提交
1979
		break;
1980 1981 1982 1983 1984 1985 1986 1987
	case MSR_IA32_DEBUGCTLMSR:
		if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
						VM_EXIT_SAVE_DEBUG_CONTROLS)
			get_vmcs12(vcpu)->guest_ia32_debugctl = data;

		ret = kvm_set_msr_common(vcpu, msr_info);
		break;

1988
	case MSR_IA32_BNDCFGS:
1989
		if (!kvm_mpx_supported() ||
1990 1991
		    (!msr_info->host_initiated &&
		     !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
1992
			return 1;
1993
		if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
1994
		    (data & MSR_IA32_BNDCFGS_RSVD))
1995
			return 1;
1996 1997
		vmcs_write64(GUEST_BNDCFGS, data);
		break;
1998 1999 2000 2001 2002 2003 2004 2005 2006 2007
	case MSR_IA32_UMWAIT_CONTROL:
		if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
			return 1;

		/* The reserved bit 1 and non-32 bit [63:32] should be zero */
		if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
			return 1;

		vmx->msr_ia32_umwait_control = data;
		break;
2008 2009 2010 2011 2012
	case MSR_IA32_SPEC_CTRL:
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
			return 1;

2013
		if (data & ~kvm_spec_ctrl_valid_bits(vcpu))
2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026
			return 1;

		vmx->spec_ctrl = data;
		if (!data)
			break;

		/*
		 * For non-nested:
		 * When it's written (to non-zero) for the first time, pass
		 * it through.
		 *
		 * For nested:
		 * The handling of the MSR bitmap for L2 guests is done in
2027
		 * nested_vmx_prepare_msr_bitmap. We should not touch the
2028 2029 2030 2031 2032 2033 2034 2035
		 * vmcs02.msr_bitmap here since it gets completely overwritten
		 * in the merging. We update the vmcs01 here for L1 as well
		 * since it will end up touching the MSR anyway now.
		 */
		vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
					      MSR_IA32_SPEC_CTRL,
					      MSR_TYPE_RW);
		break;
2036 2037 2038 2039 2040 2041 2042
	case MSR_IA32_TSX_CTRL:
		if (!msr_info->host_initiated &&
		    !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
			return 1;
		if (data & ~(TSX_CTRL_RTM_DISABLE | TSX_CTRL_CPUID_CLEAR))
			return 1;
		goto find_shared_msr;
A
Ashok Raj 已提交
2043 2044 2045 2046 2047 2048 2049
	case MSR_IA32_PRED_CMD:
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
			return 1;

		if (data & ~PRED_CMD_IBPB)
			return 1;
2050 2051
		if (!boot_cpu_has(X86_FEATURE_SPEC_CTRL))
			return 1;
A
Ashok Raj 已提交
2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063
		if (!data)
			break;

		wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);

		/*
		 * For non-nested:
		 * When it's written (to non-zero) for the first time, pass
		 * it through.
		 *
		 * For nested:
		 * The handling of the MSR bitmap for L2 guests is done in
2064
		 * nested_vmx_prepare_msr_bitmap. We should not touch the
A
Ashok Raj 已提交
2065 2066 2067 2068 2069 2070
		 * vmcs02.msr_bitmap here since it gets completely overwritten
		 * in the merging.
		 */
		vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
					      MSR_TYPE_W);
		break;
S
Sheng Yang 已提交
2071
	case MSR_IA32_CR_PAT:
2072 2073 2074
		if (!kvm_pat_valid(data))
			return 1;

2075 2076 2077 2078
		if (is_guest_mode(vcpu) &&
		    get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
			get_vmcs12(vcpu)->guest_ia32_pat = data;

S
Sheng Yang 已提交
2079 2080 2081 2082 2083
		if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
			vmcs_write64(GUEST_IA32_PAT, data);
			vcpu->arch.pat = data;
			break;
		}
2084
		ret = kvm_set_msr_common(vcpu, msr_info);
2085
		break;
W
Will Auld 已提交
2086 2087
	case MSR_IA32_TSC_ADJUST:
		ret = kvm_set_msr_common(vcpu, msr_info);
2088
		break;
2089 2090 2091
	case MSR_IA32_MCG_EXT_CTL:
		if ((!msr_info->host_initiated &&
		     !(to_vmx(vcpu)->msr_ia32_feature_control &
2092
		       FEAT_CTL_LMCE_ENABLED)) ||
2093 2094 2095 2096
		    (data & ~MCG_EXT_CTL_LMCE_EN))
			return 1;
		vcpu->arch.mcg_ext_ctl = data;
		break;
2097
	case MSR_IA32_FEAT_CTL:
2098
		if (!vmx_feature_control_msr_valid(vcpu, data) ||
2099
		    (to_vmx(vcpu)->msr_ia32_feature_control &
2100
		     FEAT_CTL_LOCKED && !msr_info->host_initiated))
2101
			return 1;
2102
		vmx->msr_ia32_feature_control = data;
2103 2104 2105 2106
		if (msr_info->host_initiated && data == 0)
			vmx_leave_nested(vcpu);
		break;
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2107 2108 2109 2110 2111
		if (!msr_info->host_initiated)
			return 1; /* they are read-only */
		if (!nested_vmx_allowed(vcpu))
			return 1;
		return vmx_set_vmx_msr(vcpu, msr_index, data);
2112
	case MSR_IA32_RTIT_CTL:
2113
		if (!vmx_pt_mode_is_host_guest() ||
2114 2115
			vmx_rtit_ctl_check(vcpu, data) ||
			vmx->nested.vmxon)
2116 2117 2118
			return 1;
		vmcs_write64(GUEST_IA32_RTIT_CTL, data);
		vmx->pt_desc.guest.ctl = data;
2119
		pt_update_intercept_for_msr(vmx);
2120 2121
		break;
	case MSR_IA32_RTIT_STATUS:
2122 2123 2124
		if (!pt_can_write_msr(vmx))
			return 1;
		if (data & MSR_IA32_RTIT_STATUS_MASK)
2125 2126 2127 2128
			return 1;
		vmx->pt_desc.guest.status = data;
		break;
	case MSR_IA32_RTIT_CR3_MATCH:
2129 2130 2131 2132
		if (!pt_can_write_msr(vmx))
			return 1;
		if (!intel_pt_validate_cap(vmx->pt_desc.caps,
					   PT_CAP_cr3_filtering))
2133 2134 2135 2136
			return 1;
		vmx->pt_desc.guest.cr3_match = data;
		break;
	case MSR_IA32_RTIT_OUTPUT_BASE:
2137 2138 2139 2140 2141 2142 2143 2144
		if (!pt_can_write_msr(vmx))
			return 1;
		if (!intel_pt_validate_cap(vmx->pt_desc.caps,
					   PT_CAP_topa_output) &&
		    !intel_pt_validate_cap(vmx->pt_desc.caps,
					   PT_CAP_single_range_output))
			return 1;
		if (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK)
2145 2146 2147 2148
			return 1;
		vmx->pt_desc.guest.output_base = data;
		break;
	case MSR_IA32_RTIT_OUTPUT_MASK:
2149 2150 2151 2152 2153 2154
		if (!pt_can_write_msr(vmx))
			return 1;
		if (!intel_pt_validate_cap(vmx->pt_desc.caps,
					   PT_CAP_topa_output) &&
		    !intel_pt_validate_cap(vmx->pt_desc.caps,
					   PT_CAP_single_range_output))
2155 2156 2157 2158
			return 1;
		vmx->pt_desc.guest.output_mask = data;
		break;
	case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
2159 2160
		if (!pt_can_write_msr(vmx))
			return 1;
2161
		index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
2162 2163
		if (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
						       PT_CAP_num_address_ranges))
2164
			return 1;
2165
		if (is_noncanonical_address(data, vcpu))
2166 2167 2168 2169 2170 2171
			return 1;
		if (index % 2)
			vmx->pt_desc.guest.addr_b[index / 2] = data;
		else
			vmx->pt_desc.guest.addr_a[index / 2] = data;
		break;
2172
	case MSR_TSC_AUX:
2173 2174
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
2175 2176 2177 2178
			return 1;
		/* Check reserved bit, higher 32 bits should be zero */
		if ((data >> 32) != 0)
			return 1;
2179 2180
		goto find_shared_msr;

A
Avi Kivity 已提交
2181
	default:
2182
	find_shared_msr:
R
Rusty Russell 已提交
2183
		msr = find_msr_entry(vmx, msr_index);
2184 2185 2186 2187
		if (msr)
			ret = vmx_set_guest_msr(vmx, msr, data);
		else
			ret = kvm_set_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
2188 2189
	}

2190
	return ret;
A
Avi Kivity 已提交
2191 2192
}

2193
static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
A
Avi Kivity 已提交
2194
{
2195 2196
	kvm_register_mark_available(vcpu, reg);

2197 2198 2199 2200 2201 2202 2203
	switch (reg) {
	case VCPU_REGS_RSP:
		vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
		break;
	case VCPU_REGS_RIP:
		vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
		break;
A
Avi Kivity 已提交
2204 2205 2206 2207
	case VCPU_EXREG_PDPTR:
		if (enable_ept)
			ept_save_pdptrs(vcpu);
		break;
2208 2209 2210 2211
	case VCPU_EXREG_CR3:
		if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
			vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
		break;
2212
	default:
2213
		WARN_ON_ONCE(1);
2214 2215
		break;
	}
A
Avi Kivity 已提交
2216 2217 2218 2219
}

static __init int cpu_has_kvm_support(void)
{
2220
	return cpu_has_vmx();
A
Avi Kivity 已提交
2221 2222 2223 2224
}

static __init int vmx_disabled_by_bios(void)
{
2225 2226
	return !boot_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
	       !boot_cpu_has(X86_FEATURE_VMX);
A
Avi Kivity 已提交
2227 2228
}

2229
static int kvm_cpu_vmxon(u64 vmxon_pointer)
2230
{
2231 2232
	u64 msr;

2233
	cr4_set_bits(X86_CR4_VMXE);
2234 2235
	intel_pt_handle_vmx(1);

2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248
	asm_volatile_goto("1: vmxon %[vmxon_pointer]\n\t"
			  _ASM_EXTABLE(1b, %l[fault])
			  : : [vmxon_pointer] "m"(vmxon_pointer)
			  : : fault);
	return 0;

fault:
	WARN_ONCE(1, "VMXON faulted, MSR_IA32_FEAT_CTL (0x3a) = 0x%llx\n",
		  rdmsrl_safe(MSR_IA32_FEAT_CTL, &msr) ? 0xdeadbeef : msr);
	intel_pt_handle_vmx(0);
	cr4_clear_bits(X86_CR4_VMXE);

	return -EFAULT;
2249 2250
}

2251
static int hardware_enable(void)
A
Avi Kivity 已提交
2252 2253 2254
{
	int cpu = raw_smp_processor_id();
	u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
2255
	int r;
A
Avi Kivity 已提交
2256

2257
	if (cr4_read_shadow() & X86_CR4_VMXE)
2258 2259
		return -EBUSY;

2260 2261 2262 2263 2264 2265 2266 2267
	/*
	 * This can happen if we hot-added a CPU but failed to allocate
	 * VP assist page for it.
	 */
	if (static_branch_unlikely(&enable_evmcs) &&
	    !hv_get_vp_assist_page(cpu))
		return -EFAULT;

2268 2269 2270
	r = kvm_cpu_vmxon(phys_addr);
	if (r)
		return r;
2271

2272 2273
	if (enable_ept)
		ept_sync_global();
2274 2275

	return 0;
A
Avi Kivity 已提交
2276 2277
}

2278
static void vmclear_local_loaded_vmcss(void)
2279 2280
{
	int cpu = raw_smp_processor_id();
2281
	struct loaded_vmcs *v, *n;
2282

2283 2284 2285
	list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
				 loaded_vmcss_on_cpu_link)
		__loaded_vmcs_clear(v);
2286 2287
}

2288 2289 2290 2291 2292

/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
 * tricks.
 */
static void kvm_cpu_vmxoff(void)
A
Avi Kivity 已提交
2293
{
2294
	asm volatile (__ex("vmxoff"));
2295 2296

	intel_pt_handle_vmx(0);
2297
	cr4_clear_bits(X86_CR4_VMXE);
A
Avi Kivity 已提交
2298 2299
}

2300
static void hardware_disable(void)
2301
{
2302 2303
	vmclear_local_loaded_vmcss();
	kvm_cpu_vmxoff();
2304 2305
}

2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316
/*
 * There is no X86_FEATURE for SGX yet, but anyway we need to query CPUID
 * directly instead of going through cpu_has(), to ensure KVM is trapping
 * ENCLS whenever it's supported in hardware.  It does not matter whether
 * the host OS supports or has enabled SGX.
 */
static bool cpu_has_sgx(void)
{
	return cpuid_eax(0) >= 0x12 && (cpuid_eax(0x12) & BIT(0));
}

2317
static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
M
Mike Day 已提交
2318
				      u32 msr, u32 *result)
2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329
{
	u32 vmx_msr_low, vmx_msr_high;
	u32 ctl = ctl_min | ctl_opt;

	rdmsr(msr, vmx_msr_low, vmx_msr_high);

	ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
	ctl |= vmx_msr_low;  /* bit == 1 in low word  ==> must be one  */

	/* Ensure minimum (required) set of control bits are supported. */
	if (ctl_min & ~ctl)
Y
Yang, Sheng 已提交
2330
		return -EIO;
2331 2332 2333 2334 2335

	*result = ctl;
	return 0;
}

2336 2337
static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
				    struct vmx_capability *vmx_cap)
A
Avi Kivity 已提交
2338 2339
{
	u32 vmx_msr_low, vmx_msr_high;
S
Sheng Yang 已提交
2340
	u32 min, opt, min2, opt2;
2341 2342
	u32 _pin_based_exec_control = 0;
	u32 _cpu_based_exec_control = 0;
2343
	u32 _cpu_based_2nd_exec_control = 0;
2344 2345 2346
	u32 _vmexit_control = 0;
	u32 _vmentry_control = 0;

2347
	memset(vmcs_conf, 0, sizeof(*vmcs_conf));
R
Raghavendra K T 已提交
2348
	min = CPU_BASED_HLT_EXITING |
2349 2350 2351 2352
#ifdef CONFIG_X86_64
	      CPU_BASED_CR8_LOAD_EXITING |
	      CPU_BASED_CR8_STORE_EXITING |
#endif
S
Sheng Yang 已提交
2353 2354
	      CPU_BASED_CR3_LOAD_EXITING |
	      CPU_BASED_CR3_STORE_EXITING |
Q
Quan Xu 已提交
2355
	      CPU_BASED_UNCOND_IO_EXITING |
2356
	      CPU_BASED_MOV_DR_EXITING |
2357
	      CPU_BASED_USE_TSC_OFFSETTING |
2358 2359
	      CPU_BASED_MWAIT_EXITING |
	      CPU_BASED_MONITOR_EXITING |
A
Avi Kivity 已提交
2360 2361
	      CPU_BASED_INVLPG_EXITING |
	      CPU_BASED_RDPMC_EXITING;
2362

2363
	opt = CPU_BASED_TPR_SHADOW |
S
Sheng Yang 已提交
2364
	      CPU_BASED_USE_MSR_BITMAPS |
2365
	      CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2366 2367
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
				&_cpu_based_exec_control) < 0)
Y
Yang, Sheng 已提交
2368
		return -EIO;
2369 2370 2371 2372 2373
#ifdef CONFIG_X86_64
	if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
		_cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
					   ~CPU_BASED_CR8_STORE_EXITING;
#endif
2374
	if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
S
Sheng Yang 已提交
2375 2376
		min2 = 0;
		opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
2377
			SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2378
			SECONDARY_EXEC_WBINVD_EXITING |
S
Sheng Yang 已提交
2379
			SECONDARY_EXEC_ENABLE_VPID |
2380
			SECONDARY_EXEC_ENABLE_EPT |
2381
			SECONDARY_EXEC_UNRESTRICTED_GUEST |
2382
			SECONDARY_EXEC_PAUSE_LOOP_EXITING |
2383
			SECONDARY_EXEC_DESC |
2384
			SECONDARY_EXEC_RDTSCP |
2385
			SECONDARY_EXEC_ENABLE_INVPCID |
2386
			SECONDARY_EXEC_APIC_REGISTER_VIRT |
2387
			SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
W
Wanpeng Li 已提交
2388
			SECONDARY_EXEC_SHADOW_VMCS |
K
Kai Huang 已提交
2389
			SECONDARY_EXEC_XSAVES |
2390 2391
			SECONDARY_EXEC_RDSEED_EXITING |
			SECONDARY_EXEC_RDRAND_EXITING |
X
Xiao Guangrong 已提交
2392
			SECONDARY_EXEC_ENABLE_PML |
B
Bandan Das 已提交
2393
			SECONDARY_EXEC_TSC_SCALING |
2394
			SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
2395 2396
			SECONDARY_EXEC_PT_USE_GPA |
			SECONDARY_EXEC_PT_CONCEAL_VMX |
2397 2398 2399
			SECONDARY_EXEC_ENABLE_VMFUNC;
		if (cpu_has_sgx())
			opt2 |= SECONDARY_EXEC_ENCLS_EXITING;
S
Sheng Yang 已提交
2400 2401
		if (adjust_vmx_controls(min2, opt2,
					MSR_IA32_VMX_PROCBASED_CTLS2,
2402 2403 2404 2405 2406 2407 2408 2409
					&_cpu_based_2nd_exec_control) < 0)
			return -EIO;
	}
#ifndef CONFIG_X86_64
	if (!(_cpu_based_2nd_exec_control &
				SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
		_cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
#endif
2410 2411 2412

	if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
		_cpu_based_2nd_exec_control &= ~(
2413
				SECONDARY_EXEC_APIC_REGISTER_VIRT |
2414 2415
				SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
				SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
2416

2417
	rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
2418
		&vmx_cap->ept, &vmx_cap->vpid);
2419

S
Sheng Yang 已提交
2420
	if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
M
Marcelo Tosatti 已提交
2421 2422
		/* CR3 accesses and invlpg don't need to cause VM Exits when EPT
		   enabled */
2423 2424 2425
		_cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
					     CPU_BASED_CR3_STORE_EXITING |
					     CPU_BASED_INVLPG_EXITING);
2426 2427
	} else if (vmx_cap->ept) {
		vmx_cap->ept = 0;
2428 2429 2430 2431
		pr_warn_once("EPT CAP should not exist if not support "
				"1-setting enable EPT VM-execution control\n");
	}
	if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
2432 2433
		vmx_cap->vpid) {
		vmx_cap->vpid = 0;
2434 2435
		pr_warn_once("VPID CAP should not exist if not support "
				"1-setting enable VPID VM-execution control\n");
S
Sheng Yang 已提交
2436
	}
2437

2438
	min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
2439 2440 2441
#ifdef CONFIG_X86_64
	min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
#endif
2442 2443 2444
	opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
	      VM_EXIT_LOAD_IA32_PAT |
	      VM_EXIT_LOAD_IA32_EFER |
2445 2446 2447
	      VM_EXIT_CLEAR_BNDCFGS |
	      VM_EXIT_PT_CONCEAL_PIP |
	      VM_EXIT_CLEAR_IA32_RTIT_CTL;
2448 2449
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
				&_vmexit_control) < 0)
Y
Yang, Sheng 已提交
2450
		return -EIO;
2451

2452 2453 2454
	min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
	opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
		 PIN_BASED_VMX_PREEMPTION_TIMER;
2455 2456 2457 2458
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
				&_pin_based_exec_control) < 0)
		return -EIO;

2459 2460
	if (cpu_has_broken_vmx_preemption_timer())
		_pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
2461
	if (!(_cpu_based_2nd_exec_control &
2462
		SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
2463 2464
		_pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;

2465
	min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
2466 2467 2468
	opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
	      VM_ENTRY_LOAD_IA32_PAT |
	      VM_ENTRY_LOAD_IA32_EFER |
2469 2470 2471
	      VM_ENTRY_LOAD_BNDCFGS |
	      VM_ENTRY_PT_CONCEAL_PIP |
	      VM_ENTRY_LOAD_IA32_RTIT_CTL;
2472 2473
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
				&_vmentry_control) < 0)
Y
Yang, Sheng 已提交
2474
		return -EIO;
A
Avi Kivity 已提交
2475

2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488
	/*
	 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
	 * can't be used due to an errata where VM Exit may incorrectly clear
	 * IA32_PERF_GLOBAL_CTRL[34:32].  Workaround the errata by using the
	 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
	 */
	if (boot_cpu_data.x86 == 0x6) {
		switch (boot_cpu_data.x86_model) {
		case 26: /* AAK155 */
		case 30: /* AAP115 */
		case 37: /* AAT100 */
		case 44: /* BC86,AAY89,BD102 */
		case 46: /* BA97 */
2489
			_vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
2490 2491 2492 2493 2494 2495 2496 2497 2498 2499
			_vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
			pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
					"does not work properly. Using workaround\n");
			break;
		default:
			break;
		}
	}


N
Nguyen Anh Quynh 已提交
2500
	rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
2501 2502 2503

	/* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
	if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Y
Yang, Sheng 已提交
2504
		return -EIO;
2505 2506 2507 2508

#ifdef CONFIG_X86_64
	/* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
	if (vmx_msr_high & (1u<<16))
Y
Yang, Sheng 已提交
2509
		return -EIO;
2510 2511 2512 2513
#endif

	/* Require Write-Back (WB) memory type for VMCS accesses. */
	if (((vmx_msr_high >> 18) & 15) != 6)
Y
Yang, Sheng 已提交
2514
		return -EIO;
2515

Y
Yang, Sheng 已提交
2516
	vmcs_conf->size = vmx_msr_high & 0x1fff;
2517
	vmcs_conf->order = get_order(vmcs_conf->size);
2518
	vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
2519

2520
	vmcs_conf->revision_id = vmx_msr_low;
2521

Y
Yang, Sheng 已提交
2522 2523
	vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
	vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
2524
	vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Y
Yang, Sheng 已提交
2525 2526
	vmcs_conf->vmexit_ctrl         = _vmexit_control;
	vmcs_conf->vmentry_ctrl        = _vmentry_control;
2527

2528 2529 2530
	if (static_branch_unlikely(&enable_evmcs))
		evmcs_sanitize_exec_ctrls(vmcs_conf);

2531
	return 0;
N
Nguyen Anh Quynh 已提交
2532
}
A
Avi Kivity 已提交
2533

2534
struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
A
Avi Kivity 已提交
2535 2536 2537 2538 2539
{
	int node = cpu_to_node(cpu);
	struct page *pages;
	struct vmcs *vmcs;

2540
	pages = __alloc_pages_node(node, flags, vmcs_config.order);
A
Avi Kivity 已提交
2541 2542 2543
	if (!pages)
		return NULL;
	vmcs = page_address(pages);
2544
	memset(vmcs, 0, vmcs_config.size);
2545 2546 2547

	/* KVM supports Enlightened VMCS v1 only */
	if (static_branch_unlikely(&enable_evmcs))
2548
		vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
2549
	else
2550
		vmcs->hdr.revision_id = vmcs_config.revision_id;
2551

2552 2553
	if (shadow)
		vmcs->hdr.shadow_vmcs = 1;
A
Avi Kivity 已提交
2554 2555 2556
	return vmcs;
}

2557
void free_vmcs(struct vmcs *vmcs)
A
Avi Kivity 已提交
2558
{
2559
	free_pages((unsigned long)vmcs, vmcs_config.order);
A
Avi Kivity 已提交
2560 2561
}

2562 2563 2564
/*
 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
 */
2565
void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2566 2567 2568 2569 2570 2571
{
	if (!loaded_vmcs->vmcs)
		return;
	loaded_vmcs_clear(loaded_vmcs);
	free_vmcs(loaded_vmcs->vmcs);
	loaded_vmcs->vmcs = NULL;
2572 2573
	if (loaded_vmcs->msr_bitmap)
		free_page((unsigned long)loaded_vmcs->msr_bitmap);
2574
	WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
2575 2576
}

2577
int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2578
{
2579
	loaded_vmcs->vmcs = alloc_vmcs(false);
2580 2581 2582
	if (!loaded_vmcs->vmcs)
		return -ENOMEM;

2583 2584
	vmcs_clear(loaded_vmcs->vmcs);

2585
	loaded_vmcs->shadow_vmcs = NULL;
2586
	loaded_vmcs->hv_timer_soft_disabled = false;
2587 2588
	loaded_vmcs->cpu = -1;
	loaded_vmcs->launched = 0;
2589 2590

	if (cpu_has_vmx_msr_bitmap()) {
2591 2592
		loaded_vmcs->msr_bitmap = (unsigned long *)
				__get_free_page(GFP_KERNEL_ACCOUNT);
2593 2594 2595
		if (!loaded_vmcs->msr_bitmap)
			goto out_vmcs;
		memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
2596

2597 2598
		if (IS_ENABLED(CONFIG_HYPERV) &&
		    static_branch_unlikely(&enable_evmcs) &&
2599 2600 2601 2602 2603 2604
		    (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
			struct hv_enlightened_vmcs *evmcs =
				(struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;

			evmcs->hv_enlightenments_control.msr_bitmap = 1;
		}
2605
	}
2606 2607

	memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
2608 2609
	memset(&loaded_vmcs->controls_shadow, 0,
		sizeof(struct vmcs_controls_shadow));
2610

2611
	return 0;
2612 2613 2614 2615

out_vmcs:
	free_loaded_vmcs(loaded_vmcs);
	return -ENOMEM;
2616 2617
}

2618
static void free_kvm_area(void)
A
Avi Kivity 已提交
2619 2620 2621
{
	int cpu;

Z
Zachary Amsden 已提交
2622
	for_each_possible_cpu(cpu) {
A
Avi Kivity 已提交
2623
		free_vmcs(per_cpu(vmxarea, cpu));
Z
Zachary Amsden 已提交
2624 2625
		per_cpu(vmxarea, cpu) = NULL;
	}
A
Avi Kivity 已提交
2626 2627 2628 2629 2630 2631
}

static __init int alloc_kvm_area(void)
{
	int cpu;

Z
Zachary Amsden 已提交
2632
	for_each_possible_cpu(cpu) {
A
Avi Kivity 已提交
2633 2634
		struct vmcs *vmcs;

2635
		vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
A
Avi Kivity 已提交
2636 2637 2638 2639 2640
		if (!vmcs) {
			free_kvm_area();
			return -ENOMEM;
		}

2641 2642 2643 2644 2645
		/*
		 * When eVMCS is enabled, alloc_vmcs_cpu() sets
		 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
		 * revision_id reported by MSR_IA32_VMX_BASIC.
		 *
2646
		 * However, even though not explicitly documented by
2647 2648 2649 2650 2651
		 * TLFS, VMXArea passed as VMXON argument should
		 * still be marked with revision_id reported by
		 * physical CPU.
		 */
		if (static_branch_unlikely(&enable_evmcs))
2652
			vmcs->hdr.revision_id = vmcs_config.revision_id;
2653

A
Avi Kivity 已提交
2654 2655 2656 2657 2658
		per_cpu(vmxarea, cpu) = vmcs;
	}
	return 0;
}

2659
static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
2660
		struct kvm_segment *save)
A
Avi Kivity 已提交
2661
{
2662 2663 2664 2665 2666 2667 2668 2669 2670
	if (!emulate_invalid_guest_state) {
		/*
		 * CS and SS RPL should be equal during guest entry according
		 * to VMX spec, but in reality it is not always so. Since vcpu
		 * is in the middle of the transition from real mode to
		 * protected mode it is safe to assume that RPL 0 is a good
		 * default value.
		 */
		if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
2671 2672
			save->selector &= ~SEGMENT_RPL_MASK;
		save->dpl = save->selector & SEGMENT_RPL_MASK;
2673
		save->s = 1;
A
Avi Kivity 已提交
2674
	}
2675
	vmx_set_segment(vcpu, save, seg);
A
Avi Kivity 已提交
2676 2677 2678 2679 2680
}

static void enter_pmode(struct kvm_vcpu *vcpu)
{
	unsigned long flags;
2681
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
2682

2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693
	/*
	 * Update real mode segment cache. It may be not up-to-date if sement
	 * register was written while vcpu was in a guest mode.
	 */
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);

2694
	vmx->rmode.vm86_active = 0;
A
Avi Kivity 已提交
2695

2696
	vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
A
Avi Kivity 已提交
2697 2698

	flags = vmcs_readl(GUEST_RFLAGS);
2699 2700
	flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
	flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
A
Avi Kivity 已提交
2701 2702
	vmcs_writel(GUEST_RFLAGS, flags);

2703 2704
	vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
			(vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
A
Avi Kivity 已提交
2705 2706 2707

	update_exception_bitmap(vcpu);

2708 2709 2710 2711 2712 2713
	fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
	fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
	fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
	fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
	fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
	fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
A
Avi Kivity 已提交
2714 2715
}

2716
static void fix_rmode_seg(int seg, struct kvm_segment *save)
A
Avi Kivity 已提交
2717
{
2718
	const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741
	struct kvm_segment var = *save;

	var.dpl = 0x3;
	if (seg == VCPU_SREG_CS)
		var.type = 0x3;

	if (!emulate_invalid_guest_state) {
		var.selector = var.base >> 4;
		var.base = var.base & 0xffff0;
		var.limit = 0xffff;
		var.g = 0;
		var.db = 0;
		var.present = 1;
		var.s = 1;
		var.l = 0;
		var.unusable = 0;
		var.type = 0x3;
		var.avl = 0;
		if (save->base & 0xf)
			printk_once(KERN_WARNING "kvm: segment base is not "
					"paragraph aligned when entering "
					"protected mode (seg=%d)", seg);
	}
A
Avi Kivity 已提交
2742

2743
	vmcs_write16(sf->selector, var.selector);
2744
	vmcs_writel(sf->base, var.base);
2745 2746
	vmcs_write32(sf->limit, var.limit);
	vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
A
Avi Kivity 已提交
2747 2748 2749 2750 2751
}

static void enter_rmode(struct kvm_vcpu *vcpu)
{
	unsigned long flags;
2752
	struct vcpu_vmx *vmx = to_vmx(vcpu);
2753
	struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
A
Avi Kivity 已提交
2754

2755 2756 2757 2758 2759
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2760 2761
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2762

2763
	vmx->rmode.vm86_active = 1;
A
Avi Kivity 已提交
2764

2765 2766
	/*
	 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
2767
	 * vcpu. Warn the user that an update is overdue.
2768
	 */
2769
	if (!kvm_vmx->tss_addr)
2770 2771 2772
		printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
			     "called before entering vcpu\n");

A
Avi Kivity 已提交
2773 2774
	vmx_segment_cache_clear(vmx);

2775
	vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
A
Avi Kivity 已提交
2776 2777 2778 2779
	vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
	vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);

	flags = vmcs_readl(GUEST_RFLAGS);
2780
	vmx->rmode.save_rflags = flags;
A
Avi Kivity 已提交
2781

2782
	flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
A
Avi Kivity 已提交
2783 2784

	vmcs_writel(GUEST_RFLAGS, flags);
2785
	vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
A
Avi Kivity 已提交
2786 2787
	update_exception_bitmap(vcpu);

2788 2789 2790 2791 2792 2793
	fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
	fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
	fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
	fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
	fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
	fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2794

2795
	kvm_mmu_reset_context(vcpu);
A
Avi Kivity 已提交
2796 2797
}

2798
void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
2799 2800
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
2801 2802 2803 2804
	struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);

	if (!msr)
		return;
2805

2806
	vcpu->arch.efer = efer;
2807
	if (efer & EFER_LMA) {
2808
		vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
2809 2810
		msr->data = efer;
	} else {
2811
		vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
2812 2813 2814 2815 2816 2817

		msr->data = efer & ~EFER_LME;
	}
	setup_msrs(vmx);
}

2818
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2819 2820 2821 2822 2823

static void enter_lmode(struct kvm_vcpu *vcpu)
{
	u32 guest_tr_ar;

A
Avi Kivity 已提交
2824 2825
	vmx_segment_cache_clear(to_vmx(vcpu));

A
Avi Kivity 已提交
2826
	guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
2827
	if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
2828 2829
		pr_debug_ratelimited("%s: tss fixup for long mode. \n",
				     __func__);
A
Avi Kivity 已提交
2830
		vmcs_write32(GUEST_TR_AR_BYTES,
2831 2832
			     (guest_tr_ar & ~VMX_AR_TYPE_MASK)
			     | VMX_AR_TYPE_BUSY_64_TSS);
A
Avi Kivity 已提交
2833
	}
2834
	vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
A
Avi Kivity 已提交
2835 2836 2837 2838
}

static void exit_lmode(struct kvm_vcpu *vcpu)
{
2839
	vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
2840
	vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
A
Avi Kivity 已提交
2841 2842 2843 2844
}

#endif

2845
static void vmx_flush_tlb_all(struct kvm_vcpu *vcpu)
2846 2847 2848 2849
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	/*
2850 2851 2852 2853 2854
	 * INVEPT must be issued when EPT is enabled, irrespective of VPID, as
	 * the CPU is not required to invalidate guest-physical mappings on
	 * VM-Entry, even if VPID is disabled.  Guest-physical mappings are
	 * associated with the root EPT structure and not any particular VPID
	 * (INVVPID also isn't required to invalidate guest-physical mappings).
2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867
	 */
	if (enable_ept) {
		ept_sync_global();
	} else if (enable_vpid) {
		if (cpu_has_vmx_invvpid_global()) {
			vpid_sync_vcpu_global();
		} else {
			vpid_sync_vcpu_single(vmx->vpid);
			vpid_sync_vcpu_single(vmx->nested.vpid02);
		}
	}
}

2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883
static void vmx_flush_tlb_current(struct kvm_vcpu *vcpu)
{
	u64 root_hpa = vcpu->arch.mmu->root_hpa;

	/* No flush required if the current context is invalid. */
	if (!VALID_PAGE(root_hpa))
		return;

	if (enable_ept)
		ept_sync_context(construct_eptp(vcpu, root_hpa));
	else if (!is_guest_mode(vcpu))
		vpid_sync_context(to_vmx(vcpu)->vpid);
	else
		vpid_sync_context(nested_get_vpid02(vcpu));
}

2884 2885 2886
static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
{
	/*
2887 2888
	 * vpid_sync_vcpu_addr() is a nop if vmx->vpid==0, see the comment in
	 * vmx_flush_tlb_guest() for an explanation of why this is ok.
2889
	 */
2890
	vpid_sync_vcpu_addr(to_vmx(vcpu)->vpid, addr);
2891 2892
}

2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904
static void vmx_flush_tlb_guest(struct kvm_vcpu *vcpu)
{
	/*
	 * vpid_sync_context() is a nop if vmx->vpid==0, e.g. if enable_vpid==0
	 * or a vpid couldn't be allocated for this vCPU.  VM-Enter and VM-Exit
	 * are required to flush GVA->{G,H}PA mappings from the TLB if vpid is
	 * disabled (VM-Enter with vpid enabled and vpid==0 is disallowed),
	 * i.e. no explicit INVVPID is necessary.
	 */
	vpid_sync_context(to_vmx(vcpu)->vpid);
}

2905 2906 2907 2908 2909 2910 2911 2912
static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
{
	ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;

	vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
	vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
}

2913
static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
2914
{
2915 2916 2917 2918
	ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;

	vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
	vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
2919 2920
}

2921 2922
static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
{
G
Gleb Natapov 已提交
2923 2924
	struct kvm_mmu *mmu = vcpu->arch.walk_mmu;

2925
	if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
A
Avi Kivity 已提交
2926 2927
		return;

2928
	if (is_pae_paging(vcpu)) {
G
Gleb Natapov 已提交
2929 2930 2931 2932
		vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
		vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
		vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
		vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
2933 2934 2935
	}
}

2936
void ept_save_pdptrs(struct kvm_vcpu *vcpu)
2937
{
G
Gleb Natapov 已提交
2938 2939
	struct kvm_mmu *mmu = vcpu->arch.walk_mmu;

2940
	if (is_pae_paging(vcpu)) {
G
Gleb Natapov 已提交
2941 2942 2943 2944
		mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
		mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
		mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
		mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
2945
	}
A
Avi Kivity 已提交
2946

2947
	kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
2948 2949
}

2950 2951 2952 2953
static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
					unsigned long cr0,
					struct kvm_vcpu *vcpu)
{
2954 2955
	struct vcpu_vmx *vmx = to_vmx(vcpu);

2956
	if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
2957
		vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
2958 2959
	if (!(cr0 & X86_CR0_PG)) {
		/* From paging/starting to nonpaging */
2960 2961
		exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
					  CPU_BASED_CR3_STORE_EXITING);
2962
		vcpu->arch.cr0 = cr0;
2963
		vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
2964 2965
	} else if (!is_paging(vcpu)) {
		/* From nonpaging to paging */
2966 2967
		exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
					    CPU_BASED_CR3_STORE_EXITING);
2968
		vcpu->arch.cr0 = cr0;
2969
		vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
2970
	}
2971 2972 2973

	if (!(cr0 & X86_CR0_WP))
		*hw_cr0 &= ~X86_CR0_WP;
2974 2975
}

2976
void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
A
Avi Kivity 已提交
2977
{
2978
	struct vcpu_vmx *vmx = to_vmx(vcpu);
2979 2980
	unsigned long hw_cr0;

2981
	hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
2982
	if (enable_unrestricted_guest)
G
Gleb Natapov 已提交
2983
		hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
2984
	else {
G
Gleb Natapov 已提交
2985
		hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
2986

2987 2988
		if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
			enter_pmode(vcpu);
A
Avi Kivity 已提交
2989

2990 2991 2992
		if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
			enter_rmode(vcpu);
	}
A
Avi Kivity 已提交
2993

2994
#ifdef CONFIG_X86_64
2995
	if (vcpu->arch.efer & EFER_LME) {
2996
		if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
A
Avi Kivity 已提交
2997
			enter_lmode(vcpu);
2998
		if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
A
Avi Kivity 已提交
2999 3000 3001 3002
			exit_lmode(vcpu);
	}
#endif

3003
	if (enable_ept && !enable_unrestricted_guest)
3004 3005
		ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);

A
Avi Kivity 已提交
3006
	vmcs_writel(CR0_READ_SHADOW, cr0);
3007
	vmcs_writel(GUEST_CR0, hw_cr0);
3008
	vcpu->arch.cr0 = cr0;
3009 3010 3011

	/* depends on vcpu->arch.cr0 to be set to a new value */
	vmx->emulation_required = emulation_required(vcpu);
A
Avi Kivity 已提交
3012 3013
}

3014 3015
static int get_ept_level(struct kvm_vcpu *vcpu)
{
3016
	if (is_guest_mode(vcpu) && nested_cpu_has_ept(get_vmcs12(vcpu)))
3017
		return vmx_eptp_page_walk_level(nested_ept_get_eptp(vcpu));
3018 3019 3020 3021 3022
	if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
		return 5;
	return 4;
}

3023
u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
3024
{
3025 3026 3027
	u64 eptp = VMX_EPTP_MT_WB;

	eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
3028

3029 3030
	if (enable_ept_ad_bits &&
	    (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
3031
		eptp |= VMX_EPTP_AD_ENABLE_BIT;
3032 3033 3034 3035 3036
	eptp |= (root_hpa & PAGE_MASK);

	return eptp;
}

3037
void vmx_load_mmu_pgd(struct kvm_vcpu *vcpu, unsigned long pgd)
A
Avi Kivity 已提交
3038
{
3039
	struct kvm *kvm = vcpu->kvm;
3040
	bool update_guest_cr3 = true;
3041 3042 3043
	unsigned long guest_cr3;
	u64 eptp;

3044
	if (enable_ept) {
3045
		eptp = construct_eptp(vcpu, pgd);
3046
		vmcs_write64(EPT_POINTER, eptp);
3047

3048
		if (kvm_x86_ops.tlb_remote_flush) {
3049 3050 3051 3052 3053 3054 3055
			spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
			to_vmx(vcpu)->ept_pointer = eptp;
			to_kvm_vmx(kvm)->ept_pointers_match
				= EPT_POINTERS_CHECK;
			spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
		}

3056 3057 3058
		/* Loading vmcs02.GUEST_CR3 is handled by nested VM-Enter. */
		if (is_guest_mode(vcpu))
			update_guest_cr3 = false;
3059
		else if (!enable_unrestricted_guest && !is_paging(vcpu))
3060
			guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
3061 3062 3063 3064
		else if (test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
			guest_cr3 = vcpu->arch.cr3;
		else /* vmcs01.GUEST_CR3 is already up-to-date. */
			update_guest_cr3 = false;
3065
		ept_load_pdptrs(vcpu);
3066 3067
	} else {
		guest_cr3 = pgd;
3068 3069
	}

3070 3071
	if (update_guest_cr3)
		vmcs_writel(GUEST_CR3, guest_cr3);
A
Avi Kivity 已提交
3072 3073
}

3074
int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
A
Avi Kivity 已提交
3075
{
3076
	struct vcpu_vmx *vmx = to_vmx(vcpu);
3077 3078 3079 3080 3081
	/*
	 * Pass through host's Machine Check Enable value to hw_cr4, which
	 * is in force while we are in guest mode.  Do not let guests control
	 * this bit, even if host CR4.MCE == 0.
	 */
3082 3083 3084 3085 3086
	unsigned long hw_cr4;

	hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
	if (enable_unrestricted_guest)
		hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
3087
	else if (vmx->rmode.vm86_active)
3088 3089 3090
		hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
	else
		hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
3091

3092 3093
	if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
		if (cr4 & X86_CR4_UMIP) {
3094
			secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
3095 3096
			hw_cr4 &= ~X86_CR4_UMIP;
		} else if (!is_guest_mode(vcpu) ||
3097 3098 3099
			!nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
			secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
		}
3100
	}
3101

3102 3103 3104 3105 3106
	if (cr4 & X86_CR4_VMXE) {
		/*
		 * To use VMXON (and later other VMX instructions), a guest
		 * must first be able to turn on cr4.VMXE (see handle_vmon()).
		 * So basically the check on whether to allow nested VMX
3107 3108
		 * is here.  We operate under the default treatment of SMM,
		 * so VMX cannot be enabled under SMM.
3109
		 */
3110
		if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
3111
			return 1;
3112
	}
3113

3114
	if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
3115 3116
		return 1;

3117
	vcpu->arch.cr4 = cr4;
3118 3119 3120 3121 3122 3123 3124 3125 3126

	if (!enable_unrestricted_guest) {
		if (enable_ept) {
			if (!is_paging(vcpu)) {
				hw_cr4 &= ~X86_CR4_PAE;
				hw_cr4 |= X86_CR4_PSE;
			} else if (!(cr4 & X86_CR4_PAE)) {
				hw_cr4 &= ~X86_CR4_PAE;
			}
3127
		}
3128

3129
		/*
3130 3131 3132 3133 3134 3135 3136 3137 3138
		 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
		 * hardware.  To emulate this behavior, SMEP/SMAP/PKU needs
		 * to be manually disabled when guest switches to non-paging
		 * mode.
		 *
		 * If !enable_unrestricted_guest, the CPU is always running
		 * with CR0.PG=1 and CR4 needs to be modified.
		 * If enable_unrestricted_guest, the CPU automatically
		 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
3139
		 */
3140 3141 3142
		if (!is_paging(vcpu))
			hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
	}
3143

3144 3145
	vmcs_writel(CR4_READ_SHADOW, cr4);
	vmcs_writel(GUEST_CR4, hw_cr4);
3146
	return 0;
A
Avi Kivity 已提交
3147 3148
}

3149
void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
A
Avi Kivity 已提交
3150
{
3151
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
3152 3153
	u32 ar;

3154
	if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3155
		*var = vmx->rmode.segs[seg];
3156
		if (seg == VCPU_SREG_TR
A
Avi Kivity 已提交
3157
		    || var->selector == vmx_read_guest_seg_selector(vmx, seg))
3158
			return;
3159 3160 3161
		var->base = vmx_read_guest_seg_base(vmx, seg);
		var->selector = vmx_read_guest_seg_selector(vmx, seg);
		return;
3162
	}
A
Avi Kivity 已提交
3163 3164 3165 3166
	var->base = vmx_read_guest_seg_base(vmx, seg);
	var->limit = vmx_read_guest_seg_limit(vmx, seg);
	var->selector = vmx_read_guest_seg_selector(vmx, seg);
	ar = vmx_read_guest_seg_ar(vmx, seg);
3167
	var->unusable = (ar >> 16) & 1;
A
Avi Kivity 已提交
3168 3169 3170
	var->type = ar & 15;
	var->s = (ar >> 4) & 1;
	var->dpl = (ar >> 5) & 3;
3171 3172 3173 3174 3175 3176 3177 3178
	/*
	 * Some userspaces do not preserve unusable property. Since usable
	 * segment has to be present according to VMX spec we can use present
	 * property to amend userspace bug by making unusable segment always
	 * nonpresent. vmx_segment_access_rights() already marks nonpresent
	 * segment as unusable.
	 */
	var->present = !var->unusable;
A
Avi Kivity 已提交
3179 3180 3181 3182 3183 3184
	var->avl = (ar >> 12) & 1;
	var->l = (ar >> 13) & 1;
	var->db = (ar >> 14) & 1;
	var->g = (ar >> 15) & 1;
}

3185 3186 3187 3188 3189 3190 3191 3192
static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
{
	struct kvm_segment s;

	if (to_vmx(vcpu)->rmode.vm86_active) {
		vmx_get_segment(vcpu, &s, seg);
		return s.base;
	}
A
Avi Kivity 已提交
3193
	return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
3194 3195
}

3196
int vmx_get_cpl(struct kvm_vcpu *vcpu)
3197
{
3198 3199
	struct vcpu_vmx *vmx = to_vmx(vcpu);

P
Paolo Bonzini 已提交
3200
	if (unlikely(vmx->rmode.vm86_active))
3201
		return 0;
P
Paolo Bonzini 已提交
3202 3203
	else {
		int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
3204
		return VMX_AR_DPL(ar);
A
Avi Kivity 已提交
3205 3206 3207
	}
}

3208
static u32 vmx_segment_access_rights(struct kvm_segment *var)
A
Avi Kivity 已提交
3209 3210 3211
{
	u32 ar;

3212
	if (var->unusable || !var->present)
A
Avi Kivity 已提交
3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223
		ar = 1 << 16;
	else {
		ar = var->type & 15;
		ar |= (var->s & 1) << 4;
		ar |= (var->dpl & 3) << 5;
		ar |= (var->present & 1) << 7;
		ar |= (var->avl & 1) << 12;
		ar |= (var->l & 1) << 13;
		ar |= (var->db & 1) << 14;
		ar |= (var->g & 1) << 15;
	}
3224 3225 3226 3227

	return ar;
}

3228
void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
3229
{
3230
	struct vcpu_vmx *vmx = to_vmx(vcpu);
3231
	const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
3232

A
Avi Kivity 已提交
3233 3234
	vmx_segment_cache_clear(vmx);

3235 3236 3237 3238 3239 3240
	if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
		vmx->rmode.segs[seg] = *var;
		if (seg == VCPU_SREG_TR)
			vmcs_write16(sf->selector, var->selector);
		else if (var->s)
			fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
3241
		goto out;
3242
	}
3243

3244 3245 3246
	vmcs_writel(sf->base, var->base);
	vmcs_write32(sf->limit, var->limit);
	vmcs_write16(sf->selector, var->selector);
3247 3248 3249 3250 3251 3252

	/*
	 *   Fix the "Accessed" bit in AR field of segment registers for older
	 * qemu binaries.
	 *   IA32 arch specifies that at the time of processor reset the
	 * "Accessed" bit in the AR field of segment registers is 1. And qemu
G
Guo Chao 已提交
3253
	 * is setting it to 0 in the userland code. This causes invalid guest
3254 3255 3256 3257 3258 3259
	 * state vmexit when "unrestricted guest" mode is turned on.
	 *    Fix for this setup issue in cpu_reset is being pushed in the qemu
	 * tree. Newer qemu binaries with that qemu fix would not need this
	 * kvm hack.
	 */
	if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
3260
		var->type |= 0x1; /* Accessed */
3261

3262
	vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
3263 3264

out:
3265
	vmx->emulation_required = emulation_required(vcpu);
A
Avi Kivity 已提交
3266 3267 3268 3269
}

static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
{
A
Avi Kivity 已提交
3270
	u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
A
Avi Kivity 已提交
3271 3272 3273 3274 3275

	*db = (ar >> 14) & 1;
	*l = (ar >> 13) & 1;
}

3276
static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
3277
{
3278 3279
	dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
	dt->address = vmcs_readl(GUEST_IDTR_BASE);
A
Avi Kivity 已提交
3280 3281
}

3282
static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
3283
{
3284 3285
	vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
	vmcs_writel(GUEST_IDTR_BASE, dt->address);
A
Avi Kivity 已提交
3286 3287
}

3288
static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
3289
{
3290 3291
	dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
	dt->address = vmcs_readl(GUEST_GDTR_BASE);
A
Avi Kivity 已提交
3292 3293
}

3294
static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
3295
{
3296 3297
	vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
	vmcs_writel(GUEST_GDTR_BASE, dt->address);
A
Avi Kivity 已提交
3298 3299
}

3300 3301 3302 3303 3304 3305
static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
{
	struct kvm_segment var;
	u32 ar;

	vmx_get_segment(vcpu, &var, seg);
3306
	var.dpl = 0x3;
3307 3308
	if (seg == VCPU_SREG_CS)
		var.type = 0x3;
3309 3310 3311 3312
	ar = vmx_segment_access_rights(&var);

	if (var.base != (var.selector << 4))
		return false;
3313
	if (var.limit != 0xffff)
3314
		return false;
3315
	if (ar != 0xf3)
3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326
		return false;

	return true;
}

static bool code_segment_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment cs;
	unsigned int cs_rpl;

	vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3327
	cs_rpl = cs.selector & SEGMENT_RPL_MASK;
3328

3329 3330
	if (cs.unusable)
		return false;
3331
	if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
3332 3333 3334
		return false;
	if (!cs.s)
		return false;
3335
	if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
3336 3337
		if (cs.dpl > cs_rpl)
			return false;
3338
	} else {
3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354
		if (cs.dpl != cs_rpl)
			return false;
	}
	if (!cs.present)
		return false;

	/* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
	return true;
}

static bool stack_segment_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment ss;
	unsigned int ss_rpl;

	vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3355
	ss_rpl = ss.selector & SEGMENT_RPL_MASK;
3356

3357 3358 3359
	if (ss.unusable)
		return true;
	if (ss.type != 3 && ss.type != 7)
3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376
		return false;
	if (!ss.s)
		return false;
	if (ss.dpl != ss_rpl) /* DPL != RPL */
		return false;
	if (!ss.present)
		return false;

	return true;
}

static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
{
	struct kvm_segment var;
	unsigned int rpl;

	vmx_get_segment(vcpu, &var, seg);
3377
	rpl = var.selector & SEGMENT_RPL_MASK;
3378

3379 3380
	if (var.unusable)
		return true;
3381 3382 3383 3384
	if (!var.s)
		return false;
	if (!var.present)
		return false;
3385
	if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401
		if (var.dpl < rpl) /* DPL < RPL */
			return false;
	}

	/* TODO: Add other members to kvm_segment_field to allow checking for other access
	 * rights flags
	 */
	return true;
}

static bool tr_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment tr;

	vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);

3402 3403
	if (tr.unusable)
		return false;
3404
	if (tr.selector & SEGMENT_TI_MASK)	/* TI = 1 */
3405
		return false;
3406
	if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419
		return false;
	if (!tr.present)
		return false;

	return true;
}

static bool ldtr_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment ldtr;

	vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);

3420 3421
	if (ldtr.unusable)
		return true;
3422
	if (ldtr.selector & SEGMENT_TI_MASK)	/* TI = 1 */
3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438
		return false;
	if (ldtr.type != 2)
		return false;
	if (!ldtr.present)
		return false;

	return true;
}

static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
{
	struct kvm_segment cs, ss;

	vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
	vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);

3439 3440
	return ((cs.selector & SEGMENT_RPL_MASK) ==
		 (ss.selector & SEGMENT_RPL_MASK));
3441 3442 3443 3444 3445 3446 3447 3448 3449
}

/*
 * Check if guest state is valid. Returns true if valid, false if
 * not.
 * We assume that registers are always usable
 */
static bool guest_state_valid(struct kvm_vcpu *vcpu)
{
3450 3451 3452
	if (enable_unrestricted_guest)
		return true;

3453
	/* real mode guest state checks */
3454
	if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495
		if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
			return false;
	} else {
	/* protected mode guest state checks */
		if (!cs_ss_rpl_check(vcpu))
			return false;
		if (!code_segment_valid(vcpu))
			return false;
		if (!stack_segment_valid(vcpu))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_DS))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_ES))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_FS))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_GS))
			return false;
		if (!tr_valid(vcpu))
			return false;
		if (!ldtr_valid(vcpu))
			return false;
	}
	/* TODO:
	 * - Add checks on RIP
	 * - Add checks on RFLAGS
	 */

	return true;
}

M
Mike Day 已提交
3496
static int init_rmode_tss(struct kvm *kvm)
A
Avi Kivity 已提交
3497
{
3498
	gfn_t fn;
3499
	u16 data = 0;
3500
	int idx, r;
A
Avi Kivity 已提交
3501

3502
	idx = srcu_read_lock(&kvm->srcu);
3503
	fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
3504 3505
	r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
	if (r < 0)
3506
		goto out;
3507
	data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
3508 3509
	r = kvm_write_guest_page(kvm, fn++, &data,
			TSS_IOPB_BASE_OFFSET, sizeof(u16));
3510
	if (r < 0)
3511
		goto out;
3512 3513
	r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
	if (r < 0)
3514
		goto out;
3515 3516
	r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
	if (r < 0)
3517
		goto out;
3518
	data = ~0;
3519 3520 3521 3522
	r = kvm_write_guest_page(kvm, fn, &data,
				 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
				 sizeof(u8));
out:
3523
	srcu_read_unlock(&kvm->srcu, idx);
3524
	return r;
A
Avi Kivity 已提交
3525 3526
}

3527 3528
static int init_rmode_identity_map(struct kvm *kvm)
{
3529
	struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
3530
	int i, r = 0;
D
Dan Williams 已提交
3531
	kvm_pfn_t identity_map_pfn;
3532 3533
	u32 tmp;

3534
	/* Protect kvm_vmx->ept_identity_pagetable_done. */
3535 3536
	mutex_lock(&kvm->slots_lock);

3537
	if (likely(kvm_vmx->ept_identity_pagetable_done))
3538
		goto out;
3539

3540 3541 3542
	if (!kvm_vmx->ept_identity_map_addr)
		kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
	identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
3543

3544
	r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
3545
				    kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
3546
	if (r < 0)
3547
		goto out;
3548

3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560
	r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
	if (r < 0)
		goto out;
	/* Set up identity-mapping pagetable for EPT in real mode */
	for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
		tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
			_PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
		r = kvm_write_guest_page(kvm, identity_map_pfn,
				&tmp, i * sizeof(tmp), sizeof(tmp));
		if (r < 0)
			goto out;
	}
3561
	kvm_vmx->ept_identity_pagetable_done = true;
3562

3563
out:
3564
	mutex_unlock(&kvm->slots_lock);
3565
	return r;
3566 3567
}

A
Avi Kivity 已提交
3568 3569
static void seg_setup(int seg)
{
3570
	const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
3571
	unsigned int ar;
A
Avi Kivity 已提交
3572 3573 3574 3575

	vmcs_write16(sf->selector, 0);
	vmcs_writel(sf->base, 0);
	vmcs_write32(sf->limit, 0xffff);
3576 3577 3578
	ar = 0x93;
	if (seg == VCPU_SREG_CS)
		ar |= 0x08; /* code segment */
3579 3580

	vmcs_write32(sf->ar_bytes, ar);
A
Avi Kivity 已提交
3581 3582
}

3583 3584
static int alloc_apic_access_page(struct kvm *kvm)
{
3585
	struct page *page;
3586 3587
	int r = 0;

3588
	mutex_lock(&kvm->slots_lock);
3589
	if (kvm->arch.apic_access_page_done)
3590
		goto out;
3591 3592
	r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
				    APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
3593 3594
	if (r)
		goto out;
3595

3596
	page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
3597 3598 3599 3600 3601
	if (is_error_page(page)) {
		r = -EFAULT;
		goto out;
	}

3602 3603 3604 3605 3606 3607
	/*
	 * Do not pin the page in memory, so that memory hot-unplug
	 * is able to migrate it.
	 */
	put_page(page);
	kvm->arch.apic_access_page_done = true;
3608
out:
3609
	mutex_unlock(&kvm->slots_lock);
3610 3611 3612
	return r;
}

3613
int allocate_vpid(void)
3614 3615 3616
{
	int vpid;

3617
	if (!enable_vpid)
3618
		return 0;
3619 3620
	spin_lock(&vmx_vpid_lock);
	vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
3621
	if (vpid < VMX_NR_VPIDS)
3622
		__set_bit(vpid, vmx_vpid_bitmap);
3623 3624
	else
		vpid = 0;
3625
	spin_unlock(&vmx_vpid_lock);
3626
	return vpid;
3627 3628
}

3629
void free_vpid(int vpid)
3630
{
3631
	if (!enable_vpid || vpid == 0)
3632 3633
		return;
	spin_lock(&vmx_vpid_lock);
3634
	__clear_bit(vpid, vmx_vpid_bitmap);
3635 3636 3637
	spin_unlock(&vmx_vpid_lock);
}

3638
static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
3639
							  u32 msr, int type)
S
Sheng Yang 已提交
3640
{
3641
	int f = sizeof(unsigned long);
S
Sheng Yang 已提交
3642 3643 3644 3645

	if (!cpu_has_vmx_msr_bitmap())
		return;

3646 3647 3648
	if (static_branch_unlikely(&enable_evmcs))
		evmcs_touch_msr_bitmap();

S
Sheng Yang 已提交
3649 3650 3651 3652 3653 3654
	/*
	 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
	 * have the write-low and read-high bitmap offsets the wrong way round.
	 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
	 */
	if (msr <= 0x1fff) {
3655 3656 3657 3658 3659 3660 3661 3662
		if (type & MSR_TYPE_R)
			/* read-low */
			__clear_bit(msr, msr_bitmap + 0x000 / f);

		if (type & MSR_TYPE_W)
			/* write-low */
			__clear_bit(msr, msr_bitmap + 0x800 / f);

S
Sheng Yang 已提交
3663 3664
	} else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
		msr &= 0x1fff;
3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675
		if (type & MSR_TYPE_R)
			/* read-high */
			__clear_bit(msr, msr_bitmap + 0x400 / f);

		if (type & MSR_TYPE_W)
			/* write-high */
			__clear_bit(msr, msr_bitmap + 0xc00 / f);

	}
}

3676
static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
3677 3678 3679 3680 3681 3682 3683
							 u32 msr, int type)
{
	int f = sizeof(unsigned long);

	if (!cpu_has_vmx_msr_bitmap())
		return;

3684 3685 3686
	if (static_branch_unlikely(&enable_evmcs))
		evmcs_touch_msr_bitmap();

3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713
	/*
	 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
	 * have the write-low and read-high bitmap offsets the wrong way round.
	 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
	 */
	if (msr <= 0x1fff) {
		if (type & MSR_TYPE_R)
			/* read-low */
			__set_bit(msr, msr_bitmap + 0x000 / f);

		if (type & MSR_TYPE_W)
			/* write-low */
			__set_bit(msr, msr_bitmap + 0x800 / f);

	} else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
		msr &= 0x1fff;
		if (type & MSR_TYPE_R)
			/* read-high */
			__set_bit(msr, msr_bitmap + 0x400 / f);

		if (type & MSR_TYPE_W)
			/* write-high */
			__set_bit(msr, msr_bitmap + 0xc00 / f);

	}
}

3714
static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
3715 3716 3717 3718 3719 3720 3721 3722 3723
			     			      u32 msr, int type, bool value)
{
	if (value)
		vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
	else
		vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
}

static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
3724
{
3725 3726 3727
	u8 mode = 0;

	if (cpu_has_secondary_exec_ctrls() &&
3728
	    (secondary_exec_controls_get(to_vmx(vcpu)) &
3729 3730 3731 3732 3733 3734 3735
	     SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
		mode |= MSR_BITMAP_MODE_X2APIC;
		if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
			mode |= MSR_BITMAP_MODE_X2APIC_APICV;
	}

	return mode;
3736 3737
}

3738 3739
static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
					 u8 mode)
3740
{
3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759
	int msr;

	for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
		unsigned word = msr / BITS_PER_LONG;
		msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
		msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
	}

	if (mode & MSR_BITMAP_MODE_X2APIC) {
		/*
		 * TPR reads and writes can be virtualized even if virtual interrupt
		 * delivery is not in use.
		 */
		vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
		if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
			vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
			vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
			vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
		}
3760
	}
3761 3762
}

3763
void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
	u8 mode = vmx_msr_bitmap_mode(vcpu);
	u8 changed = mode ^ vmx->msr_bitmap_mode;

	if (!changed)
		return;

	if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
		vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);

	vmx->msr_bitmap_mode = mode;
}

3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800
void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
{
	unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
	bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
	u32 i;

	vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
							MSR_TYPE_RW, flag);
	vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
							MSR_TYPE_RW, flag);
	vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
							MSR_TYPE_RW, flag);
	vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
							MSR_TYPE_RW, flag);
	for (i = 0; i < vmx->pt_desc.addr_range; i++) {
		vmx_set_intercept_for_msr(msr_bitmap,
			MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
		vmx_set_intercept_for_msr(msr_bitmap,
			MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
	}
}

3801 3802 3803 3804 3805 3806 3807 3808 3809
static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	void *vapic_page;
	u32 vppr;
	int rvi;

	if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
		!nested_cpu_has_vid(get_vmcs12(vcpu)) ||
3810
		WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
3811 3812
		return false;

3813
	rvi = vmx_get_rvi();
3814

3815
	vapic_page = vmx->nested.virtual_apic_map.hva;
3816 3817 3818 3819 3820
	vppr = *((u32 *)(vapic_page + APIC_PROCPRI));

	return ((rvi & 0xf0) > (vppr & 0xf0));
}

3821 3822
static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
						     bool nested)
3823 3824
{
#ifdef CONFIG_SMP
3825 3826
	int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;

3827
	if (vcpu->mode == IN_GUEST_MODE) {
3828
		/*
3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843
		 * The vector of interrupt to be delivered to vcpu had
		 * been set in PIR before this function.
		 *
		 * Following cases will be reached in this block, and
		 * we always send a notification event in all cases as
		 * explained below.
		 *
		 * Case 1: vcpu keeps in non-root mode. Sending a
		 * notification event posts the interrupt to vcpu.
		 *
		 * Case 2: vcpu exits to root mode and is still
		 * runnable. PIR will be synced to vIRR before the
		 * next vcpu entry. Sending a notification event in
		 * this case has no effect, as vcpu is not in root
		 * mode.
3844
		 *
3845 3846 3847 3848 3849 3850
		 * Case 3: vcpu exits to root mode and is blocked.
		 * vcpu_block() has already synced PIR to vIRR and
		 * never blocks vcpu if vIRR is not cleared. Therefore,
		 * a blocked vcpu here does not wait for any requested
		 * interrupts in PIR, and sending a notification event
		 * which has no effect is safe here.
3851 3852
		 */

3853
		apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
3854 3855 3856 3857 3858 3859
		return true;
	}
#endif
	return false;
}

3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872
static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
						int vector)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (is_guest_mode(vcpu) &&
	    vector == vmx->nested.posted_intr_nv) {
		/*
		 * If a posted intr is not recognized by hardware,
		 * we will accomplish it in the next vmentry.
		 */
		vmx->nested.pi_pending = true;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
3873 3874 3875
		/* the PIR and ON have been set by L1. */
		if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
			kvm_vcpu_kick(vcpu);
3876 3877 3878 3879
		return 0;
	}
	return -1;
}
3880 3881 3882 3883 3884 3885 3886
/*
 * Send interrupt to vcpu via posted interrupt way.
 * 1. If target vcpu is running(non-root mode), send posted interrupt
 * notification to vcpu and hardware will sync PIR to vIRR atomically.
 * 2. If target vcpu isn't running(root mode), kick it to pick up the
 * interrupt from PIR in next vmentry.
 */
3887
static int vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
3888 3889 3890 3891
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int r;

3892 3893
	r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
	if (!r)
3894 3895 3896 3897
		return 0;

	if (!vcpu->arch.apicv_active)
		return -1;
3898

3899
	if (pi_test_and_set_pir(vector, &vmx->pi_desc))
3900
		return 0;
3901

3902 3903
	/* If a previous notification has sent the IPI, nothing to do.  */
	if (pi_test_and_set_on(&vmx->pi_desc))
3904
		return 0;
3905

3906
	if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
3907
		kvm_vcpu_kick(vcpu);
3908 3909

	return 0;
3910 3911
}

3912 3913 3914 3915 3916 3917
/*
 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
 * will not change in the lifetime of the guest.
 * Note that host-state that does change is set elsewhere. E.g., host-state
 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
 */
3918
void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
3919 3920 3921
{
	u32 low32, high32;
	unsigned long tmpl;
3922
	unsigned long cr0, cr3, cr4;
3923

3924 3925 3926
	cr0 = read_cr0();
	WARN_ON(cr0 & X86_CR0_TS);
	vmcs_writel(HOST_CR0, cr0);  /* 22.2.3 */
3927 3928 3929 3930 3931

	/*
	 * Save the most likely value for this task's CR3 in the VMCS.
	 * We can't use __get_current_cr3_fast() because we're not atomic.
	 */
3932
	cr3 = __read_cr3();
3933
	vmcs_writel(HOST_CR3, cr3);		/* 22.2.3  FIXME: shadow tables */
3934
	vmx->loaded_vmcs->host_state.cr3 = cr3;
3935

3936
	/* Save the most likely value for this task's CR4 in the VMCS. */
3937
	cr4 = cr4_read_shadow();
3938
	vmcs_writel(HOST_CR4, cr4);			/* 22.2.3, 22.2.5 */
3939
	vmx->loaded_vmcs->host_state.cr4 = cr4;
3940

3941
	vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS);  /* 22.2.4 */
A
Avi Kivity 已提交
3942 3943 3944
#ifdef CONFIG_X86_64
	/*
	 * Load null selectors, so we can avoid reloading them in
3945 3946
	 * vmx_prepare_switch_to_host(), in case userspace uses
	 * the null selectors too (the expected case).
A
Avi Kivity 已提交
3947 3948 3949 3950
	 */
	vmcs_write16(HOST_DS_SELECTOR, 0);
	vmcs_write16(HOST_ES_SELECTOR, 0);
#else
3951 3952
	vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
	vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
A
Avi Kivity 已提交
3953
#endif
3954 3955 3956
	vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
	vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8);  /* 22.2.4 */

3957
	vmcs_writel(HOST_IDTR_BASE, host_idt_base);   /* 22.2.4 */
3958

3959
	vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
3960 3961 3962 3963 3964 3965 3966 3967 3968 3969

	rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
	vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
	rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
	vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl);   /* 22.2.3 */

	if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
		rdmsr(MSR_IA32_CR_PAT, low32, high32);
		vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
	}
3970

3971
	if (cpu_has_load_ia32_efer())
3972
		vmcs_write64(HOST_IA32_EFER, host_efer);
3973 3974
}

3975
void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
3976 3977 3978 3979
{
	vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
	if (enable_ept)
		vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
3980 3981 3982
	if (is_guest_mode(&vmx->vcpu))
		vmx->vcpu.arch.cr4_guest_owned_bits &=
			~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
3983 3984 3985
	vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
}

3986
u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
3987 3988 3989
{
	u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;

3990
	if (!kvm_vcpu_apicv_active(&vmx->vcpu))
3991
		pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
3992 3993 3994 3995

	if (!enable_vnmi)
		pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;

3996 3997 3998
	if (!enable_preemption_timer)
		pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;

3999 4000 4001
	return pin_based_exec_ctrl;
}

4002 4003 4004 4005
static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

4006
	pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
4007 4008
	if (cpu_has_secondary_exec_ctrls()) {
		if (kvm_vcpu_apicv_active(vcpu))
4009
			secondary_exec_controls_setbit(vmx,
4010 4011 4012
				      SECONDARY_EXEC_APIC_REGISTER_VIRT |
				      SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
		else
4013
			secondary_exec_controls_clearbit(vmx,
4014 4015 4016 4017 4018
					SECONDARY_EXEC_APIC_REGISTER_VIRT |
					SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
	}

	if (cpu_has_vmx_msr_bitmap())
4019
		vmx_update_msr_bitmap(vcpu);
4020 4021
}

4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048
u32 vmx_exec_control(struct vcpu_vmx *vmx)
{
	u32 exec_control = vmcs_config.cpu_based_exec_ctrl;

	if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
		exec_control &= ~CPU_BASED_MOV_DR_EXITING;

	if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
		exec_control &= ~CPU_BASED_TPR_SHADOW;
#ifdef CONFIG_X86_64
		exec_control |= CPU_BASED_CR8_STORE_EXITING |
				CPU_BASED_CR8_LOAD_EXITING;
#endif
	}
	if (!enable_ept)
		exec_control |= CPU_BASED_CR3_STORE_EXITING |
				CPU_BASED_CR3_LOAD_EXITING  |
				CPU_BASED_INVLPG_EXITING;
	if (kvm_mwait_in_guest(vmx->vcpu.kvm))
		exec_control &= ~(CPU_BASED_MWAIT_EXITING |
				CPU_BASED_MONITOR_EXITING);
	if (kvm_hlt_in_guest(vmx->vcpu.kvm))
		exec_control &= ~CPU_BASED_HLT_EXITING;
	return exec_control;
}


4049
static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
4050
{
4051 4052
	struct kvm_vcpu *vcpu = &vmx->vcpu;

4053
	u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
4054

4055
	if (vmx_pt_mode_is_system())
4056
		exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
4057
	if (!cpu_need_virtualize_apic_accesses(vcpu))
4058 4059 4060 4061 4062 4063 4064 4065 4066
		exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
	if (vmx->vpid == 0)
		exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
	if (!enable_ept) {
		exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
		enable_unrestricted_guest = 0;
	}
	if (!enable_unrestricted_guest)
		exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4067
	if (kvm_pause_in_guest(vmx->vcpu.kvm))
4068
		exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
4069
	if (!kvm_vcpu_apicv_active(vcpu))
4070 4071
		exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
				  SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4072
	exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
4073 4074 4075 4076 4077

	/* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
	 * in vmx_set_cr4.  */
	exec_control &= ~SECONDARY_EXEC_DESC;

4078 4079 4080 4081 4082 4083
	/* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
	   (handle_vmptrld).
	   We can NOT enable shadow_vmcs here because we don't have yet
	   a current VMCS12
	*/
	exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
K
Kai Huang 已提交
4084 4085 4086

	if (!enable_pml)
		exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
K
Kai Huang 已提交
4087

4088 4089 4090
	if (vmx_xsaves_supported()) {
		/* Exposing XSAVES only when XSAVE is exposed */
		bool xsaves_enabled =
4091
			boot_cpu_has(X86_FEATURE_XSAVE) &&
4092 4093 4094
			guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
			guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);

4095 4096
		vcpu->arch.xsaves_enabled = xsaves_enabled;

4097 4098 4099 4100 4101
		if (!xsaves_enabled)
			exec_control &= ~SECONDARY_EXEC_XSAVES;

		if (nested) {
			if (xsaves_enabled)
4102
				vmx->nested.msrs.secondary_ctls_high |=
4103 4104
					SECONDARY_EXEC_XSAVES;
			else
4105
				vmx->nested.msrs.secondary_ctls_high &=
4106 4107 4108 4109
					~SECONDARY_EXEC_XSAVES;
		}
	}

4110
	if (cpu_has_vmx_rdtscp()) {
4111 4112 4113 4114 4115 4116
		bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
		if (!rdtscp_enabled)
			exec_control &= ~SECONDARY_EXEC_RDTSCP;

		if (nested) {
			if (rdtscp_enabled)
4117
				vmx->nested.msrs.secondary_ctls_high |=
4118 4119
					SECONDARY_EXEC_RDTSCP;
			else
4120
				vmx->nested.msrs.secondary_ctls_high &=
4121 4122 4123 4124
					~SECONDARY_EXEC_RDTSCP;
		}
	}

4125
	if (cpu_has_vmx_invpcid()) {
4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137
		/* Exposing INVPCID only when PCID is exposed */
		bool invpcid_enabled =
			guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
			guest_cpuid_has(vcpu, X86_FEATURE_PCID);

		if (!invpcid_enabled) {
			exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
			guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
		}

		if (nested) {
			if (invpcid_enabled)
4138
				vmx->nested.msrs.secondary_ctls_high |=
4139 4140
					SECONDARY_EXEC_ENABLE_INVPCID;
			else
4141
				vmx->nested.msrs.secondary_ctls_high &=
4142 4143 4144 4145
					~SECONDARY_EXEC_ENABLE_INVPCID;
		}
	}

4146 4147 4148
	if (vmx_rdrand_supported()) {
		bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
		if (rdrand_enabled)
4149
			exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
4150 4151 4152

		if (nested) {
			if (rdrand_enabled)
4153
				vmx->nested.msrs.secondary_ctls_high |=
4154
					SECONDARY_EXEC_RDRAND_EXITING;
4155
			else
4156
				vmx->nested.msrs.secondary_ctls_high &=
4157
					~SECONDARY_EXEC_RDRAND_EXITING;
4158 4159 4160
		}
	}

4161 4162 4163
	if (vmx_rdseed_supported()) {
		bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
		if (rdseed_enabled)
4164
			exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
4165 4166 4167

		if (nested) {
			if (rdseed_enabled)
4168
				vmx->nested.msrs.secondary_ctls_high |=
4169
					SECONDARY_EXEC_RDSEED_EXITING;
4170
			else
4171
				vmx->nested.msrs.secondary_ctls_high &=
4172
					~SECONDARY_EXEC_RDSEED_EXITING;
4173 4174 4175
		}
	}

4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192
	if (vmx_waitpkg_supported()) {
		bool waitpkg_enabled =
			guest_cpuid_has(vcpu, X86_FEATURE_WAITPKG);

		if (!waitpkg_enabled)
			exec_control &= ~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;

		if (nested) {
			if (waitpkg_enabled)
				vmx->nested.msrs.secondary_ctls_high |=
					SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
			else
				vmx->nested.msrs.secondary_ctls_high &=
					~SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
		}
	}

4193
	vmx->secondary_exec_control = exec_control;
4194 4195
}

4196 4197 4198 4199 4200 4201
static void ept_set_mmio_spte_mask(void)
{
	/*
	 * EPT Misconfigurations can be generated if the value of bits 2:0
	 * of an EPT paging-structure entry is 110b (write/execute).
	 */
4202
	kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
4203
				   VMX_EPT_MISCONFIG_WX_VALUE, 0);
4204 4205
}

4206
#define VMX_XSS_EXIT_BITMAP 0
A
Avi Kivity 已提交
4207

4208
/*
4209 4210
 * Noting that the initialization of Guest-state Area of VMCS is in
 * vmx_vcpu_reset().
4211
 */
4212
static void init_vmcs(struct vcpu_vmx *vmx)
4213 4214
{
	if (nested)
4215
		nested_vmx_set_vmcs_shadowing_bitmap();
4216

S
Sheng Yang 已提交
4217
	if (cpu_has_vmx_msr_bitmap())
4218
		vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
S
Sheng Yang 已提交
4219

A
Avi Kivity 已提交
4220 4221 4222
	vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */

	/* Control */
4223
	pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
4224

4225
	exec_controls_set(vmx, vmx_exec_control(vmx));
A
Avi Kivity 已提交
4226

4227
	if (cpu_has_secondary_exec_ctrls()) {
4228
		vmx_compute_secondary_exec_control(vmx);
4229
		secondary_exec_controls_set(vmx, vmx->secondary_exec_control);
4230
	}
4231

4232
	if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
4233 4234 4235 4236 4237 4238
		vmcs_write64(EOI_EXIT_BITMAP0, 0);
		vmcs_write64(EOI_EXIT_BITMAP1, 0);
		vmcs_write64(EOI_EXIT_BITMAP2, 0);
		vmcs_write64(EOI_EXIT_BITMAP3, 0);

		vmcs_write16(GUEST_INTR_STATUS, 0);
4239

4240
		vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4241
		vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
4242 4243
	}

4244
	if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
4245
		vmcs_write32(PLE_GAP, ple_gap);
4246 4247
		vmx->ple_window = ple_window;
		vmx->ple_window_dirty = true;
4248 4249
	}

4250 4251
	vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
	vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
A
Avi Kivity 已提交
4252 4253
	vmcs_write32(CR3_TARGET_COUNT, 0);           /* 22.2.1 */

4254 4255
	vmcs_write16(HOST_FS_SELECTOR, 0);            /* 22.2.4 */
	vmcs_write16(HOST_GS_SELECTOR, 0);            /* 22.2.4 */
4256
	vmx_set_constant_host_state(vmx);
A
Avi Kivity 已提交
4257 4258 4259
	vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
	vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */

B
Bandan Das 已提交
4260 4261 4262
	if (cpu_has_vmx_vmfunc())
		vmcs_write64(VM_FUNCTION_CONTROL, 0);

4263 4264
	vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
4265
	vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
4266
	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
4267
	vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
A
Avi Kivity 已提交
4268

4269 4270
	if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
		vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
S
Sheng Yang 已提交
4271

4272
	vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
A
Avi Kivity 已提交
4273 4274

	/* 22.2.1, 20.8.1 */
4275
	vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
4276

4277 4278 4279
	vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
	vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);

4280
	set_cr4_guest_host_mask(vmx);
4281

4282 4283 4284
	if (vmx->vpid != 0)
		vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);

4285 4286 4287
	if (vmx_xsaves_supported())
		vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);

4288 4289 4290 4291
	if (enable_pml) {
		vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
		vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
	}
4292 4293 4294

	if (cpu_has_vmx_encls_vmexit())
		vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
4295

4296
	if (vmx_pt_mode_is_host_guest()) {
4297 4298 4299 4300 4301
		memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
		/* Bit[6~0] are forced to 1, writes are ignored. */
		vmx->pt_desc.guest.output_mask = 0x7F;
		vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
	}
4302 4303
}

4304
static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
4305 4306
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
4307
	struct msr_data apic_base_msr;
4308
	u64 cr0;
4309

4310
	vmx->rmode.vm86_active = 0;
4311
	vmx->spec_ctrl = 0;
4312

4313 4314
	vmx->msr_ia32_umwait_control = 0;

4315
	vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
4316
	vmx->hv_deadline_tsc = -1;
4317 4318 4319 4320 4321 4322 4323 4324 4325 4326
	kvm_set_cr8(vcpu, 0);

	if (!init_event) {
		apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
				     MSR_IA32_APICBASE_ENABLE;
		if (kvm_vcpu_is_reset_bsp(vcpu))
			apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
		apic_base_msr.host_initiated = true;
		kvm_set_apic_base(vcpu, &apic_base_msr);
	}
4327

A
Avi Kivity 已提交
4328 4329
	vmx_segment_cache_clear(vmx);

4330
	seg_setup(VCPU_SREG_CS);
4331
	vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
4332
	vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349

	seg_setup(VCPU_SREG_DS);
	seg_setup(VCPU_SREG_ES);
	seg_setup(VCPU_SREG_FS);
	seg_setup(VCPU_SREG_GS);
	seg_setup(VCPU_SREG_SS);

	vmcs_write16(GUEST_TR_SELECTOR, 0);
	vmcs_writel(GUEST_TR_BASE, 0);
	vmcs_write32(GUEST_TR_LIMIT, 0xffff);
	vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);

	vmcs_write16(GUEST_LDTR_SELECTOR, 0);
	vmcs_writel(GUEST_LDTR_BASE, 0);
	vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
	vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);

4350 4351 4352 4353 4354 4355
	if (!init_event) {
		vmcs_write32(GUEST_SYSENTER_CS, 0);
		vmcs_writel(GUEST_SYSENTER_ESP, 0);
		vmcs_writel(GUEST_SYSENTER_EIP, 0);
		vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
	}
4356

4357
	kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
4358
	kvm_rip_write(vcpu, 0xfff0);
4359 4360 4361 4362 4363 4364 4365

	vmcs_writel(GUEST_GDTR_BASE, 0);
	vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);

	vmcs_writel(GUEST_IDTR_BASE, 0);
	vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);

4366
	vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
4367
	vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4368
	vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4369 4370
	if (kvm_mpx_supported())
		vmcs_write64(GUEST_BNDCFGS, 0);
4371 4372 4373

	setup_msrs(vmx);

A
Avi Kivity 已提交
4374 4375
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);  /* 22.2.1 */

4376
	if (cpu_has_vmx_tpr_shadow() && !init_event) {
4377
		vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4378
		if (cpu_need_tpr_shadow(vcpu))
4379
			vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
4380
				     __pa(vcpu->arch.apic->regs));
4381 4382 4383
		vmcs_write32(TPR_THRESHOLD, 0);
	}

4384
	kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
A
Avi Kivity 已提交
4385

4386 4387
	cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
	vmx->vcpu.arch.cr0 = cr0;
4388
	vmx_set_cr0(vcpu, cr0); /* enter rmode */
4389
	vmx_set_cr4(vcpu, 0);
P
Paolo Bonzini 已提交
4390
	vmx_set_efer(vcpu, 0);
4391

4392
	update_exception_bitmap(vcpu);
A
Avi Kivity 已提交
4393

4394
	vpid_sync_context(vmx->vpid);
4395 4396
	if (init_event)
		vmx_clear_hlt(vcpu);
A
Avi Kivity 已提交
4397 4398
}

4399
static void enable_irq_window(struct kvm_vcpu *vcpu)
4400
{
4401
	exec_controls_setbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
4402 4403
}

4404
static void enable_nmi_window(struct kvm_vcpu *vcpu)
4405
{
4406
	if (!enable_vnmi ||
4407
	    vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4408 4409 4410
		enable_irq_window(vcpu);
		return;
	}
4411

4412
	exec_controls_setbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
4413 4414
}

4415
static void vmx_inject_irq(struct kvm_vcpu *vcpu)
4416
{
4417
	struct vcpu_vmx *vmx = to_vmx(vcpu);
4418 4419
	uint32_t intr;
	int irq = vcpu->arch.interrupt.nr;
4420

4421
	trace_kvm_inj_virq(irq);
F
Feng (Eric) Liu 已提交
4422

4423
	++vcpu->stat.irq_injections;
4424
	if (vmx->rmode.vm86_active) {
4425 4426 4427
		int inc_eip = 0;
		if (vcpu->arch.interrupt.soft)
			inc_eip = vcpu->arch.event_exit_inst_len;
4428
		kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
4429 4430
		return;
	}
4431 4432 4433 4434 4435 4436 4437 4438
	intr = irq | INTR_INFO_VALID_MASK;
	if (vcpu->arch.interrupt.soft) {
		intr |= INTR_TYPE_SOFT_INTR;
		vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
			     vmx->vcpu.arch.event_exit_inst_len);
	} else
		intr |= INTR_TYPE_EXT_INTR;
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
4439 4440

	vmx_clear_hlt(vcpu);
4441 4442
}

4443 4444
static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
{
J
Jan Kiszka 已提交
4445 4446
	struct vcpu_vmx *vmx = to_vmx(vcpu);

4447
	if (!enable_vnmi) {
4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459
		/*
		 * Tracking the NMI-blocked state in software is built upon
		 * finding the next open IRQ window. This, in turn, depends on
		 * well-behaving guests: They have to keep IRQs disabled at
		 * least as long as the NMI handler runs. Otherwise we may
		 * cause NMI nesting, maybe breaking the guest. But as this is
		 * highly unlikely, we can live with the residual risk.
		 */
		vmx->loaded_vmcs->soft_vnmi_blocked = 1;
		vmx->loaded_vmcs->vnmi_blocked_time = 0;
	}

4460 4461
	++vcpu->stat.nmi_injections;
	vmx->loaded_vmcs->nmi_known_unmasked = false;
4462

4463
	if (vmx->rmode.vm86_active) {
4464
		kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
J
Jan Kiszka 已提交
4465 4466
		return;
	}
4467

4468 4469
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
			INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
4470 4471

	vmx_clear_hlt(vcpu);
4472 4473
}

4474
bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
4475
{
4476 4477 4478
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	bool masked;

4479
	if (!enable_vnmi)
4480
		return vmx->loaded_vmcs->soft_vnmi_blocked;
4481
	if (vmx->loaded_vmcs->nmi_known_unmasked)
4482
		return false;
4483 4484 4485
	masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
	vmx->loaded_vmcs->nmi_known_unmasked = !masked;
	return masked;
J
Jan Kiszka 已提交
4486 4487
}

4488
void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
J
Jan Kiszka 已提交
4489 4490 4491
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

4492
	if (!enable_vnmi) {
4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505
		if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
			vmx->loaded_vmcs->soft_vnmi_blocked = masked;
			vmx->loaded_vmcs->vnmi_blocked_time = 0;
		}
	} else {
		vmx->loaded_vmcs->nmi_known_unmasked = !masked;
		if (masked)
			vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
				      GUEST_INTR_STATE_NMI);
		else
			vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
					GUEST_INTR_STATE_NMI);
	}
J
Jan Kiszka 已提交
4506 4507
}

4508 4509
static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
{
4510 4511
	if (to_vmx(vcpu)->nested.nested_run_pending)
		return 0;
4512

4513
	if (!enable_vnmi &&
4514 4515 4516
	    to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
		return 0;

4517 4518 4519 4520 4521
	return	!(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
		  (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
		   | GUEST_INTR_STATE_NMI));
}

4522 4523
static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
{
4524 4525 4526 4527 4528 4529 4530
	if (to_vmx(vcpu)->nested.nested_run_pending)
		return false;

	if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
		return true;

	return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
4531 4532
		!(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
			(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
4533 4534
}

4535 4536 4537 4538
static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
{
	int ret;

4539 4540 4541
	if (enable_unrestricted_guest)
		return 0;

4542 4543 4544 4545 4546
	mutex_lock(&kvm->slots_lock);
	ret = __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
				      PAGE_SIZE * 3);
	mutex_unlock(&kvm->slots_lock);

4547 4548
	if (ret)
		return ret;
4549
	to_kvm_vmx(kvm)->tss_addr = addr;
4550
	return init_rmode_tss(kvm);
4551 4552
}

4553 4554
static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
{
4555
	to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
4556 4557 4558
	return 0;
}

4559
static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
A
Avi Kivity 已提交
4560
{
4561 4562
	switch (vec) {
	case BP_VECTOR:
4563 4564 4565 4566 4567 4568
		/*
		 * Update instruction length as we may reinject the exception
		 * from user space while in guest debugging mode.
		 */
		to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
			vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
J
Jan Kiszka 已提交
4569
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
4570 4571 4572 4573 4574 4575
			return false;
		/* fall through */
	case DB_VECTOR:
		if (vcpu->guest_debug &
			(KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
			return false;
J
Jan Kiszka 已提交
4576 4577
		/* fall through */
	case DE_VECTOR:
4578 4579 4580 4581 4582 4583 4584
	case OF_VECTOR:
	case BR_VECTOR:
	case UD_VECTOR:
	case DF_VECTOR:
	case SS_VECTOR:
	case GP_VECTOR:
	case MF_VECTOR:
4585
		return true;
4586
	}
4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597
	return false;
}

static int handle_rmode_exception(struct kvm_vcpu *vcpu,
				  int vec, u32 err_code)
{
	/*
	 * Instruction with address size override prefix opcode 0x67
	 * Cause the #SS fault with 0 error code in VM86 mode.
	 */
	if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
4598
		if (kvm_emulate_instruction(vcpu, 0)) {
4599 4600
			if (vcpu->arch.halt_request) {
				vcpu->arch.halt_request = 0;
4601
				return kvm_vcpu_halt(vcpu);
4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614
			}
			return 1;
		}
		return 0;
	}

	/*
	 * Forward all other exceptions that are valid in real mode.
	 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
	 *        the required debugging infrastructure rework.
	 */
	kvm_queue_exception(vcpu, vec);
	return 1;
A
Avi Kivity 已提交
4615 4616
}

A
Andi Kleen 已提交
4617 4618 4619 4620 4621 4622 4623 4624 4625
/*
 * Trigger machine check on the host. We assume all the MSRs are already set up
 * by the CPU and that we still run on the same CPU as the MCE occurred on.
 * We pass a fake environment to the machine check handler because we want
 * the guest to be always treated like user space, no matter what context
 * it used internally.
 */
static void kvm_machine_check(void)
{
4626
#if defined(CONFIG_X86_MCE)
A
Andi Kleen 已提交
4627 4628 4629 4630 4631 4632 4633 4634 4635
	struct pt_regs regs = {
		.cs = 3, /* Fake ring 3 no matter what the guest ran on */
		.flags = X86_EFLAGS_IF,
	};

	do_machine_check(&regs, 0);
#endif
}

A
Avi Kivity 已提交
4636
static int handle_machine_check(struct kvm_vcpu *vcpu)
A
Andi Kleen 已提交
4637
{
4638
	/* handled by vmx_vcpu_run() */
A
Andi Kleen 已提交
4639 4640 4641
	return 1;
}

4642
static int handle_exception_nmi(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
4643
{
4644
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
4645
	struct kvm_run *kvm_run = vcpu->run;
J
Jan Kiszka 已提交
4646
	u32 intr_info, ex_no, error_code;
4647
	unsigned long cr2, rip, dr6;
A
Avi Kivity 已提交
4648 4649
	u32 vect_info;

4650
	vect_info = vmx->idt_vectoring_info;
4651
	intr_info = vmx->exit_intr_info;
A
Avi Kivity 已提交
4652

4653
	if (is_machine_check(intr_info) || is_nmi(intr_info))
4654
		return 1; /* handled by handle_exception_nmi_irqoff() */
4655

W
Wanpeng Li 已提交
4656 4657
	if (is_invalid_opcode(intr_info))
		return handle_ud(vcpu);
4658

A
Avi Kivity 已提交
4659
	error_code = 0;
4660
	if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
A
Avi Kivity 已提交
4661
		error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
4662

4663 4664
	if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
		WARN_ON_ONCE(!enable_vmware_backdoor);
4665 4666 4667 4668 4669 4670 4671 4672 4673 4674

		/*
		 * VMware backdoor emulation on #GP interception only handles
		 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
		 * error code on #GP.
		 */
		if (error_code) {
			kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
			return 1;
		}
4675
		return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
4676 4677
	}

4678 4679 4680 4681 4682 4683 4684 4685 4686
	/*
	 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
	 * MMIO, it is better to report an internal error.
	 * See the comments in vmx_handle_exit.
	 */
	if ((vect_info & VECTORING_INFO_VALID_MASK) &&
	    !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4687
		vcpu->run->internal.ndata = 3;
4688 4689
		vcpu->run->internal.data[0] = vect_info;
		vcpu->run->internal.data[1] = intr_info;
4690
		vcpu->run->internal.data[2] = error_code;
4691 4692 4693
		return 0;
	}

A
Avi Kivity 已提交
4694 4695
	if (is_page_fault(intr_info)) {
		cr2 = vmcs_readl(EXIT_QUALIFICATION);
4696 4697
		/* EPT won't cause page fault directly */
		WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
4698
		return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
A
Avi Kivity 已提交
4699 4700
	}

J
Jan Kiszka 已提交
4701
	ex_no = intr_info & INTR_INFO_VECTOR_MASK;
4702 4703 4704 4705

	if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
		return handle_rmode_exception(vcpu, ex_no, error_code);

4706
	switch (ex_no) {
4707 4708 4709
	case AC_VECTOR:
		kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
		return 1;
4710 4711 4712 4713
	case DB_VECTOR:
		dr6 = vmcs_readl(EXIT_QUALIFICATION);
		if (!(vcpu->guest_debug &
		      (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
4714
			vcpu->arch.dr6 &= ~DR_TRAP_BITS;
4715
			vcpu->arch.dr6 |= dr6 | DR6_RTM;
4716
			if (is_icebp(intr_info))
4717
				WARN_ON(!skip_emulated_instruction(vcpu));
4718

4719 4720 4721 4722 4723 4724 4725
			kvm_queue_exception(vcpu, DB_VECTOR);
			return 1;
		}
		kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
		kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
		/* fall through */
	case BP_VECTOR:
4726 4727 4728 4729 4730 4731 4732
		/*
		 * Update instruction length as we may reinject #BP from
		 * user space while in guest debugging mode. Reading it for
		 * #DB as well causes no harm, it is not used in that case.
		 */
		vmx->vcpu.arch.event_exit_inst_len =
			vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
A
Avi Kivity 已提交
4733
		kvm_run->exit_reason = KVM_EXIT_DEBUG;
4734
		rip = kvm_rip_read(vcpu);
J
Jan Kiszka 已提交
4735 4736
		kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
		kvm_run->debug.arch.exception = ex_no;
4737 4738
		break;
	default:
J
Jan Kiszka 已提交
4739 4740 4741
		kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
		kvm_run->ex.exception = ex_no;
		kvm_run->ex.error_code = error_code;
4742
		break;
A
Avi Kivity 已提交
4743 4744 4745 4746
	}
	return 0;
}

4747
static __always_inline int handle_external_interrupt(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
4748
{
A
Avi Kivity 已提交
4749
	++vcpu->stat.irq_exits;
A
Avi Kivity 已提交
4750 4751 4752
	return 1;
}

A
Avi Kivity 已提交
4753
static int handle_triple_fault(struct kvm_vcpu *vcpu)
4754
{
A
Avi Kivity 已提交
4755
	vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
4756
	vcpu->mmio_needed = 0;
4757 4758
	return 0;
}
A
Avi Kivity 已提交
4759

A
Avi Kivity 已提交
4760
static int handle_io(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
4761
{
4762
	unsigned long exit_qualification;
4763
	int size, in, string;
4764
	unsigned port;
A
Avi Kivity 已提交
4765

4766
	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4767
	string = (exit_qualification & 16) != 0;
4768

4769
	++vcpu->stat.io_exits;
4770

4771
	if (string)
4772
		return kvm_emulate_instruction(vcpu, 0);
4773

4774 4775
	port = exit_qualification >> 16;
	size = (exit_qualification & 7) + 1;
4776
	in = (exit_qualification & 8) != 0;
4777

4778
	return kvm_fast_pio(vcpu, size, port, in);
A
Avi Kivity 已提交
4779 4780
}

I
Ingo Molnar 已提交
4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791
static void
vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
{
	/*
	 * Patch in the VMCALL instruction:
	 */
	hypercall[0] = 0x0f;
	hypercall[1] = 0x01;
	hypercall[2] = 0xc1;
}

G
Guo Chao 已提交
4792
/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
4793 4794 4795
static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
{
	if (is_guest_mode(vcpu)) {
4796 4797 4798
		struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
		unsigned long orig_val = val;

4799 4800 4801
		/*
		 * We get here when L2 changed cr0 in a way that did not change
		 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
4802 4803 4804 4805
		 * but did change L0 shadowed bits. So we first calculate the
		 * effective cr0 value that L1 would like to write into the
		 * hardware. It consists of the L2-owned bits from the new
		 * value combined with the L1-owned bits from L1's guest_cr0.
4806
		 */
4807 4808 4809
		val = (val & ~vmcs12->cr0_guest_host_mask) |
			(vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);

4810
		if (!nested_guest_cr0_valid(vcpu, val))
4811
			return 1;
4812 4813 4814 4815

		if (kvm_set_cr0(vcpu, val))
			return 1;
		vmcs_writel(CR0_READ_SHADOW, orig_val);
4816
		return 0;
4817 4818
	} else {
		if (to_vmx(vcpu)->nested.vmxon &&
4819
		    !nested_host_cr0_valid(vcpu, val))
4820
			return 1;
4821

4822
		return kvm_set_cr0(vcpu, val);
4823
	}
4824 4825 4826 4827 4828
}

static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
{
	if (is_guest_mode(vcpu)) {
4829 4830 4831 4832 4833 4834 4835
		struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
		unsigned long orig_val = val;

		/* analogously to handle_set_cr0 */
		val = (val & ~vmcs12->cr4_guest_host_mask) |
			(vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
		if (kvm_set_cr4(vcpu, val))
4836
			return 1;
4837
		vmcs_writel(CR4_READ_SHADOW, orig_val);
4838 4839 4840 4841 4842
		return 0;
	} else
		return kvm_set_cr4(vcpu, val);
}

4843 4844 4845
static int handle_desc(struct kvm_vcpu *vcpu)
{
	WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
4846
	return kvm_emulate_instruction(vcpu, 0);
4847 4848
}

A
Avi Kivity 已提交
4849
static int handle_cr(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
4850
{
4851
	unsigned long exit_qualification, val;
A
Avi Kivity 已提交
4852 4853
	int cr;
	int reg;
4854
	int err;
4855
	int ret;
A
Avi Kivity 已提交
4856

4857
	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
A
Avi Kivity 已提交
4858 4859 4860 4861
	cr = exit_qualification & 15;
	reg = (exit_qualification >> 8) & 15;
	switch ((exit_qualification >> 4) & 3) {
	case 0: /* mov to cr */
4862
		val = kvm_register_readl(vcpu, reg);
4863
		trace_kvm_cr_write(cr, val);
A
Avi Kivity 已提交
4864 4865
		switch (cr) {
		case 0:
4866
			err = handle_set_cr0(vcpu, val);
4867
			return kvm_complete_insn_gp(vcpu, err);
A
Avi Kivity 已提交
4868
		case 3:
4869
			WARN_ON_ONCE(enable_unrestricted_guest);
4870
			err = kvm_set_cr3(vcpu, val);
4871
			return kvm_complete_insn_gp(vcpu, err);
A
Avi Kivity 已提交
4872
		case 4:
4873
			err = handle_set_cr4(vcpu, val);
4874
			return kvm_complete_insn_gp(vcpu, err);
4875 4876
		case 8: {
				u8 cr8_prev = kvm_get_cr8(vcpu);
4877
				u8 cr8 = (u8)val;
A
Andre Przywara 已提交
4878
				err = kvm_set_cr8(vcpu, cr8);
4879
				ret = kvm_complete_insn_gp(vcpu, err);
4880
				if (lapic_in_kernel(vcpu))
4881
					return ret;
4882
				if (cr8_prev <= cr8)
4883 4884 4885 4886 4887 4888
					return ret;
				/*
				 * TODO: we might be squashing a
				 * KVM_GUESTDBG_SINGLESTEP-triggered
				 * KVM_EXIT_DEBUG here.
				 */
A
Avi Kivity 已提交
4889
				vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
4890 4891
				return 0;
			}
4892
		}
A
Avi Kivity 已提交
4893
		break;
4894
	case 2: /* clts */
4895 4896
		WARN_ONCE(1, "Guest should always own CR0.TS");
		vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
4897
		trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
4898
		return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
4899 4900 4901
	case 1: /*mov from cr*/
		switch (cr) {
		case 3:
4902
			WARN_ON_ONCE(enable_unrestricted_guest);
4903 4904 4905
			val = kvm_read_cr3(vcpu);
			kvm_register_write(vcpu, reg, val);
			trace_kvm_cr_read(cr, val);
4906
			return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
4907
		case 8:
4908 4909 4910
			val = kvm_get_cr8(vcpu);
			kvm_register_write(vcpu, reg, val);
			trace_kvm_cr_read(cr, val);
4911
			return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
4912 4913 4914
		}
		break;
	case 3: /* lmsw */
4915
		val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
4916
		trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
4917
		kvm_lmsw(vcpu, val);
A
Avi Kivity 已提交
4918

4919
		return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
4920 4921 4922
	default:
		break;
	}
A
Avi Kivity 已提交
4923
	vcpu->run->exit_reason = 0;
4924
	vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
A
Avi Kivity 已提交
4925 4926 4927 4928
	       (int)(exit_qualification >> 4) & 3, cr);
	return 0;
}

A
Avi Kivity 已提交
4929
static int handle_dr(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
4930
{
4931
	unsigned long exit_qualification;
4932 4933 4934 4935 4936 4937 4938 4939
	int dr, dr7, reg;

	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	dr = exit_qualification & DEBUG_REG_ACCESS_NUM;

	/* First, if DR does not exist, trigger UD */
	if (!kvm_require_dr(vcpu, dr))
		return 1;
A
Avi Kivity 已提交
4940

4941
	/* Do not handle if the CPL > 0, will trigger GP on re-entry */
4942 4943
	if (!kvm_require_cpl(vcpu, 0))
		return 1;
4944 4945
	dr7 = vmcs_readl(GUEST_DR7);
	if (dr7 & DR7_GD) {
4946 4947 4948 4949 4950 4951
		/*
		 * As the vm-exit takes precedence over the debug trap, we
		 * need to emulate the latter, either for the host or the
		 * guest debugging itself.
		 */
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
A
Avi Kivity 已提交
4952
			vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
4953
			vcpu->run->debug.arch.dr7 = dr7;
4954
			vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
A
Avi Kivity 已提交
4955 4956
			vcpu->run->debug.arch.exception = DB_VECTOR;
			vcpu->run->exit_reason = KVM_EXIT_DEBUG;
4957 4958
			return 0;
		} else {
4959
			vcpu->arch.dr6 &= ~DR_TRAP_BITS;
4960
			vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
4961 4962 4963 4964 4965
			kvm_queue_exception(vcpu, DB_VECTOR);
			return 1;
		}
	}

4966
	if (vcpu->guest_debug == 0) {
4967
		exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
4968 4969 4970 4971 4972 4973 4974 4975 4976 4977

		/*
		 * No more DR vmexits; force a reload of the debug registers
		 * and reenter on this instruction.  The next vmexit will
		 * retrieve the full state of the debug registers.
		 */
		vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
		return 1;
	}

4978 4979
	reg = DEBUG_REG_ACCESS_REG(exit_qualification);
	if (exit_qualification & TYPE_MOV_FROM_DR) {
4980
		unsigned long val;
4981 4982 4983 4984

		if (kvm_get_dr(vcpu, dr, &val))
			return 1;
		kvm_register_write(vcpu, reg, val);
4985
	} else
4986
		if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
4987 4988
			return 1;

4989
	return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
4990 4991
}

J
Jan Kiszka 已提交
4992 4993 4994 4995 4996 4997 4998 4999 5000
static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.dr6;
}

static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
{
}

5001 5002 5003 5004 5005 5006 5007 5008 5009 5010
static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
{
	get_debugreg(vcpu->arch.db[0], 0);
	get_debugreg(vcpu->arch.db[1], 1);
	get_debugreg(vcpu->arch.db[2], 2);
	get_debugreg(vcpu->arch.db[3], 3);
	get_debugreg(vcpu->arch.dr6, 6);
	vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);

	vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
5011
	exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
5012 5013
}

5014 5015 5016 5017 5018
static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
{
	vmcs_writel(GUEST_DR7, val);
}

A
Avi Kivity 已提交
5019
static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
5020
{
5021
	kvm_apic_update_ppr(vcpu);
5022 5023 5024
	return 1;
}

A
Avi Kivity 已提交
5025
static int handle_interrupt_window(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5026
{
5027
	exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
F
Feng (Eric) Liu 已提交
5028

5029 5030
	kvm_make_request(KVM_REQ_EVENT, vcpu);

5031
	++vcpu->stat.irq_window_exits;
A
Avi Kivity 已提交
5032 5033 5034
	return 1;
}

A
Avi Kivity 已提交
5035
static int handle_vmcall(struct kvm_vcpu *vcpu)
5036
{
5037
	return kvm_emulate_hypercall(vcpu);
5038 5039
}

5040 5041
static int handle_invd(struct kvm_vcpu *vcpu)
{
5042
	return kvm_emulate_instruction(vcpu, 0);
5043 5044
}

A
Avi Kivity 已提交
5045
static int handle_invlpg(struct kvm_vcpu *vcpu)
M
Marcelo Tosatti 已提交
5046
{
5047
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
M
Marcelo Tosatti 已提交
5048 5049

	kvm_mmu_invlpg(vcpu, exit_qualification);
5050
	return kvm_skip_emulated_instruction(vcpu);
M
Marcelo Tosatti 已提交
5051 5052
}

A
Avi Kivity 已提交
5053 5054 5055 5056 5057
static int handle_rdpmc(struct kvm_vcpu *vcpu)
{
	int err;

	err = kvm_rdpmc(vcpu);
5058
	return kvm_complete_insn_gp(vcpu, err);
A
Avi Kivity 已提交
5059 5060
}

A
Avi Kivity 已提交
5061
static int handle_wbinvd(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
5062
{
5063
	return kvm_emulate_wbinvd(vcpu);
E
Eddie Dong 已提交
5064 5065
}

5066 5067 5068
static int handle_xsetbv(struct kvm_vcpu *vcpu)
{
	u64 new_bv = kvm_read_edx_eax(vcpu);
5069
	u32 index = kvm_rcx_read(vcpu);
5070 5071

	if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5072
		return kvm_skip_emulated_instruction(vcpu);
5073 5074 5075
	return 1;
}

A
Avi Kivity 已提交
5076
static int handle_apic_access(struct kvm_vcpu *vcpu)
5077
{
5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091
	if (likely(fasteoi)) {
		unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
		int access_type, offset;

		access_type = exit_qualification & APIC_ACCESS_TYPE;
		offset = exit_qualification & APIC_ACCESS_OFFSET;
		/*
		 * Sane guest uses MOV to write EOI, with written value
		 * not cared. So make a short-circuit here by avoiding
		 * heavy instruction emulation.
		 */
		if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
		    (offset == APIC_EOI)) {
			kvm_lapic_set_eoi(vcpu);
5092
			return kvm_skip_emulated_instruction(vcpu);
5093 5094
		}
	}
5095
	return kvm_emulate_instruction(vcpu, 0);
5096 5097
}

5098 5099 5100 5101 5102 5103 5104 5105 5106 5107
static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
{
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	int vector = exit_qualification & 0xff;

	/* EOI-induced VM exit is trap-like and thus no need to adjust IP */
	kvm_apic_set_eoi_accelerated(vcpu, vector);
	return 1;
}

5108 5109 5110 5111 5112 5113 5114 5115 5116 5117
static int handle_apic_write(struct kvm_vcpu *vcpu)
{
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	u32 offset = exit_qualification & 0xfff;

	/* APIC-write VM exit is trap-like and thus no need to adjust IP */
	kvm_apic_write_nodecode(vcpu, offset);
	return 1;
}

A
Avi Kivity 已提交
5118
static int handle_task_switch(struct kvm_vcpu *vcpu)
5119
{
J
Jan Kiszka 已提交
5120
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5121
	unsigned long exit_qualification;
5122 5123
	bool has_error_code = false;
	u32 error_code = 0;
5124
	u16 tss_selector;
5125
	int reason, type, idt_v, idt_index;
5126 5127

	idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
5128
	idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
5129
	type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
5130 5131 5132 5133

	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);

	reason = (u32)exit_qualification >> 30;
5134 5135 5136 5137
	if (reason == TASK_SWITCH_GATE && idt_v) {
		switch (type) {
		case INTR_TYPE_NMI_INTR:
			vcpu->arch.nmi_injected = false;
5138
			vmx_set_nmi_mask(vcpu, true);
5139 5140
			break;
		case INTR_TYPE_EXT_INTR:
5141
		case INTR_TYPE_SOFT_INTR:
5142 5143 5144
			kvm_clear_interrupt_queue(vcpu);
			break;
		case INTR_TYPE_HARD_EXCEPTION:
5145 5146 5147 5148 5149 5150 5151
			if (vmx->idt_vectoring_info &
			    VECTORING_INFO_DELIVER_CODE_MASK) {
				has_error_code = true;
				error_code =
					vmcs_read32(IDT_VECTORING_ERROR_CODE);
			}
			/* fall through */
5152 5153 5154 5155 5156 5157
		case INTR_TYPE_SOFT_EXCEPTION:
			kvm_clear_exception_queue(vcpu);
			break;
		default:
			break;
		}
J
Jan Kiszka 已提交
5158
	}
5159 5160
	tss_selector = exit_qualification;

5161 5162 5163
	if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
		       type != INTR_TYPE_EXT_INTR &&
		       type != INTR_TYPE_NMI_INTR))
5164
		WARN_ON(!skip_emulated_instruction(vcpu));
5165

5166 5167 5168 5169
	/*
	 * TODO: What about debug traps on tss switch?
	 *       Are we supposed to inject them and update dr6?
	 */
5170 5171
	return kvm_task_switch(vcpu, tss_selector,
			       type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
5172
			       reason, has_error_code, error_code);
5173 5174
}

A
Avi Kivity 已提交
5175
static int handle_ept_violation(struct kvm_vcpu *vcpu)
5176
{
5177
	unsigned long exit_qualification;
5178
	gpa_t gpa;
5179
	u64 error_code;
5180

5181
	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5182

5183 5184 5185 5186 5187 5188
	/*
	 * EPT violation happened while executing iret from NMI,
	 * "blocked by NMI" bit has to be set before next VM entry.
	 * There are errata that may cause this bit to not be set:
	 * AAK134, BY25.
	 */
5189
	if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
5190
			enable_vnmi &&
5191
			(exit_qualification & INTR_INFO_UNBLOCK_NMI))
5192 5193
		vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);

5194
	gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5195
	trace_kvm_page_fault(gpa, exit_qualification);
5196

5197
	/* Is it a read fault? */
5198
	error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
5199 5200
		     ? PFERR_USER_MASK : 0;
	/* Is it a write fault? */
5201
	error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
5202 5203
		      ? PFERR_WRITE_MASK : 0;
	/* Is it a fetch fault? */
5204
	error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
5205 5206 5207 5208 5209 5210
		      ? PFERR_FETCH_MASK : 0;
	/* ept page table entry is present? */
	error_code |= (exit_qualification &
		       (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
			EPT_VIOLATION_EXECUTABLE))
		      ? PFERR_PRESENT_MASK : 0;
5211

5212 5213
	error_code |= (exit_qualification & 0x100) != 0 ?
	       PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
5214 5215

	vcpu->arch.exit_qualification = exit_qualification;
5216
	return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
5217 5218
}

A
Avi Kivity 已提交
5219
static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
5220 5221 5222
{
	gpa_t gpa;

5223 5224 5225 5226
	/*
	 * A nested guest cannot optimize MMIO vmexits, because we have an
	 * nGPA here instead of the required GPA.
	 */
5227
	gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5228 5229
	if (!is_guest_mode(vcpu) &&
	    !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
J
Jason Wang 已提交
5230
		trace_kvm_fast_mmio(gpa);
5231
		return kvm_skip_emulated_instruction(vcpu);
5232
	}
5233

5234
	return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
5235 5236
}

A
Avi Kivity 已提交
5237
static int handle_nmi_window(struct kvm_vcpu *vcpu)
5238
{
5239
	WARN_ON_ONCE(!enable_vnmi);
5240
	exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
5241
	++vcpu->stat.nmi_window_exits;
5242
	kvm_make_request(KVM_REQ_EVENT, vcpu);
5243 5244 5245 5246

	return 1;
}

5247
static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
5248
{
5249
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5250
	bool intr_window_requested;
5251
	unsigned count = 130;
5252

5253 5254 5255 5256 5257 5258 5259
	/*
	 * We should never reach the point where we are emulating L2
	 * due to invalid guest state as that means we incorrectly
	 * allowed a nested VMEntry with an invalid vmcs12.
	 */
	WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);

5260
	intr_window_requested = exec_controls_get(vmx) &
5261
				CPU_BASED_INTR_WINDOW_EXITING;
5262

5263
	while (vmx->emulation_required && count-- != 0) {
5264
		if (intr_window_requested && vmx_interrupt_allowed(vcpu))
5265 5266
			return handle_interrupt_window(&vmx->vcpu);

5267
		if (kvm_test_request(KVM_REQ_EVENT, vcpu))
5268 5269
			return 1;

5270
		if (!kvm_emulate_instruction(vcpu, 0))
5271
			return 0;
5272

5273
		if (vmx->emulation_required && !vmx->rmode.vm86_active &&
5274 5275 5276 5277 5278 5279 5280
		    vcpu->arch.exception.pending) {
			vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
			vcpu->run->internal.suberror =
						KVM_INTERNAL_ERROR_EMULATION;
			vcpu->run->internal.ndata = 0;
			return 0;
		}
5281

5282 5283
		if (vcpu->arch.halt_request) {
			vcpu->arch.halt_request = 0;
5284
			return kvm_vcpu_halt(vcpu);
5285 5286
		}

5287 5288 5289 5290
		/*
		 * Note, return 1 and not 0, vcpu_run() is responsible for
		 * morphing the pending signal into the proper return code.
		 */
5291
		if (signal_pending(current))
5292 5293
			return 1;

5294 5295 5296 5297
		if (need_resched())
			schedule();
	}

5298
	return 1;
R
Radim Krčmář 已提交
5299 5300 5301 5302 5303
}

static void grow_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5304
	unsigned int old = vmx->ple_window;
R
Radim Krčmář 已提交
5305

5306 5307 5308
	vmx->ple_window = __grow_ple_window(old, ple_window,
					    ple_window_grow,
					    ple_window_max);
R
Radim Krčmář 已提交
5309

P
Peter Xu 已提交
5310
	if (vmx->ple_window != old) {
R
Radim Krčmář 已提交
5311
		vmx->ple_window_dirty = true;
P
Peter Xu 已提交
5312 5313 5314
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    vmx->ple_window, old);
	}
R
Radim Krčmář 已提交
5315 5316 5317 5318 5319
}

static void shrink_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5320
	unsigned int old = vmx->ple_window;
R
Radim Krčmář 已提交
5321

5322 5323 5324
	vmx->ple_window = __shrink_ple_window(old, ple_window,
					      ple_window_shrink,
					      ple_window);
R
Radim Krčmář 已提交
5325

P
Peter Xu 已提交
5326
	if (vmx->ple_window != old) {
R
Radim Krčmář 已提交
5327
		vmx->ple_window_dirty = true;
P
Peter Xu 已提交
5328 5329 5330
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    vmx->ple_window, old);
	}
R
Radim Krčmář 已提交
5331 5332
}

5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351
/*
 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
 */
static void wakeup_handler(void)
{
	struct kvm_vcpu *vcpu;
	int cpu = smp_processor_id();

	spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
	list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
			blocked_vcpu_list) {
		struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);

		if (pi_test_on(pi_desc) == 1)
			kvm_vcpu_kick(vcpu);
	}
	spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
}

P
Peng Hao 已提交
5352
static void vmx_enable_tdp(void)
5353 5354 5355 5356 5357 5358
{
	kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
		enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
		enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
		0ull, VMX_EPT_EXECUTABLE_MASK,
		cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
5359
		VMX_EPT_RWX_MASK, 0ull);
5360 5361 5362 5363

	ept_set_mmio_spte_mask();
}

5364 5365 5366 5367
/*
 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
 */
5368
static int handle_pause(struct kvm_vcpu *vcpu)
5369
{
5370
	if (!kvm_pause_in_guest(vcpu->kvm))
R
Radim Krčmář 已提交
5371 5372
		grow_ple_window(vcpu);

5373 5374 5375 5376 5377 5378 5379
	/*
	 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
	 * VM-execution control is ignored if CPL > 0. OTOH, KVM
	 * never set PAUSE_EXITING and just set PLE if supported,
	 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
	 */
	kvm_vcpu_on_spin(vcpu, true);
5380
	return kvm_skip_emulated_instruction(vcpu);
5381 5382
}

5383
static int handle_nop(struct kvm_vcpu *vcpu)
5384
{
5385
	return kvm_skip_emulated_instruction(vcpu);
5386 5387
}

5388 5389 5390 5391 5392 5393
static int handle_mwait(struct kvm_vcpu *vcpu)
{
	printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
	return handle_nop(vcpu);
}

5394 5395 5396 5397 5398 5399
static int handle_invalid_op(struct kvm_vcpu *vcpu)
{
	kvm_queue_exception(vcpu, UD_VECTOR);
	return 1;
}

5400 5401 5402 5403 5404
static int handle_monitor_trap(struct kvm_vcpu *vcpu)
{
	return 1;
}

5405 5406 5407 5408 5409 5410
static int handle_monitor(struct kvm_vcpu *vcpu)
{
	printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
	return handle_nop(vcpu);
}

5411
static int handle_invpcid(struct kvm_vcpu *vcpu)
5412
{
5413 5414 5415 5416 5417 5418 5419 5420 5421 5422 5423
	u32 vmx_instruction_info;
	unsigned long type;
	bool pcid_enabled;
	gva_t gva;
	struct x86_exception e;
	unsigned i;
	unsigned long roots_to_free = 0;
	struct {
		u64 pcid;
		u64 gla;
	} operand;
5424

5425
	if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5426 5427 5428 5429
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

5430 5431 5432 5433 5434
	vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
	type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);

	if (type > 3) {
		kvm_inject_gp(vcpu, 0);
5435 5436 5437
		return 1;
	}

5438 5439 5440
	/* According to the Intel instruction reference, the memory operand
	 * is read even if it isn't needed (e.g., for type==all)
	 */
5441
	if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5442 5443
				vmx_instruction_info, false,
				sizeof(operand), &gva))
5444 5445
		return 1;

5446
	if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
5447
		kvm_inject_emulated_page_fault(vcpu, &e);
5448 5449 5450
		return 1;
	}

5451 5452 5453
	if (operand.pcid >> 12 != 0) {
		kvm_inject_gp(vcpu, 0);
		return 1;
5454
	}
J
Jim Mattson 已提交
5455

5456
	pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
J
Jim Mattson 已提交
5457

5458 5459 5460 5461 5462 5463 5464 5465 5466
	switch (type) {
	case INVPCID_TYPE_INDIV_ADDR:
		if ((!pcid_enabled && (operand.pcid != 0)) ||
		    is_noncanonical_address(operand.gla, vcpu)) {
			kvm_inject_gp(vcpu, 0);
			return 1;
		}
		kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
		return kvm_skip_emulated_instruction(vcpu);
5467

5468 5469 5470 5471 5472
	case INVPCID_TYPE_SINGLE_CTXT:
		if (!pcid_enabled && (operand.pcid != 0)) {
			kvm_inject_gp(vcpu, 0);
			return 1;
		}
J
Jim Mattson 已提交
5473

5474 5475
		if (kvm_get_active_pcid(vcpu) == operand.pcid) {
			kvm_mmu_sync_roots(vcpu);
5476
			kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
5477
		}
J
Jim Mattson 已提交
5478

5479
		for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
5480
			if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].pgd)
5481 5482
			    == operand.pcid)
				roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
R
Roman Kagan 已提交
5483

5484 5485 5486 5487 5488 5489
		kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
		/*
		 * If neither the current cr3 nor any of the prev_roots use the
		 * given PCID, then nothing needs to be done here because a
		 * resync will happen anyway before switching to any other CR3.
		 */
J
Jim Mattson 已提交
5490

5491
		return kvm_skip_emulated_instruction(vcpu);
5492

5493 5494 5495 5496 5497 5498 5499
	case INVPCID_TYPE_ALL_NON_GLOBAL:
		/*
		 * Currently, KVM doesn't mark global entries in the shadow
		 * page tables, so a non-global flush just degenerates to a
		 * global flush. If needed, we could optimize this later by
		 * keeping track of global entries in shadow page tables.
		 */
J
Jim Mattson 已提交
5500

5501 5502 5503 5504
		/* fall-through */
	case INVPCID_TYPE_ALL_INCL_GLOBAL:
		kvm_mmu_unload(vcpu);
		return kvm_skip_emulated_instruction(vcpu);
J
Jim Mattson 已提交
5505

5506 5507 5508
	default:
		BUG(); /* We have already checked above that type <= 3 */
	}
J
Jim Mattson 已提交
5509 5510
}

5511
static int handle_pml_full(struct kvm_vcpu *vcpu)
5512
{
5513
	unsigned long exit_qualification;
5514

5515
	trace_kvm_pml_full(vcpu->vcpu_id);
5516

5517
	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5518 5519

	/*
5520 5521
	 * PML buffer FULL happened while executing iret from NMI,
	 * "blocked by NMI" bit has to be set before next VM entry.
5522
	 */
5523 5524 5525 5526 5527
	if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
			enable_vnmi &&
			(exit_qualification & INTR_INFO_UNBLOCK_NMI))
		vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
				GUEST_INTR_STATE_NMI);
5528

5529 5530 5531 5532
	/*
	 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
	 * here.., and there's no userspace involvement needed for PML.
	 */
5533 5534 5535
	return 1;
}

5536
static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5537
{
5538 5539 5540 5541
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (!vmx->req_immediate_exit &&
	    !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled))
5542
		kvm_lapic_expired_hv_timer(vcpu);
5543

5544
	return 1;
5545 5546
}

5547 5548 5549 5550 5551
/*
 * When nested=0, all VMX instruction VM Exits filter here.  The handlers
 * are overwritten by nested_vmx_setup() when nested=1.
 */
static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5552
{
5553 5554
	kvm_queue_exception(vcpu, UD_VECTOR);
	return 1;
5555 5556
}

5557
static int handle_encls(struct kvm_vcpu *vcpu)
A
Abel Gordon 已提交
5558
{
5559 5560 5561 5562 5563 5564 5565
	/*
	 * SGX virtualization is not yet supported.  There is no software
	 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
	 * to prevent the guest from executing ENCLS.
	 */
	kvm_queue_exception(vcpu, UD_VECTOR);
	return 1;
A
Abel Gordon 已提交
5566 5567
}

5568
/*
5569 5570 5571
 * The exit handlers return 1 if the exit was handled fully and guest execution
 * may resume.  Otherwise they set the kvm_run parameter to indicate what needs
 * to be done to userspace and return 0.
5572
 */
5573
static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
5574
	[EXIT_REASON_EXCEPTION_NMI]           = handle_exception_nmi,
5575 5576 5577 5578 5579 5580
	[EXIT_REASON_EXTERNAL_INTERRUPT]      = handle_external_interrupt,
	[EXIT_REASON_TRIPLE_FAULT]            = handle_triple_fault,
	[EXIT_REASON_NMI_WINDOW]	      = handle_nmi_window,
	[EXIT_REASON_IO_INSTRUCTION]          = handle_io,
	[EXIT_REASON_CR_ACCESS]               = handle_cr,
	[EXIT_REASON_DR_ACCESS]               = handle_dr,
5581 5582 5583
	[EXIT_REASON_CPUID]                   = kvm_emulate_cpuid,
	[EXIT_REASON_MSR_READ]                = kvm_emulate_rdmsr,
	[EXIT_REASON_MSR_WRITE]               = kvm_emulate_wrmsr,
5584
	[EXIT_REASON_INTERRUPT_WINDOW]        = handle_interrupt_window,
5585
	[EXIT_REASON_HLT]                     = kvm_emulate_halt,
5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623 5624
	[EXIT_REASON_INVD]		      = handle_invd,
	[EXIT_REASON_INVLPG]		      = handle_invlpg,
	[EXIT_REASON_RDPMC]                   = handle_rdpmc,
	[EXIT_REASON_VMCALL]                  = handle_vmcall,
	[EXIT_REASON_VMCLEAR]		      = handle_vmx_instruction,
	[EXIT_REASON_VMLAUNCH]		      = handle_vmx_instruction,
	[EXIT_REASON_VMPTRLD]		      = handle_vmx_instruction,
	[EXIT_REASON_VMPTRST]		      = handle_vmx_instruction,
	[EXIT_REASON_VMREAD]		      = handle_vmx_instruction,
	[EXIT_REASON_VMRESUME]		      = handle_vmx_instruction,
	[EXIT_REASON_VMWRITE]		      = handle_vmx_instruction,
	[EXIT_REASON_VMOFF]		      = handle_vmx_instruction,
	[EXIT_REASON_VMON]		      = handle_vmx_instruction,
	[EXIT_REASON_TPR_BELOW_THRESHOLD]     = handle_tpr_below_threshold,
	[EXIT_REASON_APIC_ACCESS]             = handle_apic_access,
	[EXIT_REASON_APIC_WRITE]              = handle_apic_write,
	[EXIT_REASON_EOI_INDUCED]             = handle_apic_eoi_induced,
	[EXIT_REASON_WBINVD]                  = handle_wbinvd,
	[EXIT_REASON_XSETBV]                  = handle_xsetbv,
	[EXIT_REASON_TASK_SWITCH]             = handle_task_switch,
	[EXIT_REASON_MCE_DURING_VMENTRY]      = handle_machine_check,
	[EXIT_REASON_GDTR_IDTR]		      = handle_desc,
	[EXIT_REASON_LDTR_TR]		      = handle_desc,
	[EXIT_REASON_EPT_VIOLATION]	      = handle_ept_violation,
	[EXIT_REASON_EPT_MISCONFIG]           = handle_ept_misconfig,
	[EXIT_REASON_PAUSE_INSTRUCTION]       = handle_pause,
	[EXIT_REASON_MWAIT_INSTRUCTION]	      = handle_mwait,
	[EXIT_REASON_MONITOR_TRAP_FLAG]       = handle_monitor_trap,
	[EXIT_REASON_MONITOR_INSTRUCTION]     = handle_monitor,
	[EXIT_REASON_INVEPT]                  = handle_vmx_instruction,
	[EXIT_REASON_INVVPID]                 = handle_vmx_instruction,
	[EXIT_REASON_RDRAND]                  = handle_invalid_op,
	[EXIT_REASON_RDSEED]                  = handle_invalid_op,
	[EXIT_REASON_PML_FULL]		      = handle_pml_full,
	[EXIT_REASON_INVPCID]                 = handle_invpcid,
	[EXIT_REASON_VMFUNC]		      = handle_vmx_instruction,
	[EXIT_REASON_PREEMPTION_TIMER]	      = handle_preemption_timer,
	[EXIT_REASON_ENCLS]		      = handle_encls,
};
5625

5626 5627
static const int kvm_vmx_max_exit_handlers =
	ARRAY_SIZE(kvm_vmx_exit_handlers);
5628

5629
static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5630
{
5631 5632
	*info1 = vmcs_readl(EXIT_QUALIFICATION);
	*info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5633 5634
}

5635
static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
N
Nadav Har'El 已提交
5636
{
5637 5638 5639
	if (vmx->pml_pg) {
		__free_page(vmx->pml_pg);
		vmx->pml_pg = NULL;
5640
	}
N
Nadav Har'El 已提交
5641 5642
}

5643
static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
5644
{
5645 5646 5647
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	u64 *pml_buf;
	u16 pml_idx;
5648

5649
	pml_idx = vmcs_read16(GUEST_PML_INDEX);
5650

5651 5652 5653
	/* Do nothing if PML buffer is empty */
	if (pml_idx == (PML_ENTITY_NUM - 1))
		return;
5654

5655 5656 5657 5658 5659
	/* PML index always points to next available PML buffer entity */
	if (pml_idx >= PML_ENTITY_NUM)
		pml_idx = 0;
	else
		pml_idx++;
5660

5661 5662 5663
	pml_buf = page_address(vmx->pml_pg);
	for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
		u64 gpa;
5664

5665 5666 5667
		gpa = pml_buf[pml_idx];
		WARN_ON(gpa & (PAGE_SIZE - 1));
		kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
5668 5669
	}

5670 5671
	/* reset PML index */
	vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5672 5673
}

5674
/*
5675 5676
 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
 * Called before reporting dirty_bitmap to userspace.
5677
 */
5678
static void kvm_flush_pml_buffers(struct kvm *kvm)
5679
{
5680 5681
	int i;
	struct kvm_vcpu *vcpu;
5682
	/*
5683 5684 5685 5686
	 * We only need to kick vcpu out of guest mode here, as PML buffer
	 * is flushed at beginning of all VMEXITs, and it's obvious that only
	 * vcpus running in guest are possible to have unflushed GPAs in PML
	 * buffer.
5687
	 */
5688 5689
	kvm_for_each_vcpu(i, vcpu, kvm)
		kvm_vcpu_kick(vcpu);
5690 5691
}

5692
static void vmx_dump_sel(char *name, uint32_t sel)
5693
{
5694 5695 5696 5697 5698
	pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
	       name, vmcs_read16(sel),
	       vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
	       vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
	       vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5699 5700
}

5701
static void vmx_dump_dtsel(char *name, uint32_t limit)
5702
{
5703 5704 5705
	pr_err("%s                           limit=0x%08x, base=0x%016lx\n",
	       name, vmcs_read32(limit),
	       vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5706 5707
}

5708
void dump_vmcs(void)
N
Nadav Har'El 已提交
5709
{
5710 5711 5712 5713
	u32 vmentry_ctl, vmexit_ctl;
	u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
	unsigned long cr4;
	u64 efer;
5714
	int i, n;
N
Nadav Har'El 已提交
5715

5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727
	if (!dump_invalid_vmcs) {
		pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
		return;
	}

	vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
	vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
	cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
	pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
	cr4 = vmcs_readl(GUEST_CR4);
	efer = vmcs_read64(GUEST_IA32_EFER);
	secondary_exec_control = 0;
5728 5729
	if (cpu_has_secondary_exec_ctrls())
		secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5730

5731 5732 5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744
	pr_err("*** Guest State ***\n");
	pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
	       vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
	       vmcs_readl(CR0_GUEST_HOST_MASK));
	pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
	       cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
	pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
	if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
	    (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
	{
		pr_err("PDPTR0 = 0x%016llx  PDPTR1 = 0x%016llx\n",
		       vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
		pr_err("PDPTR2 = 0x%016llx  PDPTR3 = 0x%016llx\n",
		       vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
5745
	}
5746 5747 5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768 5769 5770 5771 5772 5773 5774 5775 5776 5777 5778 5779 5780 5781
	pr_err("RSP = 0x%016lx  RIP = 0x%016lx\n",
	       vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
	pr_err("RFLAGS=0x%08lx         DR7 = 0x%016lx\n",
	       vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
	pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
	       vmcs_readl(GUEST_SYSENTER_ESP),
	       vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
	vmx_dump_sel("CS:  ", GUEST_CS_SELECTOR);
	vmx_dump_sel("DS:  ", GUEST_DS_SELECTOR);
	vmx_dump_sel("SS:  ", GUEST_SS_SELECTOR);
	vmx_dump_sel("ES:  ", GUEST_ES_SELECTOR);
	vmx_dump_sel("FS:  ", GUEST_FS_SELECTOR);
	vmx_dump_sel("GS:  ", GUEST_GS_SELECTOR);
	vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
	vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
	vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
	vmx_dump_sel("TR:  ", GUEST_TR_SELECTOR);
	if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
	    (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
		pr_err("EFER =     0x%016llx  PAT = 0x%016llx\n",
		       efer, vmcs_read64(GUEST_IA32_PAT));
	pr_err("DebugCtl = 0x%016llx  DebugExceptions = 0x%016lx\n",
	       vmcs_read64(GUEST_IA32_DEBUGCTL),
	       vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
	if (cpu_has_load_perf_global_ctrl() &&
	    vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
		pr_err("PerfGlobCtl = 0x%016llx\n",
		       vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
	if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
		pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
	pr_err("Interruptibility = %08x  ActivityState = %08x\n",
	       vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
	       vmcs_read32(GUEST_ACTIVITY_STATE));
	if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
		pr_err("InterruptStatus = %04x\n",
		       vmcs_read16(GUEST_INTR_STATUS));
5782

5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801 5802 5803 5804 5805 5806 5807 5808 5809 5810
	pr_err("*** Host State ***\n");
	pr_err("RIP = 0x%016lx  RSP = 0x%016lx\n",
	       vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
	pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
	       vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
	       vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
	       vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
	       vmcs_read16(HOST_TR_SELECTOR));
	pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
	       vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
	       vmcs_readl(HOST_TR_BASE));
	pr_err("GDTBase=%016lx IDTBase=%016lx\n",
	       vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
	pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
	       vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
	       vmcs_readl(HOST_CR4));
	pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
	       vmcs_readl(HOST_IA32_SYSENTER_ESP),
	       vmcs_read32(HOST_IA32_SYSENTER_CS),
	       vmcs_readl(HOST_IA32_SYSENTER_EIP));
	if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
		pr_err("EFER = 0x%016llx  PAT = 0x%016llx\n",
		       vmcs_read64(HOST_IA32_EFER),
		       vmcs_read64(HOST_IA32_PAT));
	if (cpu_has_load_perf_global_ctrl() &&
	    vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
		pr_err("PerfGlobCtl = 0x%016llx\n",
		       vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
5811

5812 5813 5814 5815 5816 5817 5818 5819 5820 5821 5822 5823 5824 5825 5826 5827 5828 5829 5830 5831 5832 5833 5834 5835 5836
	pr_err("*** Control State ***\n");
	pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
	       pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
	pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
	pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
	       vmcs_read32(EXCEPTION_BITMAP),
	       vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
	       vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
	pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
	       vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
	       vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
	       vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
	pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
	       vmcs_read32(VM_EXIT_INTR_INFO),
	       vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
	       vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
	pr_err("        reason=%08x qualification=%016lx\n",
	       vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
	pr_err("IDTVectoring: info=%08x errcode=%08x\n",
	       vmcs_read32(IDT_VECTORING_INFO_FIELD),
	       vmcs_read32(IDT_VECTORING_ERROR_CODE));
	pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
	if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
		pr_err("TSC Multiplier = 0x%016llx\n",
		       vmcs_read64(TSC_MULTIPLIER));
5837 5838 5839 5840 5841
	if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
		if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
			u16 status = vmcs_read16(GUEST_INTR_STATUS);
			pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
		}
5842
		pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
5843 5844
		if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
			pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
5845
		pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
5846
	}
5847 5848 5849 5850 5851 5852 5853 5854 5855 5856 5857 5858 5859 5860 5861 5862 5863 5864
	if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
		pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
	if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
		pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
	n = vmcs_read32(CR3_TARGET_COUNT);
	for (i = 0; i + 1 < n; i += 4)
		pr_err("CR3 target%u=%016lx target%u=%016lx\n",
		       i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
		       i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
	if (i < n)
		pr_err("CR3 target%u=%016lx\n",
		       i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
	if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
		pr_err("PLE Gap=%08x Window=%08x\n",
		       vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
	if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
		pr_err("Virtual processor ID = 0x%04x\n",
		       vmcs_read16(VIRTUAL_PROCESSOR_ID));
5865 5866
}

5867 5868 5869 5870
/*
 * The guest has exited.  See if we can fix it or if we need userspace
 * assistance.
 */
5871 5872
static int vmx_handle_exit(struct kvm_vcpu *vcpu,
	enum exit_fastpath_completion exit_fastpath)
5873
{
5874 5875 5876
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	u32 exit_reason = vmx->exit_reason;
	u32 vectoring_info = vmx->idt_vectoring_info;
5877

5878
	trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
5879

5880 5881 5882 5883 5884 5885 5886 5887 5888
	/*
	 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
	 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
	 * querying dirty_bitmap, we only need to kick all vcpus out of guest
	 * mode as if vcpus is in root mode, the PML buffer must has been
	 * flushed already.
	 */
	if (enable_pml)
		vmx_flush_pml_buffer(vcpu);
5889

5890 5891 5892
	/* If guest state is invalid, start emulating */
	if (vmx->emulation_required)
		return handle_invalid_guest_state(vcpu);
5893

5894 5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906 5907
	if (is_guest_mode(vcpu)) {
		/*
		 * The host physical addresses of some pages of guest memory
		 * are loaded into the vmcs02 (e.g. vmcs12's Virtual APIC
		 * Page). The CPU may write to these pages via their host
		 * physical address while L2 is running, bypassing any
		 * address-translation-based dirty tracking (e.g. EPT write
		 * protection).
		 *
		 * Mark them dirty on every exit from L2 to prevent them from
		 * getting out of sync with dirty tracking.
		 */
		nested_mark_vmcs12_pages_dirty(vcpu);

5908
		if (nested_vmx_reflect_vmexit(vcpu))
5909
			return 1;
5910
	}
5911

5912 5913 5914 5915 5916 5917
	if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
		dump_vmcs();
		vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		vcpu->run->fail_entry.hardware_entry_failure_reason
			= exit_reason;
		return 0;
5918 5919
	}

5920
	if (unlikely(vmx->fail)) {
5921
		dump_vmcs();
5922 5923 5924 5925 5926
		vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		vcpu->run->fail_entry.hardware_entry_failure_reason
			= vmcs_read32(VM_INSTRUCTION_ERROR);
		return 0;
	}
5927

5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938 5939 5940 5941 5942 5943 5944 5945 5946 5947 5948 5949 5950 5951 5952
	/*
	 * Note:
	 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
	 * delivery event since it indicates guest is accessing MMIO.
	 * The vm-exit can be triggered again after return to guest that
	 * will cause infinite loop.
	 */
	if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
			(exit_reason != EXIT_REASON_EXCEPTION_NMI &&
			exit_reason != EXIT_REASON_EPT_VIOLATION &&
			exit_reason != EXIT_REASON_PML_FULL &&
			exit_reason != EXIT_REASON_TASK_SWITCH)) {
		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
		vcpu->run->internal.ndata = 3;
		vcpu->run->internal.data[0] = vectoring_info;
		vcpu->run->internal.data[1] = exit_reason;
		vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
		if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
			vcpu->run->internal.ndata++;
			vcpu->run->internal.data[3] =
				vmcs_read64(GUEST_PHYSICAL_ADDRESS);
		}
		return 0;
	}
5953

5954 5955 5956 5957 5958 5959 5960 5961 5962 5963 5964 5965 5966 5967 5968 5969 5970 5971
	if (unlikely(!enable_vnmi &&
		     vmx->loaded_vmcs->soft_vnmi_blocked)) {
		if (vmx_interrupt_allowed(vcpu)) {
			vmx->loaded_vmcs->soft_vnmi_blocked = 0;
		} else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
			   vcpu->arch.nmi_pending) {
			/*
			 * This CPU don't support us in finding the end of an
			 * NMI-blocked window if the guest runs with IRQs
			 * disabled. So we pull the trigger after 1 s of
			 * futile waiting, but inform the user about this.
			 */
			printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
			       "state on VCPU %d after 1 s timeout\n",
			       __func__, vcpu->vcpu_id);
			vmx->loaded_vmcs->soft_vnmi_blocked = 0;
		}
	}
5972

5973 5974 5975
	if (exit_fastpath == EXIT_FASTPATH_SKIP_EMUL_INS) {
		kvm_skip_emulated_instruction(vcpu);
		return 1;
5976 5977 5978 5979
	}

	if (exit_reason >= kvm_vmx_max_exit_handlers)
		goto unexpected_vmexit;
5980
#ifdef CONFIG_RETPOLINE
5981 5982 5983 5984 5985 5986 5987 5988 5989 5990 5991 5992
	if (exit_reason == EXIT_REASON_MSR_WRITE)
		return kvm_emulate_wrmsr(vcpu);
	else if (exit_reason == EXIT_REASON_PREEMPTION_TIMER)
		return handle_preemption_timer(vcpu);
	else if (exit_reason == EXIT_REASON_INTERRUPT_WINDOW)
		return handle_interrupt_window(vcpu);
	else if (exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
		return handle_external_interrupt(vcpu);
	else if (exit_reason == EXIT_REASON_HLT)
		return kvm_emulate_halt(vcpu);
	else if (exit_reason == EXIT_REASON_EPT_MISCONFIG)
		return handle_ept_misconfig(vcpu);
5993
#endif
5994 5995 5996 5997 5998 5999 6000 6001 6002 6003 6004 6005 6006

	exit_reason = array_index_nospec(exit_reason,
					 kvm_vmx_max_exit_handlers);
	if (!kvm_vmx_exit_handlers[exit_reason])
		goto unexpected_vmexit;

	return kvm_vmx_exit_handlers[exit_reason](vcpu);

unexpected_vmexit:
	vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n", exit_reason);
	dump_vmcs();
	vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
	vcpu->run->internal.suberror =
6007
			KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
6008 6009 6010
	vcpu->run->internal.ndata = 1;
	vcpu->run->internal.data[0] = exit_reason;
	return 0;
6011 6012
}

6013
/*
6014 6015
 * Software based L1D cache flush which is used when microcode providing
 * the cache control MSR is not loaded.
6016
 *
6017 6018 6019 6020 6021
 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
 * flush it is required to read in 64 KiB because the replacement algorithm
 * is not exactly LRU. This could be sized at runtime via topology
 * information but as all relevant affected CPUs have 32KiB L1D cache size
 * there is no point in doing so.
6022
 */
6023
static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
6024
{
6025
	int size = PAGE_SIZE << L1D_CACHE_ORDER;
6026 6027

	/*
6028 6029
	 * This code is only executed when the the flush mode is 'cond' or
	 * 'always'
6030
	 */
6031 6032
	if (static_branch_likely(&vmx_l1d_flush_cond)) {
		bool flush_l1d;
6033

6034 6035 6036 6037 6038 6039 6040
		/*
		 * Clear the per-vcpu flush bit, it gets set again
		 * either from vcpu_run() or from one of the unsafe
		 * VMEXIT handlers.
		 */
		flush_l1d = vcpu->arch.l1tf_flush_l1d;
		vcpu->arch.l1tf_flush_l1d = false;
6041

6042 6043 6044 6045 6046 6047
		/*
		 * Clear the per-cpu flush bit, it gets set again from
		 * the interrupt handlers.
		 */
		flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
		kvm_clear_cpu_l1tf_flush_l1d();
6048

6049 6050 6051
		if (!flush_l1d)
			return;
	}
6052

6053
	vcpu->stat.l1d_flush++;
6054

6055 6056 6057 6058
	if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
		wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
		return;
	}
6059

6060 6061 6062 6063 6064 6065 6066 6067 6068 6069 6070 6071 6072 6073 6074 6075 6076 6077 6078 6079 6080
	asm volatile(
		/* First ensure the pages are in the TLB */
		"xorl	%%eax, %%eax\n"
		".Lpopulate_tlb:\n\t"
		"movzbl	(%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
		"addl	$4096, %%eax\n\t"
		"cmpl	%%eax, %[size]\n\t"
		"jne	.Lpopulate_tlb\n\t"
		"xorl	%%eax, %%eax\n\t"
		"cpuid\n\t"
		/* Now fill the cache */
		"xorl	%%eax, %%eax\n"
		".Lfill_cache:\n"
		"movzbl	(%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
		"addl	$64, %%eax\n\t"
		"cmpl	%%eax, %[size]\n\t"
		"jne	.Lfill_cache\n\t"
		"lfence\n"
		:: [flush_pages] "r" (vmx_l1d_flush_pages),
		    [size] "r" (size)
		: "eax", "ebx", "ecx", "edx");
6081
}
6082

6083
static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
6084
{
6085
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6086
	int tpr_threshold;
6087

6088 6089 6090
	if (is_guest_mode(vcpu) &&
		nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
		return;
6091

6092
	tpr_threshold = (irr == -1 || tpr < irr) ? 0 : irr;
6093 6094 6095 6096
	if (is_guest_mode(vcpu))
		to_vmx(vcpu)->nested.l1_tpr_threshold = tpr_threshold;
	else
		vmcs_write32(TPR_THRESHOLD, tpr_threshold);
6097 6098
}

6099
void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
6100
{
6101
	struct vcpu_vmx *vmx = to_vmx(vcpu);
6102
	u32 sec_exec_control;
6103

6104 6105
	if (!lapic_in_kernel(vcpu))
		return;
6106

6107 6108 6109
	if (!flexpriority_enabled &&
	    !cpu_has_vmx_virtualize_x2apic_mode())
		return;
6110

6111 6112
	/* Postpone execution until vmcs01 is the current VMCS. */
	if (is_guest_mode(vcpu)) {
6113
		vmx->nested.change_vmcs01_virtual_apic_mode = true;
6114
		return;
6115
	}
6116

6117
	sec_exec_control = secondary_exec_controls_get(vmx);
6118 6119
	sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
			      SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
6120

6121 6122 6123 6124 6125 6126 6127 6128 6129
	switch (kvm_get_apic_mode(vcpu)) {
	case LAPIC_MODE_INVALID:
		WARN_ONCE(true, "Invalid local APIC state");
	case LAPIC_MODE_DISABLED:
		break;
	case LAPIC_MODE_XAPIC:
		if (flexpriority_enabled) {
			sec_exec_control |=
				SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6130 6131 6132 6133 6134 6135 6136 6137 6138
			kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);

			/*
			 * Flush the TLB, reloading the APIC access page will
			 * only do so if its physical address has changed, but
			 * the guest may have inserted a non-APIC mapping into
			 * the TLB while the APIC access page was disabled.
			 */
			kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
6139 6140 6141 6142 6143 6144 6145
		}
		break;
	case LAPIC_MODE_X2APIC:
		if (cpu_has_vmx_virtualize_x2apic_mode())
			sec_exec_control |=
				SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
		break;
6146
	}
6147
	secondary_exec_controls_set(vmx, sec_exec_control);
6148

6149 6150
	vmx_update_msr_bitmap(vcpu);
}
6151

6152
static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu)
6153
{
6154 6155
	struct page *page;

6156 6157 6158 6159
	/* Defer reload until vmcs01 is the current VMCS. */
	if (is_guest_mode(vcpu)) {
		to_vmx(vcpu)->nested.reload_vmcs01_apic_access_page = true;
		return;
6160
	}
6161

6162 6163 6164 6165
	if (!(secondary_exec_controls_get(to_vmx(vcpu)) &
	    SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
		return;

6166 6167 6168 6169 6170
	page = gfn_to_page(vcpu->kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
	if (is_error_page(page))
		return;

	vmcs_write64(APIC_ACCESS_ADDR, page_to_phys(page));
6171
	vmx_flush_tlb_current(vcpu);
6172 6173 6174 6175 6176 6177

	/*
	 * Do not pin apic access page in memory, the MMU notifier
	 * will call us again if it is migrated or swapped out.
	 */
	put_page(page);
6178
}
6179

6180 6181 6182 6183
static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
{
	u16 status;
	u8 old;
6184

6185 6186
	if (max_isr == -1)
		max_isr = 0;
6187

6188 6189 6190 6191 6192 6193 6194 6195
	status = vmcs_read16(GUEST_INTR_STATUS);
	old = status >> 8;
	if (max_isr != old) {
		status &= 0xff;
		status |= max_isr << 8;
		vmcs_write16(GUEST_INTR_STATUS, status);
	}
}
6196

6197 6198 6199 6200
static void vmx_set_rvi(int vector)
{
	u16 status;
	u8 old;
6201

6202 6203
	if (vector == -1)
		vector = 0;
6204

6205 6206 6207 6208 6209 6210
	status = vmcs_read16(GUEST_INTR_STATUS);
	old = (u8)status & 0xff;
	if ((u8)vector != old) {
		status &= ~0xff;
		status |= (u8)vector;
		vmcs_write16(GUEST_INTR_STATUS, status);
6211
	}
6212
}
6213

6214 6215
static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
{
6216
	/*
6217 6218 6219 6220 6221 6222
	 * When running L2, updating RVI is only relevant when
	 * vmcs12 virtual-interrupt-delivery enabled.
	 * However, it can be enabled only when L1 also
	 * intercepts external-interrupts and in that case
	 * we should not update vmcs02 RVI but instead intercept
	 * interrupt. Therefore, do nothing when running L2.
6223
	 */
6224 6225 6226
	if (!is_guest_mode(vcpu))
		vmx_set_rvi(max_irr);
}
6227

6228 6229 6230 6231 6232
static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int max_irr;
	bool max_irr_updated;
6233

6234 6235 6236 6237
	WARN_ON(!vcpu->arch.apicv_active);
	if (pi_test_on(&vmx->pi_desc)) {
		pi_clear_on(&vmx->pi_desc);
		/*
6238
		 * IOMMU can write to PID.ON, so the barrier matters even on UP.
6239 6240 6241 6242 6243
		 * But on x86 this is just a compiler barrier anyway.
		 */
		smp_mb__after_atomic();
		max_irr_updated =
			kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6244 6245

		/*
6246 6247 6248 6249 6250 6251
		 * If we are running L2 and L1 has a new pending interrupt
		 * which can be injected, we should re-evaluate
		 * what should be done with this new L1 interrupt.
		 * If L1 intercepts external-interrupts, we should
		 * exit from L2 to L1. Otherwise, interrupt should be
		 * delivered directly to L2.
6252
		 */
6253 6254 6255 6256 6257
		if (is_guest_mode(vcpu) && max_irr_updated) {
			if (nested_exit_on_intr(vcpu))
				kvm_vcpu_exiting_guest_mode(vcpu);
			else
				kvm_make_request(KVM_REQ_EVENT, vcpu);
6258
		}
6259 6260
	} else {
		max_irr = kvm_lapic_find_highest_irr(vcpu);
6261
	}
6262 6263 6264
	vmx_hwapic_irr_update(vcpu, max_irr);
	return max_irr;
}
6265

6266 6267
static bool vmx_dy_apicv_has_pending_interrupt(struct kvm_vcpu *vcpu)
{
6268 6269 6270
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);

	return pi_test_on(pi_desc) ||
6271
		(pi_test_sn(pi_desc) && !pi_is_pir_empty(pi_desc));
6272 6273
}

6274 6275 6276 6277
static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
{
	if (!kvm_vcpu_apicv_active(vcpu))
		return;
6278

6279 6280 6281 6282
	vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
	vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
	vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
	vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6283 6284
}

6285
static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6286 6287
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
6288

6289 6290 6291
	pi_clear_on(&vmx->pi_desc);
	memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
}
6292

6293
static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
6294
{
6295
	vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6296

6297
	/* if exit due to PF check for async PF */
6298
	if (is_page_fault(vmx->exit_intr_info)) {
6299 6300
		vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
	/* Handle machine checks before interrupts are enabled */
6301
	} else if (is_machine_check(vmx->exit_intr_info)) {
6302 6303
		kvm_machine_check();
	/* We need to handle NMIs before interrupts are enabled */
6304
	} else if (is_nmi(vmx->exit_intr_info)) {
6305 6306 6307
		kvm_before_interrupt(&vmx->vcpu);
		asm("int $2");
		kvm_after_interrupt(&vmx->vcpu);
6308
	}
6309
}
6310

6311
static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
6312
{
6313 6314
	unsigned int vector;
	unsigned long entry;
6315
#ifdef CONFIG_X86_64
6316
	unsigned long tmp;
6317
#endif
6318 6319
	gate_desc *desc;
	u32 intr_info;
6320

6321 6322 6323 6324 6325 6326
	intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
	if (WARN_ONCE(!is_external_intr(intr_info),
	    "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
		return;

	vector = intr_info & INTR_INFO_VECTOR_MASK;
6327
	desc = (gate_desc *)host_idt_base + vector;
6328 6329
	entry = gate_offset(desc);

6330 6331
	kvm_before_interrupt(vcpu);

6332
	asm volatile(
6333
#ifdef CONFIG_X86_64
6334 6335 6336 6337
		"mov %%" _ASM_SP ", %[sp]\n\t"
		"and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
		"push $%c[ss]\n\t"
		"push %[sp]\n\t"
6338
#endif
6339 6340 6341 6342
		"pushf\n\t"
		__ASM_SIZE(push) " $%c[cs]\n\t"
		CALL_NOSPEC
		:
6343
#ifdef CONFIG_X86_64
6344
		[sp]"=&r"(tmp),
6345
#endif
6346 6347
		ASM_CALL_CONSTRAINT
		:
6348
		[thunk_target]"r"(entry),
6349 6350 6351
		[ss]"i"(__KERNEL_DS),
		[cs]"i"(__KERNEL_CS)
	);
6352 6353

	kvm_after_interrupt(vcpu);
6354
}
6355 6356
STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);

6357 6358
static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu,
	enum exit_fastpath_completion *exit_fastpath)
6359 6360 6361 6362 6363 6364 6365
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
		handle_external_interrupt_irqoff(vcpu);
	else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
		handle_exception_nmi_irqoff(vmx);
6366 6367 6368
	else if (!is_guest_mode(vcpu) &&
		vmx->exit_reason == EXIT_REASON_MSR_WRITE)
		*exit_fastpath = handle_fastpath_set_msr_irqoff(vcpu);
6369
}
6370

6371 6372 6373 6374 6375 6376 6377 6378 6379
static bool vmx_has_emulated_msr(int index)
{
	switch (index) {
	case MSR_IA32_SMBASE:
		/*
		 * We cannot do SMM unless we can run the guest in big
		 * real mode.
		 */
		return enable_unrestricted_guest || emulate_invalid_guest_state;
6380 6381
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
		return nested;
6382 6383 6384 6385 6386
	case MSR_AMD64_VIRT_SPEC_CTRL:
		/* This is AMD only.  */
		return false;
	default:
		return true;
6387
	}
6388
}
6389

6390 6391 6392 6393 6394 6395
static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
{
	u32 exit_intr_info;
	bool unblock_nmi;
	u8 vector;
	bool idtv_info_valid;
6396

6397
	idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
6398

6399 6400 6401 6402 6403 6404 6405 6406 6407 6408 6409 6410 6411 6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427 6428 6429 6430
	if (enable_vnmi) {
		if (vmx->loaded_vmcs->nmi_known_unmasked)
			return;
		/*
		 * Can't use vmx->exit_intr_info since we're not sure what
		 * the exit reason is.
		 */
		exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
		unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
		vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
		/*
		 * SDM 3: 27.7.1.2 (September 2008)
		 * Re-set bit "block by NMI" before VM entry if vmexit caused by
		 * a guest IRET fault.
		 * SDM 3: 23.2.2 (September 2008)
		 * Bit 12 is undefined in any of the following cases:
		 *  If the VM exit sets the valid bit in the IDT-vectoring
		 *   information field.
		 *  If the VM exit is due to a double fault.
		 */
		if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
		    vector != DF_VECTOR && !idtv_info_valid)
			vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
				      GUEST_INTR_STATE_NMI);
		else
			vmx->loaded_vmcs->nmi_known_unmasked =
				!(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
				  & GUEST_INTR_STATE_NMI);
	} else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
		vmx->loaded_vmcs->vnmi_blocked_time +=
			ktime_to_ns(ktime_sub(ktime_get(),
					      vmx->loaded_vmcs->entry_time));
6431 6432
}

6433 6434 6435 6436
static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
				      u32 idt_vectoring_info,
				      int instr_len_field,
				      int error_code_field)
6437
{
6438 6439 6440
	u8 vector;
	int type;
	bool idtv_info_valid;
6441

6442
	idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
6443

6444 6445 6446
	vcpu->arch.nmi_injected = false;
	kvm_clear_exception_queue(vcpu);
	kvm_clear_interrupt_queue(vcpu);
6447

6448 6449
	if (!idtv_info_valid)
		return;
6450

6451
	kvm_make_request(KVM_REQ_EVENT, vcpu);
6452

6453 6454
	vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
	type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
6455

6456 6457 6458 6459 6460 6461 6462 6463 6464 6465 6466 6467 6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483
	switch (type) {
	case INTR_TYPE_NMI_INTR:
		vcpu->arch.nmi_injected = true;
		/*
		 * SDM 3: 27.7.1.2 (September 2008)
		 * Clear bit "block by NMI" before VM entry if a NMI
		 * delivery faulted.
		 */
		vmx_set_nmi_mask(vcpu, false);
		break;
	case INTR_TYPE_SOFT_EXCEPTION:
		vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
		/* fall through */
	case INTR_TYPE_HARD_EXCEPTION:
		if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
			u32 err = vmcs_read32(error_code_field);
			kvm_requeue_exception_e(vcpu, vector, err);
		} else
			kvm_requeue_exception(vcpu, vector);
		break;
	case INTR_TYPE_SOFT_INTR:
		vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
		/* fall through */
	case INTR_TYPE_EXT_INTR:
		kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
		break;
	default:
		break;
6484
	}
6485 6486
}

6487
static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6488
{
6489 6490 6491
	__vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
				  VM_EXIT_INSTRUCTION_LEN,
				  IDT_VECTORING_ERROR_CODE);
6492 6493
}

6494
static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6495
{
6496 6497 6498 6499
	__vmx_complete_interrupts(vcpu,
				  vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
				  VM_ENTRY_INSTRUCTION_LEN,
				  VM_ENTRY_EXCEPTION_ERROR_CODE);
6500

6501
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6502 6503
}

6504
static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6505
{
6506 6507
	int i, nr_msrs;
	struct perf_guest_switch_msr *msrs;
6508

6509
	msrs = perf_guest_get_msrs(&nr_msrs);
6510

6511 6512
	if (!msrs)
		return;
6513

6514 6515 6516 6517 6518 6519
	for (i = 0; i < nr_msrs; i++)
		if (msrs[i].host == msrs[i].guest)
			clear_atomic_switch_msr(vmx, msrs[i].msr);
		else
			add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
					msrs[i].host, false);
6520
}
6521

6522 6523 6524 6525 6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536 6537 6538
static void atomic_switch_umwait_control_msr(struct vcpu_vmx *vmx)
{
	u32 host_umwait_control;

	if (!vmx_has_waitpkg(vmx))
		return;

	host_umwait_control = get_umwait_control_msr();

	if (vmx->msr_ia32_umwait_control != host_umwait_control)
		add_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL,
			vmx->msr_ia32_umwait_control,
			host_umwait_control, false);
	else
		clear_atomic_switch_msr(vmx, MSR_IA32_UMWAIT_CONTROL);
}

6539
static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
6540 6541
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
6542 6543
	u64 tscl;
	u32 delta_tsc;
6544

6545
	if (vmx->req_immediate_exit) {
6546 6547 6548
		vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
		vmx->loaded_vmcs->hv_timer_soft_disabled = false;
	} else if (vmx->hv_deadline_tsc != -1) {
6549 6550 6551 6552 6553 6554 6555
		tscl = rdtsc();
		if (vmx->hv_deadline_tsc > tscl)
			/* set_hv_timer ensures the delta fits in 32-bits */
			delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
				cpu_preemption_timer_multi);
		else
			delta_tsc = 0;
6556

6557 6558 6559 6560 6561
		vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
		vmx->loaded_vmcs->hv_timer_soft_disabled = false;
	} else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
		vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
		vmx->loaded_vmcs->hv_timer_soft_disabled = true;
6562
	}
6563 6564
}

6565
void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
6566
{
6567 6568 6569 6570
	if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
		vmx->loaded_vmcs->host_state.rsp = host_rsp;
		vmcs_writel(HOST_RSP, host_rsp);
	}
6571
}
6572

6573
bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
6574 6575 6576 6577 6578 6579 6580 6581 6582 6583 6584 6585 6586 6587 6588 6589 6590 6591 6592 6593 6594

static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	unsigned long cr3, cr4;

	/* Record the guest's net vcpu time for enforced NMI injections. */
	if (unlikely(!enable_vnmi &&
		     vmx->loaded_vmcs->soft_vnmi_blocked))
		vmx->loaded_vmcs->entry_time = ktime_get();

	/* Don't enter VMX if guest state is invalid, let the exit handler
	   start emulation until we arrive back to a valid state */
	if (vmx->emulation_required)
		return;

	if (vmx->ple_window_dirty) {
		vmx->ple_window_dirty = false;
		vmcs_write32(PLE_WINDOW, vmx->ple_window);
	}

6595 6596 6597 6598 6599
	/*
	 * We did this in prepare_switch_to_guest, because it needs to
	 * be within srcu_read_lock.
	 */
	WARN_ON_ONCE(vmx->nested.need_vmcs12_to_shadow_sync);
6600

6601
	if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
6602
		vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6603
	if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
6604 6605 6606 6607 6608 6609 6610 6611 6612 6613 6614 6615 6616 6617 6618 6619 6620 6621 6622 6623 6624 6625
		vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);

	cr3 = __get_current_cr3_fast();
	if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
		vmcs_writel(HOST_CR3, cr3);
		vmx->loaded_vmcs->host_state.cr3 = cr3;
	}

	cr4 = cr4_read_shadow();
	if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
		vmcs_writel(HOST_CR4, cr4);
		vmx->loaded_vmcs->host_state.cr4 = cr4;
	}

	/* When single-stepping over STI and MOV SS, we must clear the
	 * corresponding interruptibility bits in the guest state. Otherwise
	 * vmentry fails as it then expects bit 14 (BS) in pending debug
	 * exceptions being set, but that's not correct for the guest debugging
	 * case. */
	if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
		vmx_set_interrupt_shadow(vcpu, 0);

6626
	kvm_load_guest_xsave_state(vcpu);
6627

6628 6629 6630 6631 6632 6633 6634
	if (static_cpu_has(X86_FEATURE_PKU) &&
	    kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
	    vcpu->arch.pkru != vmx->host_pkru)
		__write_pkru(vcpu->arch.pkru);

	pt_guest_enter(vmx);

6635 6636
	if (vcpu_to_pmu(vcpu)->version)
		atomic_switch_perf_msrs(vmx);
6637
	atomic_switch_umwait_control_msr(vmx);
6638

6639 6640
	if (enable_preemption_timer)
		vmx_update_hv_timer(vcpu);
6641

6642 6643 6644 6645
	if (lapic_in_kernel(vcpu) &&
		vcpu->arch.apic->lapic_timer.timer_advance_ns)
		kvm_wait_lapic_expire(vcpu);

6646 6647 6648 6649 6650 6651 6652 6653
	/*
	 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
	 * it's non-zero. Since vmentry is serialising on affected CPUs, there
	 * is no need to worry about the conditional branch over the wrmsr
	 * being speculatively taken.
	 */
	x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);

6654
	/* L1D Flush includes CPU buffer clear to mitigate MDS */
6655 6656
	if (static_branch_unlikely(&vmx_l1d_should_flush))
		vmx_l1d_flush(vcpu);
6657 6658
	else if (static_branch_unlikely(&mds_user_clear))
		mds_clear_cpu_buffers();
6659 6660 6661 6662

	if (vcpu->arch.cr2 != read_cr2())
		write_cr2(vcpu->arch.cr2);

6663 6664
	vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
				   vmx->loaded_vmcs->launched);
6665 6666

	vcpu->arch.cr2 = read_cr2();
6667

6668 6669 6670 6671 6672 6673 6674 6675 6676 6677 6678 6679 6680 6681 6682 6683 6684
	/*
	 * We do not use IBRS in the kernel. If this vCPU has used the
	 * SPEC_CTRL MSR it may have left it on; save the value and
	 * turn it off. This is much more efficient than blindly adding
	 * it to the atomic save/restore list. Especially as the former
	 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
	 *
	 * For non-nested case:
	 * If the L01 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 *
	 * For nested case:
	 * If the L02 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 */
	if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
		vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
6685

6686
	x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
6687

6688 6689 6690 6691
	/* All fields are clean at this point */
	if (static_branch_unlikely(&enable_evmcs))
		current_evmcs->hv_clean_fields |=
			HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6692

6693 6694 6695
	if (static_branch_unlikely(&enable_evmcs))
		current_evmcs->hv_vp_id = vcpu->arch.hyperv.vp_index;

6696 6697 6698
	/* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
	if (vmx->host_debugctlmsr)
		update_debugctlmsr(vmx->host_debugctlmsr);
6699

6700 6701 6702 6703 6704 6705 6706 6707 6708 6709 6710 6711
#ifndef CONFIG_X86_64
	/*
	 * The sysexit path does not restore ds/es, so we must set them to
	 * a reasonable value ourselves.
	 *
	 * We can't defer this to vmx_prepare_switch_to_host() since that
	 * function may be executed in interrupt context, which saves and
	 * restore segments around it, nullifying its effect.
	 */
	loadsegment(ds, __USER_DS);
	loadsegment(es, __USER_DS);
#endif
N
Nadav Har'El 已提交
6712

6713 6714 6715 6716 6717 6718
	vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
				  | (1 << VCPU_EXREG_RFLAGS)
				  | (1 << VCPU_EXREG_PDPTR)
				  | (1 << VCPU_EXREG_SEGMENTS)
				  | (1 << VCPU_EXREG_CR3));
	vcpu->arch.regs_dirty = 0;
6719

6720 6721
	pt_guest_exit(vmx);

6722
	/*
6723 6724 6725
	 * eager fpu is enabled if PKEY is supported and CR4 is switched
	 * back on host, so it is safe to read guest PKRU from current
	 * XSAVE.
6726
	 */
6727 6728
	if (static_cpu_has(X86_FEATURE_PKU) &&
	    kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
6729
		vcpu->arch.pkru = rdpkru();
6730 6731
		if (vcpu->arch.pkru != vmx->host_pkru)
			__write_pkru(vmx->host_pkru);
6732 6733
	}

6734
	kvm_load_host_xsave_state(vcpu);
6735

6736 6737
	vmx->nested.nested_run_pending = 0;
	vmx->idt_vectoring_info = 0;
6738

6739
	vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
6740 6741 6742
	if ((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
		kvm_machine_check();

6743 6744
	if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
		return;
6745

6746 6747
	vmx->loaded_vmcs->launched = 1;
	vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
6748

6749 6750 6751
	vmx_recover_nmi_blocking(vmx);
	vmx_complete_interrupts(vmx);
}
6752

6753
static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6754
{
6755
	struct vcpu_vmx *vmx = to_vmx(vcpu);
N
Nadav Har'El 已提交
6756

6757 6758 6759 6760 6761 6762
	if (enable_pml)
		vmx_destroy_pml_buffer(vmx);
	free_vpid(vmx->vpid);
	nested_vmx_free_vcpu(vcpu);
	free_loaded_vmcs(vmx->loaded_vmcs);
}
N
Nadav Har'El 已提交
6763

6764
static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
6765
{
6766
	struct vcpu_vmx *vmx;
6767
	unsigned long *msr_bitmap;
6768
	int i, cpu, err;
N
Nadav Har'El 已提交
6769

6770 6771
	BUILD_BUG_ON(offsetof(struct vcpu_vmx, vcpu) != 0);
	vmx = to_vmx(vcpu);
6772

6773
	err = -ENOMEM;
6774

6775
	vmx->vpid = allocate_vpid();
6776

6777
	/*
6778 6779 6780
	 * If PML is turned on, failure on enabling PML just results in failure
	 * of creating the vcpu, therefore we can simplify PML logic (by
	 * avoiding dealing with cases, such as enabling PML partially on vcpus
6781
	 * for the guest), etc.
6782
	 */
6783
	if (enable_pml) {
6784
		vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
6785
		if (!vmx->pml_pg)
6786
			goto free_vpid;
6787
	}
N
Nadav Har'El 已提交
6788

6789
	BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) != NR_SHARED_MSRS);
N
Nadav Har'El 已提交
6790

6791 6792 6793 6794 6795 6796 6797 6798 6799
	for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
		u32 index = vmx_msr_index[i];
		u32 data_low, data_high;
		int j = vmx->nmsrs;

		if (rdmsr_safe(index, &data_low, &data_high) < 0)
			continue;
		if (wrmsr_safe(index, data_low, data_high) < 0)
			continue;
6800

6801 6802
		vmx->guest_msrs[j].index = i;
		vmx->guest_msrs[j].data = 0;
6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815
		switch (index) {
		case MSR_IA32_TSX_CTRL:
			/*
			 * No need to pass TSX_CTRL_CPUID_CLEAR through, so
			 * let's avoid changing CPUID bits under the host
			 * kernel's feet.
			 */
			vmx->guest_msrs[j].mask = ~(u64)TSX_CTRL_CPUID_CLEAR;
			break;
		default:
			vmx->guest_msrs[j].mask = -1ull;
			break;
		}
6816 6817 6818
		++vmx->nmsrs;
	}

6819 6820
	err = alloc_loaded_vmcs(&vmx->vmcs01);
	if (err < 0)
6821
		goto free_pml;
6822

6823
	msr_bitmap = vmx->vmcs01.msr_bitmap;
6824
	vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
6825 6826 6827 6828 6829 6830
	vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
	vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
	vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
	vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
	vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
	vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
6831
	if (kvm_cstate_in_guest(vcpu->kvm)) {
6832 6833 6834 6835 6836
		vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
		vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
		vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
		vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
	}
6837
	vmx->msr_bitmap_mode = 0;
N
Nadav Har'El 已提交
6838

6839 6840
	vmx->loaded_vmcs = &vmx->vmcs01;
	cpu = get_cpu();
6841 6842
	vmx_vcpu_load(vcpu, cpu);
	vcpu->cpu = cpu;
6843
	init_vmcs(vmx);
6844
	vmx_vcpu_put(vcpu);
6845
	put_cpu();
6846
	if (cpu_need_virtualize_apic_accesses(vcpu)) {
6847
		err = alloc_apic_access_page(vcpu->kvm);
6848 6849 6850 6851 6852
		if (err)
			goto free_vmcs;
	}

	if (enable_ept && !enable_unrestricted_guest) {
6853
		err = init_rmode_identity_map(vcpu->kvm);
6854 6855 6856
		if (err)
			goto free_vmcs;
	}
N
Nadav Har'El 已提交
6857

6858 6859
	if (nested)
		nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
6860
					   vmx_capability.ept);
6861 6862
	else
		memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
6863

6864 6865
	vmx->nested.posted_intr_nv = -1;
	vmx->nested.current_vmptr = -1ull;
6866

6867
	vcpu->arch.microcode_version = 0x100000000ULL;
6868
	vmx->msr_ia32_feature_control_valid_bits = FEAT_CTL_LOCKED;
6869

6870
	/*
6871 6872
	 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
	 * or POSTED_INTR_WAKEUP_VECTOR.
6873
	 */
6874 6875
	vmx->pi_desc.nv = POSTED_INTR_VECTOR;
	vmx->pi_desc.sn = 1;
N
Nadav Har'El 已提交
6876

6877 6878
	vmx->ept_pointer = INVALID_PAGE;

6879
	return 0;
N
Nadav Har'El 已提交
6880

6881 6882 6883 6884
free_vmcs:
	free_loaded_vmcs(vmx->loaded_vmcs);
free_pml:
	vmx_destroy_pml_buffer(vmx);
6885
free_vpid:
6886
	free_vpid(vmx->vpid);
6887
	return err;
6888
}
6889

6890 6891
#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6892

6893 6894 6895
static int vmx_vm_init(struct kvm *kvm)
{
	spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6896

6897 6898
	if (!ple_gap)
		kvm->arch.pause_in_guest = true;
6899

6900 6901 6902 6903 6904 6905 6906 6907 6908 6909 6910 6911 6912
	if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
		switch (l1tf_mitigation) {
		case L1TF_MITIGATION_OFF:
		case L1TF_MITIGATION_FLUSH_NOWARN:
			/* 'I explicitly don't care' is set */
			break;
		case L1TF_MITIGATION_FLUSH:
		case L1TF_MITIGATION_FLUSH_NOSMT:
		case L1TF_MITIGATION_FULL:
			/*
			 * Warn upon starting the first VM in a potentially
			 * insecure environment.
			 */
6913
			if (sched_smt_active())
6914 6915 6916 6917 6918 6919 6920 6921 6922
				pr_warn_once(L1TF_MSG_SMT);
			if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
				pr_warn_once(L1TF_MSG_L1D);
			break;
		case L1TF_MITIGATION_FULL_FORCE:
			/* Flush is enforced */
			break;
		}
	}
6923
	kvm_apicv_init(kvm, enable_apicv);
6924
	return 0;
N
Nadav Har'El 已提交
6925 6926
}

6927
static int __init vmx_check_processor_compat(void)
6928
{
6929 6930
	struct vmcs_config vmcs_conf;
	struct vmx_capability vmx_cap;
6931

6932 6933 6934 6935 6936 6937
	if (!this_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
	    !this_cpu_has(X86_FEATURE_VMX)) {
		pr_err("kvm: VMX is disabled on CPU %d\n", smp_processor_id());
		return -EIO;
	}

6938
	if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
6939
		return -EIO;
6940
	if (nested)
6941
		nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept);
6942 6943 6944
	if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
		printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
				smp_processor_id());
6945
		return -EIO;
6946
	}
6947
	return 0;
6948 6949
}

6950
static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
6951
{
6952 6953
	u8 cache;
	u64 ipat = 0;
6954

6955 6956 6957 6958 6959 6960 6961 6962 6963 6964 6965 6966 6967 6968 6969 6970
	/* We wanted to honor guest CD/MTRR/PAT, but doing so could result in
	 * memory aliases with conflicting memory types and sometimes MCEs.
	 * We have to be careful as to what are honored and when.
	 *
	 * For MMIO, guest CD/MTRR are ignored.  The EPT memory type is set to
	 * UC.  The effective memory type is UC or WC depending on guest PAT.
	 * This was historically the source of MCEs and we want to be
	 * conservative.
	 *
	 * When there is no need to deal with noncoherent DMA (e.g., no VT-d
	 * or VT-d has snoop control), guest CD/MTRR/PAT are all ignored.  The
	 * EPT memory type is set to WB.  The effective memory type is forced
	 * WB.
	 *
	 * Otherwise, we trust guest.  Guest CD/MTRR/PAT are all honored.  The
	 * EPT memory type is used to emulate guest CD/MTRR.
6971
	 */
6972

6973 6974 6975 6976
	if (is_mmio) {
		cache = MTRR_TYPE_UNCACHABLE;
		goto exit;
	}
6977

6978 6979 6980 6981 6982
	if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
		ipat = VMX_EPT_IPAT_BIT;
		cache = MTRR_TYPE_WRBACK;
		goto exit;
	}
6983

6984 6985 6986 6987 6988 6989 6990 6991
	if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
		ipat = VMX_EPT_IPAT_BIT;
		if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
			cache = MTRR_TYPE_WRBACK;
		else
			cache = MTRR_TYPE_UNCACHABLE;
		goto exit;
	}
6992

6993
	cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
6994

6995 6996 6997
exit:
	return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
}
6998

6999
static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
7000
{
7001
	/*
7002 7003 7004 7005
	 * These bits in the secondary execution controls field
	 * are dynamic, the others are mostly based on the hypervisor
	 * architecture and the guest's CPUID.  Do not touch the
	 * dynamic bits.
7006
	 */
7007 7008 7009 7010 7011
	u32 mask =
		SECONDARY_EXEC_SHADOW_VMCS |
		SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
		SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
		SECONDARY_EXEC_DESC;
7012

7013 7014
	u32 new_ctl = vmx->secondary_exec_control;
	u32 cur_ctl = secondary_exec_controls_get(vmx);
7015

7016
	secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
7017 7018
}

N
Nadav Har'El 已提交
7019
/*
7020 7021
 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
 * (indicating "allowed-1") if they are supported in the guest's CPUID.
N
Nadav Har'El 已提交
7022
 */
7023
static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
N
Nadav Har'El 已提交
7024 7025
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
7026
	struct kvm_cpuid_entry2 *entry;
N
Nadav Har'El 已提交
7027

7028 7029
	vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
	vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
7030

7031 7032 7033 7034
#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do {		\
	if (entry && (entry->_reg & (_cpuid_mask)))			\
		vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask);	\
} while (0)
7035

7036
	entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
7037 7038 7039 7040 7041 7042 7043 7044 7045 7046 7047 7048 7049 7050
	cr4_fixed1_update(X86_CR4_VME,        edx, feature_bit(VME));
	cr4_fixed1_update(X86_CR4_PVI,        edx, feature_bit(VME));
	cr4_fixed1_update(X86_CR4_TSD,        edx, feature_bit(TSC));
	cr4_fixed1_update(X86_CR4_DE,         edx, feature_bit(DE));
	cr4_fixed1_update(X86_CR4_PSE,        edx, feature_bit(PSE));
	cr4_fixed1_update(X86_CR4_PAE,        edx, feature_bit(PAE));
	cr4_fixed1_update(X86_CR4_MCE,        edx, feature_bit(MCE));
	cr4_fixed1_update(X86_CR4_PGE,        edx, feature_bit(PGE));
	cr4_fixed1_update(X86_CR4_OSFXSR,     edx, feature_bit(FXSR));
	cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, feature_bit(XMM));
	cr4_fixed1_update(X86_CR4_VMXE,       ecx, feature_bit(VMX));
	cr4_fixed1_update(X86_CR4_SMXE,       ecx, feature_bit(SMX));
	cr4_fixed1_update(X86_CR4_PCIDE,      ecx, feature_bit(PCID));
	cr4_fixed1_update(X86_CR4_OSXSAVE,    ecx, feature_bit(XSAVE));
7051

7052
	entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
7053 7054 7055 7056 7057 7058
	cr4_fixed1_update(X86_CR4_FSGSBASE,   ebx, feature_bit(FSGSBASE));
	cr4_fixed1_update(X86_CR4_SMEP,       ebx, feature_bit(SMEP));
	cr4_fixed1_update(X86_CR4_SMAP,       ebx, feature_bit(SMAP));
	cr4_fixed1_update(X86_CR4_PKE,        ecx, feature_bit(PKU));
	cr4_fixed1_update(X86_CR4_UMIP,       ecx, feature_bit(UMIP));
	cr4_fixed1_update(X86_CR4_LA57,       ecx, feature_bit(LA57));
7059

7060 7061
#undef cr4_fixed1_update
}
7062

7063 7064 7065
static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
7066

7067 7068
	if (kvm_mpx_supported()) {
		bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
N
Nadav Har'El 已提交
7069

7070 7071 7072 7073 7074 7075 7076
		if (mpx_enabled) {
			vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
			vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
		} else {
			vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
			vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
		}
7077
	}
7078
}
N
Nadav Har'El 已提交
7079

7080 7081 7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103 7104 7105 7106 7107 7108 7109 7110 7111 7112 7113 7114 7115 7116 7117 7118 7119 7120 7121 7122 7123 7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144 7145
static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	struct kvm_cpuid_entry2 *best = NULL;
	int i;

	for (i = 0; i < PT_CPUID_LEAVES; i++) {
		best = kvm_find_cpuid_entry(vcpu, 0x14, i);
		if (!best)
			return;
		vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
		vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
		vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
		vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
	}

	/* Get the number of configurable Address Ranges for filtering */
	vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
						PT_CAP_num_address_ranges);

	/* Initialize and clear the no dependency bits */
	vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
			RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);

	/*
	 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
	 * will inject an #GP
	 */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
		vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;

	/*
	 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
	 * PSBFreq can be set
	 */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
		vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
				RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);

	/*
	 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
	 * MTCFreq can be set
	 */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
		vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
				RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);

	/* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
		vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
							RTIT_CTL_PTW_EN);

	/* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
		vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;

	/* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
		vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;

	/* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
		vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;

	/* unmask address range configure area */
	for (i = 0; i < vmx->pt_desc.addr_range; i++)
7146
		vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
7147 7148
}

7149 7150 7151
static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
N
Nadav Har'El 已提交
7152

7153 7154 7155
	/* xsaves_enabled is recomputed in vmx_compute_secondary_exec_control(). */
	vcpu->arch.xsaves_enabled = false;

7156 7157
	if (cpu_has_secondary_exec_ctrls()) {
		vmx_compute_secondary_exec_control(vmx);
7158
		vmcs_set_secondary_exec_control(vmx);
7159
	}
N
Nadav Har'El 已提交
7160

7161 7162
	if (nested_vmx_allowed(vcpu))
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7163 7164
			FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
			FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX;
7165 7166
	else
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7167 7168
			~(FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
			  FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX);
7169

7170 7171 7172
	if (nested_vmx_allowed(vcpu)) {
		nested_vmx_cr_fixed1_bits_update(vcpu);
		nested_vmx_entry_exit_ctls_update(vcpu);
7173
	}
7174 7175 7176 7177

	if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
			guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
		update_intel_pt_cfg(vcpu);
7178 7179 7180 7181 7182 7183 7184 7185 7186

	if (boot_cpu_has(X86_FEATURE_RTM)) {
		struct shared_msr_entry *msr;
		msr = find_msr_entry(vmx, MSR_IA32_TSX_CTRL);
		if (msr) {
			bool enabled = guest_cpuid_has(vcpu, X86_FEATURE_RTM);
			vmx_set_guest_msr(vmx, msr, enabled ? 0 : TSX_CTRL_RTM_DISABLE);
		}
	}
7187
}
7188

7189
static __init void vmx_set_cpu_caps(void)
7190
{
7191 7192 7193 7194 7195 7196 7197
	kvm_set_cpu_caps();

	/* CPUID 0x1 */
	if (nested)
		kvm_cpu_cap_set(X86_FEATURE_VMX);

	/* CPUID 0x7 */
7198 7199 7200 7201 7202 7203
	if (kvm_mpx_supported())
		kvm_cpu_cap_check_and_set(X86_FEATURE_MPX);
	if (cpu_has_vmx_invpcid())
		kvm_cpu_cap_check_and_set(X86_FEATURE_INVPCID);
	if (vmx_pt_mode_is_host_guest())
		kvm_cpu_cap_check_and_set(X86_FEATURE_INTEL_PT);
7204 7205

	/* PKU is not yet implemented for shadow paging. */
7206 7207
	if (enable_ept && boot_cpu_has(X86_FEATURE_OSPKE))
		kvm_cpu_cap_check_and_set(X86_FEATURE_PKU);
7208

7209 7210 7211
	if (vmx_umip_emulated())
		kvm_cpu_cap_set(X86_FEATURE_UMIP);

7212
	/* CPUID 0xD.1 */
7213
	supported_xss = 0;
7214 7215 7216
	if (!vmx_xsaves_supported())
		kvm_cpu_cap_clear(X86_FEATURE_XSAVES);

7217 7218 7219
	/* CPUID 0x80000001 */
	if (!cpu_has_vmx_rdtscp())
		kvm_cpu_cap_clear(X86_FEATURE_RDTSCP);
N
Nadav Har'El 已提交
7220 7221
}

7222
static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7223
{
7224
	to_vmx(vcpu)->req_immediate_exit = true;
7225 7226
}

7227 7228 7229 7230 7231 7232 7233 7234 7235 7236 7237 7238 7239 7240 7241 7242 7243 7244 7245 7246 7247 7248 7249 7250 7251 7252 7253 7254 7255 7256
static int vmx_check_intercept_io(struct kvm_vcpu *vcpu,
				  struct x86_instruction_info *info)
{
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
	unsigned short port;
	bool intercept;
	int size;

	if (info->intercept == x86_intercept_in ||
	    info->intercept == x86_intercept_ins) {
		port = info->src_val;
		size = info->dst_bytes;
	} else {
		port = info->dst_val;
		size = info->src_bytes;
	}

	/*
	 * If the 'use IO bitmaps' VM-execution control is 0, IO instruction
	 * VM-exits depend on the 'unconditional IO exiting' VM-execution
	 * control.
	 *
	 * Otherwise, IO instruction VM-exits are controlled by the IO bitmaps.
	 */
	if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
		intercept = nested_cpu_has(vmcs12,
					   CPU_BASED_UNCOND_IO_EXITING);
	else
		intercept = nested_vmx_check_io_bitmaps(vcpu, port, size);

7257
	/* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED.  */
7258 7259 7260
	return intercept ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE;
}

7261 7262
static int vmx_check_intercept(struct kvm_vcpu *vcpu,
			       struct x86_instruction_info *info,
7263 7264
			       enum x86_intercept_stage stage,
			       struct x86_exception *exception)
7265
{
P
Paolo Bonzini 已提交
7266 7267
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);

7268
	switch (info->intercept) {
P
Paolo Bonzini 已提交
7269 7270 7271 7272
	/*
	 * RDPID causes #UD if disabled through secondary execution controls.
	 * Because it is marked as EmulateOnUD, we need to intercept it here.
	 */
7273 7274
	case x86_intercept_rdtscp:
		if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
7275 7276
			exception->vector = UD_VECTOR;
			exception->error_code_valid = false;
7277 7278 7279 7280 7281 7282 7283 7284 7285
			return X86EMUL_PROPAGATE_FAULT;
		}
		break;

	case x86_intercept_in:
	case x86_intercept_ins:
	case x86_intercept_out:
	case x86_intercept_outs:
		return vmx_check_intercept_io(vcpu, info);
P
Paolo Bonzini 已提交
7286

7287 7288 7289 7290 7291 7292 7293 7294 7295 7296 7297 7298 7299 7300
	case x86_intercept_lgdt:
	case x86_intercept_lidt:
	case x86_intercept_lldt:
	case x86_intercept_ltr:
	case x86_intercept_sgdt:
	case x86_intercept_sidt:
	case x86_intercept_sldt:
	case x86_intercept_str:
		if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC))
			return X86EMUL_CONTINUE;

		/* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED.  */
		break;

P
Paolo Bonzini 已提交
7301
	/* TODO: check more intercepts... */
7302 7303 7304 7305
	default:
		break;
	}

7306
	return X86EMUL_UNHANDLEABLE;
7307 7308
}

7309 7310 7311 7312 7313 7314 7315 7316 7317 7318 7319 7320 7321 7322 7323 7324 7325 7326 7327
#ifdef CONFIG_X86_64
/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
static inline int u64_shl_div_u64(u64 a, unsigned int shift,
				  u64 divisor, u64 *result)
{
	u64 low = a << shift, high = a >> (64 - shift);

	/* To avoid the overflow on divq */
	if (high >= divisor)
		return 1;

	/* Low hold the result, high hold rem which is discarded */
	asm("divq %2\n\t" : "=a" (low), "=d" (high) :
	    "rm" (divisor), "0" (low), "1" (high));
	*result = low;

	return 0;
}

7328 7329
static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
			    bool *expired)
7330
{
7331
	struct vcpu_vmx *vmx;
7332
	u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
7333
	struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
7334

7335 7336
	if (kvm_mwait_in_guest(vcpu->kvm) ||
		kvm_can_post_timer_interrupt(vcpu))
7337 7338 7339 7340 7341 7342
		return -EOPNOTSUPP;

	vmx = to_vmx(vcpu);
	tscl = rdtsc();
	guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
	delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
7343 7344
	lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
						    ktimer->timer_advance_ns);
7345 7346 7347 7348 7349

	if (delta_tsc > lapic_timer_advance_cycles)
		delta_tsc -= lapic_timer_advance_cycles;
	else
		delta_tsc = 0;
7350 7351 7352

	/* Convert to host delta tsc if tsc scaling is enabled */
	if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
7353
	    delta_tsc && u64_shl_div_u64(delta_tsc,
7354
				kvm_tsc_scaling_ratio_frac_bits,
7355
				vcpu->arch.tsc_scaling_ratio, &delta_tsc))
7356 7357 7358 7359 7360 7361 7362 7363 7364 7365 7366 7367
		return -ERANGE;

	/*
	 * If the delta tsc can't fit in the 32 bit after the multi shift,
	 * we can't use the preemption timer.
	 * It's possible that it fits on later vmentries, but checking
	 * on every vmentry is costly so we just use an hrtimer.
	 */
	if (delta_tsc >> (cpu_preemption_timer_multi + 32))
		return -ERANGE;

	vmx->hv_deadline_tsc = tscl + delta_tsc;
7368 7369
	*expired = !delta_tsc;
	return 0;
7370 7371 7372 7373
}

static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
{
7374
	to_vmx(vcpu)->hv_deadline_tsc = -1;
7375 7376 7377
}
#endif

7378
static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
7379
{
7380
	if (!kvm_pause_in_guest(vcpu->kvm))
R
Radim Krčmář 已提交
7381
		shrink_ple_window(vcpu);
7382 7383
}

K
Kai Huang 已提交
7384 7385 7386
static void vmx_slot_enable_log_dirty(struct kvm *kvm,
				     struct kvm_memory_slot *slot)
{
7387 7388
	if (!kvm_dirty_log_manual_protect_and_init_set(kvm))
		kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
K
Kai Huang 已提交
7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400 7401 7402
	kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
}

static void vmx_slot_disable_log_dirty(struct kvm *kvm,
				       struct kvm_memory_slot *slot)
{
	kvm_mmu_slot_set_dirty(kvm, slot);
}

static void vmx_flush_log_dirty(struct kvm *kvm)
{
	kvm_flush_pml_buffers(kvm);
}

7403 7404 7405 7406
static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
{
	struct vmcs12 *vmcs12;
	struct vcpu_vmx *vmx = to_vmx(vcpu);
7407
	gpa_t gpa, dst;
7408 7409 7410 7411 7412 7413 7414 7415 7416 7417 7418 7419 7420

	if (is_guest_mode(vcpu)) {
		WARN_ON_ONCE(vmx->nested.pml_full);

		/*
		 * Check if PML is enabled for the nested guest.
		 * Whether eptp bit 6 is set is already checked
		 * as part of A/D emulation.
		 */
		vmcs12 = get_vmcs12(vcpu);
		if (!nested_cpu_has_pml(vmcs12))
			return 0;

7421
		if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
7422 7423 7424 7425 7426
			vmx->nested.pml_full = true;
			return 1;
		}

		gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
7427
		dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
7428

7429 7430
		if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
					 offset_in_page(dst), sizeof(gpa)))
7431 7432
			return 0;

7433
		vmcs12->guest_pml_index--;
7434 7435 7436 7437 7438
	}

	return 0;
}

K
Kai Huang 已提交
7439 7440 7441 7442 7443 7444 7445
static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
					   struct kvm_memory_slot *memslot,
					   gfn_t offset, unsigned long mask)
{
	kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
}

7446 7447 7448 7449 7450 7451 7452 7453
static void __pi_post_block(struct kvm_vcpu *vcpu)
{
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
	struct pi_desc old, new;
	unsigned int dest;

	do {
		old.control = new.control = pi_desc->control;
7454 7455
		WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
		     "Wakeup handler not enabled while the VCPU is blocked\n");
7456 7457 7458 7459 7460 7461 7462 7463 7464 7465

		dest = cpu_physical_id(vcpu->cpu);

		if (x2apic_enabled())
			new.ndst = dest;
		else
			new.ndst = (dest << 8) & 0xFF00;

		/* set 'NV' to 'notification vector' */
		new.nv = POSTED_INTR_VECTOR;
P
Paolo Bonzini 已提交
7466 7467
	} while (cmpxchg64(&pi_desc->control, old.control,
			   new.control) != old.control);
7468

7469 7470
	if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
		spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7471
		list_del(&vcpu->blocked_vcpu_list);
7472
		spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7473 7474 7475 7476
		vcpu->pre_pcpu = -1;
	}
}

7477 7478 7479 7480 7481 7482 7483 7484 7485 7486 7487 7488 7489
/*
 * This routine does the following things for vCPU which is going
 * to be blocked if VT-d PI is enabled.
 * - Store the vCPU to the wakeup list, so when interrupts happen
 *   we can find the right vCPU to wake up.
 * - Change the Posted-interrupt descriptor as below:
 *      'NDST' <-- vcpu->pre_pcpu
 *      'NV' <-- POSTED_INTR_WAKEUP_VECTOR
 * - If 'ON' is set during this process, which means at least one
 *   interrupt is posted for this vCPU, we cannot block it, in
 *   this case, return 1, otherwise, return 0.
 *
 */
7490
static int pi_pre_block(struct kvm_vcpu *vcpu)
7491 7492 7493 7494 7495 7496
{
	unsigned int dest;
	struct pi_desc old, new;
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);

	if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
7497 7498
		!irq_remapping_cap(IRQ_POSTING_CAP)  ||
		!kvm_vcpu_apicv_active(vcpu))
7499 7500
		return 0;

7501 7502 7503 7504 7505 7506 7507 7508 7509 7510
	WARN_ON(irqs_disabled());
	local_irq_disable();
	if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
		vcpu->pre_pcpu = vcpu->cpu;
		spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
		list_add_tail(&vcpu->blocked_vcpu_list,
			      &per_cpu(blocked_vcpu_on_cpu,
				       vcpu->pre_pcpu));
		spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
	}
7511 7512 7513 7514 7515 7516 7517 7518 7519 7520 7521 7522 7523 7524 7525 7526 7527 7528 7529 7530 7531 7532 7533 7534 7535

	do {
		old.control = new.control = pi_desc->control;

		WARN((pi_desc->sn == 1),
		     "Warning: SN field of posted-interrupts "
		     "is set before blocking\n");

		/*
		 * Since vCPU can be preempted during this process,
		 * vcpu->cpu could be different with pre_pcpu, we
		 * need to set pre_pcpu as the destination of wakeup
		 * notification event, then we can find the right vCPU
		 * to wakeup in wakeup handler if interrupts happen
		 * when the vCPU is in blocked state.
		 */
		dest = cpu_physical_id(vcpu->pre_pcpu);

		if (x2apic_enabled())
			new.ndst = dest;
		else
			new.ndst = (dest << 8) & 0xFF00;

		/* set 'NV' to 'wakeup vector' */
		new.nv = POSTED_INTR_WAKEUP_VECTOR;
P
Paolo Bonzini 已提交
7536 7537
	} while (cmpxchg64(&pi_desc->control, old.control,
			   new.control) != old.control);
7538

7539 7540 7541 7542 7543 7544
	/* We should not block the vCPU if an interrupt is posted for it.  */
	if (pi_test_on(pi_desc) == 1)
		__pi_post_block(vcpu);

	local_irq_enable();
	return (vcpu->pre_pcpu == -1);
7545 7546
}

7547 7548 7549 7550 7551
static int vmx_pre_block(struct kvm_vcpu *vcpu)
{
	if (pi_pre_block(vcpu))
		return 1;

7552 7553 7554
	if (kvm_lapic_hv_timer_in_use(vcpu))
		kvm_lapic_switch_to_sw_timer(vcpu);

7555 7556 7557 7558
	return 0;
}

static void pi_post_block(struct kvm_vcpu *vcpu)
7559
{
7560
	if (vcpu->pre_pcpu == -1)
7561 7562
		return;

7563 7564
	WARN_ON(irqs_disabled());
	local_irq_disable();
7565
	__pi_post_block(vcpu);
7566
	local_irq_enable();
7567 7568
}

7569 7570
static void vmx_post_block(struct kvm_vcpu *vcpu)
{
7571
	if (kvm_x86_ops.set_hv_timer)
7572 7573
		kvm_lapic_switch_to_hv_timer(vcpu);

7574 7575 7576
	pi_post_block(vcpu);
}

7577 7578 7579 7580 7581 7582 7583 7584 7585 7586 7587 7588 7589 7590 7591 7592 7593
/*
 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
 *
 * @kvm: kvm
 * @host_irq: host irq of the interrupt
 * @guest_irq: gsi of the interrupt
 * @set: set or unset PI
 * returns 0 on success, < 0 on failure
 */
static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
			      uint32_t guest_irq, bool set)
{
	struct kvm_kernel_irq_routing_entry *e;
	struct kvm_irq_routing_table *irq_rt;
	struct kvm_lapic_irq irq;
	struct kvm_vcpu *vcpu;
	struct vcpu_data vcpu_info;
7594
	int idx, ret = 0;
7595 7596

	if (!kvm_arch_has_assigned_device(kvm) ||
7597 7598
		!irq_remapping_cap(IRQ_POSTING_CAP) ||
		!kvm_vcpu_apicv_active(kvm->vcpus[0]))
7599 7600 7601 7602
		return 0;

	idx = srcu_read_lock(&kvm->irq_srcu);
	irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
7603 7604 7605 7606 7607 7608
	if (guest_irq >= irq_rt->nr_rt_entries ||
	    hlist_empty(&irq_rt->map[guest_irq])) {
		pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
			     guest_irq, irq_rt->nr_rt_entries);
		goto out;
	}
7609 7610 7611 7612 7613 7614 7615 7616 7617 7618 7619 7620 7621 7622 7623

	hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
		if (e->type != KVM_IRQ_ROUTING_MSI)
			continue;
		/*
		 * VT-d PI cannot support posting multicast/broadcast
		 * interrupts to a vCPU, we still use interrupt remapping
		 * for these kind of interrupts.
		 *
		 * For lowest-priority interrupts, we only support
		 * those with single CPU as the destination, e.g. user
		 * configures the interrupts via /proc/irq or uses
		 * irqbalance to make the interrupts single-CPU.
		 *
		 * We will support full lowest-priority interrupt later.
7624 7625 7626
		 *
		 * In addition, we can only inject generic interrupts using
		 * the PI mechanism, refuse to route others through it.
7627 7628
		 */

7629
		kvm_set_msi_irq(kvm, e, &irq);
7630 7631
		if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu) ||
		    !kvm_irq_is_postable(&irq)) {
7632 7633 7634 7635 7636 7637 7638 7639 7640 7641 7642 7643
			/*
			 * Make sure the IRTE is in remapped mode if
			 * we don't handle it in posted mode.
			 */
			ret = irq_set_vcpu_affinity(host_irq, NULL);
			if (ret < 0) {
				printk(KERN_INFO
				   "failed to back to remapped mode, irq: %u\n",
				   host_irq);
				goto out;
			}

7644
			continue;
7645
		}
7646 7647 7648 7649

		vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
		vcpu_info.vector = irq.vector;

7650
		trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
7651 7652 7653 7654
				vcpu_info.vector, vcpu_info.pi_desc_addr, set);

		if (set)
			ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
7655
		else
7656 7657 7658 7659 7660 7661 7662 7663 7664 7665 7666 7667 7668 7669 7670
			ret = irq_set_vcpu_affinity(host_irq, NULL);

		if (ret < 0) {
			printk(KERN_INFO "%s: failed to update PI IRTE\n",
					__func__);
			goto out;
		}
	}

	ret = 0;
out:
	srcu_read_unlock(&kvm->irq_srcu, idx);
	return ret;
}

7671 7672 7673 7674
static void vmx_setup_mce(struct kvm_vcpu *vcpu)
{
	if (vcpu->arch.mcg_cap & MCG_LMCE_P)
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7675
			FEAT_CTL_LMCE_ENABLED;
7676 7677
	else
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7678
			~FEAT_CTL_LMCE_ENABLED;
7679 7680
}

7681 7682
static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
{
7683 7684 7685
	/* we need a nested vmexit to enter SMM, postpone if run is pending */
	if (to_vmx(vcpu)->nested.nested_run_pending)
		return 0;
7686 7687 7688
	return 1;
}

7689 7690
static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
{
7691 7692 7693 7694 7695 7696 7697 7698
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
	if (vmx->nested.smm.guest_mode)
		nested_vmx_vmexit(vcpu, -1, 0, 0);

	vmx->nested.smm.vmxon = vmx->nested.vmxon;
	vmx->nested.vmxon = false;
7699
	vmx_clear_hlt(vcpu);
7700 7701 7702
	return 0;
}

7703
static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
7704
{
7705 7706 7707 7708 7709 7710 7711 7712 7713
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int ret;

	if (vmx->nested.smm.vmxon) {
		vmx->nested.vmxon = true;
		vmx->nested.smm.vmxon = false;
	}

	if (vmx->nested.smm.guest_mode) {
7714
		ret = nested_vmx_enter_non_root_mode(vcpu, false);
7715 7716 7717 7718 7719
		if (ret)
			return ret;

		vmx->nested.smm.guest_mode = false;
	}
7720 7721 7722
	return 0;
}

7723 7724 7725 7726 7727
static int enable_smi_window(struct kvm_vcpu *vcpu)
{
	return 0;
}

7728 7729
static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
{
Y
Yi Wang 已提交
7730
	return false;
7731 7732
}

7733 7734 7735 7736 7737
static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
{
	return to_vmx(vcpu)->nested.vmxon;
}

7738
static void hardware_unsetup(void)
7739 7740 7741 7742 7743 7744 7745 7746 7747 7748 7749 7750 7751 7752 7753
{
	if (nested)
		nested_vmx_hardware_unsetup();

	free_kvm_area();
}

static bool vmx_check_apicv_inhibit_reasons(ulong bit)
{
	ulong supported = BIT(APICV_INHIBIT_REASON_DISABLE) |
			  BIT(APICV_INHIBIT_REASON_HYPERV);

	return supported & BIT(bit);
}

7754
static struct kvm_x86_ops vmx_x86_ops __initdata = {
7755 7756 7757 7758 7759 7760 7761 7762 7763 7764 7765 7766 7767 7768 7769 7770 7771 7772 7773 7774 7775 7776 7777 7778 7779 7780 7781 7782 7783 7784 7785 7786 7787 7788 7789 7790 7791 7792 7793 7794 7795 7796 7797 7798
	.hardware_unsetup = hardware_unsetup,

	.hardware_enable = hardware_enable,
	.hardware_disable = hardware_disable,
	.cpu_has_accelerated_tpr = report_flexpriority,
	.has_emulated_msr = vmx_has_emulated_msr,

	.vm_size = sizeof(struct kvm_vmx),
	.vm_init = vmx_vm_init,

	.vcpu_create = vmx_create_vcpu,
	.vcpu_free = vmx_free_vcpu,
	.vcpu_reset = vmx_vcpu_reset,

	.prepare_guest_switch = vmx_prepare_switch_to_guest,
	.vcpu_load = vmx_vcpu_load,
	.vcpu_put = vmx_vcpu_put,

	.update_bp_intercept = update_exception_bitmap,
	.get_msr_feature = vmx_get_msr_feature,
	.get_msr = vmx_get_msr,
	.set_msr = vmx_set_msr,
	.get_segment_base = vmx_get_segment_base,
	.get_segment = vmx_get_segment,
	.set_segment = vmx_set_segment,
	.get_cpl = vmx_get_cpl,
	.get_cs_db_l_bits = vmx_get_cs_db_l_bits,
	.decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
	.decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
	.set_cr0 = vmx_set_cr0,
	.set_cr4 = vmx_set_cr4,
	.set_efer = vmx_set_efer,
	.get_idt = vmx_get_idt,
	.set_idt = vmx_set_idt,
	.get_gdt = vmx_get_gdt,
	.set_gdt = vmx_set_gdt,
	.get_dr6 = vmx_get_dr6,
	.set_dr6 = vmx_set_dr6,
	.set_dr7 = vmx_set_dr7,
	.sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
	.cache_reg = vmx_cache_reg,
	.get_rflags = vmx_get_rflags,
	.set_rflags = vmx_set_rflags,

7799
	.tlb_flush_all = vmx_flush_tlb_all,
7800
	.tlb_flush_current = vmx_flush_tlb_current,
7801
	.tlb_flush_gva = vmx_flush_tlb_gva,
7802
	.tlb_flush_guest = vmx_flush_tlb_guest,
7803 7804 7805 7806 7807 7808 7809 7810 7811 7812 7813 7814 7815 7816 7817 7818 7819 7820 7821 7822 7823 7824 7825 7826 7827 7828 7829 7830 7831 7832 7833 7834 7835 7836 7837 7838 7839 7840 7841 7842 7843 7844 7845 7846 7847 7848 7849 7850 7851 7852 7853 7854 7855 7856 7857 7858 7859 7860 7861 7862 7863 7864 7865 7866 7867 7868 7869 7870 7871 7872 7873 7874 7875 7876 7877 7878 7879 7880 7881 7882 7883 7884 7885 7886 7887 7888 7889 7890 7891 7892

	.run = vmx_vcpu_run,
	.handle_exit = vmx_handle_exit,
	.skip_emulated_instruction = vmx_skip_emulated_instruction,
	.update_emulated_instruction = vmx_update_emulated_instruction,
	.set_interrupt_shadow = vmx_set_interrupt_shadow,
	.get_interrupt_shadow = vmx_get_interrupt_shadow,
	.patch_hypercall = vmx_patch_hypercall,
	.set_irq = vmx_inject_irq,
	.set_nmi = vmx_inject_nmi,
	.queue_exception = vmx_queue_exception,
	.cancel_injection = vmx_cancel_injection,
	.interrupt_allowed = vmx_interrupt_allowed,
	.nmi_allowed = vmx_nmi_allowed,
	.get_nmi_mask = vmx_get_nmi_mask,
	.set_nmi_mask = vmx_set_nmi_mask,
	.enable_nmi_window = enable_nmi_window,
	.enable_irq_window = enable_irq_window,
	.update_cr8_intercept = update_cr8_intercept,
	.set_virtual_apic_mode = vmx_set_virtual_apic_mode,
	.set_apic_access_page_addr = vmx_set_apic_access_page_addr,
	.refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
	.load_eoi_exitmap = vmx_load_eoi_exitmap,
	.apicv_post_state_restore = vmx_apicv_post_state_restore,
	.check_apicv_inhibit_reasons = vmx_check_apicv_inhibit_reasons,
	.hwapic_irr_update = vmx_hwapic_irr_update,
	.hwapic_isr_update = vmx_hwapic_isr_update,
	.guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
	.sync_pir_to_irr = vmx_sync_pir_to_irr,
	.deliver_posted_interrupt = vmx_deliver_posted_interrupt,
	.dy_apicv_has_pending_interrupt = vmx_dy_apicv_has_pending_interrupt,

	.set_tss_addr = vmx_set_tss_addr,
	.set_identity_map_addr = vmx_set_identity_map_addr,
	.get_tdp_level = get_ept_level,
	.get_mt_mask = vmx_get_mt_mask,

	.get_exit_info = vmx_get_exit_info,

	.cpuid_update = vmx_cpuid_update,

	.has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,

	.read_l1_tsc_offset = vmx_read_l1_tsc_offset,
	.write_l1_tsc_offset = vmx_write_l1_tsc_offset,

	.load_mmu_pgd = vmx_load_mmu_pgd,

	.check_intercept = vmx_check_intercept,
	.handle_exit_irqoff = vmx_handle_exit_irqoff,

	.request_immediate_exit = vmx_request_immediate_exit,

	.sched_in = vmx_sched_in,

	.slot_enable_log_dirty = vmx_slot_enable_log_dirty,
	.slot_disable_log_dirty = vmx_slot_disable_log_dirty,
	.flush_log_dirty = vmx_flush_log_dirty,
	.enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
	.write_log_dirty = vmx_write_pml_buffer,

	.pre_block = vmx_pre_block,
	.post_block = vmx_post_block,

	.pmu_ops = &intel_pmu_ops,

	.update_pi_irte = vmx_update_pi_irte,

#ifdef CONFIG_X86_64
	.set_hv_timer = vmx_set_hv_timer,
	.cancel_hv_timer = vmx_cancel_hv_timer,
#endif

	.setup_mce = vmx_setup_mce,

	.smi_allowed = vmx_smi_allowed,
	.pre_enter_smm = vmx_pre_enter_smm,
	.pre_leave_smm = vmx_pre_leave_smm,
	.enable_smi_window = enable_smi_window,

	.check_nested_events = NULL,
	.get_nested_state = NULL,
	.set_nested_state = NULL,
	.get_vmcs12_pages = NULL,
	.nested_enable_evmcs = NULL,
	.nested_get_evmcs_version = NULL,
	.need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
	.apic_init_signal_blocked = vmx_apic_init_signal_blocked,
};

7893 7894 7895
static __init int hardware_setup(void)
{
	unsigned long host_bndcfgs;
7896
	struct desc_ptr dt;
7897
	int r, i, ept_lpage_level;
7898

7899 7900 7901
	store_idt(&dt);
	host_idt_base = dt.address;

7902 7903 7904 7905 7906 7907 7908 7909 7910 7911 7912 7913 7914 7915
	for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
		kvm_define_shared_msr(i, vmx_msr_index[i]);

	if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
		return -EIO;

	if (boot_cpu_has(X86_FEATURE_NX))
		kvm_enable_efer_bits(EFER_NX);

	if (boot_cpu_has(X86_FEATURE_MPX)) {
		rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
		WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
	}

7916
	if (!cpu_has_vmx_mpx())
7917 7918 7919
		supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS |
				    XFEATURE_MASK_BNDCSR);

7920 7921 7922 7923 7924 7925 7926 7927 7928 7929 7930 7931 7932 7933 7934 7935 7936 7937 7938 7939 7940 7941 7942 7943 7944 7945 7946 7947
	if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
	    !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
		enable_vpid = 0;

	if (!cpu_has_vmx_ept() ||
	    !cpu_has_vmx_ept_4levels() ||
	    !cpu_has_vmx_ept_mt_wb() ||
	    !cpu_has_vmx_invept_global())
		enable_ept = 0;

	if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
		enable_ept_ad_bits = 0;

	if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
		enable_unrestricted_guest = 0;

	if (!cpu_has_vmx_flexpriority())
		flexpriority_enabled = 0;

	if (!cpu_has_virtual_nmis())
		enable_vnmi = 0;

	/*
	 * set_apic_access_page_addr() is used to reload apic access
	 * page upon invalidation.  No need to do anything if not
	 * using the APIC_ACCESS_ADDR VMCS field.
	 */
	if (!flexpriority_enabled)
7948
		vmx_x86_ops.set_apic_access_page_addr = NULL;
7949 7950

	if (!cpu_has_vmx_tpr_shadow())
7951
		vmx_x86_ops.update_cr8_intercept = NULL;
7952 7953 7954

#if IS_ENABLED(CONFIG_HYPERV)
	if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
7955
	    && enable_ept) {
7956 7957
		vmx_x86_ops.tlb_remote_flush = hv_remote_flush_tlb;
		vmx_x86_ops.tlb_remote_flush_with_range =
7958 7959
				hv_remote_flush_tlb_with_range;
	}
7960 7961 7962 7963 7964 7965 7966 7967 7968 7969 7970 7971
#endif

	if (!cpu_has_vmx_ple()) {
		ple_gap = 0;
		ple_window = 0;
		ple_window_grow = 0;
		ple_window_max = 0;
		ple_window_shrink = 0;
	}

	if (!cpu_has_vmx_apicv()) {
		enable_apicv = 0;
7972
		vmx_x86_ops.sync_pir_to_irr = NULL;
7973 7974 7975 7976 7977 7978 7979 7980 7981 7982 7983 7984
	}

	if (cpu_has_vmx_tsc_scaling()) {
		kvm_has_tsc_control = true;
		kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
		kvm_tsc_scaling_ratio_frac_bits = 48;
	}

	set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */

	if (enable_ept)
		vmx_enable_tdp();
7985 7986 7987 7988 7989 7990 7991

	if (!enable_ept)
		ept_lpage_level = 0;
	else if (cpu_has_vmx_ept_1g_page())
		ept_lpage_level = PT_PDPE_LEVEL;
	else if (cpu_has_vmx_ept_2m_page())
		ept_lpage_level = PT_DIRECTORY_LEVEL;
7992
	else
7993 7994
		ept_lpage_level = PT_PAGE_TABLE_LEVEL;
	kvm_configure_mmu(enable_ept, ept_lpage_level);
7995 7996 7997 7998 7999 8000 8001 8002 8003

	/*
	 * Only enable PML when hardware supports PML feature, and both EPT
	 * and EPT A/D bit features are enabled -- PML depends on them to work.
	 */
	if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
		enable_pml = 0;

	if (!enable_pml) {
8004 8005 8006 8007
		vmx_x86_ops.slot_enable_log_dirty = NULL;
		vmx_x86_ops.slot_disable_log_dirty = NULL;
		vmx_x86_ops.flush_log_dirty = NULL;
		vmx_x86_ops.enable_log_dirty_pt_masked = NULL;
8008 8009 8010
	}

	if (!cpu_has_vmx_preemption_timer())
8011
		enable_preemption_timer = false;
8012

8013 8014
	if (enable_preemption_timer) {
		u64 use_timer_freq = 5000ULL * 1000 * 1000;
8015 8016 8017 8018 8019
		u64 vmx_msr;

		rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
		cpu_preemption_timer_multi =
			vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
8020 8021 8022 8023 8024 8025 8026 8027 8028 8029 8030 8031 8032 8033 8034

		if (tsc_khz)
			use_timer_freq = (u64)tsc_khz * 1000;
		use_timer_freq >>= cpu_preemption_timer_multi;

		/*
		 * KVM "disables" the preemption timer by setting it to its max
		 * value.  Don't use the timer if it might cause spurious exits
		 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
		 */
		if (use_timer_freq > 0xffffffffu / 10)
			enable_preemption_timer = false;
	}

	if (!enable_preemption_timer) {
8035 8036 8037
		vmx_x86_ops.set_hv_timer = NULL;
		vmx_x86_ops.cancel_hv_timer = NULL;
		vmx_x86_ops.request_immediate_exit = __kvm_request_immediate_exit;
8038 8039 8040 8041 8042 8043
	}

	kvm_set_posted_intr_wakeup_handler(wakeup_handler);

	kvm_mce_cap_supported |= MCG_LMCE_P;

8044 8045 8046 8047 8048
	if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
		return -EINVAL;
	if (!enable_ept || !cpu_has_vmx_intel_pt())
		pt_mode = PT_MODE_SYSTEM;

8049
	if (nested) {
8050
		nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
8051
					   vmx_capability.ept);
8052

8053 8054
		r = nested_vmx_hardware_setup(&vmx_x86_ops,
					      kvm_vmx_exit_handlers);
8055 8056 8057 8058
		if (r)
			return r;
	}

8059
	vmx_set_cpu_caps();
8060

8061 8062 8063 8064 8065 8066
	r = alloc_kvm_area();
	if (r)
		nested_vmx_hardware_unsetup();
	return r;
}

8067
static struct kvm_x86_init_ops vmx_init_ops __initdata = {
A
Avi Kivity 已提交
8068 8069
	.cpu_has_kvm_support = cpu_has_kvm_support,
	.disabled_by_bios = vmx_disabled_by_bios,
Y
Yang, Sheng 已提交
8070
	.check_processor_compatibility = vmx_check_processor_compat,
8071
	.hardware_setup = hardware_setup,
8072

8073
	.runtime_ops = &vmx_x86_ops,
A
Avi Kivity 已提交
8074 8075
};

8076
static void vmx_cleanup_l1d_flush(void)
8077 8078 8079 8080 8081
{
	if (vmx_l1d_flush_pages) {
		free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
		vmx_l1d_flush_pages = NULL;
	}
8082 8083
	/* Restore state so sysfs ignores VMX */
	l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
8084 8085
}

8086 8087 8088 8089 8090 8091 8092 8093 8094 8095 8096 8097 8098 8099 8100 8101 8102 8103 8104 8105 8106 8107 8108 8109
static void vmx_exit(void)
{
#ifdef CONFIG_KEXEC_CORE
	RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
	synchronize_rcu();
#endif

	kvm_exit();

#if IS_ENABLED(CONFIG_HYPERV)
	if (static_branch_unlikely(&enable_evmcs)) {
		int cpu;
		struct hv_vp_assist_page *vp_ap;
		/*
		 * Reset everything to support using non-enlightened VMCS
		 * access later (e.g. when we reload the module with
		 * enlightened_vmcs=0)
		 */
		for_each_online_cpu(cpu) {
			vp_ap =	hv_get_vp_assist_page(cpu);

			if (!vp_ap)
				continue;

8110
			vp_ap->nested_control.features.directhypercall = 0;
8111 8112 8113 8114 8115 8116 8117 8118 8119 8120 8121
			vp_ap->current_nested_vmcs = 0;
			vp_ap->enlighten_vmentry = 0;
		}

		static_branch_disable(&enable_evmcs);
	}
#endif
	vmx_cleanup_l1d_flush();
}
module_exit(vmx_exit);

A
Avi Kivity 已提交
8122 8123
static int __init vmx_init(void)
{
8124
	int r, cpu;
8125 8126 8127 8128 8129 8130 8131 8132 8133 8134 8135 8136 8137 8138 8139 8140 8141 8142 8143 8144 8145 8146 8147 8148 8149

#if IS_ENABLED(CONFIG_HYPERV)
	/*
	 * Enlightened VMCS usage should be recommended and the host needs
	 * to support eVMCS v1 or above. We can also disable eVMCS support
	 * with module parameter.
	 */
	if (enlightened_vmcs &&
	    ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
	    (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
	    KVM_EVMCS_VERSION) {
		int cpu;

		/* Check that we have assist pages on all online CPUs */
		for_each_online_cpu(cpu) {
			if (!hv_get_vp_assist_page(cpu)) {
				enlightened_vmcs = false;
				break;
			}
		}

		if (enlightened_vmcs) {
			pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
			static_branch_enable(&enable_evmcs);
		}
8150 8151 8152 8153 8154

		if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
			vmx_x86_ops.enable_direct_tlbflush
				= hv_enable_direct_tlbflush;

8155 8156 8157 8158 8159
	} else {
		enlightened_vmcs = false;
	}
#endif

8160
	r = kvm_init(&vmx_init_ops, sizeof(struct vcpu_vmx),
8161
		     __alignof__(struct vcpu_vmx), THIS_MODULE);
8162
	if (r)
8163
		return r;
S
Sheng Yang 已提交
8164

8165
	/*
8166 8167 8168 8169 8170 8171
	 * Must be called after kvm_init() so enable_ept is properly set
	 * up. Hand the parameter mitigation value in which was stored in
	 * the pre module init parser. If no parameter was given, it will
	 * contain 'auto' which will be turned into the default 'cond'
	 * mitigation mode.
	 */
8172 8173 8174 8175
	r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
	if (r) {
		vmx_exit();
		return r;
8176
	}
S
Sheng Yang 已提交
8177

8178 8179 8180 8181 8182 8183
	for_each_possible_cpu(cpu) {
		INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
		INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
		spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
	}

8184
#ifdef CONFIG_KEXEC_CORE
8185 8186 8187
	rcu_assign_pointer(crash_vmclear_loaded_vmcss,
			   crash_vmclear_local_loaded_vmcss);
#endif
8188
	vmx_check_vmcs12_offsets();
8189

8190
	return 0;
A
Avi Kivity 已提交
8191
}
8192
module_init(vmx_init);