stmmac.h 4.7 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0-only */
2 3 4 5 6 7 8 9 10 11 12 13 14
/*******************************************************************************

  Header file for stmmac platform data

  Copyright (C) 2009  STMicroelectronics Ltd


  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
*******************************************************************************/

#ifndef __STMMAC_PLATFORM_DATA
#define __STMMAC_PLATFORM_DATA

15 16
#include <linux/platform_device.h>

17 18
#define MTL_MAX_RX_QUEUES	8
#define MTL_MAX_TX_QUEUES	8
19
#define STMMAC_CH_MAX		8
20

21 22 23 24
#define STMMAC_RX_COE_NONE	0
#define STMMAC_RX_COE_TYPE1	1
#define STMMAC_RX_COE_TYPE2	2

25 26 27 28 29
/* Define the macros for CSR clock range parameters to be passed by
 * platform code.
 * This could also be configured at run time using CPU freq framework. */

/* MDC Clock Selection define*/
30 31 32 33 34 35
#define	STMMAC_CSR_60_100M	0x0	/* MDC = clk_scr_i/42 */
#define	STMMAC_CSR_100_150M	0x1	/* MDC = clk_scr_i/62 */
#define	STMMAC_CSR_20_35M	0x2	/* MDC = clk_scr_i/16 */
#define	STMMAC_CSR_35_60M	0x3	/* MDC = clk_scr_i/26 */
#define	STMMAC_CSR_150_250M	0x4	/* MDC = clk_scr_i/102 */
#define	STMMAC_CSR_250_300M	0x5	/* MDC = clk_scr_i/122 */
36

37 38 39 40 41 42 43 44
/* MTL algorithms identifiers */
#define MTL_TX_ALGORITHM_WRR	0x0
#define MTL_TX_ALGORITHM_WFQ	0x1
#define MTL_TX_ALGORITHM_DWRR	0x2
#define MTL_TX_ALGORITHM_SP	0x3
#define MTL_RX_ALGORITHM_SP	0x4
#define MTL_RX_ALGORITHM_WSP	0x5

45
/* RX/TX Queue Mode */
46 47
#define MTL_QUEUE_AVB		0x0
#define MTL_QUEUE_DCB		0x1
48

49
/* The MDC clock could be set higher than the IEEE 802.3
50 51 52 53 54 55
 * specified frequency limit 0f 2.5 MHz, by programming a clock divider
 * of value different than the above defined values. The resultant MDIO
 * clock frequency of 12.5 MHz is applicable for the interfacing chips
 * supporting higher MDC clocks.
 * The MDC clock selection macros need to be defined for MDC clock rate
 * of 12.5 MHz, corresponding to the following selection.
56 57 58 59 60 61 62 63 64
 */
#define STMMAC_CSR_I_4		0x8	/* clk_csr_i/4 */
#define STMMAC_CSR_I_6		0x9	/* clk_csr_i/6 */
#define STMMAC_CSR_I_8		0xA	/* clk_csr_i/8 */
#define STMMAC_CSR_I_10		0xB	/* clk_csr_i/10 */
#define STMMAC_CSR_I_12		0xC	/* clk_csr_i/12 */
#define STMMAC_CSR_I_14		0xD	/* clk_csr_i/14 */
#define STMMAC_CSR_I_16		0xE	/* clk_csr_i/16 */
#define STMMAC_CSR_I_18		0xF	/* clk_csr_i/18 */
65

66
/* AXI DMA Burst length supported */
67 68 69 70 71 72 73 74 75 76 77
#define DMA_AXI_BLEN_4		(1 << 1)
#define DMA_AXI_BLEN_8		(1 << 2)
#define DMA_AXI_BLEN_16		(1 << 3)
#define DMA_AXI_BLEN_32		(1 << 4)
#define DMA_AXI_BLEN_64		(1 << 5)
#define DMA_AXI_BLEN_128	(1 << 6)
#define DMA_AXI_BLEN_256	(1 << 7)
#define DMA_AXI_BLEN_ALL (DMA_AXI_BLEN_4 | DMA_AXI_BLEN_8 | DMA_AXI_BLEN_16 \
			| DMA_AXI_BLEN_32 | DMA_AXI_BLEN_64 \
			| DMA_AXI_BLEN_128 | DMA_AXI_BLEN_256)

78 79 80 81 82 83
/* Platfrom data for platform device structure's platform_data field */

struct stmmac_mdio_bus_data {
	unsigned int phy_mask;
	int *irqs;
	int probed_phy_irq;
84
	bool needs_reset;
85
};
86

87 88
struct stmmac_dma_cfg {
	int pbl;
89 90
	int txpbl;
	int rxpbl;
91
	bool pblx8;
92
	int fixed_burst;
93
	int mixed_burst;
94 95 96 97 98 99 100 101 102 103 104 105 106 107
	bool aal;
};

#define AXI_BLEN	7
struct stmmac_axi {
	bool axi_lpi_en;
	bool axi_xit_frm;
	u32 axi_wr_osr_lmt;
	u32 axi_rd_osr_lmt;
	bool axi_kbbe;
	u32 axi_blen[AXI_BLEN];
	bool axi_fb;
	bool axi_mb;
	bool axi_rb;
108 109
};

110 111
struct stmmac_rxq_cfg {
	u8 mode_to_use;
112
	u32 chan;
113
	u8 pkt_route;
114 115
	bool use_prio;
	u32 prio;
116 117 118
};

struct stmmac_txq_cfg {
119
	u32 weight;
120 121 122 123 124 125
	u8 mode_to_use;
	/* Credit Base Shaper parameters */
	u32 send_slope;
	u32 idle_slope;
	u32 high_credit;
	u32 low_credit;
126 127
	bool use_prio;
	u32 prio;
128 129
};

130 131
struct plat_stmmacenet_data {
	int bus_id;
132 133 134
	int phy_addr;
	int interface;
	struct stmmac_mdio_bus_data *mdio_bus_data;
135
	struct device_node *phy_node;
136
	struct device_node *phylink_node;
G
Giuseppe CAVALLARO 已提交
137
	struct device_node *mdio_node;
138
	struct stmmac_dma_cfg *dma_cfg;
139
	int clk_csr;
140
	int has_gmac;
141
	int enh_desc;
142
	int tx_coe;
143
	int rx_coe;
144
	int bugged_jumbo;
145
	int pmt;
146
	int force_sf_dma_mode;
147
	int force_thresh_dma_mode;
148
	int riwt_off;
149
	int max_speed;
150
	int maxmtu;
151 152
	int multicast_filter_bins;
	int unicast_filter_entries;
153 154
	int tx_fifo_size;
	int rx_fifo_size;
155 156
	u32 rx_queues_to_use;
	u32 tx_queues_to_use;
157 158 159 160
	u8 rx_sched_algorithm;
	u8 tx_sched_algorithm;
	struct stmmac_rxq_cfg rx_queues_cfg[MTL_MAX_RX_QUEUES];
	struct stmmac_txq_cfg tx_queues_cfg[MTL_MAX_TX_QUEUES];
161
	void (*fix_mac_speed)(void *priv, unsigned int speed);
162 163
	int (*init)(struct platform_device *pdev, void *priv);
	void (*exit)(struct platform_device *pdev, void *priv);
164
	struct mac_device_info *(*setup)(void *priv);
165
	void *bsp_priv;
166 167 168 169
	struct clk *stmmac_clk;
	struct clk *pclk;
	struct clk *clk_ptp_ref;
	unsigned int clk_ptp_rate;
170
	unsigned int clk_ref_rate;
171
	struct reset_control *stmmac_rst;
172
	struct stmmac_axi *axi;
173
	int has_gmac4;
174
	bool has_sun8i;
175
	bool tso_en;
176
	int rss_en;
177
	int mac_port_sel_speed;
178
	bool en_tx_lpi_clockgating;
179
	int has_xgmac;
180 181
};
#endif