dc.h 30.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
#include "gpio_types.h"
#include "link_service_types.h"
34
#include "grph_object_ctrl_defs.h"
35
#include <inc/hw/opp.h>
36

37
#include "inc/hw_sequencer.h"
R
Roman Li 已提交
38
#include "inc/compressor.h"
39 40
#include "dml/display_mode_lib.h"

T
Tony Cheng 已提交
41
#define DC_VER "3.1.05"
42

43
#define MAX_SURFACES 3
44
#define MAX_STREAMS 6
45 46
#define MAX_SINKS_PER_LINK 4

47

48 49 50 51
/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/
struct dc_caps {
52
	uint32_t max_streams;
53 54 55
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
56
	uint32_t max_planes;
57 58
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
59
	unsigned int max_cursor_size;
60
	unsigned int max_video_width;
61
	bool dcc_const_color;
62
	bool dynamic_audio;
63 64 65 66
};

struct dc_dcc_surface_param {
	struct dc_size surface_size;
67
	enum surface_pixel_format format;
68
	enum swizzle_mode_values swizzle_mode;
69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
89 90 91

	bool capable;
	bool const_color_support;
92 93
};

S
Sylvia Tsai 已提交
94 95 96 97 98 99
struct dc_static_screen_events {
	bool cursor_update;
	bool surface_update;
	bool overlay_update;
};

100 101
/* Forward declaration*/
struct dc;
102
struct dc_plane_state;
103
struct dc_state;
104 105

struct dc_cap_funcs {
106 107 108
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
109 110
};

111
struct dc_stream_state_funcs {
112
	bool (*adjust_vmin_vmax)(struct dc *dc,
113
			struct dc_stream_state **stream,
114 115 116
			int num_streams,
			int vmin,
			int vmax);
117
	bool (*get_crtc_position)(struct dc *dc,
118
			struct dc_stream_state **stream,
119 120 121 122
			int num_streams,
			unsigned int *v_pos,
			unsigned int *nom_v_pos);

123
	bool (*set_gamut_remap)(struct dc *dc,
124
			const struct dc_stream_state *stream);
S
Sylvia Tsai 已提交
125

126
	bool (*program_csc_matrix)(struct dc *dc,
127
			struct dc_stream_state *stream);
128

S
Sylvia Tsai 已提交
129
	void (*set_static_screen_events)(struct dc *dc,
130
			struct dc_stream_state **stream,
S
Sylvia Tsai 已提交
131 132
			int num_streams,
			const struct dc_static_screen_events *events);
133

134
	void (*set_dither_option)(struct dc_stream_state *stream,
135
			enum dc_dither_option option);
H
Hersen Wu 已提交
136 137 138 139

	void (*set_dpms)(struct dc *dc,
			struct dc_stream_state *stream,
			bool dpms_off);
140 141 142 143 144 145
};

struct link_training_settings;

struct dc_link_funcs {
	void (*set_drive_settings)(struct dc *dc,
146 147
			struct link_training_settings *lt_settings,
			const struct dc_link *link);
148 149 150 151
	void (*perform_link_training)(struct dc *dc,
			struct dc_link_settings *link_setting,
			bool skip_video_pattern);
	void (*set_preferred_link_settings)(struct dc *dc,
152
			struct dc_link_settings *link_setting,
153
			struct dc_link *link);
154 155 156
	void (*enable_hpd)(const struct dc_link *link);
	void (*disable_hpd)(const struct dc_link *link);
	void (*set_test_pattern)(
157
			struct dc_link *link,
158 159 160 161 162 163 164 165 166 167 168 169
			enum dp_test_pattern test_pattern,
			const struct link_training_settings *p_link_settings,
			const unsigned char *p_custom_pattern,
			unsigned int cust_pattern_size);
};

/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
};

170 171 172 173 174 175
enum dcc_option {
	DCC_ENABLE = 0,
	DCC_DISABLE = 1,
	DCC_HALF_REQ_DISALBE = 2,
};

176 177 178 179 180 181
enum pipe_split_policy {
	MPC_SPLIT_DYNAMIC = 0,
	MPC_SPLIT_AVOID = 1,
	MPC_SPLIT_AVOID_MULT_DISP = 2,
};

182 183 184 185 186
enum wm_report_mode {
	WM_REPORT_DEFAULT = 0,
	WM_REPORT_OVERRIDE = 1,
};

187 188
struct dc_debug {
	bool surface_visual_confirm;
189
	bool sanity_checks;
190 191
	bool max_disp_clk;
	bool surface_trace;
192
	bool timing_trace;
193
	bool clock_trace;
194
	bool validation_trace;
195 196

	/* stutter efficiency related */
197
	bool disable_stutter;
198
	bool use_max_lb;
199
	enum dcc_option disable_dcc;
200 201
	enum pipe_split_policy pipe_split_policy;
	bool force_single_disp_pipe_split;
202
	bool voltage_align_fclk;
203

204
	bool disable_dfs_bypass;
205 206 207
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
	bool disable_pplib_wm_range;
208
	enum wm_report_mode pplib_wm_report_mode;
209
	unsigned int min_disp_clk_khz;
210 211
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
212 213 214 215 216
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
217
	int always_scale;
218
	bool disable_pplib_clock_request;
219
	bool disable_clock_gate;
220
	bool disable_dmcu;
221
	bool disable_psr;
222
	bool force_abm_enable;
223 224
	bool disable_hbup_pg;
	bool disable_dpp_pg;
225
	bool disable_stereo_support;
226
	bool vsr_support;
227
	bool performance_trace;
228
};
229
struct dc_state;
230 231
struct resource_pool;
struct dce_hwseq;
232 233 234
struct dc {
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
235
	struct dc_stream_state_funcs stream_funcs;
236 237 238
	struct dc_link_funcs link_funcs;
	struct dc_config config;
	struct dc_debug debug;
239 240 241 242 243 244

	struct dc_context *ctx;

	uint8_t link_count;
	struct dc_link *links[MAX_PIPES * 2];

245
	struct dc_state *current_state;
246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269
	struct resource_pool *res_pool;

	/* Display Engine Clock levels */
	struct dm_pp_clock_levels sclk_lvls;

	/* Inputs into BW and WM calculations. */
	struct bw_calcs_dceip *bw_dceip;
	struct bw_calcs_vbios *bw_vbios;
#ifdef CONFIG_DRM_AMD_DC_DCN1_0
	struct dcn_soc_bounding_box *dcn_soc;
	struct dcn_ip_params *dcn_ip;
	struct display_mode_lib dml;
#endif

	/* HW functions */
	struct hw_sequencer_funcs hwss;
	struct dce_hwseq *hwseq;

	/* temp store of dm_pp_display_configuration
	 * to compare to see if display config changed
	 */
	struct dm_pp_display_configuration prev_display_config;

	/* FBC compressor */
270
#if defined(CONFIG_DRM_AMD_DC_FBC)
271 272
	struct compressor *fbc_compressor;
#endif
273 274
};

275 276 277 278 279 280 281 282 283 284 285
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
286 287
	bool dchub_initialzied;
	bool dchub_info_valid;
288 289
};

290 291 292 293 294 295 296 297 298 299 300 301 302 303
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

	struct dc_config flags;
304
	uint32_t log_mask;
305
#if defined(CONFIG_DRM_AMD_DC_FBC)
306 307
	uint64_t fbc_gpu_addr;
#endif
308 309 310 311 312 313 314 315 316 317 318
};

struct dc *dc_create(const struct dc_init_data *init_params);

void dc_destroy(struct dc **dc);

/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
319
	TRANSFER_FUNC_POINTS = 1025
320 321
};

322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
// Moved here from color module for linux
enum color_transfer_func {
	transfer_func_unknown,
	transfer_func_srgb,
	transfer_func_bt709,
	transfer_func_pq2084,
	transfer_func_pq2084_interim,
	transfer_func_linear_0_1,
	transfer_func_linear_0_125,
	transfer_func_dolbyvision,
	transfer_func_gamma_22,
	transfer_func_gamma_26
};

enum color_color_space {
	color_space_unsupported,
	color_space_srgb,
	color_space_bt601,
	color_space_bt709,
	color_space_xv_ycc_bt601,
	color_space_xv_ycc_bt709,
	color_space_xr_rgb,
	color_space_bt2020,
	color_space_adobe,
	color_space_dci_p3,
	color_space_sc_rgb_ms_ref,
	color_space_display_native,
	color_space_app_ctrl,
	color_space_dolby_vision,
	color_space_custom_coordinates
};

354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
369 370 371

	bool hdr_supported;
	bool is_hdr;
372 373
};

374 375 376
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
377
	TF_TYPE_BYPASS
378 379 380
};

struct dc_transfer_func_distributed_points {
381 382 383 384
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

385
	uint16_t end_exponent;
386 387 388
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
389 390 391 392 393
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
394
	TRANSFER_FUNCTION_PQ,
395 396 397 398
	TRANSFER_FUNCTION_LINEAR,
};

struct dc_transfer_func {
399
	struct kref refcount;
400
	struct dc_transfer_func_distributed_points tf_pts;
401 402
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
403
	struct dc_context *ctx;
404 405
};

406 407 408 409 410
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
411
struct dc_plane_status {
412 413 414 415 416 417
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
	bool is_right_eye;
};

418
struct dc_plane_state {
419 420 421 422 423 424 425 426
	struct dc_plane_address address;
	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

	union plane_size plane_size;
	union dc_tiling_info tiling_info;
427

428
	struct dc_plane_dcc_param dcc;
429 430
	struct dc_hdr_static_metadata hdr_static_ctx;

431
	struct dc_gamma *gamma_correction;
432
	struct dc_transfer_func *in_transfer_func;
433

434 435 436 437 438 439
	// sourceContentAttribute cache
	bool is_source_input_valid;
	struct dc_hdr_static_metadata source_input_mastering_info;
	enum color_color_space source_input_color_space;
	enum color_transfer_func source_input_tf;

440
	enum dc_color_space color_space;
441 442 443 444
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

445 446 447 448
	bool per_pixel_alpha;
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
449 450

	/* private to DC core */
451
	struct dc_plane_status status;
452 453 454 455
	struct dc_context *ctx;

	/* private to dc_surface.c */
	enum dc_irq_source irq_source;
456
	struct kref refcount;
457 458 459 460 461
};

struct dc_plane_info {
	union plane_size plane_size;
	union dc_tiling_info tiling_info;
462
	struct dc_plane_dcc_param dcc;
463 464 465 466
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
	enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
467
	bool horizontal_mirror;
468
	bool visible;
469
	bool per_pixel_alpha;
470 471 472
};

struct dc_scaling_info {
473 474 475 476
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
477 478 479
};

struct dc_surface_update {
480
	struct dc_plane_state *surface;
481 482 483 484 485 486 487 488

	/* isr safe update parameters.  null means no updates */
	struct dc_flip_addrs *flip_addr;
	struct dc_plane_info *plane_info;
	struct dc_scaling_info *scaling_info;
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
489
	/* gamma TO BE REMOVED */
490
	struct dc_gamma *gamma;
491
	struct dc_transfer_func *in_transfer_func;
492
	struct dc_hdr_static_metadata *hdr_static_metadata;
493 494 495 496 497
};

/*
 * Create a new surface with default parameters;
 */
498
struct dc_plane_state *dc_create_plane_state(struct dc *dc);
499 500
const struct dc_plane_status *dc_plane_get_status(
		const struct dc_plane_state *plane_state);
501

502 503
void dc_plane_state_retain(struct dc_plane_state *plane_state);
void dc_plane_state_release(struct dc_plane_state *plane_state);
504

505 506
void dc_gamma_retain(struct dc_gamma *dc_gamma);
void dc_gamma_release(struct dc_gamma **dc_gamma);
507 508
struct dc_gamma *dc_create_gamma(void);

509 510
void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
511
struct dc_transfer_func *dc_create_transfer_func(void);
512

513 514 515 516 517 518 519 520 521 522 523
/*
 * This structure holds a surface address.  There could be multiple addresses
 * in cases such as Stereo 3D, Planar YUV, etc.  Other per-flip attributes such
 * as frame durations and DCC format can also be set.
 */
struct dc_flip_addrs {
	struct dc_plane_address address;
	bool flip_immediate;
	/* TODO: add flip duration for FreeSync */
};

524
bool dc_post_update_surfaces_to_stream(
525 526
		struct dc *dc);

527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552
/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

553 554
enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
555
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
556 557 558
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

559
/*******************************************************************************
560
 * Stream Interfaces
561
 ******************************************************************************/
562 563 564

struct dc_stream_status {
	int primary_otg_inst;
565
	int stream_enc_inst;
566 567
	int plane_count;
	struct dc_plane_state *plane_states[MAX_SURFACE_NUM];
568 569 570 571 572 573 574

	/*
	 * link this stream passes through
	 */
	struct dc_link *link;
};

575
struct dc_stream_state {
576
	struct dc_sink *sink;
577
	struct dc_crtc_timing timing;
578

579 580
	struct rect src; /* composition area */
	struct rect dst; /* stream addressable area */
581

582 583 584 585
	struct audio_info audio_info;

	struct freesync_context freesync_ctx;

586
	struct dc_transfer_func *out_transfer_func;
587 588
	struct colorspace_transform gamut_remap_matrix;
	struct csc_transform csc_color_matrix;
589 590 591 592 593 594

	enum signal_type output_signal;

	enum dc_color_space output_color_space;
	enum dc_dither_option dither_option;

595
	enum view_3d_format view_format;
596 597

	bool ignore_msa_timing_param;
598 599 600 601
	/* TODO: custom INFO packets */
	/* TODO: ABM info (DMCU) */
	/* TODO: PSR info */
	/* TODO: CEA VIC */
602 603 604 605 606 607 608 609 610 611

	/* from core_stream struct */
	struct dc_context *ctx;

	/* used by DCP and FMT */
	struct bit_depth_reduction_params bit_depth_params;
	struct clamping_and_pixel_encoding_params clamping;

	int phy_pix_clk;
	enum signal_type signal;
H
Hersen Wu 已提交
612
	bool dpms_off;
613 614 615

	struct dc_stream_status status;

616 617
	struct dc_cursor_attributes cursor_attributes;

618
	/* from stream struct */
619
	struct kref refcount;
620
};
621

622 623 624
struct dc_stream_update {
	struct rect src;
	struct rect dst;
625
	struct dc_transfer_func *out_transfer_func;
626 627
};

628
bool dc_is_stream_unchanged(
629
	struct dc_stream_state *old_stream, struct dc_stream_state *stream);
630 631 632 633 634 635 636 637 638 639 640 641

/*
 * Set up surface attributes and associate to a stream
 * The surfaces parameter is an absolute set of all surface active for the stream.
 * If no surfaces are provided, the stream will be blanked; no memory read.
 * Any flip related attribute changes must be done through this interface.
 *
 * After this call:
 *   Surfaces attributes are programmed and configured to be composed into stream.
 *   This does not trigger a flip.  No surface address is programmed.
 */

642 643 644 645
bool dc_commit_planes_to_stream(
		struct dc *dc,
		struct dc_plane_state **plane_states,
		uint8_t new_plane_count,
646
		struct dc_stream_state *dc_stream,
647
		struct dc_state *state);
648

649 650 651 652 653 654 655
void dc_commit_updates_for_stream(struct dc *dc,
		struct dc_surface_update *srf_updates,
		int surface_count,
		struct dc_stream_state *stream,
		struct dc_stream_update *stream_update,
		struct dc_plane_state **plane_states,
		struct dc_state *state);
656
/*
657
 * Log the current stream state.
658
 */
659
void dc_stream_log(
660
	const struct dc_stream_state *stream,
661 662 663
	struct dal_logger *dc_logger,
	enum dc_log_type log_type);

664 665
uint8_t dc_get_current_stream_count(struct dc *dc);
struct dc_stream_state *dc_get_stream_at_index(struct dc *dc, uint8_t i);
666

667 668 669
/*
 * Return the current frame counter.
 */
670
uint32_t dc_stream_get_vblank_counter(const struct dc_stream_state *stream);
671 672 673 674 675

/* TODO: Return parsed values rather than direct register read
 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
 * being refactored properly to be dce-specific
 */
676
bool dc_stream_get_scanoutpos(const struct dc_stream_state *stream,
677 678 679 680
				  uint32_t *v_blank_start,
				  uint32_t *v_blank_end,
				  uint32_t *h_position,
				  uint32_t *v_position);
681

682
enum dc_status dc_add_stream_to_ctx(
683
			struct dc *dc,
684
		struct dc_state *new_ctx,
685 686 687 688
		struct dc_stream_state *stream);

bool dc_remove_stream_from_ctx(
		struct dc *dc,
689
			struct dc_state *new_ctx,
690 691
			struct dc_stream_state *stream);

692 693 694 695 696

bool dc_add_plane_to_context(
		const struct dc *dc,
		struct dc_stream_state *stream,
		struct dc_plane_state *plane_state,
697
		struct dc_state *context);
698 699 700 701 702

bool dc_remove_plane_from_context(
		const struct dc *dc,
		struct dc_stream_state *stream,
		struct dc_plane_state *plane_state,
703
		struct dc_state *context);
704 705 706 707

bool dc_rem_all_planes_for_stream(
		const struct dc *dc,
		struct dc_stream_state *stream,
708
		struct dc_state *context);
709 710 711 712 713 714

bool dc_add_all_planes_for_stream(
		const struct dc *dc,
		struct dc_stream_state *stream,
		struct dc_plane_state * const *plane_states,
		int plane_count,
715
		struct dc_state *context);
716

717
/*
718
 * Structure to store surface/stream associations for validation
719 720
 */
struct dc_validation_set {
721
	struct dc_stream_state *stream;
722 723
	struct dc_plane_state *plane_states[MAX_SURFACES];
	uint8_t plane_count;
724 725
};

726
bool dc_validate_stream(struct dc *dc, struct dc_stream_state *stream);
727

728
bool dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
729

730
enum dc_status dc_validate_global_state(
731
		struct dc *dc,
732
		struct dc_state *new_ctx);
733

734
/*
735 736
 * This function takes a stream and checks if it is guaranteed to be supported.
 * Guaranteed means that MAX_COFUNC similar streams are supported.
737 738 739 740 741
 *
 * After this call:
 *   No hardware is programmed for call.  Only validation is done.
 */

742 743 744 745 746

void dc_resource_state_construct(
		const struct dc *dc,
		struct dc_state *dst_ctx);

747
void dc_resource_state_copy_construct(
748 749
		const struct dc_state *src_ctx,
		struct dc_state *dst_ctx);
750

751
void dc_resource_state_copy_construct_current(
752
		const struct dc *dc,
753
		struct dc_state *dst_ctx);
754

755
void dc_resource_state_destruct(struct dc_state *context);
756

757 758 759 760 761 762 763 764 765
/*
 * TODO update to make it about validation sets
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
 *   New streams are enabled with blank stream; no memory read.
 */
766
bool dc_commit_state(struct dc *dc, struct dc_state *context);
767

768
/*
769 770
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
771 772 773
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
774
 *   New streams are enabled with blank stream; no memory read.
775
 */
776 777 778 779 780 781
/*
 * Enable stereo when commit_streams is not required,
 * for example, frame alternate.
 */
bool dc_enable_stereo(
	struct dc *dc,
782
	struct dc_state *context,
783
	struct dc_stream_state *streams[],
784
	uint8_t stream_count);
785 786 787 788

/**
 * Create a new default stream for the requested sink
 */
789
struct dc_stream_state *dc_create_stream_for_sink(struct dc_sink *dc_sink);
790

791 792
void dc_stream_retain(struct dc_stream_state *dc_stream);
void dc_stream_release(struct dc_stream_state *dc_stream);
793

794
struct dc_stream_status *dc_stream_get_status(
795
	struct dc_stream_state *dc_stream);
796

797 798 799 800
enum surface_update_type dc_check_update_surfaces_for_stream(
		struct dc *dc,
		struct dc_surface_update *updates,
		int surface_count,
801
		struct dc_stream_update *stream_update,
802 803
		const struct dc_stream_status *stream_status);

804

805 806 807
struct dc_state *dc_create_state(void);
void dc_retain_state(struct dc_state *context);
void dc_release_state(struct dc_state *context);
808

809 810 811 812
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832
struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
	/* Dongle's downstream count. */
	union sink_count sink_count;
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
	struct dc_dongle_caps dongle_caps;

	uint32_t sink_dev_id;
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
833
	bool dpcd_display_control_capable;
834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857
};

struct dc_link_status {
	struct dpcd_caps *dpcd_caps;
};

/* DP MST stream allocation (payload bandwidth number) */
struct link_mst_stream_allocation {
	/* DIG front */
	const struct stream_encoder *stream_enc;
	/* associate DRM payload table with DC stream encoder */
	uint8_t vcp_id;
	/* number of slots required for the DP stream in transport packet */
	uint8_t slot_count;
};

/* DP MST stream allocation table */
struct link_mst_stream_allocation_table {
	/* number of DP video streams */
	int stream_count;
	/* array of stream allocations */
	struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM];
};

858 859 860 861 862
/*
 * A link contains one or more sinks and their connected status.
 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
 */
struct dc_link {
863
	struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
864
	unsigned int sink_count;
865
	struct dc_sink *local_sink;
866 867 868 869 870 871 872 873 874 875 876 877
	unsigned int link_index;
	enum dc_connection_type type;
	enum signal_type connector_signal;
	enum dc_irq_source irq_source_hpd;
	enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse  */
	/* caps is the same as reported_link_cap. link_traing use
	 * reported_link_cap. Will clean up.  TODO
	 */
	struct dc_link_settings reported_link_cap;
	struct dc_link_settings verified_link_cap;
	struct dc_link_settings cur_link_settings;
	struct dc_lane_settings cur_lane_setting;
878
	struct dc_link_settings preferred_link_setting;
879 880

	uint8_t ddc_hw_inst;
881 882 883

	uint8_t hpd_src;

884 885 886 887
	uint8_t link_enc_hw_inst;

	bool test_pattern_enabled;
	union compliance_test_state compliance_test_state;
888 889

	void *priv;
890 891

	struct ddc_service *ddc;
892 893

	bool aux_mode;
894

895
	/* Private to DC core */
896

897
	const struct dc *dc;
898

899
	struct dc_context *ctx;
900

901 902 903 904 905
	struct link_encoder *link_enc;
	struct graphics_object_id link_id;
	union ddi_channel_mapping ddi_channel_mapping;
	struct connector_device_tag_info device_tag;
	struct dpcd_caps dpcd_caps;
906
	unsigned short chip_caps;
907 908 909 910 911 912 913 914 915 916 917
	unsigned int dpcd_sink_count;
	enum edp_revision edp_revision;
	bool psr_enabled;

	/* MST record stream using this link */
	struct link_flags {
		bool dp_keep_receiver_powered;
	} wa_flags;
	struct link_mst_stream_allocation_table mst_stream_alloc_table;

	struct dc_link_status link_status;
918 919 920 921 922 923 924 925 926 927

};

const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);

/*
 * Return an enumerated dc_link.  dc_link order is constant and determined at
 * boot time.  They cannot be created or destroyed.
 * Use dc_get_caps() to get number of links.
 */
928 929 930 931
static inline struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index)
{
	return dc->links[link_index];
}
932 933 934

/* Set backlight level of an embedded panel (eDP, LVDS). */
bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
935
		uint32_t frame_ramp, const struct dc_stream_state *stream);
936

937
bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable, bool wait);
938

939 940
bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);

941
bool dc_link_setup_psr(struct dc_link *dc_link,
942
		const struct dc_stream_state *stream, struct psr_config *psr_config,
943
		struct psr_context *psr_context);
944 945 946 947 948 949 950

/* Request DC to detect if there is a Panel connected.
 * boot - If this call is during initial boot.
 * Return false for any type of detection failure or MST detection
 * true otherwise. True meaning further action is required (status update
 * and OS notification).
 */
951 952 953 954 955 956 957
enum dc_detect_reason {
	DETECT_REASON_BOOT,
	DETECT_REASON_HPD,
	DETECT_REASON_HPDRX,
};

bool dc_link_detect(struct dc_link *dc_link, enum dc_detect_reason reason);
958 959 960 961 962 963 964

/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
 * Return:
 * true - Downstream port status changed. DM should call DC to do the
 * detection.
 * false - no change in Downstream port status. No further action required
 * from DM. */
965
bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
966
		union hpd_irq_data *hpd_irq_dpcd_data);
967 968 969 970

struct dc_sink_init_data;

struct dc_sink *dc_link_add_remote_sink(
971
		struct dc_link *dc_link,
972 973 974 975 976
		const uint8_t *edid,
		int len,
		struct dc_sink_init_data *init_data);

void dc_link_remove_remote_sink(
977
	struct dc_link *link,
978
	struct dc_sink *sink);
979 980 981 982

/* Used by diagnostics for virtual link at the moment */

void dc_link_dp_set_drive_settings(
983
	struct dc_link *link,
984 985
	struct link_training_settings *lt_settings);

986
enum link_training_result dc_link_dp_perform_link_training(
987 988 989 990 991 992 993 994 995
	struct dc_link *link,
	const struct dc_link_settings *link_setting,
	bool skip_video_pattern);

void dc_link_dp_enable_hpd(const struct dc_link *link);

void dc_link_dp_disable_hpd(const struct dc_link *link);

bool dc_link_dp_set_test_pattern(
996
	struct dc_link *link,
997 998 999 1000 1001 1002 1003 1004 1005
	enum dp_test_pattern test_pattern,
	const struct link_training_settings *p_link_settings,
	const unsigned char *p_custom_pattern,
	unsigned int cust_pattern_size);

/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

1017

1018

1019 1020 1021 1022 1023 1024 1025
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
1026
	struct dc_container_id *dc_container_id;
1027
	uint32_t dongle_max_pix_clk;
1028
	void *priv;
1029
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
1030
	bool converter_disable_audio;
1031 1032 1033 1034 1035 1036

	/* private to DC core */
	struct dc_link *link;
	struct dc_context *ctx;

	/* private to dc_sink.c */
D
Dave Airlie 已提交
1037
	struct kref refcount;
1038 1039
};

1040 1041
void dc_sink_retain(struct dc_sink *sink);
void dc_sink_release(struct dc_sink *sink);
1042 1043 1044

struct dc_sink_init_data {
	enum signal_type sink_signal;
1045
	struct dc_link *link;
1046 1047 1048 1049 1050 1051 1052
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);

/*******************************************************************************
1053
 * Cursor interfaces - To manages the cursor within a stream
1054 1055
 ******************************************************************************/
/* TODO: Deprecated once we switch to dc_set_cursor_position */
1056
bool dc_stream_set_cursor_attributes(
1057
	struct dc_stream_state *stream,
1058 1059
	const struct dc_cursor_attributes *attributes);

1060
bool dc_stream_set_cursor_position(
1061
	struct dc_stream_state *stream,
1062
	const struct dc_cursor_position *position);
1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
1077
void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
1088
		enum dc_acpi_cm_power_state power_state);
1089
void dc_resume(struct dc *dc);
1090 1091 1092 1093 1094 1095 1096 1097 1098 1099

/*
 * DPCD access interfaces
 */

bool dc_submit_i2c(
		struct dc *dc,
		uint32_t link_index,
		struct i2c_command *cmd);

1100

1101
#endif /* DC_INTERFACE_H_ */