dc.h 26.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34
/*
 * Copyright 2012-14 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef DC_INTERFACE_H_
#define DC_INTERFACE_H_

#include "dc_types.h"
#include "grph_object_defs.h"
#include "logger_types.h"
#include "gpio_types.h"
#include "link_service_types.h"

35
#define MAX_SURFACES 3
36
#define MAX_STREAMS 6
37 38 39 40 41 42 43
#define MAX_SINKS_PER_LINK 4

/*******************************************************************************
 * Display Core Interfaces
 ******************************************************************************/

struct dc_caps {
44
	uint32_t max_streams;
45 46 47
	uint32_t max_links;
	uint32_t max_audios;
	uint32_t max_slave_planes;
48
	uint32_t max_surfaces;
49 50
	uint32_t max_downscale_ratio;
	uint32_t i2c_speed_in_khz;
51 52

	unsigned int max_cursor_size;
53 54 55 56 57
};


struct dc_dcc_surface_param {
	struct dc_size surface_size;
58
	enum surface_pixel_format format;
59
	enum swizzle_mode_values swizzle_mode;
60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
	enum dc_scan_direction scan;
};

struct dc_dcc_setting {
	unsigned int max_compressed_blk_size;
	unsigned int max_uncompressed_blk_size;
	bool independent_64b_blks;
};

struct dc_surface_dcc_cap {
	union {
		struct {
			struct dc_dcc_setting rgb;
		} grph;

		struct {
			struct dc_dcc_setting luma;
			struct dc_dcc_setting chroma;
		} video;
	};
80 81 82

	bool capable;
	bool const_color_support;
83 84
};

S
Sylvia Tsai 已提交
85 86 87 88 89 90
struct dc_static_screen_events {
	bool cursor_update;
	bool surface_update;
	bool overlay_update;
};

91 92 93 94 95 96
/* Forward declaration*/
struct dc;
struct dc_surface;
struct validate_context;

struct dc_cap_funcs {
97 98 99 100 101
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
	bool (*get_dcc_compression_cap)(const struct dc *dc,
			const struct dc_dcc_surface_param *input,
			struct dc_surface_dcc_cap *output);
#else
102
	int i;
103
#endif
104 105 106 107 108 109 110 111
};

struct dc_stream_funcs {
	bool (*adjust_vmin_vmax)(struct dc *dc,
			const struct dc_stream **stream,
			int num_streams,
			int vmin,
			int vmax);
112 113 114 115 116 117
	bool (*get_crtc_position)(struct dc *dc,
			const struct dc_stream **stream,
			int num_streams,
			unsigned int *v_pos,
			unsigned int *nom_v_pos);

118
	bool (*set_gamut_remap)(struct dc *dc,
119
			const struct dc_stream *stream);
S
Sylvia Tsai 已提交
120 121 122 123 124

	void (*set_static_screen_events)(struct dc *dc,
			const struct dc_stream **stream,
			int num_streams,
			const struct dc_static_screen_events *events);
125 126 127

	void (*set_dither_option)(const struct dc_stream *stream,
			enum dc_dither_option option);
128 129 130 131 132 133
};

struct link_training_settings;

struct dc_link_funcs {
	void (*set_drive_settings)(struct dc *dc,
134 135
			struct link_training_settings *lt_settings,
			const struct dc_link *link);
136 137 138 139
	void (*perform_link_training)(struct dc *dc,
			struct dc_link_settings *link_setting,
			bool skip_video_pattern);
	void (*set_preferred_link_settings)(struct dc *dc,
140 141
			struct dc_link_settings *link_setting,
			const struct dc_link *link);
142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
	void (*enable_hpd)(const struct dc_link *link);
	void (*disable_hpd)(const struct dc_link *link);
	void (*set_test_pattern)(
			const struct dc_link *link,
			enum dp_test_pattern test_pattern,
			const struct link_training_settings *p_link_settings,
			const unsigned char *p_custom_pattern,
			unsigned int cust_pattern_size);
};

/* Structure to hold configuration flags set by dm at dc creation. */
struct dc_config {
	bool gpu_vm_support;
	bool disable_disp_pll_sharing;
};

struct dc_debug {
	bool surface_visual_confirm;
	bool max_disp_clk;
	bool surface_trace;
162
	bool timing_trace;
163
	bool clock_trace;
164 165 166 167
	bool validation_trace;
	bool disable_stutter;
	bool disable_dcc;
	bool disable_dfs_bypass;
168 169 170 171 172
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
	bool disable_dpp_power_gate;
	bool disable_hubp_power_gate;
	bool disable_pplib_wm_range;
	bool use_dml_wm;
173
	bool disable_pipe_split;
174 175
	int sr_exit_time_dpm0_ns;
	int sr_enter_plus_exit_time_dpm0_ns;
176 177 178 179 180
	int sr_exit_time_ns;
	int sr_enter_plus_exit_time_ns;
	int urgent_latency_ns;
	int percent_of_ideal_drambw;
	int dram_clock_change_latency_ns;
181
	int always_scale;
182
#endif
183
	bool disable_pplib_clock_request;
184
	bool disable_clock_gate;
185
	bool disable_dmcu;
186
	bool disable_psr;
187
	bool force_abm_enable;
188 189 190 191 192 193 194 195 196 197 198
};

struct dc {
	struct dc_caps caps;
	struct dc_cap_funcs cap_funcs;
	struct dc_stream_funcs stream_funcs;
	struct dc_link_funcs link_funcs;
	struct dc_config config;
	struct dc_debug debug;
};

199 200 201 202 203 204 205 206 207 208 209
enum frame_buffer_mode {
	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
	FRAME_BUFFER_MODE_ZFB_ONLY,
	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
} ;

struct dchub_init_data {
	int64_t zfb_phys_addr_base;
	int64_t zfb_mc_base_addr;
	uint64_t zfb_size_in_byte;
	enum frame_buffer_mode fb_mode;
210 211
	bool dchub_initialzied;
	bool dchub_info_valid;
212 213
};

214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233
struct dc_init_data {
	struct hw_asic_id asic_id;
	void *driver; /* ctx */
	struct cgs_device *cgs_device;

	int num_virtual_links;
	/*
	 * If 'vbios_override' not NULL, it will be called instead
	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
	 */
	struct dc_bios *vbios_override;
	enum dce_environment dce_environment;

	struct dc_config flags;
};

struct dc *dc_create(const struct dc_init_data *init_params);

void dc_destroy(struct dc **dc);

234 235
bool dc_init_dchub(struct dc *dc, struct dchub_init_data *dh_data);

236 237 238 239 240
/*******************************************************************************
 * Surface Interfaces
 ******************************************************************************/

enum {
241
	TRANSFER_FUNC_POINTS = 1025
242 243
};

244 245 246 247 248 249 250 251 252 253 254 255 256 257 258
struct dc_hdr_static_metadata {
	/* display chromaticities and white point in units of 0.00001 */
	unsigned int chromaticity_green_x;
	unsigned int chromaticity_green_y;
	unsigned int chromaticity_blue_x;
	unsigned int chromaticity_blue_y;
	unsigned int chromaticity_red_x;
	unsigned int chromaticity_red_y;
	unsigned int chromaticity_white_point_x;
	unsigned int chromaticity_white_point_y;

	uint32_t min_luminance;
	uint32_t max_luminance;
	uint32_t maximum_content_light_level;
	uint32_t maximum_frame_average_light_level;
259 260 261

	bool hdr_supported;
	bool is_hdr;
262 263
};

264 265 266
enum dc_transfer_func_type {
	TF_TYPE_PREDEFINED,
	TF_TYPE_DISTRIBUTED_POINTS,
267
	TF_TYPE_BYPASS
268 269 270
};

struct dc_transfer_func_distributed_points {
271 272 273 274
	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];

275
	uint16_t end_exponent;
276 277 278
	uint16_t x_point_at_y1_red;
	uint16_t x_point_at_y1_green;
	uint16_t x_point_at_y1_blue;
279 280 281 282 283
};

enum dc_transfer_func_predefined {
	TRANSFER_FUNCTION_SRGB,
	TRANSFER_FUNCTION_BT709,
284
	TRANSFER_FUNCTION_PQ,
285 286 287 288
	TRANSFER_FUNCTION_LINEAR,
};

struct dc_transfer_func {
289
	struct dc_transfer_func_distributed_points tf_pts;
290 291 292 293
	enum dc_transfer_func_type type;
	enum dc_transfer_func_predefined tf;
};

294 295 296 297 298 299 300 301 302 303
struct dc_surface {
	struct dc_plane_address address;

	struct scaling_taps scaling_quality;
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;

	union plane_size plane_size;
	union dc_tiling_info tiling_info;
304

305
	struct dc_plane_dcc_param dcc;
306 307 308 309
	struct dc_hdr_static_metadata hdr_static_ctx;

	const struct dc_gamma *gamma_correction;
	const struct dc_transfer_func *in_transfer_func;
310

311
	enum dc_color_space color_space;
312 313 314 315
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;

316 317 318 319
	bool per_pixel_alpha;
	bool visible;
	bool flip_immediate;
	bool horizontal_mirror;
320 321 322 323 324
};

struct dc_plane_info {
	union plane_size plane_size;
	union dc_tiling_info tiling_info;
325
	struct dc_plane_dcc_param dcc;
326 327 328 329
	enum surface_pixel_format format;
	enum dc_rotation_angle rotation;
	enum plane_stereo_format stereo_format;
	enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
330
	bool horizontal_mirror;
331
	bool visible;
332
	bool per_pixel_alpha;
333 334 335
};

struct dc_scaling_info {
336 337 338 339
	struct rect src_rect;
	struct rect dst_rect;
	struct rect clip_rect;
	struct scaling_taps scaling_quality;
340 341 342 343 344 345 346 347 348 349 350 351
};

struct dc_surface_update {
	const struct dc_surface *surface;

	/* isr safe update parameters.  null means no updates */
	struct dc_flip_addrs *flip_addr;
	struct dc_plane_info *plane_info;
	struct dc_scaling_info *scaling_info;
	/* following updates require alloc/sleep/spin that is not isr safe,
	 * null means no updates
	 */
352
	/* gamma TO BE REMOVED */
353
	struct dc_gamma *gamma;
354
	struct dc_transfer_func *in_transfer_func;
355
	struct dc_hdr_static_metadata *hdr_static_metadata;
356 357 358 359 360 361 362 363 364 365
};
/*
 * This structure is filled in by dc_surface_get_status and contains
 * the last requested address and the currently active address so the called
 * can determine if there are any outstanding flips
 */
struct dc_surface_status {
	struct dc_plane_address requested_address;
	struct dc_plane_address current_address;
	bool is_flip_pending;
366
	bool is_right_eye;
367 368 369 370 371 372 373 374 375 376 377 378
};

/*
 * Create a new surface with default parameters;
 */
struct dc_surface *dc_create_surface(const struct dc *dc);
const struct dc_surface_status *dc_surface_get_status(
		const struct dc_surface *dc_surface);

void dc_surface_retain(const struct dc_surface *dc_surface);
void dc_surface_release(const struct dc_surface *dc_surface);

379
void dc_gamma_retain(const struct dc_gamma *dc_gamma);
380
void dc_gamma_release(const struct dc_gamma **dc_gamma);
381 382
struct dc_gamma *dc_create_gamma(void);

383 384
void dc_transfer_func_retain(const struct dc_transfer_func *dc_tf);
void dc_transfer_func_release(const struct dc_transfer_func *dc_tf);
385
struct dc_transfer_func *dc_create_transfer_func(void);
386

387 388 389 390 391 392 393 394 395 396 397 398
/*
 * This structure holds a surface address.  There could be multiple addresses
 * in cases such as Stereo 3D, Planar YUV, etc.  Other per-flip attributes such
 * as frame durations and DCC format can also be set.
 */
struct dc_flip_addrs {
	struct dc_plane_address address;
	bool flip_immediate;
	/* TODO: add flip duration for FreeSync */
};

/*
399 400 401
 * Set up surface attributes and associate to a stream
 * The surfaces parameter is an absolute set of all surface active for the stream.
 * If no surfaces are provided, the stream will be blanked; no memory read.
402 403 404
 * Any flip related attribute changes must be done through this interface.
 *
 * After this call:
405
 *   Surfaces attributes are programmed and configured to be composed into stream.
406 407 408
 *   This does not trigger a flip.  No surface address is programmed.
 */

409
bool dc_commit_surfaces_to_stream(
410 411 412
		struct dc *dc,
		const struct dc_surface **dc_surfaces,
		uint8_t surface_count,
413
		const struct dc_stream *stream);
414

415
bool dc_post_update_surfaces_to_stream(
416 417
		struct dc *dc);

418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443
/* Surface update type is used by dc_update_surfaces_and_stream
 * The update type is determined at the very beginning of the function based
 * on parameters passed in and decides how much programming (or updating) is
 * going to be done during the call.
 *
 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
 * logical calculations or hardware register programming. This update MUST be
 * ISR safe on windows. Currently fast update will only be used to flip surface
 * address.
 *
 * UPDATE_TYPE_MED is used for slower updates which require significant hw
 * re-programming however do not affect bandwidth consumption or clock
 * requirements. At present, this is the level at which front end updates
 * that do not require us to run bw_calcs happen. These are in/out transfer func
 * updates, viewport offset changes, recout size changes and pixel depth changes.
 * This update can be done at ISR, but we want to minimize how often this happens.
 *
 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
 * a full update. This cannot be done at ISR level and should be a rare event.
 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
 * underscan we don't expect to see this call at all.
 */

444 445
enum surface_update_type {
	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
446
	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
447 448 449
	UPDATE_TYPE_FULL, /* may need to shuffle resources */
};

450
/*******************************************************************************
451
 * Stream Interfaces
452
 ******************************************************************************/
453 454 455
struct dc_stream {
	const struct dc_sink *sink;
	struct dc_crtc_timing timing;
456

457 458
	struct rect src; /* composition area */
	struct rect dst; /* stream addressable area */
459

460 461 462 463 464 465 466
	struct audio_info audio_info;

	struct freesync_context freesync_ctx;

	const struct dc_transfer_func *out_transfer_func;
	struct colorspace_transform gamut_remap_matrix;
	struct csc_transform csc_color_matrix;
467 468 469 470 471 472

	enum signal_type output_signal;

	enum dc_color_space output_color_space;
	enum dc_dither_option dither_option;

473
	enum view_3d_format view_format;
474 475

	bool ignore_msa_timing_param;
476 477 478 479 480
	/* TODO: custom INFO packets */
	/* TODO: ABM info (DMCU) */
	/* TODO: PSR info */
	/* TODO: CEA VIC */
};
481

482 483 484
struct dc_stream_update {
	struct rect src;
	struct rect dst;
485
	struct dc_transfer_func *out_transfer_func;
486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508
};


/*
 * Setup stream attributes if no stream updates are provided
 * there will be no impact on the stream parameters
 *
 * Set up surface attributes and associate to a stream
 * The surfaces parameter is an absolute set of all surface active for the stream.
 * If no surfaces are provided, the stream will be blanked; no memory read.
 * Any flip related attribute changes must be done through this interface.
 *
 * After this call:
 *   Surfaces attributes are programmed and configured to be composed into stream.
 *   This does not trigger a flip.  No surface address is programmed.
 *
 */

void dc_update_surfaces_and_stream(struct dc *dc,
		struct dc_surface_update *surface_updates, int surface_count,
		const struct dc_stream *dc_stream,
		struct dc_stream_update *stream_update);

509
/*
510
 * Log the current stream state.
511
 */
512 513
void dc_stream_log(
	const struct dc_stream *stream,
514 515 516
	struct dal_logger *dc_logger,
	enum dc_log_type log_type);

517 518
uint8_t dc_get_current_stream_count(const struct dc *dc);
struct dc_stream *dc_get_stream_at_index(const struct dc *dc, uint8_t i);
519

520 521 522 523
/*
 * Return the current frame counter.
 */
uint32_t dc_stream_get_vblank_counter(const struct dc_stream *stream);
524 525 526 527 528

/* TODO: Return parsed values rather than direct register read
 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
 * being refactored properly to be dce-specific
 */
529 530 531 532 533
bool dc_stream_get_scanoutpos(const struct dc_stream *stream,
				  uint32_t *v_blank_start,
				  uint32_t *v_blank_end,
				  uint32_t *h_position,
				  uint32_t *v_position);
534 535

/*
536
 * Structure to store surface/stream associations for validation
537 538
 */
struct dc_validation_set {
539
	const struct dc_stream *stream;
540 541 542 543 544 545 546 547 548 549
	const struct dc_surface *surfaces[MAX_SURFACES];
	uint8_t surface_count;
};

/*
 * This function takes a set of resources and checks that they are cofunctional.
 *
 * After this call:
 *   No hardware is programmed for call.  Only validation is done.
 */
550 551 552 553 554
struct validate_context *dc_get_validate_context(
		const struct dc *dc,
		const struct dc_validation_set set[],
		uint8_t set_count);

555 556 557 558 559 560
bool dc_validate_resources(
		const struct dc *dc,
		const struct dc_validation_set set[],
		uint8_t set_count);

/*
561 562
 * This function takes a stream and checks if it is guaranteed to be supported.
 * Guaranteed means that MAX_COFUNC similar streams are supported.
563 564 565 566 567 568 569
 *
 * After this call:
 *   No hardware is programmed for call.  Only validation is done.
 */

bool dc_validate_guaranteed(
		const struct dc *dc,
570
		const struct dc_stream *stream);
571

572 573 574 575 576 577
void dc_resource_validate_ctx_copy_construct(
		const struct validate_context *src_ctx,
		struct validate_context *dst_ctx);

void dc_resource_validate_ctx_destruct(struct validate_context *context);

578
/*
579 580
 * Set up streams and links associated to drive sinks
 * The streams parameter is an absolute set of all active streams.
581 582 583
 *
 * After this call:
 *   Phy, Encoder, Timing Generator are programmed and enabled.
584
 *   New streams are enabled with blank stream; no memory read.
585
 */
586
bool dc_commit_streams(
587
		struct dc *dc,
588 589
		const struct dc_stream *streams[],
		uint8_t stream_count);
590 591 592 593 594 595 596 597 598
/*
 * Enable stereo when commit_streams is not required,
 * for example, frame alternate.
 */
bool dc_enable_stereo(
	struct dc *dc,
	struct validate_context *context,
	const struct dc_stream *streams[],
	uint8_t stream_count);
599 600 601 602 603 604 605 606 607 608

/**
 * Create a new default stream for the requested sink
 */
struct dc_stream *dc_create_stream_for_sink(const struct dc_sink *dc_sink);

void dc_stream_retain(const struct dc_stream *dc_stream);
void dc_stream_release(const struct dc_stream *dc_stream);

struct dc_stream_status {
609 610 611 612
	int primary_otg_inst;
	int surface_count;
	const struct dc_surface *surfaces[MAX_SURFACE_NUM];

613 614 615 616 617 618 619 620 621
	/*
	 * link this stream passes through
	 */
	const struct dc_link *link;
};

const struct dc_stream_status *dc_stream_get_status(
	const struct dc_stream *dc_stream);

622 623 624 625
enum surface_update_type dc_check_update_surfaces_for_stream(
		struct dc *dc,
		struct dc_surface_update *updates,
		int surface_count,
626
		struct dc_stream_update *stream_update,
627 628
		const struct dc_stream_status *stream_status);

629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
/*******************************************************************************
 * Link Interfaces
 ******************************************************************************/

/*
 * A link contains one or more sinks and their connected status.
 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
 */
struct dc_link {
	const struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
	unsigned int sink_count;
	const struct dc_sink *local_sink;
	unsigned int link_index;
	enum dc_connection_type type;
	enum signal_type connector_signal;
	enum dc_irq_source irq_source_hpd;
	enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse  */
	/* caps is the same as reported_link_cap. link_traing use
	 * reported_link_cap. Will clean up.  TODO
	 */
	struct dc_link_settings reported_link_cap;
	struct dc_link_settings verified_link_cap;
	struct dc_link_settings max_link_setting;
	struct dc_link_settings cur_link_settings;
	struct dc_lane_settings cur_lane_setting;

	uint8_t ddc_hw_inst;
656 657 658

	uint8_t hpd_src;

659 660 661 662
	uint8_t link_enc_hw_inst;

	bool test_pattern_enabled;
	union compliance_test_state compliance_test_state;
663 664

	void *priv;
665 666

	struct ddc_service *ddc;
667 668

	bool aux_mode;
669 670 671 672 673 674 675 676 677 678 679 680 681
};

struct dpcd_caps {
	union dpcd_rev dpcd_rev;
	union max_lane_count max_ln_count;
	union max_down_spread max_down_spread;

	/* dongle type (DP converter, CV smart dongle) */
	enum display_dongle_type dongle_type;
	/* Dongle's downstream count. */
	union sink_count sink_count;
	/* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
	indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
682
	struct dc_dongle_caps dongle_caps;
683 684 685 686 687

	uint32_t sink_dev_id;
	uint32_t branch_dev_id;
	int8_t branch_dev_name[6];
	int8_t branch_hw_revision;
688 689 690

	bool allow_invalid_MSA_timing_param;
	bool panel_mode_edp;
691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713
};

struct dc_link_status {
	struct dpcd_caps *dpcd_caps;
};

const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);

/*
 * Return an enumerated dc_link.  dc_link order is constant and determined at
 * boot time.  They cannot be created or destroyed.
 * Use dc_get_caps() to get number of links.
 */
const struct dc_link *dc_get_link_at_index(const struct dc *dc, uint32_t link_index);

/* Return id of physical connector represented by a dc_link at link_index.*/
const struct graphics_object_id dc_get_link_id_at_index(
		struct dc *dc, uint32_t link_index);

/* Set backlight level of an embedded panel (eDP, LVDS). */
bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
		uint32_t frame_ramp, const struct dc_stream *stream);

714 715
bool dc_link_set_abm_disable(const struct dc_link *dc_link);

716 717
bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable);

718 719
bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);

720
bool dc_link_setup_psr(const struct dc_link *dc_link,
721 722
		const struct dc_stream *stream, struct psr_config *psr_config,
		struct psr_context *psr_context);
723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755

/* Request DC to detect if there is a Panel connected.
 * boot - If this call is during initial boot.
 * Return false for any type of detection failure or MST detection
 * true otherwise. True meaning further action is required (status update
 * and OS notification).
 */
bool dc_link_detect(const struct dc_link *dc_link, bool boot);

/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
 * Return:
 * true - Downstream port status changed. DM should call DC to do the
 * detection.
 * false - no change in Downstream port status. No further action required
 * from DM. */
bool dc_link_handle_hpd_rx_irq(const struct dc_link *dc_link);

struct dc_sink_init_data;

struct dc_sink *dc_link_add_remote_sink(
		const struct dc_link *dc_link,
		const uint8_t *edid,
		int len,
		struct dc_sink_init_data *init_data);

void dc_link_remove_remote_sink(
	const struct dc_link *link,
	const struct dc_sink *sink);

/* Used by diagnostics for virtual link at the moment */
void dc_link_set_sink(const struct dc_link *link, struct dc_sink *sink);

void dc_link_dp_set_drive_settings(
756
	const struct dc_link *link,
757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778
	struct link_training_settings *lt_settings);

bool dc_link_dp_perform_link_training(
	struct dc_link *link,
	const struct dc_link_settings *link_setting,
	bool skip_video_pattern);

void dc_link_dp_enable_hpd(const struct dc_link *link);

void dc_link_dp_disable_hpd(const struct dc_link *link);

bool dc_link_dp_set_test_pattern(
	const struct dc_link *link,
	enum dp_test_pattern test_pattern,
	const struct link_training_settings *p_link_settings,
	const unsigned char *p_custom_pattern,
	unsigned int cust_pattern_size);

/*******************************************************************************
 * Sink Interfaces - A sink corresponds to a display output device
 ******************************************************************************/

779 780 781 782 783 784 785 786 787 788 789
struct dc_container_id {
	// 128bit GUID in binary form
	unsigned char  guid[16];
	// 8 byte port ID -> ELD.PortID
	unsigned int   portId[2];
	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
	unsigned short manufacturerName;
	// 2 byte product code -> ELD.ProductCode
	unsigned short productCode;
};

790

791

792 793 794 795 796 797 798
/*
 * The sink structure contains EDID and other display device properties
 */
struct dc_sink {
	enum signal_type sink_signal;
	struct dc_edid dc_edid; /* raw edid */
	struct dc_edid_caps edid_caps; /* parse display caps */
799
	struct dc_container_id *dc_container_id;
800
	uint32_t dongle_max_pix_clk;
801
	void *priv;
802
	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
803
	bool converter_disable_audio;
804 805 806 807 808 809 810 811 812 813 814 815 816 817 818
};

void dc_sink_retain(const struct dc_sink *sink);
void dc_sink_release(const struct dc_sink *sink);

const struct audio **dc_get_audios(struct dc *dc);

struct dc_sink_init_data {
	enum signal_type sink_signal;
	const struct dc_link *link;
	uint32_t dongle_max_pix_clk;
	bool converter_disable_audio;
};

struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
819 820
bool dc_sink_get_container_id(struct dc_sink *dc_sink, struct dc_container_id *container_id);
bool dc_sink_set_container_id(struct dc_sink *dc_sink, const struct dc_container_id *container_id);
821 822

/*******************************************************************************
823
 * Cursor interfaces - To manages the cursor within a stream
824 825
 ******************************************************************************/
/* TODO: Deprecated once we switch to dc_set_cursor_position */
826 827
bool dc_stream_set_cursor_attributes(
	const struct dc_stream *stream,
828 829
	const struct dc_cursor_attributes *attributes);

830 831
bool dc_stream_set_cursor_position(
	const struct dc_stream *stream,
832
	const struct dc_cursor_position *position);
833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857

/* Newer interfaces  */
struct dc_cursor {
	struct dc_plane_address address;
	struct dc_cursor_attributes attributes;
};

/*******************************************************************************
 * Interrupt interfaces
 ******************************************************************************/
enum dc_irq_source dc_interrupt_to_irq_source(
		struct dc *dc,
		uint32_t src_id,
		uint32_t ext_id);
void dc_interrupt_set(const struct dc *dc, enum dc_irq_source src, bool enable);
void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
enum dc_irq_source dc_get_hpd_irq_source_at_index(
		struct dc *dc, uint32_t link_index);

/*******************************************************************************
 * Power Interfaces
 ******************************************************************************/

void dc_set_power_state(
		struct dc *dc,
858
		enum dc_acpi_cm_power_state power_state);
859 860 861 862 863 864
void dc_resume(const struct dc *dc);

/*
 * DPCD access interfaces
 */

865
bool dc_read_aux_dpcd(
866 867 868 869 870 871
		struct dc *dc,
		uint32_t link_index,
		uint32_t address,
		uint8_t *data,
		uint32_t size);

872
bool dc_write_aux_dpcd(
873 874 875 876
		struct dc *dc,
		uint32_t link_index,
		uint32_t address,
		const uint8_t *data,
877 878
		uint32_t size);

879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894
bool dc_read_aux_i2c(
		struct dc *dc,
		uint32_t link_index,
		enum i2c_mot_mode mot,
		uint32_t address,
		uint8_t *data,
		uint32_t size);

bool dc_write_aux_i2c(
		struct dc *dc,
		uint32_t link_index,
		enum i2c_mot_mode mot,
		uint32_t address,
		const uint8_t *data,
		uint32_t size);

895 896 897 898 899 900 901 902
bool dc_query_ddc_data(
		struct dc *dc,
		uint32_t link_index,
		uint32_t address,
		uint8_t *write_buf,
		uint32_t write_size,
		uint8_t *read_buf,
		uint32_t read_size);
903 904 905 906 907 908

bool dc_submit_i2c(
		struct dc *dc,
		uint32_t link_index,
		struct i2c_command *cmd);

909

910
#endif /* DC_INTERFACE_H_ */