imx6qdl.dtsi 34.1 KB
Newer Older
S
Shawn Guo 已提交
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * Copyright 2011 Freescale Semiconductor, Inc.
 * Copyright 2011 Linaro Ltd.
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

13
#include <dt-bindings/clock/imx6qdl-clock.h>
14 15
#include <dt-bindings/interrupt-controller/arm-gic.h>

S
Shawn Guo 已提交
16
/ {
17 18
	#address-cells = <1>;
	#size-cells = <1>;
19 20 21 22 23 24 25 26
	/*
	 * The decompressor and also some bootloaders rely on a
	 * pre-existing /chosen node to be available to insert the
	 * command line and merge other ATAGS info.
	 * Also for U-Boot there must be a pre-existing /memory node.
	 */
	chosen {};
	memory { device_type = "memory"; reg = <0 0>; };
27

S
Shawn Guo 已提交
28
	aliases {
29
		ethernet0 = &fec;
30 31
		can0 = &can1;
		can1 = &can2;
S
Shawn Guo 已提交
32 33 34 35 36 37 38
		gpio0 = &gpio1;
		gpio1 = &gpio2;
		gpio2 = &gpio3;
		gpio3 = &gpio4;
		gpio4 = &gpio5;
		gpio5 = &gpio6;
		gpio6 = &gpio7;
39 40 41
		i2c0 = &i2c1;
		i2c1 = &i2c2;
		i2c2 = &i2c3;
P
Philipp Zabel 已提交
42
		ipu0 = &ipu1;
43 44 45 46
		mmc0 = &usdhc1;
		mmc1 = &usdhc2;
		mmc2 = &usdhc3;
		mmc3 = &usdhc4;
47 48 49 50 51 52 53 54 55
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
		serial4 = &uart5;
		spi0 = &ecspi1;
		spi1 = &ecspi2;
		spi2 = &ecspi3;
		spi3 = &ecspi4;
56 57
		usbphy0 = &usbphy1;
		usbphy1 = &usbphy2;
S
Shawn Guo 已提交
58 59 60 61 62 63 64 65
	};

	clocks {
		#address-cells = <1>;
		#size-cells = <0>;

		ckil {
			compatible = "fsl,imx-ckil", "fixed-clock";
66
			#clock-cells = <0>;
S
Shawn Guo 已提交
67 68 69 70 71
			clock-frequency = <32768>;
		};

		ckih1 {
			compatible = "fsl,imx-ckih1", "fixed-clock";
72
			#clock-cells = <0>;
S
Shawn Guo 已提交
73 74 75 76 77
			clock-frequency = <0>;
		};

		osc {
			compatible = "fsl,imx-osc", "fixed-clock";
78
			#clock-cells = <0>;
S
Shawn Guo 已提交
79 80 81 82 83 84 85 86
			clock-frequency = <24000000>;
		};
	};

	soc {
		#address-cells = <1>;
		#size-cells = <1>;
		compatible = "simple-bus";
87
		interrupt-parent = <&gpc>;
S
Shawn Guo 已提交
88 89
		ranges;

90
		dma_apbh: dma-apbh@00110000 {
91 92
			compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
			reg = <0x00110000 0x2000>;
93 94 95 96
			interrupts = <0 13 IRQ_TYPE_LEVEL_HIGH>,
				     <0 13 IRQ_TYPE_LEVEL_HIGH>,
				     <0 13 IRQ_TYPE_LEVEL_HIGH>,
				     <0 13 IRQ_TYPE_LEVEL_HIGH>;
97 98 99
			interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
			#dma-cells = <1>;
			dma-channels = <4>;
100
			clocks = <&clks IMX6QDL_CLK_APBH_DMA>;
101 102
		};

103
		gpmi: gpmi-nand@00112000 {
104 105 106 107 108
			compatible = "fsl,imx6q-gpmi-nand";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
			reg-names = "gpmi-nand", "bch";
109
			interrupts = <0 15 IRQ_TYPE_LEVEL_HIGH>;
110
			interrupt-names = "bch";
111 112 113 114 115
			clocks = <&clks IMX6QDL_CLK_GPMI_IO>,
				 <&clks IMX6QDL_CLK_GPMI_APB>,
				 <&clks IMX6QDL_CLK_GPMI_BCH>,
				 <&clks IMX6QDL_CLK_GPMI_BCH_APB>,
				 <&clks IMX6QDL_CLK_PER1_BCH>;
116 117
			clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
				      "gpmi_bch_apb", "per1_bch";
118 119
			dmas = <&dma_apbh 0>;
			dma-names = "rx-tx";
120
			status = "disabled";
121 122
		};

123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150
		hdmi: hdmi@0120000 {
			#address-cells = <1>;
			#size-cells = <0>;
			reg = <0x00120000 0x9000>;
			interrupts = <0 115 0x04>;
			gpr = <&gpr>;
			clocks = <&clks IMX6QDL_CLK_HDMI_IAHB>,
				 <&clks IMX6QDL_CLK_HDMI_ISFR>;
			clock-names = "iahb", "isfr";
			status = "disabled";

			port@0 {
				reg = <0>;

				hdmi_mux_0: endpoint {
					remote-endpoint = <&ipu1_di0_hdmi>;
				};
			};

			port@1 {
				reg = <1>;

				hdmi_mux_1: endpoint {
					remote-endpoint = <&ipu1_di1_hdmi>;
				};
			};
		};

151 152 153 154 155 156 157 158
		gpu_3d: gpu@00130000 {
			compatible = "vivante,gc";
			reg = <0x00130000 0x4000>;
			interrupts = <0 9 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&clks IMX6QDL_CLK_GPU3D_AXI>,
				 <&clks IMX6QDL_CLK_GPU3D_CORE>,
				 <&clks IMX6QDL_CLK_GPU3D_SHADER>;
			clock-names = "bus", "core", "shader";
159
			power-domains = <&pd_pu>;
160 161 162 163 164 165 166 167 168
		};

		gpu_2d: gpu@00134000 {
			compatible = "vivante,gc";
			reg = <0x00134000 0x4000>;
			interrupts = <0 10 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&clks IMX6QDL_CLK_GPU2D_AXI>,
				 <&clks IMX6QDL_CLK_GPU2D_CORE>;
			clock-names = "bus", "core";
169
			power-domains = <&pd_pu>;
170 171
		};

S
Shawn Guo 已提交
172
		timer@00a00600 {
173 174 175
			compatible = "arm,cortex-a9-twd-timer";
			reg = <0x00a00600 0x20>;
			interrupts = <1 13 0xf01>;
176
			interrupt-parent = <&intc>;
177
			clocks = <&clks IMX6QDL_CLK_TWD>;
S
Shawn Guo 已提交
178 179
		};

180 181 182 183 184 185 186 187 188
		intc: interrupt-controller@00a01000 {
			compatible = "arm,cortex-a9-gic";
			#interrupt-cells = <3>;
			interrupt-controller;
			reg = <0x00a01000 0x1000>,
			      <0x00a00100 0x100>;
			interrupt-parent = <&intc>;
		};

S
Shawn Guo 已提交
189 190 191
		L2: l2-cache@00a02000 {
			compatible = "arm,pl310-cache";
			reg = <0x00a02000 0x1000>;
192
			interrupts = <0 92 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
193 194
			cache-unified;
			cache-level = <2>;
195 196
			arm,tag-latency = <4 2 3>;
			arm,data-latency = <4 2 3>;
197
			arm,shared-override;
S
Shawn Guo 已提交
198 199
		};

200
		pcie: pcie@1ffc000 {
201
			compatible = "fsl,imx6q-pcie", "snps,dw-pcie";
202 203 204
			reg = <0x01ffc000 0x04000>,
			      <0x01f00000 0x80000>;
			reg-names = "dbi", "config";
205 206 207
			#address-cells = <3>;
			#size-cells = <2>;
			device_type = "pci";
208
			bus-range = <0x00 0xff>;
209
			ranges = <0x81000000 0 0          0x01f80000 0 0x00010000 /* downstream I/O */
210 211
				  0x82000000 0 0x01000000 0x01000000 0 0x00f00000>; /* non-prefetchable memory */
			num-lanes = <1>;
212 213
			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "msi";
214 215
			#interrupt-cells = <1>;
			interrupt-map-mask = <0 0 0 0x7>;
216
			interrupt-map = <0 0 0 1 &gpc GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
217 218 219
					<0 0 0 2 &gpc GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
					<0 0 0 3 &gpc GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
					<0 0 0 4 &gpc GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
220 221 222
			clocks = <&clks IMX6QDL_CLK_PCIE_AXI>,
				 <&clks IMX6QDL_CLK_LVDS1_GATE>,
				 <&clks IMX6QDL_CLK_PCIE_REF_125M>;
223
			clock-names = "pcie", "pcie_bus", "pcie_phy";
224 225 226
			status = "disabled";
		};

D
Dirk Behme 已提交
227 228
		pmu {
			compatible = "arm,cortex-a9-pmu";
229
			interrupts = <0 94 IRQ_TYPE_LEVEL_HIGH>;
D
Dirk Behme 已提交
230 231
		};

S
Shawn Guo 已提交
232 233 234 235 236 237 238 239 240 241 242 243 244 245
		aips-bus@02000000 { /* AIPS1 */
			compatible = "fsl,aips-bus", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x02000000 0x100000>;
			ranges;

			spba-bus@02000000 {
				compatible = "fsl,spba-bus", "simple-bus";
				#address-cells = <1>;
				#size-cells = <1>;
				reg = <0x02000000 0x40000>;
				ranges;

246
				spdif: spdif@02004000 {
247
					compatible = "fsl,imx35-spdif";
S
Shawn Guo 已提交
248
					reg = <0x02004000 0x4000>;
249
					interrupts = <0 52 IRQ_TYPE_LEVEL_HIGH>;
250 251 252
					dmas = <&sdma 14 18 0>,
					       <&sdma 15 18 0>;
					dma-names = "rx", "tx";
253 254 255
					clocks = <&clks IMX6QDL_CLK_SPDIF_GCLK>, <&clks IMX6QDL_CLK_OSC>,
						 <&clks IMX6QDL_CLK_SPDIF>, <&clks IMX6QDL_CLK_ASRC>,
						 <&clks IMX6QDL_CLK_DUMMY>, <&clks IMX6QDL_CLK_ESAI_EXTAL>,
256
						 <&clks IMX6QDL_CLK_IPG>, <&clks IMX6QDL_CLK_DUMMY>,
257
						 <&clks IMX6QDL_CLK_DUMMY>, <&clks IMX6QDL_CLK_SPBA>;
258 259 260 261
					clock-names = "core",  "rxtx0",
						      "rxtx1", "rxtx2",
						      "rxtx3", "rxtx4",
						      "rxtx5", "rxtx6",
262
						      "rxtx7", "spba";
263
					status = "disabled";
S
Shawn Guo 已提交
264 265
				};

266
				ecspi1: ecspi@02008000 {
S
Shawn Guo 已提交
267 268 269 270
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
					reg = <0x02008000 0x4000>;
271
					interrupts = <0 31 IRQ_TYPE_LEVEL_HIGH>;
272 273
					clocks = <&clks IMX6QDL_CLK_ECSPI1>,
						 <&clks IMX6QDL_CLK_ECSPI1>;
274
					clock-names = "ipg", "per";
275
					dmas = <&sdma 3 8 1>, <&sdma 4 8 2>;
F
Frank Li 已提交
276
					dma-names = "rx", "tx";
S
Shawn Guo 已提交
277 278 279
					status = "disabled";
				};

280
				ecspi2: ecspi@0200c000 {
S
Shawn Guo 已提交
281 282 283 284
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
					reg = <0x0200c000 0x4000>;
285
					interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>;
286 287
					clocks = <&clks IMX6QDL_CLK_ECSPI2>,
						 <&clks IMX6QDL_CLK_ECSPI2>;
288
					clock-names = "ipg", "per";
289
					dmas = <&sdma 5 8 1>, <&sdma 6 8 2>;
F
Frank Li 已提交
290
					dma-names = "rx", "tx";
S
Shawn Guo 已提交
291 292 293
					status = "disabled";
				};

294
				ecspi3: ecspi@02010000 {
S
Shawn Guo 已提交
295 296 297 298
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
					reg = <0x02010000 0x4000>;
299
					interrupts = <0 33 IRQ_TYPE_LEVEL_HIGH>;
300 301
					clocks = <&clks IMX6QDL_CLK_ECSPI3>,
						 <&clks IMX6QDL_CLK_ECSPI3>;
302
					clock-names = "ipg", "per";
303
					dmas = <&sdma 7 8 1>, <&sdma 8 8 2>;
F
Frank Li 已提交
304
					dma-names = "rx", "tx";
S
Shawn Guo 已提交
305 306 307
					status = "disabled";
				};

308
				ecspi4: ecspi@02014000 {
S
Shawn Guo 已提交
309 310 311 312
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
					reg = <0x02014000 0x4000>;
313
					interrupts = <0 34 IRQ_TYPE_LEVEL_HIGH>;
314 315
					clocks = <&clks IMX6QDL_CLK_ECSPI4>,
						 <&clks IMX6QDL_CLK_ECSPI4>;
316
					clock-names = "ipg", "per";
317
					dmas = <&sdma 9 8 1>, <&sdma 10 8 2>;
F
Frank Li 已提交
318
					dma-names = "rx", "tx";
S
Shawn Guo 已提交
319 320 321
					status = "disabled";
				};

322
				uart1: serial@02020000 {
S
Shawn Guo 已提交
323 324
					compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
					reg = <0x02020000 0x4000>;
325
					interrupts = <0 26 IRQ_TYPE_LEVEL_HIGH>;
326 327
					clocks = <&clks IMX6QDL_CLK_UART_IPG>,
						 <&clks IMX6QDL_CLK_UART_SERIAL>;
328
					clock-names = "ipg", "per";
329 330
					dmas = <&sdma 25 4 0>, <&sdma 26 4 0>;
					dma-names = "rx", "tx";
S
Shawn Guo 已提交
331 332 333
					status = "disabled";
				};

334
				esai: esai@02024000 {
335 336
					#sound-dai-cells = <0>;
					compatible = "fsl,imx35-esai";
S
Shawn Guo 已提交
337
					reg = <0x02024000 0x4000>;
338
					interrupts = <0 51 IRQ_TYPE_LEVEL_HIGH>;
339 340 341 342 343
					clocks = <&clks IMX6QDL_CLK_ESAI_IPG>,
						 <&clks IMX6QDL_CLK_ESAI_MEM>,
						 <&clks IMX6QDL_CLK_ESAI_EXTAL>,
						 <&clks IMX6QDL_CLK_ESAI_IPG>,
						 <&clks IMX6QDL_CLK_SPBA>;
344
					clock-names = "core", "mem", "extal", "fsys", "spba";
345 346 347
					dmas = <&sdma 23 21 0>, <&sdma 24 21 0>;
					dma-names = "rx", "tx";
					status = "disabled";
S
Shawn Guo 已提交
348 349
				};

350
				ssi1: ssi@02028000 {
351
					#sound-dai-cells = <0>;
M
Markus Pargmann 已提交
352
					compatible = "fsl,imx6q-ssi",
353
							"fsl,imx51-ssi";
S
Shawn Guo 已提交
354
					reg = <0x02028000 0x4000>;
355
					interrupts = <0 46 IRQ_TYPE_LEVEL_HIGH>;
356 357 358
					clocks = <&clks IMX6QDL_CLK_SSI1_IPG>,
						 <&clks IMX6QDL_CLK_SSI1>;
					clock-names = "ipg", "baud";
359 360 361
					dmas = <&sdma 37 1 0>,
					       <&sdma 38 1 0>;
					dma-names = "rx", "tx";
362 363
					fsl,fifo-depth = <15>;
					status = "disabled";
S
Shawn Guo 已提交
364 365
				};

366
				ssi2: ssi@0202c000 {
367
					#sound-dai-cells = <0>;
M
Markus Pargmann 已提交
368
					compatible = "fsl,imx6q-ssi",
369
							"fsl,imx51-ssi";
S
Shawn Guo 已提交
370
					reg = <0x0202c000 0x4000>;
371
					interrupts = <0 47 IRQ_TYPE_LEVEL_HIGH>;
372 373 374
					clocks = <&clks IMX6QDL_CLK_SSI2_IPG>,
						 <&clks IMX6QDL_CLK_SSI2>;
					clock-names = "ipg", "baud";
375 376 377
					dmas = <&sdma 41 1 0>,
					       <&sdma 42 1 0>;
					dma-names = "rx", "tx";
378 379
					fsl,fifo-depth = <15>;
					status = "disabled";
S
Shawn Guo 已提交
380 381
				};

382
				ssi3: ssi@02030000 {
383
					#sound-dai-cells = <0>;
M
Markus Pargmann 已提交
384
					compatible = "fsl,imx6q-ssi",
385
							"fsl,imx51-ssi";
S
Shawn Guo 已提交
386
					reg = <0x02030000 0x4000>;
387
					interrupts = <0 48 IRQ_TYPE_LEVEL_HIGH>;
388 389 390
					clocks = <&clks IMX6QDL_CLK_SSI3_IPG>,
						 <&clks IMX6QDL_CLK_SSI3>;
					clock-names = "ipg", "baud";
391 392 393
					dmas = <&sdma 45 1 0>,
					       <&sdma 46 1 0>;
					dma-names = "rx", "tx";
394 395
					fsl,fifo-depth = <15>;
					status = "disabled";
S
Shawn Guo 已提交
396 397
				};

398
				asrc: asrc@02034000 {
399
					compatible = "fsl,imx53-asrc";
S
Shawn Guo 已提交
400
					reg = <0x02034000 0x4000>;
401
					interrupts = <0 50 IRQ_TYPE_LEVEL_HIGH>;
402 403 404 405 406 407 408 409 410 411 412
					clocks = <&clks IMX6QDL_CLK_ASRC_IPG>,
						<&clks IMX6QDL_CLK_ASRC_MEM>, <&clks 0>,
						<&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>,
						<&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>,
						<&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>,
						<&clks IMX6QDL_CLK_ASRC>, <&clks 0>, <&clks 0>,
						<&clks IMX6QDL_CLK_SPBA>;
					clock-names = "mem", "ipg", "asrck_0",
						"asrck_1", "asrck_2", "asrck_3", "asrck_4",
						"asrck_5", "asrck_6", "asrck_7", "asrck_8",
						"asrck_9", "asrck_a", "asrck_b", "asrck_c",
413
						"asrck_d", "asrck_e", "asrck_f", "spba";
414 415 416 417 418 419 420
					dmas = <&sdma 17 23 1>, <&sdma 18 23 1>, <&sdma 19 23 1>,
						<&sdma 20 23 1>, <&sdma 21 23 1>, <&sdma 22 23 1>;
					dma-names = "rxa", "rxb", "rxc",
							"txa", "txb", "txc";
					fsl,asrc-rate  = <48000>;
					fsl,asrc-width = <16>;
					status = "okay";
S
Shawn Guo 已提交
421 422 423 424 425 426 427
				};

				spba@0203c000 {
					reg = <0x0203c000 0x4000>;
				};
			};

428
			vpu: vpu@02040000 {
429
				compatible = "cnm,coda960";
S
Shawn Guo 已提交
430
				reg = <0x02040000 0x3c000>;
431 432
				interrupts = <0 12 IRQ_TYPE_LEVEL_HIGH>,
					     <0 3 IRQ_TYPE_LEVEL_HIGH>;
433 434
				interrupt-names = "bit", "jpeg";
				clocks = <&clks IMX6QDL_CLK_VPU_AXI>,
435 436
					 <&clks IMX6QDL_CLK_MMDC_CH0_AXI>;
				clock-names = "per", "ahb";
437
				power-domains = <&pd_pu>;
438 439
				resets = <&src 1>;
				iram = <&ocram>;
S
Shawn Guo 已提交
440 441 442 443 444 445
			};

			aipstz@0207c000 { /* AIPSTZ1 */
				reg = <0x0207c000 0x4000>;
			};

446
			pwm1: pwm@02080000 {
S
Sascha Hauer 已提交
447 448
				#pwm-cells = <2>;
				compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
S
Shawn Guo 已提交
449
				reg = <0x02080000 0x4000>;
450
				interrupts = <0 83 IRQ_TYPE_LEVEL_HIGH>;
451 452
				clocks = <&clks IMX6QDL_CLK_IPG>,
					 <&clks IMX6QDL_CLK_PWM1>;
S
Sascha Hauer 已提交
453
				clock-names = "ipg", "per";
454
				status = "disabled";
S
Shawn Guo 已提交
455 456
			};

457
			pwm2: pwm@02084000 {
S
Sascha Hauer 已提交
458 459
				#pwm-cells = <2>;
				compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
S
Shawn Guo 已提交
460
				reg = <0x02084000 0x4000>;
461
				interrupts = <0 84 IRQ_TYPE_LEVEL_HIGH>;
462 463
				clocks = <&clks IMX6QDL_CLK_IPG>,
					 <&clks IMX6QDL_CLK_PWM2>;
S
Sascha Hauer 已提交
464
				clock-names = "ipg", "per";
465
				status = "disabled";
S
Shawn Guo 已提交
466 467
			};

468
			pwm3: pwm@02088000 {
S
Sascha Hauer 已提交
469 470
				#pwm-cells = <2>;
				compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
S
Shawn Guo 已提交
471
				reg = <0x02088000 0x4000>;
472
				interrupts = <0 85 IRQ_TYPE_LEVEL_HIGH>;
473 474
				clocks = <&clks IMX6QDL_CLK_IPG>,
					 <&clks IMX6QDL_CLK_PWM3>;
S
Sascha Hauer 已提交
475
				clock-names = "ipg", "per";
476
				status = "disabled";
S
Shawn Guo 已提交
477 478
			};

479
			pwm4: pwm@0208c000 {
S
Sascha Hauer 已提交
480 481
				#pwm-cells = <2>;
				compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
S
Shawn Guo 已提交
482
				reg = <0x0208c000 0x4000>;
483
				interrupts = <0 86 IRQ_TYPE_LEVEL_HIGH>;
484 485
				clocks = <&clks IMX6QDL_CLK_IPG>,
					 <&clks IMX6QDL_CLK_PWM4>;
S
Sascha Hauer 已提交
486
				clock-names = "ipg", "per";
487
				status = "disabled";
S
Shawn Guo 已提交
488 489
			};

490
			can1: flexcan@02090000 {
491
				compatible = "fsl,imx6q-flexcan";
S
Shawn Guo 已提交
492
				reg = <0x02090000 0x4000>;
493
				interrupts = <0 110 IRQ_TYPE_LEVEL_HIGH>;
494 495
				clocks = <&clks IMX6QDL_CLK_CAN1_IPG>,
					 <&clks IMX6QDL_CLK_CAN1_SERIAL>;
496
				clock-names = "ipg", "per";
497
				status = "disabled";
S
Shawn Guo 已提交
498 499
			};

500
			can2: flexcan@02094000 {
501
				compatible = "fsl,imx6q-flexcan";
S
Shawn Guo 已提交
502
				reg = <0x02094000 0x4000>;
503
				interrupts = <0 111 IRQ_TYPE_LEVEL_HIGH>;
504 505
				clocks = <&clks IMX6QDL_CLK_CAN2_IPG>,
					 <&clks IMX6QDL_CLK_CAN2_SERIAL>;
506
				clock-names = "ipg", "per";
507
				status = "disabled";
S
Shawn Guo 已提交
508 509
			};

510
			gpt: gpt@02098000 {
511
				compatible = "fsl,imx6q-gpt", "fsl,imx31-gpt";
S
Shawn Guo 已提交
512
				reg = <0x02098000 0x4000>;
513
				interrupts = <0 55 IRQ_TYPE_LEVEL_HIGH>;
514
				clocks = <&clks IMX6QDL_CLK_GPT_IPG>,
515 516 517
					 <&clks IMX6QDL_CLK_GPT_IPG_PER>,
					 <&clks IMX6QDL_CLK_GPT_3M>;
				clock-names = "ipg", "per", "osc_per";
S
Shawn Guo 已提交
518 519
			};

520
			gpio1: gpio@0209c000 {
521
				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
S
Shawn Guo 已提交
522
				reg = <0x0209c000 0x4000>;
523 524
				interrupts = <0 66 IRQ_TYPE_LEVEL_HIGH>,
					     <0 67 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
525 526 527
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
528
				#interrupt-cells = <2>;
S
Shawn Guo 已提交
529 530
			};

531
			gpio2: gpio@020a0000 {
532
				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
S
Shawn Guo 已提交
533
				reg = <0x020a0000 0x4000>;
534 535
				interrupts = <0 68 IRQ_TYPE_LEVEL_HIGH>,
					     <0 69 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
536 537 538
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
539
				#interrupt-cells = <2>;
S
Shawn Guo 已提交
540 541
			};

542
			gpio3: gpio@020a4000 {
543
				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
S
Shawn Guo 已提交
544
				reg = <0x020a4000 0x4000>;
545 546
				interrupts = <0 70 IRQ_TYPE_LEVEL_HIGH>,
					     <0 71 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
547 548 549
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
550
				#interrupt-cells = <2>;
S
Shawn Guo 已提交
551 552
			};

553
			gpio4: gpio@020a8000 {
554
				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
S
Shawn Guo 已提交
555
				reg = <0x020a8000 0x4000>;
556 557
				interrupts = <0 72 IRQ_TYPE_LEVEL_HIGH>,
					     <0 73 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
558 559 560
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
561
				#interrupt-cells = <2>;
S
Shawn Guo 已提交
562 563
			};

564
			gpio5: gpio@020ac000 {
565
				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
S
Shawn Guo 已提交
566
				reg = <0x020ac000 0x4000>;
567 568
				interrupts = <0 74 IRQ_TYPE_LEVEL_HIGH>,
					     <0 75 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
569 570 571
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
572
				#interrupt-cells = <2>;
S
Shawn Guo 已提交
573 574
			};

575
			gpio6: gpio@020b0000 {
576
				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
S
Shawn Guo 已提交
577
				reg = <0x020b0000 0x4000>;
578 579
				interrupts = <0 76 IRQ_TYPE_LEVEL_HIGH>,
					     <0 77 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
580 581 582
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
583
				#interrupt-cells = <2>;
S
Shawn Guo 已提交
584 585
			};

586
			gpio7: gpio@020b4000 {
587
				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
S
Shawn Guo 已提交
588
				reg = <0x020b4000 0x4000>;
589 590
				interrupts = <0 78 IRQ_TYPE_LEVEL_HIGH>,
					     <0 79 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
591 592 593
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
594
				#interrupt-cells = <2>;
S
Shawn Guo 已提交
595 596
			};

597
			kpp: kpp@020b8000 {
598
				compatible = "fsl,imx6q-kpp", "fsl,imx21-kpp";
S
Shawn Guo 已提交
599
				reg = <0x020b8000 0x4000>;
600
				interrupts = <0 82 IRQ_TYPE_LEVEL_HIGH>;
601
				clocks = <&clks IMX6QDL_CLK_IPG>;
602
				status = "disabled";
S
Shawn Guo 已提交
603 604
			};

605
			wdog1: wdog@020bc000 {
S
Shawn Guo 已提交
606 607
				compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
				reg = <0x020bc000 0x4000>;
608
				interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>;
609
				clocks = <&clks IMX6QDL_CLK_DUMMY>;
S
Shawn Guo 已提交
610 611
			};

612
			wdog2: wdog@020c0000 {
S
Shawn Guo 已提交
613 614
				compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
				reg = <0x020c0000 0x4000>;
615
				interrupts = <0 81 IRQ_TYPE_LEVEL_HIGH>;
616
				clocks = <&clks IMX6QDL_CLK_DUMMY>;
S
Shawn Guo 已提交
617 618 619
				status = "disabled";
			};

620
			clks: ccm@020c4000 {
S
Shawn Guo 已提交
621 622
				compatible = "fsl,imx6q-ccm";
				reg = <0x020c4000 0x4000>;
623 624
				interrupts = <0 87 IRQ_TYPE_LEVEL_HIGH>,
					     <0 88 IRQ_TYPE_LEVEL_HIGH>;
625
				#clock-cells = <1>;
S
Shawn Guo 已提交
626 627
			};

628 629
			anatop: anatop@020c8000 {
				compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
S
Shawn Guo 已提交
630
				reg = <0x020c8000 0x1000>;
631 632 633
				interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>,
					     <0 54 IRQ_TYPE_LEVEL_HIGH>,
					     <0 127 IRQ_TYPE_LEVEL_HIGH>;
634

635
				regulator-1p1 {
636 637
					compatible = "fsl,anatop-regulator";
					regulator-name = "vdd1p1";
638 639
					regulator-min-microvolt = <1000000>;
					regulator-max-microvolt = <1200000>;
640 641 642 643 644 645 646 647 648
					regulator-always-on;
					anatop-reg-offset = <0x110>;
					anatop-vol-bit-shift = <8>;
					anatop-vol-bit-width = <5>;
					anatop-min-bit-val = <4>;
					anatop-min-voltage = <800000>;
					anatop-max-voltage = <1375000>;
				};

649
				regulator-3p0 {
650 651 652 653 654 655 656 657 658 659 660 661 662
					compatible = "fsl,anatop-regulator";
					regulator-name = "vdd3p0";
					regulator-min-microvolt = <2800000>;
					regulator-max-microvolt = <3150000>;
					regulator-always-on;
					anatop-reg-offset = <0x120>;
					anatop-vol-bit-shift = <8>;
					anatop-vol-bit-width = <5>;
					anatop-min-bit-val = <0>;
					anatop-min-voltage = <2625000>;
					anatop-max-voltage = <3400000>;
				};

663
				regulator-2p5 {
664 665
					compatible = "fsl,anatop-regulator";
					regulator-name = "vdd2p5";
666
					regulator-min-microvolt = <2250000>;
667 668 669 670 671 672
					regulator-max-microvolt = <2750000>;
					regulator-always-on;
					anatop-reg-offset = <0x130>;
					anatop-vol-bit-shift = <8>;
					anatop-vol-bit-width = <5>;
					anatop-min-bit-val = <0>;
673 674
					anatop-min-voltage = <2100000>;
					anatop-max-voltage = <2875000>;
675 676
				};

677
				reg_arm: regulator-vddcore {
678
					compatible = "fsl,anatop-regulator";
679
					regulator-name = "vddarm";
680 681 682 683 684 685
					regulator-min-microvolt = <725000>;
					regulator-max-microvolt = <1450000>;
					regulator-always-on;
					anatop-reg-offset = <0x140>;
					anatop-vol-bit-shift = <0>;
					anatop-vol-bit-width = <5>;
686 687 688
					anatop-delay-reg-offset = <0x170>;
					anatop-delay-bit-shift = <24>;
					anatop-delay-bit-width = <2>;
689 690 691 692 693
					anatop-min-bit-val = <1>;
					anatop-min-voltage = <725000>;
					anatop-max-voltage = <1450000>;
				};

694
				reg_pu: regulator-vddpu {
695 696 697 698
					compatible = "fsl,anatop-regulator";
					regulator-name = "vddpu";
					regulator-min-microvolt = <725000>;
					regulator-max-microvolt = <1450000>;
699
					regulator-enable-ramp-delay = <150>;
700 701 702
					anatop-reg-offset = <0x140>;
					anatop-vol-bit-shift = <9>;
					anatop-vol-bit-width = <5>;
703 704 705
					anatop-delay-reg-offset = <0x170>;
					anatop-delay-bit-shift = <26>;
					anatop-delay-bit-width = <2>;
706 707 708 709 710
					anatop-min-bit-val = <1>;
					anatop-min-voltage = <725000>;
					anatop-max-voltage = <1450000>;
				};

711
				reg_soc: regulator-vddsoc {
712 713 714 715 716 717 718 719
					compatible = "fsl,anatop-regulator";
					regulator-name = "vddsoc";
					regulator-min-microvolt = <725000>;
					regulator-max-microvolt = <1450000>;
					regulator-always-on;
					anatop-reg-offset = <0x140>;
					anatop-vol-bit-shift = <18>;
					anatop-vol-bit-width = <5>;
720 721 722
					anatop-delay-reg-offset = <0x170>;
					anatop-delay-bit-shift = <28>;
					anatop-delay-bit-width = <2>;
723 724 725 726
					anatop-min-bit-val = <1>;
					anatop-min-voltage = <725000>;
					anatop-max-voltage = <1450000>;
				};
S
Shawn Guo 已提交
727 728
			};

729 730
			tempmon: tempmon {
				compatible = "fsl,imx6q-tempmon";
731
				interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>;
732 733
				fsl,tempmon = <&anatop>;
				fsl,tempmon-data = <&ocotp>;
734
				clocks = <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
735 736
			};

737 738
			usbphy1: usbphy@020c9000 {
				compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
S
Shawn Guo 已提交
739
				reg = <0x020c9000 0x1000>;
740
				interrupts = <0 44 IRQ_TYPE_LEVEL_HIGH>;
741
				clocks = <&clks IMX6QDL_CLK_USBPHY1>;
742
				fsl,anatop = <&anatop>;
S
Shawn Guo 已提交
743 744
			};

745 746
			usbphy2: usbphy@020ca000 {
				compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
S
Shawn Guo 已提交
747
				reg = <0x020ca000 0x1000>;
748
				interrupts = <0 45 IRQ_TYPE_LEVEL_HIGH>;
749
				clocks = <&clks IMX6QDL_CLK_USBPHY2>;
750
				fsl,anatop = <&anatop>;
S
Shawn Guo 已提交
751 752
			};

753 754 755
			snvs: snvs@020cc000 {
				compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd";
				reg = <0x020cc000 0x4000>;
S
Shawn Guo 已提交
756

757
				snvs_rtc: snvs-rtc-lp {
S
Shawn Guo 已提交
758
					compatible = "fsl,sec-v4.0-mon-rtc-lp";
759 760
					regmap = <&snvs>;
					offset = <0x34>;
761 762
					interrupts = <0 19 IRQ_TYPE_LEVEL_HIGH>,
						     <0 20 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
763
				};
764

765 766 767 768 769
				snvs_poweroff: snvs-poweroff {
					compatible = "syscon-poweroff";
					regmap = <&snvs>;
					offset = <0x38>;
					mask = <0x60>;
770 771
					status = "disabled";
				};
S
Shawn Guo 已提交
772 773
			};

774
			epit1: epit@020d0000 { /* EPIT1 */
S
Shawn Guo 已提交
775
				reg = <0x020d0000 0x4000>;
776
				interrupts = <0 56 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
777 778
			};

779
			epit2: epit@020d4000 { /* EPIT2 */
S
Shawn Guo 已提交
780
				reg = <0x020d4000 0x4000>;
781
				interrupts = <0 57 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
782 783
			};

784
			src: src@020d8000 {
785
				compatible = "fsl,imx6q-src", "fsl,imx51-src";
S
Shawn Guo 已提交
786
				reg = <0x020d8000 0x4000>;
787 788
				interrupts = <0 91 IRQ_TYPE_LEVEL_HIGH>,
					     <0 96 IRQ_TYPE_LEVEL_HIGH>;
789
				#reset-cells = <1>;
S
Shawn Guo 已提交
790 791
			};

792
			gpc: gpc@020dc000 {
S
Shawn Guo 已提交
793 794
				compatible = "fsl,imx6q-gpc";
				reg = <0x020dc000 0x4000>;
795 796
				interrupt-controller;
				#interrupt-cells = <3>;
797 798
				interrupts = <0 89 IRQ_TYPE_LEVEL_HIGH>,
					     <0 90 IRQ_TYPE_LEVEL_HIGH>;
799
				interrupt-parent = <&intc>;
800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822
				clocks = <&clks IMX6QDL_CLK_IPG>;
				clock-names = "ipg";

				pgc {
					#address-cells = <1>;
					#size-cells = <0>;

					power-domain@0 {
						reg = <0>;
						#power-domain-cells = <0>;
					};
					pd_pu: power-domain@1 {
						reg = <1>;
						#power-domain-cells = <0>;
						power-supply = <&reg_pu>;
						clocks = <&clks IMX6QDL_CLK_GPU3D_CORE>,
						         <&clks IMX6QDL_CLK_GPU3D_SHADER>,
						         <&clks IMX6QDL_CLK_GPU2D_CORE>,
						         <&clks IMX6QDL_CLK_GPU2D_AXI>,
						         <&clks IMX6QDL_CLK_OPENVG_AXI>,
						         <&clks IMX6QDL_CLK_VPU_AXI>;
					};
				};
S
Shawn Guo 已提交
823 824
			};

825 826 827 828 829
			gpr: iomuxc-gpr@020e0000 {
				compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
				reg = <0x020e0000 0x38>;
			};

830 831 832 833 834
			iomuxc: iomuxc@020e0000 {
				compatible = "fsl,imx6dl-iomuxc", "fsl,imx6q-iomuxc";
				reg = <0x020e0000 0x4000>;
			};

835
			ldb: ldb {
836 837 838 839 840 841 842
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";
				gpr = <&gpr>;
				status = "disabled";

				lvds-channel@0 {
843 844
					#address-cells = <1>;
					#size-cells = <0>;
845 846
					reg = <0>;
					status = "disabled";
847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862

					port@0 {
						reg = <0>;

						lvds0_mux_0: endpoint {
							remote-endpoint = <&ipu1_di0_lvds0>;
						};
					};

					port@1 {
						reg = <1>;

						lvds0_mux_1: endpoint {
							remote-endpoint = <&ipu1_di1_lvds0>;
						};
					};
863 864 865
				};

				lvds-channel@1 {
866 867
					#address-cells = <1>;
					#size-cells = <0>;
868 869
					reg = <1>;
					status = "disabled";
870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885

					port@0 {
						reg = <0>;

						lvds1_mux_0: endpoint {
							remote-endpoint = <&ipu1_di0_lvds1>;
						};
					};

					port@1 {
						reg = <1>;

						lvds1_mux_1: endpoint {
							remote-endpoint = <&ipu1_di1_lvds1>;
						};
					};
886 887 888
				};
			};

889
			dcic1: dcic@020e4000 {
S
Shawn Guo 已提交
890
				reg = <0x020e4000 0x4000>;
891
				interrupts = <0 124 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
892 893
			};

894
			dcic2: dcic@020e8000 {
S
Shawn Guo 已提交
895
				reg = <0x020e8000 0x4000>;
896
				interrupts = <0 125 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
897 898
			};

899
			sdma: sdma@020ec000 {
S
Shawn Guo 已提交
900 901
				compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
				reg = <0x020ec000 0x4000>;
902
				interrupts = <0 2 IRQ_TYPE_LEVEL_HIGH>;
903 904
				clocks = <&clks IMX6QDL_CLK_SDMA>,
					 <&clks IMX6QDL_CLK_SDMA>;
905
				clock-names = "ipg", "ahb";
906
				#dma-cells = <3>;
907
				fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
S
Shawn Guo 已提交
908 909 910 911 912 913 914 915 916 917
			};
		};

		aips-bus@02100000 { /* AIPS2 */
			compatible = "fsl,aips-bus", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x02100000 0x100000>;
			ranges;

918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941
			crypto: caam@2100000 {
				compatible = "fsl,sec-v4.0";
				fsl,sec-era = <4>;
				#address-cells = <1>;
				#size-cells = <1>;
				reg = <0x2100000 0x10000>;
				ranges = <0 0x2100000 0x10000>;
				clocks = <&clks IMX6QDL_CLK_CAAM_MEM>,
					 <&clks IMX6QDL_CLK_CAAM_ACLK>,
					 <&clks IMX6QDL_CLK_CAAM_IPG>,
					 <&clks IMX6QDL_CLK_EIM_SLOW>;
				clock-names = "mem", "aclk", "ipg", "emi_slow";

				sec_jr0: jr0@1000 {
					compatible = "fsl,sec-v4.0-job-ring";
					reg = <0x1000 0x1000>;
					interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
				};

				sec_jr1: jr1@2000 {
					compatible = "fsl,sec-v4.0-job-ring";
					reg = <0x2000 0x1000>;
					interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
				};
S
Shawn Guo 已提交
942 943 944 945 946 947
			};

			aipstz@0217c000 { /* AIPSTZ2 */
				reg = <0x0217c000 0x4000>;
			};

948
			usbotg: usb@02184000 {
949 950
				compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
				reg = <0x02184000 0x200>;
951
				interrupts = <0 43 IRQ_TYPE_LEVEL_HIGH>;
952
				clocks = <&clks IMX6QDL_CLK_USBOH3>;
953
				fsl,usbphy = <&usbphy1>;
954
				fsl,usbmisc = <&usbmisc 0>;
955
				ahb-burst-config = <0x0>;
956 957
				tx-burst-size-dword = <0x10>;
				rx-burst-size-dword = <0x10>;
958 959 960
				status = "disabled";
			};

961
			usbh1: usb@02184200 {
962 963
				compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
				reg = <0x02184200 0x200>;
964
				interrupts = <0 40 IRQ_TYPE_LEVEL_HIGH>;
965
				clocks = <&clks IMX6QDL_CLK_USBOH3>;
966
				fsl,usbphy = <&usbphy2>;
967
				fsl,usbmisc = <&usbmisc 1>;
968
				dr_mode = "host";
969
				ahb-burst-config = <0x0>;
970 971
				tx-burst-size-dword = <0x10>;
				rx-burst-size-dword = <0x10>;
972 973 974
				status = "disabled";
			};

975
			usbh2: usb@02184400 {
976 977
				compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
				reg = <0x02184400 0x200>;
978
				interrupts = <0 41 IRQ_TYPE_LEVEL_HIGH>;
979
				clocks = <&clks IMX6QDL_CLK_USBOH3>;
980
				fsl,usbmisc = <&usbmisc 2>;
981
				dr_mode = "host";
982
				ahb-burst-config = <0x0>;
983 984
				tx-burst-size-dword = <0x10>;
				rx-burst-size-dword = <0x10>;
985 986 987
				status = "disabled";
			};

988
			usbh3: usb@02184600 {
989 990
				compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
				reg = <0x02184600 0x200>;
991
				interrupts = <0 42 IRQ_TYPE_LEVEL_HIGH>;
992
				clocks = <&clks IMX6QDL_CLK_USBOH3>;
993
				fsl,usbmisc = <&usbmisc 3>;
994
				dr_mode = "host";
995
				ahb-burst-config = <0x0>;
996 997
				tx-burst-size-dword = <0x10>;
				rx-burst-size-dword = <0x10>;
998 999 1000
				status = "disabled";
			};

1001
			usbmisc: usbmisc@02184800 {
1002 1003 1004
				#index-cells = <1>;
				compatible = "fsl,imx6q-usbmisc";
				reg = <0x02184800 0x200>;
1005
				clocks = <&clks IMX6QDL_CLK_USBOH3>;
1006 1007
			};

1008
			fec: ethernet@02188000 {
S
Shawn Guo 已提交
1009 1010
				compatible = "fsl,imx6q-fec";
				reg = <0x02188000 0x4000>;
1011 1012 1013
				interrupts-extended =
					<&intc 0 118 IRQ_TYPE_LEVEL_HIGH>,
					<&intc 0 119 IRQ_TYPE_LEVEL_HIGH>;
1014 1015 1016
				clocks = <&clks IMX6QDL_CLK_ENET>,
					 <&clks IMX6QDL_CLK_ENET>,
					 <&clks IMX6QDL_CLK_ENET_REF>;
1017
				clock-names = "ipg", "ahb", "ptp";
S
Shawn Guo 已提交
1018 1019 1020 1021 1022
				status = "disabled";
			};

			mlb@0218c000 {
				reg = <0x0218c000 0x4000>;
1023 1024 1025
				interrupts = <0 53 IRQ_TYPE_LEVEL_HIGH>,
					     <0 117 IRQ_TYPE_LEVEL_HIGH>,
					     <0 126 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
1026 1027
			};

1028
			usdhc1: usdhc@02190000 {
S
Shawn Guo 已提交
1029 1030
				compatible = "fsl,imx6q-usdhc";
				reg = <0x02190000 0x4000>;
1031
				interrupts = <0 22 IRQ_TYPE_LEVEL_HIGH>;
1032 1033 1034
				clocks = <&clks IMX6QDL_CLK_USDHC1>,
					 <&clks IMX6QDL_CLK_USDHC1>,
					 <&clks IMX6QDL_CLK_USDHC1>;
1035
				clock-names = "ipg", "ahb", "per";
1036
				bus-width = <4>;
S
Shawn Guo 已提交
1037 1038 1039
				status = "disabled";
			};

1040
			usdhc2: usdhc@02194000 {
S
Shawn Guo 已提交
1041 1042
				compatible = "fsl,imx6q-usdhc";
				reg = <0x02194000 0x4000>;
1043
				interrupts = <0 23 IRQ_TYPE_LEVEL_HIGH>;
1044 1045 1046
				clocks = <&clks IMX6QDL_CLK_USDHC2>,
					 <&clks IMX6QDL_CLK_USDHC2>,
					 <&clks IMX6QDL_CLK_USDHC2>;
1047
				clock-names = "ipg", "ahb", "per";
1048
				bus-width = <4>;
S
Shawn Guo 已提交
1049 1050 1051
				status = "disabled";
			};

1052
			usdhc3: usdhc@02198000 {
S
Shawn Guo 已提交
1053 1054
				compatible = "fsl,imx6q-usdhc";
				reg = <0x02198000 0x4000>;
1055
				interrupts = <0 24 IRQ_TYPE_LEVEL_HIGH>;
1056 1057 1058
				clocks = <&clks IMX6QDL_CLK_USDHC3>,
					 <&clks IMX6QDL_CLK_USDHC3>,
					 <&clks IMX6QDL_CLK_USDHC3>;
1059
				clock-names = "ipg", "ahb", "per";
1060
				bus-width = <4>;
S
Shawn Guo 已提交
1061 1062 1063
				status = "disabled";
			};

1064
			usdhc4: usdhc@0219c000 {
S
Shawn Guo 已提交
1065 1066
				compatible = "fsl,imx6q-usdhc";
				reg = <0x0219c000 0x4000>;
1067
				interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH>;
1068 1069 1070
				clocks = <&clks IMX6QDL_CLK_USDHC4>,
					 <&clks IMX6QDL_CLK_USDHC4>,
					 <&clks IMX6QDL_CLK_USDHC4>;
1071
				clock-names = "ipg", "ahb", "per";
1072
				bus-width = <4>;
S
Shawn Guo 已提交
1073 1074 1075
				status = "disabled";
			};

1076
			i2c1: i2c@021a0000 {
S
Shawn Guo 已提交
1077 1078
				#address-cells = <1>;
				#size-cells = <0>;
1079
				compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
S
Shawn Guo 已提交
1080
				reg = <0x021a0000 0x4000>;
1081
				interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>;
1082
				clocks = <&clks IMX6QDL_CLK_I2C1>;
S
Shawn Guo 已提交
1083 1084 1085
				status = "disabled";
			};

1086
			i2c2: i2c@021a4000 {
S
Shawn Guo 已提交
1087 1088
				#address-cells = <1>;
				#size-cells = <0>;
1089
				compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
S
Shawn Guo 已提交
1090
				reg = <0x021a4000 0x4000>;
1091
				interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>;
1092
				clocks = <&clks IMX6QDL_CLK_I2C2>;
S
Shawn Guo 已提交
1093 1094 1095
				status = "disabled";
			};

1096
			i2c3: i2c@021a8000 {
S
Shawn Guo 已提交
1097 1098
				#address-cells = <1>;
				#size-cells = <0>;
1099
				compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
S
Shawn Guo 已提交
1100
				reg = <0x021a8000 0x4000>;
1101
				interrupts = <0 38 IRQ_TYPE_LEVEL_HIGH>;
1102
				clocks = <&clks IMX6QDL_CLK_I2C3>;
S
Shawn Guo 已提交
1103 1104 1105 1106 1107 1108 1109
				status = "disabled";
			};

			romcp@021ac000 {
				reg = <0x021ac000 0x4000>;
			};

1110
			mmdc0: mmdc@021b0000 { /* MMDC0 */
S
Shawn Guo 已提交
1111 1112 1113 1114
				compatible = "fsl,imx6q-mmdc";
				reg = <0x021b0000 0x4000>;
			};

1115
			mmdc1: mmdc@021b4000 { /* MMDC1 */
S
Shawn Guo 已提交
1116 1117 1118
				reg = <0x021b4000 0x4000>;
			};

1119
			weim: weim@021b8000 {
1120 1121
				#address-cells = <2>;
				#size-cells = <1>;
1122
				compatible = "fsl,imx6q-weim";
S
Shawn Guo 已提交
1123
				reg = <0x021b8000 0x4000>;
1124
				interrupts = <0 14 IRQ_TYPE_LEVEL_HIGH>;
1125
				clocks = <&clks IMX6QDL_CLK_EIM_SLOW>;
1126
				fsl,weim-cs-gpr = <&gpr>;
1127
				status = "disabled";
S
Shawn Guo 已提交
1128 1129
			};

1130 1131
			ocotp: ocotp@021bc000 {
				compatible = "fsl,imx6q-ocotp", "syscon";
S
Shawn Guo 已提交
1132
				reg = <0x021bc000 0x4000>;
1133
				clocks = <&clks IMX6QDL_CLK_IIM>;
S
Shawn Guo 已提交
1134 1135 1136 1137
			};

			tzasc@021d0000 { /* TZASC1 */
				reg = <0x021d0000 0x4000>;
1138
				interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
1139 1140 1141 1142
			};

			tzasc@021d4000 { /* TZASC2 */
				reg = <0x021d4000 0x4000>;
1143
				interrupts = <0 109 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
1144 1145
			};

1146
			audmux: audmux@021d8000 {
1147
				compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
S
Shawn Guo 已提交
1148
				reg = <0x021d8000 0x4000>;
1149
				status = "disabled";
S
Shawn Guo 已提交
1150 1151
			};

1152
			mipi_csi: mipi@021dc000 {
S
Shawn Guo 已提交
1153 1154 1155
				reg = <0x021dc000 0x4000>;
			};

1156 1157 1158
			mipi_dsi: mipi@021e0000 {
				#address-cells = <1>;
				#size-cells = <0>;
S
Shawn Guo 已提交
1159
				reg = <0x021e0000 0x4000>;
1160 1161
				status = "disabled";

1162 1163 1164 1165 1166 1167
				ports {
					#address-cells = <1>;
					#size-cells = <0>;

					port@0 {
						reg = <0>;
1168

1169 1170 1171
						mipi_mux_0: endpoint {
							remote-endpoint = <&ipu1_di0_mipi>;
						};
1172 1173
					};

1174 1175
					port@1 {
						reg = <1>;
1176

1177 1178 1179
						mipi_mux_1: endpoint {
							remote-endpoint = <&ipu1_di1_mipi>;
						};
1180 1181
					};
				};
S
Shawn Guo 已提交
1182 1183 1184
			};

			vdoa@021e4000 {
1185
				compatible = "fsl,imx6q-vdoa";
S
Shawn Guo 已提交
1186
				reg = <0x021e4000 0x4000>;
1187
				interrupts = <0 18 IRQ_TYPE_LEVEL_HIGH>;
1188
				clocks = <&clks IMX6QDL_CLK_VDOA>;
S
Shawn Guo 已提交
1189 1190
			};

1191
			uart2: serial@021e8000 {
S
Shawn Guo 已提交
1192 1193
				compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
				reg = <0x021e8000 0x4000>;
1194
				interrupts = <0 27 IRQ_TYPE_LEVEL_HIGH>;
1195 1196
				clocks = <&clks IMX6QDL_CLK_UART_IPG>,
					 <&clks IMX6QDL_CLK_UART_SERIAL>;
1197
				clock-names = "ipg", "per";
1198 1199
				dmas = <&sdma 27 4 0>, <&sdma 28 4 0>;
				dma-names = "rx", "tx";
S
Shawn Guo 已提交
1200 1201 1202
				status = "disabled";
			};

1203
			uart3: serial@021ec000 {
S
Shawn Guo 已提交
1204 1205
				compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
				reg = <0x021ec000 0x4000>;
1206
				interrupts = <0 28 IRQ_TYPE_LEVEL_HIGH>;
1207 1208
				clocks = <&clks IMX6QDL_CLK_UART_IPG>,
					 <&clks IMX6QDL_CLK_UART_SERIAL>;
1209
				clock-names = "ipg", "per";
1210 1211
				dmas = <&sdma 29 4 0>, <&sdma 30 4 0>;
				dma-names = "rx", "tx";
S
Shawn Guo 已提交
1212 1213 1214
				status = "disabled";
			};

1215
			uart4: serial@021f0000 {
S
Shawn Guo 已提交
1216 1217
				compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
				reg = <0x021f0000 0x4000>;
1218
				interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>;
1219 1220
				clocks = <&clks IMX6QDL_CLK_UART_IPG>,
					 <&clks IMX6QDL_CLK_UART_SERIAL>;
1221
				clock-names = "ipg", "per";
1222 1223
				dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
				dma-names = "rx", "tx";
S
Shawn Guo 已提交
1224 1225 1226
				status = "disabled";
			};

1227
			uart5: serial@021f4000 {
S
Shawn Guo 已提交
1228 1229
				compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
				reg = <0x021f4000 0x4000>;
1230
				interrupts = <0 30 IRQ_TYPE_LEVEL_HIGH>;
1231 1232
				clocks = <&clks IMX6QDL_CLK_UART_IPG>,
					 <&clks IMX6QDL_CLK_UART_SERIAL>;
1233
				clock-names = "ipg", "per";
1234 1235
				dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
				dma-names = "rx", "tx";
S
Shawn Guo 已提交
1236 1237 1238
				status = "disabled";
			};
		};
S
Sascha Hauer 已提交
1239 1240

		ipu1: ipu@02400000 {
1241 1242
			#address-cells = <1>;
			#size-cells = <0>;
S
Sascha Hauer 已提交
1243 1244
			compatible = "fsl,imx6q-ipu";
			reg = <0x02400000 0x400000>;
1245 1246
			interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>,
				     <0 5 IRQ_TYPE_LEVEL_HIGH>;
1247 1248 1249
			clocks = <&clks IMX6QDL_CLK_IPU1>,
				 <&clks IMX6QDL_CLK_IPU1_DI0>,
				 <&clks IMX6QDL_CLK_IPU1_DI1>;
S
Sascha Hauer 已提交
1250
			clock-names = "bus", "di0", "di1";
1251
			resets = <&src 2>;
1252

1253 1254 1255 1256 1257 1258 1259 1260
			ipu1_csi0: port@0 {
				reg = <0>;
			};

			ipu1_csi1: port@1 {
				reg = <1>;
			};

1261 1262 1263 1264 1265
			ipu1_di0: port@2 {
				#address-cells = <1>;
				#size-cells = <0>;
				reg = <2>;

1266
				ipu1_di0_disp0: disp0-endpoint {
1267 1268
				};

1269
				ipu1_di0_hdmi: hdmi-endpoint {
1270 1271 1272
					remote-endpoint = <&hdmi_mux_0>;
				};

1273
				ipu1_di0_mipi: mipi-endpoint {
1274 1275 1276
					remote-endpoint = <&mipi_mux_0>;
				};

1277
				ipu1_di0_lvds0: lvds0-endpoint {
1278 1279 1280
					remote-endpoint = <&lvds0_mux_0>;
				};

1281
				ipu1_di0_lvds1: lvds1-endpoint {
1282 1283 1284 1285 1286 1287 1288 1289 1290
					remote-endpoint = <&lvds1_mux_0>;
				};
			};

			ipu1_di1: port@3 {
				#address-cells = <1>;
				#size-cells = <0>;
				reg = <3>;

1291
				ipu1_di1_disp1: disp1-endpoint {
1292 1293
				};

1294
				ipu1_di1_hdmi: hdmi-endpoint {
1295 1296 1297
					remote-endpoint = <&hdmi_mux_1>;
				};

1298
				ipu1_di1_mipi: mipi-endpoint {
1299 1300 1301
					remote-endpoint = <&mipi_mux_1>;
				};

1302
				ipu1_di1_lvds0: lvds0-endpoint {
1303 1304 1305
					remote-endpoint = <&lvds0_mux_1>;
				};

1306
				ipu1_di1_lvds1: lvds1-endpoint {
1307 1308 1309
					remote-endpoint = <&lvds1_mux_1>;
				};
			};
S
Sascha Hauer 已提交
1310
		};
S
Shawn Guo 已提交
1311 1312
	};
};