imx6qdl.dtsi 33.4 KB
Newer Older
S
Shawn Guo 已提交
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * Copyright 2011 Freescale Semiconductor, Inc.
 * Copyright 2011 Linaro Ltd.
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

13
#include <dt-bindings/clock/imx6qdl-clock.h>
14 15
#include <dt-bindings/interrupt-controller/arm-gic.h>

S
Shawn Guo 已提交
16
/ {
17 18 19
	#address-cells = <1>;
	#size-cells = <1>;

S
Shawn Guo 已提交
20
	aliases {
21
		ethernet0 = &fec;
22 23
		can0 = &can1;
		can1 = &can2;
S
Shawn Guo 已提交
24 25 26 27 28 29 30
		gpio0 = &gpio1;
		gpio1 = &gpio2;
		gpio2 = &gpio3;
		gpio3 = &gpio4;
		gpio4 = &gpio5;
		gpio5 = &gpio6;
		gpio6 = &gpio7;
31 32 33
		i2c0 = &i2c1;
		i2c1 = &i2c2;
		i2c2 = &i2c3;
P
Philipp Zabel 已提交
34
		ipu0 = &ipu1;
35 36 37 38
		mmc0 = &usdhc1;
		mmc1 = &usdhc2;
		mmc2 = &usdhc3;
		mmc3 = &usdhc4;
39 40 41 42 43 44 45 46 47
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
		serial4 = &uart5;
		spi0 = &ecspi1;
		spi1 = &ecspi2;
		spi2 = &ecspi3;
		spi3 = &ecspi4;
48 49
		usbphy0 = &usbphy1;
		usbphy1 = &usbphy2;
S
Shawn Guo 已提交
50 51 52 53 54 55 56 57
	};

	clocks {
		#address-cells = <1>;
		#size-cells = <0>;

		ckil {
			compatible = "fsl,imx-ckil", "fixed-clock";
58
			#clock-cells = <0>;
S
Shawn Guo 已提交
59 60 61 62 63
			clock-frequency = <32768>;
		};

		ckih1 {
			compatible = "fsl,imx-ckih1", "fixed-clock";
64
			#clock-cells = <0>;
S
Shawn Guo 已提交
65 66 67 68 69
			clock-frequency = <0>;
		};

		osc {
			compatible = "fsl,imx-osc", "fixed-clock";
70
			#clock-cells = <0>;
S
Shawn Guo 已提交
71 72 73 74 75 76 77 78
			clock-frequency = <24000000>;
		};
	};

	soc {
		#address-cells = <1>;
		#size-cells = <1>;
		compatible = "simple-bus";
79
		interrupt-parent = <&gpc>;
S
Shawn Guo 已提交
80 81
		ranges;

82
		dma_apbh: dma-apbh@00110000 {
83 84
			compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
			reg = <0x00110000 0x2000>;
85 86 87 88
			interrupts = <0 13 IRQ_TYPE_LEVEL_HIGH>,
				     <0 13 IRQ_TYPE_LEVEL_HIGH>,
				     <0 13 IRQ_TYPE_LEVEL_HIGH>,
				     <0 13 IRQ_TYPE_LEVEL_HIGH>;
89 90 91
			interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
			#dma-cells = <1>;
			dma-channels = <4>;
92
			clocks = <&clks IMX6QDL_CLK_APBH_DMA>;
93 94
		};

95
		gpmi: gpmi-nand@00112000 {
96 97 98 99 100
			compatible = "fsl,imx6q-gpmi-nand";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
			reg-names = "gpmi-nand", "bch";
101
			interrupts = <0 15 IRQ_TYPE_LEVEL_HIGH>;
102
			interrupt-names = "bch";
103 104 105 106 107
			clocks = <&clks IMX6QDL_CLK_GPMI_IO>,
				 <&clks IMX6QDL_CLK_GPMI_APB>,
				 <&clks IMX6QDL_CLK_GPMI_BCH>,
				 <&clks IMX6QDL_CLK_GPMI_BCH_APB>,
				 <&clks IMX6QDL_CLK_PER1_BCH>;
108 109
			clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
				      "gpmi_bch_apb", "per1_bch";
110 111
			dmas = <&dma_apbh 0>;
			dma-names = "rx-tx";
112
			status = "disabled";
113 114
		};

115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
		hdmi: hdmi@0120000 {
			#address-cells = <1>;
			#size-cells = <0>;
			reg = <0x00120000 0x9000>;
			interrupts = <0 115 0x04>;
			gpr = <&gpr>;
			clocks = <&clks IMX6QDL_CLK_HDMI_IAHB>,
				 <&clks IMX6QDL_CLK_HDMI_ISFR>;
			clock-names = "iahb", "isfr";
			status = "disabled";

			port@0 {
				reg = <0>;

				hdmi_mux_0: endpoint {
					remote-endpoint = <&ipu1_di0_hdmi>;
				};
			};

			port@1 {
				reg = <1>;

				hdmi_mux_1: endpoint {
					remote-endpoint = <&ipu1_di1_hdmi>;
				};
			};
		};

143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
		gpu_3d: gpu@00130000 {
			compatible = "vivante,gc";
			reg = <0x00130000 0x4000>;
			interrupts = <0 9 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&clks IMX6QDL_CLK_GPU3D_AXI>,
				 <&clks IMX6QDL_CLK_GPU3D_CORE>,
				 <&clks IMX6QDL_CLK_GPU3D_SHADER>;
			clock-names = "bus", "core", "shader";
			power-domains = <&gpc 1>;
		};

		gpu_2d: gpu@00134000 {
			compatible = "vivante,gc";
			reg = <0x00134000 0x4000>;
			interrupts = <0 10 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&clks IMX6QDL_CLK_GPU2D_AXI>,
				 <&clks IMX6QDL_CLK_GPU2D_CORE>;
			clock-names = "bus", "core";
			power-domains = <&gpc 1>;
		};

S
Shawn Guo 已提交
164
		timer@00a00600 {
165 166 167
			compatible = "arm,cortex-a9-twd-timer";
			reg = <0x00a00600 0x20>;
			interrupts = <1 13 0xf01>;
168
			interrupt-parent = <&intc>;
169
			clocks = <&clks IMX6QDL_CLK_TWD>;
S
Shawn Guo 已提交
170 171
		};

172 173 174 175 176 177 178 179 180
		intc: interrupt-controller@00a01000 {
			compatible = "arm,cortex-a9-gic";
			#interrupt-cells = <3>;
			interrupt-controller;
			reg = <0x00a01000 0x1000>,
			      <0x00a00100 0x100>;
			interrupt-parent = <&intc>;
		};

S
Shawn Guo 已提交
181 182 183
		L2: l2-cache@00a02000 {
			compatible = "arm,pl310-cache";
			reg = <0x00a02000 0x1000>;
184
			interrupts = <0 92 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
185 186
			cache-unified;
			cache-level = <2>;
187 188
			arm,tag-latency = <4 2 3>;
			arm,data-latency = <4 2 3>;
189
			arm,shared-override;
S
Shawn Guo 已提交
190 191
		};

192 193
		pcie: pcie@0x01000000 {
			compatible = "fsl,imx6q-pcie", "snps,dw-pcie";
194 195 196
			reg = <0x01ffc000 0x04000>,
			      <0x01f00000 0x80000>;
			reg-names = "dbi", "config";
197 198 199
			#address-cells = <3>;
			#size-cells = <2>;
			device_type = "pci";
200
			ranges = <0x81000000 0 0          0x01f80000 0 0x00010000 /* downstream I/O */
201 202
				  0x82000000 0 0x01000000 0x01000000 0 0x00f00000>; /* non-prefetchable memory */
			num-lanes = <1>;
203 204
			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
			interrupt-names = "msi";
205 206
			#interrupt-cells = <1>;
			interrupt-map-mask = <0 0 0 0x7>;
207
			interrupt-map = <0 0 0 1 &gpc GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
208 209 210
					<0 0 0 2 &gpc GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
					<0 0 0 3 &gpc GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
					<0 0 0 4 &gpc GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
211 212 213
			clocks = <&clks IMX6QDL_CLK_PCIE_AXI>,
				 <&clks IMX6QDL_CLK_LVDS1_GATE>,
				 <&clks IMX6QDL_CLK_PCIE_REF_125M>;
214
			clock-names = "pcie", "pcie_bus", "pcie_phy";
215 216 217
			status = "disabled";
		};

D
Dirk Behme 已提交
218 219
		pmu {
			compatible = "arm,cortex-a9-pmu";
220
			interrupts = <0 94 IRQ_TYPE_LEVEL_HIGH>;
D
Dirk Behme 已提交
221 222
		};

S
Shawn Guo 已提交
223 224 225 226 227 228 229 230 231 232 233 234 235 236
		aips-bus@02000000 { /* AIPS1 */
			compatible = "fsl,aips-bus", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x02000000 0x100000>;
			ranges;

			spba-bus@02000000 {
				compatible = "fsl,spba-bus", "simple-bus";
				#address-cells = <1>;
				#size-cells = <1>;
				reg = <0x02000000 0x40000>;
				ranges;

237
				spdif: spdif@02004000 {
238
					compatible = "fsl,imx35-spdif";
S
Shawn Guo 已提交
239
					reg = <0x02004000 0x4000>;
240
					interrupts = <0 52 IRQ_TYPE_LEVEL_HIGH>;
241 242 243
					dmas = <&sdma 14 18 0>,
					       <&sdma 15 18 0>;
					dma-names = "rx", "tx";
244 245 246
					clocks = <&clks IMX6QDL_CLK_SPDIF_GCLK>, <&clks IMX6QDL_CLK_OSC>,
						 <&clks IMX6QDL_CLK_SPDIF>, <&clks IMX6QDL_CLK_ASRC>,
						 <&clks IMX6QDL_CLK_DUMMY>, <&clks IMX6QDL_CLK_ESAI_EXTAL>,
247
						 <&clks IMX6QDL_CLK_IPG>, <&clks IMX6QDL_CLK_DUMMY>,
248
						 <&clks IMX6QDL_CLK_DUMMY>, <&clks IMX6QDL_CLK_SPBA>;
249 250 251 252
					clock-names = "core",  "rxtx0",
						      "rxtx1", "rxtx2",
						      "rxtx3", "rxtx4",
						      "rxtx5", "rxtx6",
253
						      "rxtx7", "spba";
254
					status = "disabled";
S
Shawn Guo 已提交
255 256
				};

257
				ecspi1: ecspi@02008000 {
S
Shawn Guo 已提交
258 259 260 261
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
					reg = <0x02008000 0x4000>;
262
					interrupts = <0 31 IRQ_TYPE_LEVEL_HIGH>;
263 264
					clocks = <&clks IMX6QDL_CLK_ECSPI1>,
						 <&clks IMX6QDL_CLK_ECSPI1>;
265
					clock-names = "ipg", "per";
266
					dmas = <&sdma 3 8 1>, <&sdma 4 8 2>;
F
Frank Li 已提交
267
					dma-names = "rx", "tx";
S
Shawn Guo 已提交
268 269 270
					status = "disabled";
				};

271
				ecspi2: ecspi@0200c000 {
S
Shawn Guo 已提交
272 273 274 275
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
					reg = <0x0200c000 0x4000>;
276
					interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>;
277 278
					clocks = <&clks IMX6QDL_CLK_ECSPI2>,
						 <&clks IMX6QDL_CLK_ECSPI2>;
279
					clock-names = "ipg", "per";
280
					dmas = <&sdma 5 8 1>, <&sdma 6 8 2>;
F
Frank Li 已提交
281
					dma-names = "rx", "tx";
S
Shawn Guo 已提交
282 283 284
					status = "disabled";
				};

285
				ecspi3: ecspi@02010000 {
S
Shawn Guo 已提交
286 287 288 289
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
					reg = <0x02010000 0x4000>;
290
					interrupts = <0 33 IRQ_TYPE_LEVEL_HIGH>;
291 292
					clocks = <&clks IMX6QDL_CLK_ECSPI3>,
						 <&clks IMX6QDL_CLK_ECSPI3>;
293
					clock-names = "ipg", "per";
294
					dmas = <&sdma 7 8 1>, <&sdma 8 8 2>;
F
Frank Li 已提交
295
					dma-names = "rx", "tx";
S
Shawn Guo 已提交
296 297 298
					status = "disabled";
				};

299
				ecspi4: ecspi@02014000 {
S
Shawn Guo 已提交
300 301 302 303
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
					reg = <0x02014000 0x4000>;
304
					interrupts = <0 34 IRQ_TYPE_LEVEL_HIGH>;
305 306
					clocks = <&clks IMX6QDL_CLK_ECSPI4>,
						 <&clks IMX6QDL_CLK_ECSPI4>;
307
					clock-names = "ipg", "per";
308
					dmas = <&sdma 9 8 1>, <&sdma 10 8 2>;
F
Frank Li 已提交
309
					dma-names = "rx", "tx";
S
Shawn Guo 已提交
310 311 312
					status = "disabled";
				};

313
				uart1: serial@02020000 {
S
Shawn Guo 已提交
314 315
					compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
					reg = <0x02020000 0x4000>;
316
					interrupts = <0 26 IRQ_TYPE_LEVEL_HIGH>;
317 318
					clocks = <&clks IMX6QDL_CLK_UART_IPG>,
						 <&clks IMX6QDL_CLK_UART_SERIAL>;
319
					clock-names = "ipg", "per";
320 321
					dmas = <&sdma 25 4 0>, <&sdma 26 4 0>;
					dma-names = "rx", "tx";
S
Shawn Guo 已提交
322 323 324
					status = "disabled";
				};

325
				esai: esai@02024000 {
326 327
					#sound-dai-cells = <0>;
					compatible = "fsl,imx35-esai";
S
Shawn Guo 已提交
328
					reg = <0x02024000 0x4000>;
329
					interrupts = <0 51 IRQ_TYPE_LEVEL_HIGH>;
330 331 332 333 334
					clocks = <&clks IMX6QDL_CLK_ESAI_IPG>,
						 <&clks IMX6QDL_CLK_ESAI_MEM>,
						 <&clks IMX6QDL_CLK_ESAI_EXTAL>,
						 <&clks IMX6QDL_CLK_ESAI_IPG>,
						 <&clks IMX6QDL_CLK_SPBA>;
335
					clock-names = "core", "mem", "extal", "fsys", "spba";
336 337 338
					dmas = <&sdma 23 21 0>, <&sdma 24 21 0>;
					dma-names = "rx", "tx";
					status = "disabled";
S
Shawn Guo 已提交
339 340
				};

341
				ssi1: ssi@02028000 {
342
					#sound-dai-cells = <0>;
M
Markus Pargmann 已提交
343
					compatible = "fsl,imx6q-ssi",
344
							"fsl,imx51-ssi";
S
Shawn Guo 已提交
345
					reg = <0x02028000 0x4000>;
346
					interrupts = <0 46 IRQ_TYPE_LEVEL_HIGH>;
347 348 349
					clocks = <&clks IMX6QDL_CLK_SSI1_IPG>,
						 <&clks IMX6QDL_CLK_SSI1>;
					clock-names = "ipg", "baud";
350 351 352
					dmas = <&sdma 37 1 0>,
					       <&sdma 38 1 0>;
					dma-names = "rx", "tx";
353 354
					fsl,fifo-depth = <15>;
					status = "disabled";
S
Shawn Guo 已提交
355 356
				};

357
				ssi2: ssi@0202c000 {
358
					#sound-dai-cells = <0>;
M
Markus Pargmann 已提交
359
					compatible = "fsl,imx6q-ssi",
360
							"fsl,imx51-ssi";
S
Shawn Guo 已提交
361
					reg = <0x0202c000 0x4000>;
362
					interrupts = <0 47 IRQ_TYPE_LEVEL_HIGH>;
363 364 365
					clocks = <&clks IMX6QDL_CLK_SSI2_IPG>,
						 <&clks IMX6QDL_CLK_SSI2>;
					clock-names = "ipg", "baud";
366 367 368
					dmas = <&sdma 41 1 0>,
					       <&sdma 42 1 0>;
					dma-names = "rx", "tx";
369 370
					fsl,fifo-depth = <15>;
					status = "disabled";
S
Shawn Guo 已提交
371 372
				};

373
				ssi3: ssi@02030000 {
374
					#sound-dai-cells = <0>;
M
Markus Pargmann 已提交
375
					compatible = "fsl,imx6q-ssi",
376
							"fsl,imx51-ssi";
S
Shawn Guo 已提交
377
					reg = <0x02030000 0x4000>;
378
					interrupts = <0 48 IRQ_TYPE_LEVEL_HIGH>;
379 380 381
					clocks = <&clks IMX6QDL_CLK_SSI3_IPG>,
						 <&clks IMX6QDL_CLK_SSI3>;
					clock-names = "ipg", "baud";
382 383 384
					dmas = <&sdma 45 1 0>,
					       <&sdma 46 1 0>;
					dma-names = "rx", "tx";
385 386
					fsl,fifo-depth = <15>;
					status = "disabled";
S
Shawn Guo 已提交
387 388
				};

389
				asrc: asrc@02034000 {
390
					compatible = "fsl,imx53-asrc";
S
Shawn Guo 已提交
391
					reg = <0x02034000 0x4000>;
392
					interrupts = <0 50 IRQ_TYPE_LEVEL_HIGH>;
393 394 395 396 397 398 399 400 401 402 403
					clocks = <&clks IMX6QDL_CLK_ASRC_IPG>,
						<&clks IMX6QDL_CLK_ASRC_MEM>, <&clks 0>,
						<&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>,
						<&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>,
						<&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>,
						<&clks IMX6QDL_CLK_ASRC>, <&clks 0>, <&clks 0>,
						<&clks IMX6QDL_CLK_SPBA>;
					clock-names = "mem", "ipg", "asrck_0",
						"asrck_1", "asrck_2", "asrck_3", "asrck_4",
						"asrck_5", "asrck_6", "asrck_7", "asrck_8",
						"asrck_9", "asrck_a", "asrck_b", "asrck_c",
404
						"asrck_d", "asrck_e", "asrck_f", "spba";
405 406 407 408 409 410 411
					dmas = <&sdma 17 23 1>, <&sdma 18 23 1>, <&sdma 19 23 1>,
						<&sdma 20 23 1>, <&sdma 21 23 1>, <&sdma 22 23 1>;
					dma-names = "rxa", "rxb", "rxc",
							"txa", "txb", "txc";
					fsl,asrc-rate  = <48000>;
					fsl,asrc-width = <16>;
					status = "okay";
S
Shawn Guo 已提交
412 413 414 415 416 417 418
				};

				spba@0203c000 {
					reg = <0x0203c000 0x4000>;
				};
			};

419
			vpu: vpu@02040000 {
420
				compatible = "cnm,coda960";
S
Shawn Guo 已提交
421
				reg = <0x02040000 0x3c000>;
422 423
				interrupts = <0 12 IRQ_TYPE_LEVEL_HIGH>,
					     <0 3 IRQ_TYPE_LEVEL_HIGH>;
424 425
				interrupt-names = "bit", "jpeg";
				clocks = <&clks IMX6QDL_CLK_VPU_AXI>,
426 427
					 <&clks IMX6QDL_CLK_MMDC_CH0_AXI>;
				clock-names = "per", "ahb";
428
				power-domains = <&gpc 1>;
429 430
				resets = <&src 1>;
				iram = <&ocram>;
S
Shawn Guo 已提交
431 432 433 434 435 436
			};

			aipstz@0207c000 { /* AIPSTZ1 */
				reg = <0x0207c000 0x4000>;
			};

437
			pwm1: pwm@02080000 {
S
Sascha Hauer 已提交
438 439
				#pwm-cells = <2>;
				compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
S
Shawn Guo 已提交
440
				reg = <0x02080000 0x4000>;
441
				interrupts = <0 83 IRQ_TYPE_LEVEL_HIGH>;
442 443
				clocks = <&clks IMX6QDL_CLK_IPG>,
					 <&clks IMX6QDL_CLK_PWM1>;
S
Sascha Hauer 已提交
444
				clock-names = "ipg", "per";
445
				status = "disabled";
S
Shawn Guo 已提交
446 447
			};

448
			pwm2: pwm@02084000 {
S
Sascha Hauer 已提交
449 450
				#pwm-cells = <2>;
				compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
S
Shawn Guo 已提交
451
				reg = <0x02084000 0x4000>;
452
				interrupts = <0 84 IRQ_TYPE_LEVEL_HIGH>;
453 454
				clocks = <&clks IMX6QDL_CLK_IPG>,
					 <&clks IMX6QDL_CLK_PWM2>;
S
Sascha Hauer 已提交
455
				clock-names = "ipg", "per";
456
				status = "disabled";
S
Shawn Guo 已提交
457 458
			};

459
			pwm3: pwm@02088000 {
S
Sascha Hauer 已提交
460 461
				#pwm-cells = <2>;
				compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
S
Shawn Guo 已提交
462
				reg = <0x02088000 0x4000>;
463
				interrupts = <0 85 IRQ_TYPE_LEVEL_HIGH>;
464 465
				clocks = <&clks IMX6QDL_CLK_IPG>,
					 <&clks IMX6QDL_CLK_PWM3>;
S
Sascha Hauer 已提交
466
				clock-names = "ipg", "per";
467
				status = "disabled";
S
Shawn Guo 已提交
468 469
			};

470
			pwm4: pwm@0208c000 {
S
Sascha Hauer 已提交
471 472
				#pwm-cells = <2>;
				compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
S
Shawn Guo 已提交
473
				reg = <0x0208c000 0x4000>;
474
				interrupts = <0 86 IRQ_TYPE_LEVEL_HIGH>;
475 476
				clocks = <&clks IMX6QDL_CLK_IPG>,
					 <&clks IMX6QDL_CLK_PWM4>;
S
Sascha Hauer 已提交
477
				clock-names = "ipg", "per";
478
				status = "disabled";
S
Shawn Guo 已提交
479 480
			};

481
			can1: flexcan@02090000 {
482
				compatible = "fsl,imx6q-flexcan";
S
Shawn Guo 已提交
483
				reg = <0x02090000 0x4000>;
484
				interrupts = <0 110 IRQ_TYPE_LEVEL_HIGH>;
485 486
				clocks = <&clks IMX6QDL_CLK_CAN1_IPG>,
					 <&clks IMX6QDL_CLK_CAN1_SERIAL>;
487
				clock-names = "ipg", "per";
488
				status = "disabled";
S
Shawn Guo 已提交
489 490
			};

491
			can2: flexcan@02094000 {
492
				compatible = "fsl,imx6q-flexcan";
S
Shawn Guo 已提交
493
				reg = <0x02094000 0x4000>;
494
				interrupts = <0 111 IRQ_TYPE_LEVEL_HIGH>;
495 496
				clocks = <&clks IMX6QDL_CLK_CAN2_IPG>,
					 <&clks IMX6QDL_CLK_CAN2_SERIAL>;
497
				clock-names = "ipg", "per";
498
				status = "disabled";
S
Shawn Guo 已提交
499 500
			};

501
			gpt: gpt@02098000 {
502
				compatible = "fsl,imx6q-gpt", "fsl,imx31-gpt";
S
Shawn Guo 已提交
503
				reg = <0x02098000 0x4000>;
504
				interrupts = <0 55 IRQ_TYPE_LEVEL_HIGH>;
505
				clocks = <&clks IMX6QDL_CLK_GPT_IPG>,
506 507 508
					 <&clks IMX6QDL_CLK_GPT_IPG_PER>,
					 <&clks IMX6QDL_CLK_GPT_3M>;
				clock-names = "ipg", "per", "osc_per";
S
Shawn Guo 已提交
509 510
			};

511
			gpio1: gpio@0209c000 {
512
				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
S
Shawn Guo 已提交
513
				reg = <0x0209c000 0x4000>;
514 515
				interrupts = <0 66 IRQ_TYPE_LEVEL_HIGH>,
					     <0 67 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
516 517 518
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
519
				#interrupt-cells = <2>;
S
Shawn Guo 已提交
520 521
			};

522
			gpio2: gpio@020a0000 {
523
				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
S
Shawn Guo 已提交
524
				reg = <0x020a0000 0x4000>;
525 526
				interrupts = <0 68 IRQ_TYPE_LEVEL_HIGH>,
					     <0 69 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
527 528 529
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
530
				#interrupt-cells = <2>;
S
Shawn Guo 已提交
531 532
			};

533
			gpio3: gpio@020a4000 {
534
				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
S
Shawn Guo 已提交
535
				reg = <0x020a4000 0x4000>;
536 537
				interrupts = <0 70 IRQ_TYPE_LEVEL_HIGH>,
					     <0 71 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
538 539 540
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
541
				#interrupt-cells = <2>;
S
Shawn Guo 已提交
542 543
			};

544
			gpio4: gpio@020a8000 {
545
				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
S
Shawn Guo 已提交
546
				reg = <0x020a8000 0x4000>;
547 548
				interrupts = <0 72 IRQ_TYPE_LEVEL_HIGH>,
					     <0 73 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
549 550 551
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
552
				#interrupt-cells = <2>;
S
Shawn Guo 已提交
553 554
			};

555
			gpio5: gpio@020ac000 {
556
				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
S
Shawn Guo 已提交
557
				reg = <0x020ac000 0x4000>;
558 559
				interrupts = <0 74 IRQ_TYPE_LEVEL_HIGH>,
					     <0 75 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
560 561 562
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
563
				#interrupt-cells = <2>;
S
Shawn Guo 已提交
564 565
			};

566
			gpio6: gpio@020b0000 {
567
				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
S
Shawn Guo 已提交
568
				reg = <0x020b0000 0x4000>;
569 570
				interrupts = <0 76 IRQ_TYPE_LEVEL_HIGH>,
					     <0 77 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
571 572 573
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
574
				#interrupt-cells = <2>;
S
Shawn Guo 已提交
575 576
			};

577
			gpio7: gpio@020b4000 {
578
				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
S
Shawn Guo 已提交
579
				reg = <0x020b4000 0x4000>;
580 581
				interrupts = <0 78 IRQ_TYPE_LEVEL_HIGH>,
					     <0 79 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
582 583 584
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
585
				#interrupt-cells = <2>;
S
Shawn Guo 已提交
586 587
			};

588
			kpp: kpp@020b8000 {
589
				compatible = "fsl,imx6q-kpp", "fsl,imx21-kpp";
S
Shawn Guo 已提交
590
				reg = <0x020b8000 0x4000>;
591
				interrupts = <0 82 IRQ_TYPE_LEVEL_HIGH>;
592
				clocks = <&clks IMX6QDL_CLK_IPG>;
593
				status = "disabled";
S
Shawn Guo 已提交
594 595
			};

596
			wdog1: wdog@020bc000 {
S
Shawn Guo 已提交
597 598
				compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
				reg = <0x020bc000 0x4000>;
599
				interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>;
600
				clocks = <&clks IMX6QDL_CLK_DUMMY>;
S
Shawn Guo 已提交
601 602
			};

603
			wdog2: wdog@020c0000 {
S
Shawn Guo 已提交
604 605
				compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
				reg = <0x020c0000 0x4000>;
606
				interrupts = <0 81 IRQ_TYPE_LEVEL_HIGH>;
607
				clocks = <&clks IMX6QDL_CLK_DUMMY>;
S
Shawn Guo 已提交
608 609 610
				status = "disabled";
			};

611
			clks: ccm@020c4000 {
S
Shawn Guo 已提交
612 613
				compatible = "fsl,imx6q-ccm";
				reg = <0x020c4000 0x4000>;
614 615
				interrupts = <0 87 IRQ_TYPE_LEVEL_HIGH>,
					     <0 88 IRQ_TYPE_LEVEL_HIGH>;
616
				#clock-cells = <1>;
S
Shawn Guo 已提交
617 618
			};

619 620
			anatop: anatop@020c8000 {
				compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
S
Shawn Guo 已提交
621
				reg = <0x020c8000 0x1000>;
622 623 624
				interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>,
					     <0 54 IRQ_TYPE_LEVEL_HIGH>,
					     <0 127 IRQ_TYPE_LEVEL_HIGH>;
625

626
				regulator-1p1 {
627 628 629 630 631 632 633 634 635 636 637 638 639
					compatible = "fsl,anatop-regulator";
					regulator-name = "vdd1p1";
					regulator-min-microvolt = <800000>;
					regulator-max-microvolt = <1375000>;
					regulator-always-on;
					anatop-reg-offset = <0x110>;
					anatop-vol-bit-shift = <8>;
					anatop-vol-bit-width = <5>;
					anatop-min-bit-val = <4>;
					anatop-min-voltage = <800000>;
					anatop-max-voltage = <1375000>;
				};

640
				regulator-3p0 {
641 642 643 644 645 646 647 648 649 650 651 652 653
					compatible = "fsl,anatop-regulator";
					regulator-name = "vdd3p0";
					regulator-min-microvolt = <2800000>;
					regulator-max-microvolt = <3150000>;
					regulator-always-on;
					anatop-reg-offset = <0x120>;
					anatop-vol-bit-shift = <8>;
					anatop-vol-bit-width = <5>;
					anatop-min-bit-val = <0>;
					anatop-min-voltage = <2625000>;
					anatop-max-voltage = <3400000>;
				};

654
				regulator-2p5 {
655 656 657 658 659 660 661 662 663 664 665 666 667
					compatible = "fsl,anatop-regulator";
					regulator-name = "vdd2p5";
					regulator-min-microvolt = <2000000>;
					regulator-max-microvolt = <2750000>;
					regulator-always-on;
					anatop-reg-offset = <0x130>;
					anatop-vol-bit-shift = <8>;
					anatop-vol-bit-width = <5>;
					anatop-min-bit-val = <0>;
					anatop-min-voltage = <2000000>;
					anatop-max-voltage = <2750000>;
				};

668
				reg_arm: regulator-vddcore {
669
					compatible = "fsl,anatop-regulator";
670
					regulator-name = "vddarm";
671 672 673 674 675 676
					regulator-min-microvolt = <725000>;
					regulator-max-microvolt = <1450000>;
					regulator-always-on;
					anatop-reg-offset = <0x140>;
					anatop-vol-bit-shift = <0>;
					anatop-vol-bit-width = <5>;
677 678 679
					anatop-delay-reg-offset = <0x170>;
					anatop-delay-bit-shift = <24>;
					anatop-delay-bit-width = <2>;
680 681 682 683 684
					anatop-min-bit-val = <1>;
					anatop-min-voltage = <725000>;
					anatop-max-voltage = <1450000>;
				};

685
				reg_pu: regulator-vddpu {
686 687 688 689
					compatible = "fsl,anatop-regulator";
					regulator-name = "vddpu";
					regulator-min-microvolt = <725000>;
					regulator-max-microvolt = <1450000>;
690
					regulator-enable-ramp-delay = <150>;
691 692 693
					anatop-reg-offset = <0x140>;
					anatop-vol-bit-shift = <9>;
					anatop-vol-bit-width = <5>;
694 695 696
					anatop-delay-reg-offset = <0x170>;
					anatop-delay-bit-shift = <26>;
					anatop-delay-bit-width = <2>;
697 698 699 700 701
					anatop-min-bit-val = <1>;
					anatop-min-voltage = <725000>;
					anatop-max-voltage = <1450000>;
				};

702
				reg_soc: regulator-vddsoc {
703 704 705 706 707 708 709 710
					compatible = "fsl,anatop-regulator";
					regulator-name = "vddsoc";
					regulator-min-microvolt = <725000>;
					regulator-max-microvolt = <1450000>;
					regulator-always-on;
					anatop-reg-offset = <0x140>;
					anatop-vol-bit-shift = <18>;
					anatop-vol-bit-width = <5>;
711 712 713
					anatop-delay-reg-offset = <0x170>;
					anatop-delay-bit-shift = <28>;
					anatop-delay-bit-width = <2>;
714 715 716 717
					anatop-min-bit-val = <1>;
					anatop-min-voltage = <725000>;
					anatop-max-voltage = <1450000>;
				};
S
Shawn Guo 已提交
718 719
			};

720 721
			tempmon: tempmon {
				compatible = "fsl,imx6q-tempmon";
722
				interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>;
723 724
				fsl,tempmon = <&anatop>;
				fsl,tempmon-data = <&ocotp>;
725
				clocks = <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
726 727
			};

728 729
			usbphy1: usbphy@020c9000 {
				compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
S
Shawn Guo 已提交
730
				reg = <0x020c9000 0x1000>;
731
				interrupts = <0 44 IRQ_TYPE_LEVEL_HIGH>;
732
				clocks = <&clks IMX6QDL_CLK_USBPHY1>;
733
				fsl,anatop = <&anatop>;
S
Shawn Guo 已提交
734 735
			};

736 737
			usbphy2: usbphy@020ca000 {
				compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
S
Shawn Guo 已提交
738
				reg = <0x020ca000 0x1000>;
739
				interrupts = <0 45 IRQ_TYPE_LEVEL_HIGH>;
740
				clocks = <&clks IMX6QDL_CLK_USBPHY2>;
741
				fsl,anatop = <&anatop>;
S
Shawn Guo 已提交
742 743
			};

744 745 746
			snvs: snvs@020cc000 {
				compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd";
				reg = <0x020cc000 0x4000>;
S
Shawn Guo 已提交
747

748
				snvs_rtc: snvs-rtc-lp {
S
Shawn Guo 已提交
749
					compatible = "fsl,sec-v4.0-mon-rtc-lp";
750 751
					regmap = <&snvs>;
					offset = <0x34>;
752 753
					interrupts = <0 19 IRQ_TYPE_LEVEL_HIGH>,
						     <0 20 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
754
				};
755

756 757 758 759 760
				snvs_poweroff: snvs-poweroff {
					compatible = "syscon-poweroff";
					regmap = <&snvs>;
					offset = <0x38>;
					mask = <0x60>;
761 762
					status = "disabled";
				};
S
Shawn Guo 已提交
763 764
			};

765
			epit1: epit@020d0000 { /* EPIT1 */
S
Shawn Guo 已提交
766
				reg = <0x020d0000 0x4000>;
767
				interrupts = <0 56 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
768 769
			};

770
			epit2: epit@020d4000 { /* EPIT2 */
S
Shawn Guo 已提交
771
				reg = <0x020d4000 0x4000>;
772
				interrupts = <0 57 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
773 774
			};

775
			src: src@020d8000 {
776
				compatible = "fsl,imx6q-src", "fsl,imx51-src";
S
Shawn Guo 已提交
777
				reg = <0x020d8000 0x4000>;
778 779
				interrupts = <0 91 IRQ_TYPE_LEVEL_HIGH>,
					     <0 96 IRQ_TYPE_LEVEL_HIGH>;
780
				#reset-cells = <1>;
S
Shawn Guo 已提交
781 782
			};

783
			gpc: gpc@020dc000 {
S
Shawn Guo 已提交
784 785
				compatible = "fsl,imx6q-gpc";
				reg = <0x020dc000 0x4000>;
786 787
				interrupt-controller;
				#interrupt-cells = <3>;
788 789
				interrupts = <0 89 IRQ_TYPE_LEVEL_HIGH>,
					     <0 90 IRQ_TYPE_LEVEL_HIGH>;
790
				interrupt-parent = <&intc>;
791 792 793 794 795 796 797 798
				pu-supply = <&reg_pu>;
				clocks = <&clks IMX6QDL_CLK_GPU3D_CORE>,
					 <&clks IMX6QDL_CLK_GPU3D_SHADER>,
					 <&clks IMX6QDL_CLK_GPU2D_CORE>,
					 <&clks IMX6QDL_CLK_GPU2D_AXI>,
					 <&clks IMX6QDL_CLK_OPENVG_AXI>,
					 <&clks IMX6QDL_CLK_VPU_AXI>;
				#power-domain-cells = <1>;
S
Shawn Guo 已提交
799 800
			};

801 802 803 804 805
			gpr: iomuxc-gpr@020e0000 {
				compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
				reg = <0x020e0000 0x38>;
			};

806 807 808 809 810
			iomuxc: iomuxc@020e0000 {
				compatible = "fsl,imx6dl-iomuxc", "fsl,imx6q-iomuxc";
				reg = <0x020e0000 0x4000>;
			};

811 812 813 814 815 816 817 818
			ldb: ldb@020e0008 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";
				gpr = <&gpr>;
				status = "disabled";

				lvds-channel@0 {
819 820
					#address-cells = <1>;
					#size-cells = <0>;
821 822
					reg = <0>;
					status = "disabled";
823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838

					port@0 {
						reg = <0>;

						lvds0_mux_0: endpoint {
							remote-endpoint = <&ipu1_di0_lvds0>;
						};
					};

					port@1 {
						reg = <1>;

						lvds0_mux_1: endpoint {
							remote-endpoint = <&ipu1_di1_lvds0>;
						};
					};
839 840 841
				};

				lvds-channel@1 {
842 843
					#address-cells = <1>;
					#size-cells = <0>;
844 845
					reg = <1>;
					status = "disabled";
846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861

					port@0 {
						reg = <0>;

						lvds1_mux_0: endpoint {
							remote-endpoint = <&ipu1_di0_lvds1>;
						};
					};

					port@1 {
						reg = <1>;

						lvds1_mux_1: endpoint {
							remote-endpoint = <&ipu1_di1_lvds1>;
						};
					};
862 863 864
				};
			};

865
			dcic1: dcic@020e4000 {
S
Shawn Guo 已提交
866
				reg = <0x020e4000 0x4000>;
867
				interrupts = <0 124 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
868 869
			};

870
			dcic2: dcic@020e8000 {
S
Shawn Guo 已提交
871
				reg = <0x020e8000 0x4000>;
872
				interrupts = <0 125 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
873 874
			};

875
			sdma: sdma@020ec000 {
S
Shawn Guo 已提交
876 877
				compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
				reg = <0x020ec000 0x4000>;
878
				interrupts = <0 2 IRQ_TYPE_LEVEL_HIGH>;
879 880
				clocks = <&clks IMX6QDL_CLK_SDMA>,
					 <&clks IMX6QDL_CLK_SDMA>;
881
				clock-names = "ipg", "ahb";
882
				#dma-cells = <3>;
883
				fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
S
Shawn Guo 已提交
884 885 886 887 888 889 890 891 892 893
			};
		};

		aips-bus@02100000 { /* AIPS2 */
			compatible = "fsl,aips-bus", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x02100000 0x100000>;
			ranges;

894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917
			crypto: caam@2100000 {
				compatible = "fsl,sec-v4.0";
				fsl,sec-era = <4>;
				#address-cells = <1>;
				#size-cells = <1>;
				reg = <0x2100000 0x10000>;
				ranges = <0 0x2100000 0x10000>;
				clocks = <&clks IMX6QDL_CLK_CAAM_MEM>,
					 <&clks IMX6QDL_CLK_CAAM_ACLK>,
					 <&clks IMX6QDL_CLK_CAAM_IPG>,
					 <&clks IMX6QDL_CLK_EIM_SLOW>;
				clock-names = "mem", "aclk", "ipg", "emi_slow";

				sec_jr0: jr0@1000 {
					compatible = "fsl,sec-v4.0-job-ring";
					reg = <0x1000 0x1000>;
					interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
				};

				sec_jr1: jr1@2000 {
					compatible = "fsl,sec-v4.0-job-ring";
					reg = <0x2000 0x1000>;
					interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
				};
S
Shawn Guo 已提交
918 919 920 921 922 923
			};

			aipstz@0217c000 { /* AIPSTZ2 */
				reg = <0x0217c000 0x4000>;
			};

924
			usbotg: usb@02184000 {
925 926
				compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
				reg = <0x02184000 0x200>;
927
				interrupts = <0 43 IRQ_TYPE_LEVEL_HIGH>;
928
				clocks = <&clks IMX6QDL_CLK_USBOH3>;
929
				fsl,usbphy = <&usbphy1>;
930
				fsl,usbmisc = <&usbmisc 0>;
931
				ahb-burst-config = <0x0>;
932 933
				tx-burst-size-dword = <0x10>;
				rx-burst-size-dword = <0x10>;
934 935 936
				status = "disabled";
			};

937
			usbh1: usb@02184200 {
938 939
				compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
				reg = <0x02184200 0x200>;
940
				interrupts = <0 40 IRQ_TYPE_LEVEL_HIGH>;
941
				clocks = <&clks IMX6QDL_CLK_USBOH3>;
942
				fsl,usbphy = <&usbphy2>;
943
				fsl,usbmisc = <&usbmisc 1>;
944
				dr_mode = "host";
945
				ahb-burst-config = <0x0>;
946 947
				tx-burst-size-dword = <0x10>;
				rx-burst-size-dword = <0x10>;
948 949 950
				status = "disabled";
			};

951
			usbh2: usb@02184400 {
952 953
				compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
				reg = <0x02184400 0x200>;
954
				interrupts = <0 41 IRQ_TYPE_LEVEL_HIGH>;
955
				clocks = <&clks IMX6QDL_CLK_USBOH3>;
956
				fsl,usbmisc = <&usbmisc 2>;
957
				dr_mode = "host";
958
				ahb-burst-config = <0x0>;
959 960
				tx-burst-size-dword = <0x10>;
				rx-burst-size-dword = <0x10>;
961 962 963
				status = "disabled";
			};

964
			usbh3: usb@02184600 {
965 966
				compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
				reg = <0x02184600 0x200>;
967
				interrupts = <0 42 IRQ_TYPE_LEVEL_HIGH>;
968
				clocks = <&clks IMX6QDL_CLK_USBOH3>;
969
				fsl,usbmisc = <&usbmisc 3>;
970
				dr_mode = "host";
971
				ahb-burst-config = <0x0>;
972 973
				tx-burst-size-dword = <0x10>;
				rx-burst-size-dword = <0x10>;
974 975 976
				status = "disabled";
			};

977
			usbmisc: usbmisc@02184800 {
978 979 980
				#index-cells = <1>;
				compatible = "fsl,imx6q-usbmisc";
				reg = <0x02184800 0x200>;
981
				clocks = <&clks IMX6QDL_CLK_USBOH3>;
982 983
			};

984
			fec: ethernet@02188000 {
S
Shawn Guo 已提交
985 986
				compatible = "fsl,imx6q-fec";
				reg = <0x02188000 0x4000>;
987 988 989
				interrupts-extended =
					<&intc 0 118 IRQ_TYPE_LEVEL_HIGH>,
					<&intc 0 119 IRQ_TYPE_LEVEL_HIGH>;
990 991 992
				clocks = <&clks IMX6QDL_CLK_ENET>,
					 <&clks IMX6QDL_CLK_ENET>,
					 <&clks IMX6QDL_CLK_ENET_REF>;
993
				clock-names = "ipg", "ahb", "ptp";
S
Shawn Guo 已提交
994 995 996 997 998
				status = "disabled";
			};

			mlb@0218c000 {
				reg = <0x0218c000 0x4000>;
999 1000 1001
				interrupts = <0 53 IRQ_TYPE_LEVEL_HIGH>,
					     <0 117 IRQ_TYPE_LEVEL_HIGH>,
					     <0 126 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
1002 1003
			};

1004
			usdhc1: usdhc@02190000 {
S
Shawn Guo 已提交
1005 1006
				compatible = "fsl,imx6q-usdhc";
				reg = <0x02190000 0x4000>;
1007
				interrupts = <0 22 IRQ_TYPE_LEVEL_HIGH>;
1008 1009 1010
				clocks = <&clks IMX6QDL_CLK_USDHC1>,
					 <&clks IMX6QDL_CLK_USDHC1>,
					 <&clks IMX6QDL_CLK_USDHC1>;
1011
				clock-names = "ipg", "ahb", "per";
1012
				bus-width = <4>;
S
Shawn Guo 已提交
1013 1014 1015
				status = "disabled";
			};

1016
			usdhc2: usdhc@02194000 {
S
Shawn Guo 已提交
1017 1018
				compatible = "fsl,imx6q-usdhc";
				reg = <0x02194000 0x4000>;
1019
				interrupts = <0 23 IRQ_TYPE_LEVEL_HIGH>;
1020 1021 1022
				clocks = <&clks IMX6QDL_CLK_USDHC2>,
					 <&clks IMX6QDL_CLK_USDHC2>,
					 <&clks IMX6QDL_CLK_USDHC2>;
1023
				clock-names = "ipg", "ahb", "per";
1024
				bus-width = <4>;
S
Shawn Guo 已提交
1025 1026 1027
				status = "disabled";
			};

1028
			usdhc3: usdhc@02198000 {
S
Shawn Guo 已提交
1029 1030
				compatible = "fsl,imx6q-usdhc";
				reg = <0x02198000 0x4000>;
1031
				interrupts = <0 24 IRQ_TYPE_LEVEL_HIGH>;
1032 1033 1034
				clocks = <&clks IMX6QDL_CLK_USDHC3>,
					 <&clks IMX6QDL_CLK_USDHC3>,
					 <&clks IMX6QDL_CLK_USDHC3>;
1035
				clock-names = "ipg", "ahb", "per";
1036
				bus-width = <4>;
S
Shawn Guo 已提交
1037 1038 1039
				status = "disabled";
			};

1040
			usdhc4: usdhc@0219c000 {
S
Shawn Guo 已提交
1041 1042
				compatible = "fsl,imx6q-usdhc";
				reg = <0x0219c000 0x4000>;
1043
				interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH>;
1044 1045 1046
				clocks = <&clks IMX6QDL_CLK_USDHC4>,
					 <&clks IMX6QDL_CLK_USDHC4>,
					 <&clks IMX6QDL_CLK_USDHC4>;
1047
				clock-names = "ipg", "ahb", "per";
1048
				bus-width = <4>;
S
Shawn Guo 已提交
1049 1050 1051
				status = "disabled";
			};

1052
			i2c1: i2c@021a0000 {
S
Shawn Guo 已提交
1053 1054
				#address-cells = <1>;
				#size-cells = <0>;
1055
				compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
S
Shawn Guo 已提交
1056
				reg = <0x021a0000 0x4000>;
1057
				interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>;
1058
				clocks = <&clks IMX6QDL_CLK_I2C1>;
S
Shawn Guo 已提交
1059 1060 1061
				status = "disabled";
			};

1062
			i2c2: i2c@021a4000 {
S
Shawn Guo 已提交
1063 1064
				#address-cells = <1>;
				#size-cells = <0>;
1065
				compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
S
Shawn Guo 已提交
1066
				reg = <0x021a4000 0x4000>;
1067
				interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>;
1068
				clocks = <&clks IMX6QDL_CLK_I2C2>;
S
Shawn Guo 已提交
1069 1070 1071
				status = "disabled";
			};

1072
			i2c3: i2c@021a8000 {
S
Shawn Guo 已提交
1073 1074
				#address-cells = <1>;
				#size-cells = <0>;
1075
				compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
S
Shawn Guo 已提交
1076
				reg = <0x021a8000 0x4000>;
1077
				interrupts = <0 38 IRQ_TYPE_LEVEL_HIGH>;
1078
				clocks = <&clks IMX6QDL_CLK_I2C3>;
S
Shawn Guo 已提交
1079 1080 1081 1082 1083 1084 1085
				status = "disabled";
			};

			romcp@021ac000 {
				reg = <0x021ac000 0x4000>;
			};

1086
			mmdc0: mmdc@021b0000 { /* MMDC0 */
S
Shawn Guo 已提交
1087 1088 1089 1090
				compatible = "fsl,imx6q-mmdc";
				reg = <0x021b0000 0x4000>;
			};

1091
			mmdc1: mmdc@021b4000 { /* MMDC1 */
S
Shawn Guo 已提交
1092 1093 1094
				reg = <0x021b4000 0x4000>;
			};

1095
			weim: weim@021b8000 {
1096 1097
				#address-cells = <2>;
				#size-cells = <1>;
1098
				compatible = "fsl,imx6q-weim";
S
Shawn Guo 已提交
1099
				reg = <0x021b8000 0x4000>;
1100
				interrupts = <0 14 IRQ_TYPE_LEVEL_HIGH>;
1101
				clocks = <&clks IMX6QDL_CLK_EIM_SLOW>;
1102
				fsl,weim-cs-gpr = <&gpr>;
S
Shawn Guo 已提交
1103 1104
			};

1105 1106
			ocotp: ocotp@021bc000 {
				compatible = "fsl,imx6q-ocotp", "syscon";
S
Shawn Guo 已提交
1107
				reg = <0x021bc000 0x4000>;
1108
				clocks = <&clks IMX6QDL_CLK_IIM>;
S
Shawn Guo 已提交
1109 1110 1111 1112
			};

			tzasc@021d0000 { /* TZASC1 */
				reg = <0x021d0000 0x4000>;
1113
				interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
1114 1115 1116 1117
			};

			tzasc@021d4000 { /* TZASC2 */
				reg = <0x021d4000 0x4000>;
1118
				interrupts = <0 109 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
1119 1120
			};

1121
			audmux: audmux@021d8000 {
1122
				compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
S
Shawn Guo 已提交
1123
				reg = <0x021d8000 0x4000>;
1124
				status = "disabled";
S
Shawn Guo 已提交
1125 1126
			};

1127
			mipi_csi: mipi@021dc000 {
S
Shawn Guo 已提交
1128 1129 1130
				reg = <0x021dc000 0x4000>;
			};

1131 1132 1133
			mipi_dsi: mipi@021e0000 {
				#address-cells = <1>;
				#size-cells = <0>;
S
Shawn Guo 已提交
1134
				reg = <0x021e0000 0x4000>;
1135 1136
				status = "disabled";

1137 1138 1139 1140 1141 1142
				ports {
					#address-cells = <1>;
					#size-cells = <0>;

					port@0 {
						reg = <0>;
1143

1144 1145 1146
						mipi_mux_0: endpoint {
							remote-endpoint = <&ipu1_di0_mipi>;
						};
1147 1148
					};

1149 1150
					port@1 {
						reg = <1>;
1151

1152 1153 1154
						mipi_mux_1: endpoint {
							remote-endpoint = <&ipu1_di1_mipi>;
						};
1155 1156
					};
				};
S
Shawn Guo 已提交
1157 1158 1159 1160
			};

			vdoa@021e4000 {
				reg = <0x021e4000 0x4000>;
1161
				interrupts = <0 18 IRQ_TYPE_LEVEL_HIGH>;
S
Shawn Guo 已提交
1162 1163
			};

1164
			uart2: serial@021e8000 {
S
Shawn Guo 已提交
1165 1166
				compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
				reg = <0x021e8000 0x4000>;
1167
				interrupts = <0 27 IRQ_TYPE_LEVEL_HIGH>;
1168 1169
				clocks = <&clks IMX6QDL_CLK_UART_IPG>,
					 <&clks IMX6QDL_CLK_UART_SERIAL>;
1170
				clock-names = "ipg", "per";
1171 1172
				dmas = <&sdma 27 4 0>, <&sdma 28 4 0>;
				dma-names = "rx", "tx";
S
Shawn Guo 已提交
1173 1174 1175
				status = "disabled";
			};

1176
			uart3: serial@021ec000 {
S
Shawn Guo 已提交
1177 1178
				compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
				reg = <0x021ec000 0x4000>;
1179
				interrupts = <0 28 IRQ_TYPE_LEVEL_HIGH>;
1180 1181
				clocks = <&clks IMX6QDL_CLK_UART_IPG>,
					 <&clks IMX6QDL_CLK_UART_SERIAL>;
1182
				clock-names = "ipg", "per";
1183 1184
				dmas = <&sdma 29 4 0>, <&sdma 30 4 0>;
				dma-names = "rx", "tx";
S
Shawn Guo 已提交
1185 1186 1187
				status = "disabled";
			};

1188
			uart4: serial@021f0000 {
S
Shawn Guo 已提交
1189 1190
				compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
				reg = <0x021f0000 0x4000>;
1191
				interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>;
1192 1193
				clocks = <&clks IMX6QDL_CLK_UART_IPG>,
					 <&clks IMX6QDL_CLK_UART_SERIAL>;
1194
				clock-names = "ipg", "per";
1195 1196
				dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
				dma-names = "rx", "tx";
S
Shawn Guo 已提交
1197 1198 1199
				status = "disabled";
			};

1200
			uart5: serial@021f4000 {
S
Shawn Guo 已提交
1201 1202
				compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
				reg = <0x021f4000 0x4000>;
1203
				interrupts = <0 30 IRQ_TYPE_LEVEL_HIGH>;
1204 1205
				clocks = <&clks IMX6QDL_CLK_UART_IPG>,
					 <&clks IMX6QDL_CLK_UART_SERIAL>;
1206
				clock-names = "ipg", "per";
1207 1208
				dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
				dma-names = "rx", "tx";
S
Shawn Guo 已提交
1209 1210 1211
				status = "disabled";
			};
		};
S
Sascha Hauer 已提交
1212 1213

		ipu1: ipu@02400000 {
1214 1215
			#address-cells = <1>;
			#size-cells = <0>;
S
Sascha Hauer 已提交
1216 1217
			compatible = "fsl,imx6q-ipu";
			reg = <0x02400000 0x400000>;
1218 1219
			interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>,
				     <0 5 IRQ_TYPE_LEVEL_HIGH>;
1220 1221 1222
			clocks = <&clks IMX6QDL_CLK_IPU1>,
				 <&clks IMX6QDL_CLK_IPU1_DI0>,
				 <&clks IMX6QDL_CLK_IPU1_DI1>;
S
Sascha Hauer 已提交
1223
			clock-names = "bus", "di0", "di1";
1224
			resets = <&src 2>;
1225

1226 1227 1228 1229 1230 1231 1232 1233
			ipu1_csi0: port@0 {
				reg = <0>;
			};

			ipu1_csi1: port@1 {
				reg = <1>;
			};

1234 1235 1236 1237 1238
			ipu1_di0: port@2 {
				#address-cells = <1>;
				#size-cells = <0>;
				reg = <2>;

1239
				ipu1_di0_disp0: disp0-endpoint {
1240 1241
				};

1242
				ipu1_di0_hdmi: hdmi-endpoint {
1243 1244 1245
					remote-endpoint = <&hdmi_mux_0>;
				};

1246
				ipu1_di0_mipi: mipi-endpoint {
1247 1248 1249
					remote-endpoint = <&mipi_mux_0>;
				};

1250
				ipu1_di0_lvds0: lvds0-endpoint {
1251 1252 1253
					remote-endpoint = <&lvds0_mux_0>;
				};

1254
				ipu1_di0_lvds1: lvds1-endpoint {
1255 1256 1257 1258 1259 1260 1261 1262 1263
					remote-endpoint = <&lvds1_mux_0>;
				};
			};

			ipu1_di1: port@3 {
				#address-cells = <1>;
				#size-cells = <0>;
				reg = <3>;

1264
				ipu1_di1_disp1: disp1-endpoint {
1265 1266
				};

1267
				ipu1_di1_hdmi: hdmi-endpoint {
1268 1269 1270
					remote-endpoint = <&hdmi_mux_1>;
				};

1271
				ipu1_di1_mipi: mipi-endpoint {
1272 1273 1274
					remote-endpoint = <&mipi_mux_1>;
				};

1275
				ipu1_di1_lvds0: lvds0-endpoint {
1276 1277 1278
					remote-endpoint = <&lvds0_mux_1>;
				};

1279
				ipu1_di1_lvds1: lvds1-endpoint {
1280 1281 1282
					remote-endpoint = <&lvds1_mux_1>;
				};
			};
S
Sascha Hauer 已提交
1283
		};
S
Shawn Guo 已提交
1284 1285
	};
};