radeon_object.c 14.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
#include <linux/list.h>
33
#include <linux/slab.h>
34 35 36
#include <drm/drmP.h>
#include "radeon_drm.h"
#include "radeon.h"
37
#include "radeon_trace.h"
38 39 40 41


int radeon_ttm_init(struct radeon_device *rdev);
void radeon_ttm_fini(struct radeon_device *rdev);
42
static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
43 44 45 46 47 48

/*
 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
 * function are calling it.
 */

49 50 51 52 53 54 55 56 57 58 59 60 61 62
void radeon_bo_clear_va(struct radeon_bo *bo)
{
	struct radeon_bo_va *bo_va, *tmp;

	list_for_each_entry_safe(bo_va, tmp, &bo->va, bo_list) {
		/* remove from all vm address space */
		mutex_lock(&bo_va->vm->mutex);
		list_del(&bo_va->vm_list);
		mutex_unlock(&bo_va->vm->mutex);
		list_del(&bo_va->bo_list);
		kfree(bo_va);
	}
}

63
static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
64
{
65
	struct radeon_bo *bo;
66

67 68 69 70 71
	bo = container_of(tbo, struct radeon_bo, tbo);
	mutex_lock(&bo->rdev->gem.mutex);
	list_del_init(&bo->list);
	mutex_unlock(&bo->rdev->gem.mutex);
	radeon_bo_clear_surface_reg(bo);
72
	radeon_bo_clear_va(bo);
73
	drm_gem_object_release(&bo->gem_base);
74
	kfree(bo);
75 76
}

77 78 79 80 81 82 83
bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
{
	if (bo->destroy == &radeon_ttm_bo_destroy)
		return true;
	return false;
}

84 85 86 87 88
void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
{
	u32 c = 0;

	rbo->placement.fpfn = 0;
89
	rbo->placement.lpfn = 0;
90 91 92 93 94 95 96 97 98
	rbo->placement.placement = rbo->placements;
	rbo->placement.busy_placement = rbo->placements;
	if (domain & RADEON_GEM_DOMAIN_VRAM)
		rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
					TTM_PL_FLAG_VRAM;
	if (domain & RADEON_GEM_DOMAIN_GTT)
		rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
	if (domain & RADEON_GEM_DOMAIN_CPU)
		rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
99 100
	if (!c)
		rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
101 102 103 104
	rbo->placement.num_placement = c;
	rbo->placement.num_busy_placement = c;
}

105
int radeon_bo_create(struct radeon_device *rdev,
106 107
		     unsigned long size, int byte_align, bool kernel, u32 domain,
		     struct radeon_bo **bo_ptr)
108
{
109
	struct radeon_bo *bo;
110
	enum ttm_bo_type type;
111 112
	unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
	unsigned long max_size = 0;
113
	size_t acc_size;
114 115
	int r;

116 117
	size = ALIGN(size, PAGE_SIZE);

118 119 120 121 122 123 124 125
	if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
		rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
	}
	if (kernel) {
		type = ttm_bo_type_kernel;
	} else {
		type = ttm_bo_type_device;
	}
126
	*bo_ptr = NULL;
127

128 129 130 131 132 133 134 135
	/* maximun bo size is the minimun btw visible vram and gtt size */
	max_size = min(rdev->mc.visible_vram_size, rdev->mc.gtt_size);
	if ((page_align << PAGE_SHIFT) >= max_size) {
		printk(KERN_WARNING "%s:%d alloc size %ldM bigger than %ldMb limit\n",
			__func__, __LINE__, page_align  >> (20 - PAGE_SHIFT), max_size >> 20);
		return -ENOMEM;
	}

136 137 138
	acc_size = ttm_bo_dma_acc_size(&rdev->mman.bdev, size,
				       sizeof(struct radeon_bo));

139
retry:
140 141
	bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
	if (bo == NULL)
142
		return -ENOMEM;
143 144 145 146 147
	r = drm_gem_object_init(rdev->ddev, &bo->gem_base, size);
	if (unlikely(r)) {
		kfree(bo);
		return r;
	}
148
	bo->rdev = rdev;
149
	bo->gem_base.driver_private = NULL;
150 151
	bo->surface_reg = -1;
	INIT_LIST_HEAD(&bo->list);
152
	INIT_LIST_HEAD(&bo->va);
153
	radeon_ttm_placement_from_domain(bo, domain);
154
	/* Kernel allocation are uninterruptible */
155
	mutex_lock(&rdev->vram_mutex);
156
	r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
157 158
			&bo->placement, page_align, 0, !kernel, NULL,
			acc_size, &radeon_ttm_bo_destroy);
159
	mutex_unlock(&rdev->vram_mutex);
160
	if (unlikely(r != 0)) {
161 162 163 164 165
		if (r != -ERESTARTSYS) {
			if (domain == RADEON_GEM_DOMAIN_VRAM) {
				domain |= RADEON_GEM_DOMAIN_GTT;
				goto retry;
			}
166
			dev_err(rdev->dev,
167 168
				"object_init failed for (%lu, 0x%08X)\n",
				size, domain);
169
		}
170 171
		return r;
	}
172
	*bo_ptr = bo;
173

174
	trace_radeon_bo_create(bo);
175

176 177 178
	return 0;
}

179
int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
180
{
181
	bool is_iomem;
182 183
	int r;

184
	if (bo->kptr) {
185
		if (ptr) {
186
			*ptr = bo->kptr;
187 188 189
		}
		return 0;
	}
190
	r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
191 192 193
	if (r) {
		return r;
	}
194
	bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
195
	if (ptr) {
196
		*ptr = bo->kptr;
197
	}
198
	radeon_bo_check_tiling(bo, 0, 0);
199 200 201
	return 0;
}

202
void radeon_bo_kunmap(struct radeon_bo *bo)
203
{
204
	if (bo->kptr == NULL)
205
		return;
206 207 208
	bo->kptr = NULL;
	radeon_bo_check_tiling(bo, 0, 0);
	ttm_bo_kunmap(&bo->kmap);
209 210
}

211
void radeon_bo_unref(struct radeon_bo **bo)
212
{
213
	struct ttm_buffer_object *tbo;
214
	struct radeon_device *rdev;
215

216
	if ((*bo) == NULL)
217
		return;
218
	rdev = (*bo)->rdev;
219
	tbo = &((*bo)->tbo);
220
	mutex_lock(&rdev->vram_mutex);
221
	ttm_bo_unref(&tbo);
222
	mutex_unlock(&rdev->vram_mutex);
223 224
	if (tbo == NULL)
		*bo = NULL;
225 226
}

227
int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
228
{
229
	int r, i;
230

231 232 233 234
	if (bo->pin_count) {
		bo->pin_count++;
		if (gpu_addr)
			*gpu_addr = radeon_bo_gpu_offset(bo);
235 236
		return 0;
	}
237
	radeon_ttm_placement_from_domain(bo, domain);
238 239 240 241
	if (domain == RADEON_GEM_DOMAIN_VRAM) {
		/* force to pin into visible video ram */
		bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
	}
242 243
	for (i = 0; i < bo->placement.num_placement; i++)
		bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
244
	r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
245 246 247 248
	if (likely(r == 0)) {
		bo->pin_count = 1;
		if (gpu_addr != NULL)
			*gpu_addr = radeon_bo_gpu_offset(bo);
249
	}
250
	if (unlikely(r != 0))
251
		dev_err(bo->rdev->dev, "%p pin failed\n", bo);
252 253 254
	return r;
}

255
int radeon_bo_unpin(struct radeon_bo *bo)
256
{
257
	int r, i;
258

259 260 261
	if (!bo->pin_count) {
		dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
		return 0;
262
	}
263 264 265
	bo->pin_count--;
	if (bo->pin_count)
		return 0;
266 267
	for (i = 0; i < bo->placement.num_placement; i++)
		bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
268
	r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
269
	if (unlikely(r != 0))
270
		dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
271
	return r;
272 273
}

274
int radeon_bo_evict_vram(struct radeon_device *rdev)
275
{
276 277
	/* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
	if (0 && (rdev->flags & RADEON_IS_IGP)) {
278 279 280
		if (rdev->mc.igp_sideport_enabled == false)
			/* Useless to evict on IGP chips */
			return 0;
281 282 283 284
	}
	return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
}

285
void radeon_bo_force_delete(struct radeon_device *rdev)
286
{
287
	struct radeon_bo *bo, *n;
288 289 290 291

	if (list_empty(&rdev->gem.objects)) {
		return;
	}
292 293
	dev_err(rdev->dev, "Userspace still has active objects !\n");
	list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
294
		mutex_lock(&rdev->ddev->struct_mutex);
295
		dev_err(rdev->dev, "%p %p %lu %lu force free\n",
296 297
			&bo->gem_base, bo, (unsigned long)bo->gem_base.size,
			*((unsigned long *)&bo->gem_base.refcount));
298 299 300
		mutex_lock(&bo->rdev->gem.mutex);
		list_del_init(&bo->list);
		mutex_unlock(&bo->rdev->gem.mutex);
301
		/* this should unref the ttm bo */
302
		drm_gem_object_unreference(&bo->gem_base);
303 304 305 306
		mutex_unlock(&rdev->ddev->struct_mutex);
	}
}

307
int radeon_bo_init(struct radeon_device *rdev)
308
{
309 310 311 312 313 314 315 316
	/* Add an MTRR for the VRAM */
	rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
			MTRR_TYPE_WRCOMB, 1);
	DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
		rdev->mc.mc_vram_size >> 20,
		(unsigned long long)rdev->mc.aper_size >> 20);
	DRM_INFO("RAM width %dbits %cDR\n",
			rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
317 318 319
	return radeon_ttm_init(rdev);
}

320
void radeon_bo_fini(struct radeon_device *rdev)
321 322 323 324
{
	radeon_ttm_fini(rdev);
}

325 326
void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
				struct list_head *head)
327 328
{
	if (lobj->wdomain) {
329
		list_add(&lobj->tv.head, head);
330
	} else {
331
		list_add_tail(&lobj->tv.head, head);
332 333 334
	}
}

335
int radeon_bo_list_validate(struct list_head *head)
336
{
337 338
	struct radeon_bo_list *lobj;
	struct radeon_bo *bo;
339
	u32 domain;
340 341
	int r;

342
	r = ttm_eu_reserve_buffers(head);
343 344 345
	if (unlikely(r != 0)) {
		return r;
	}
346
	list_for_each_entry(lobj, head, tv.head) {
347 348
		bo = lobj->bo;
		if (!bo->pin_count) {
349 350 351 352
			domain = lobj->wdomain ? lobj->wdomain : lobj->rdomain;
			
		retry:
			radeon_ttm_placement_from_domain(bo, domain);
353
			r = ttm_bo_validate(&bo->tbo, &bo->placement,
354
						true, false, false);
355 356 357 358 359
			if (unlikely(r)) {
				if (r != -ERESTARTSYS && domain == RADEON_GEM_DOMAIN_VRAM) {
					domain |= RADEON_GEM_DOMAIN_GTT;
					goto retry;
				}
360
				return r;
361
			}
362
		}
363 364
		lobj->gpu_offset = radeon_bo_gpu_offset(bo);
		lobj->tiling_flags = bo->tiling_flags;
365 366 367 368
	}
	return 0;
}

369
int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
370 371
			     struct vm_area_struct *vma)
{
372
	return ttm_fbdev_mmap(vma, &bo->tbo);
373 374
}

375
int radeon_bo_get_surface_reg(struct radeon_bo *bo)
376
{
377
	struct radeon_device *rdev = bo->rdev;
378
	struct radeon_surface_reg *reg;
379
	struct radeon_bo *old_object;
380 381 382
	int steal;
	int i;

383 384 385
	BUG_ON(!atomic_read(&bo->tbo.reserved));

	if (!bo->tiling_flags)
386 387
		return 0;

388 389 390
	if (bo->surface_reg >= 0) {
		reg = &rdev->surface_regs[bo->surface_reg];
		i = bo->surface_reg;
391 392 393 394 395 396 397
		goto out;
	}

	steal = -1;
	for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {

		reg = &rdev->surface_regs[i];
398
		if (!reg->bo)
399 400
			break;

401
		old_object = reg->bo;
402 403 404 405 406 407 408 409 410 411
		if (old_object->pin_count == 0)
			steal = i;
	}

	/* if we are all out */
	if (i == RADEON_GEM_MAX_SURFACES) {
		if (steal == -1)
			return -ENOMEM;
		/* find someone with a surface reg and nuke their BO */
		reg = &rdev->surface_regs[steal];
412
		old_object = reg->bo;
413 414
		/* blow away the mapping */
		DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
415
		ttm_bo_unmap_virtual(&old_object->tbo);
416 417 418 419
		old_object->surface_reg = -1;
		i = steal;
	}

420 421
	bo->surface_reg = i;
	reg->bo = bo;
422 423

out:
424
	radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
425
			       bo->tbo.mem.start << PAGE_SHIFT,
426
			       bo->tbo.num_pages << PAGE_SHIFT);
427 428 429
	return 0;
}

430
static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
431
{
432
	struct radeon_device *rdev = bo->rdev;
433 434
	struct radeon_surface_reg *reg;

435
	if (bo->surface_reg == -1)
436 437
		return;

438 439
	reg = &rdev->surface_regs[bo->surface_reg];
	radeon_clear_surface_reg(rdev, bo->surface_reg);
440

441 442
	reg->bo = NULL;
	bo->surface_reg = -1;
443 444
}

445 446
int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
				uint32_t tiling_flags, uint32_t pitch)
447
{
448 449 450 451 452 453 454 455 456
	int r;

	r = radeon_bo_reserve(bo, false);
	if (unlikely(r != 0))
		return r;
	bo->tiling_flags = tiling_flags;
	bo->pitch = pitch;
	radeon_bo_unreserve(bo);
	return 0;
457 458
}

459 460 461
void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
				uint32_t *tiling_flags,
				uint32_t *pitch)
462
{
463
	BUG_ON(!atomic_read(&bo->tbo.reserved));
464
	if (tiling_flags)
465
		*tiling_flags = bo->tiling_flags;
466
	if (pitch)
467
		*pitch = bo->pitch;
468 469
}

470 471
int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
				bool force_drop)
472
{
473 474 475
	BUG_ON(!atomic_read(&bo->tbo.reserved));

	if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
476 477 478
		return 0;

	if (force_drop) {
479
		radeon_bo_clear_surface_reg(bo);
480 481 482
		return 0;
	}

483
	if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
484 485 486
		if (!has_moved)
			return 0;

487 488
		if (bo->surface_reg >= 0)
			radeon_bo_clear_surface_reg(bo);
489 490 491
		return 0;
	}

492
	if ((bo->surface_reg >= 0) && !has_moved)
493 494
		return 0;

495
	return radeon_bo_get_surface_reg(bo);
496 497 498
}

void radeon_bo_move_notify(struct ttm_buffer_object *bo,
499
			   struct ttm_mem_reg *mem)
500
{
501 502 503 504
	struct radeon_bo *rbo;
	if (!radeon_ttm_bo_is_radeon_bo(bo))
		return;
	rbo = container_of(bo, struct radeon_bo, tbo);
505
	radeon_bo_check_tiling(rbo, 0, 1);
506
	radeon_vm_bo_invalidate(rbo->rdev, rbo);
507 508
}

509
int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
510
{
511
	struct radeon_device *rdev;
512
	struct radeon_bo *rbo;
513 514 515
	unsigned long offset, size;
	int r;

516
	if (!radeon_ttm_bo_is_radeon_bo(bo))
517
		return 0;
518
	rbo = container_of(bo, struct radeon_bo, tbo);
519
	radeon_bo_check_tiling(rbo, 0, 0);
520 521 522
	rdev = rbo->rdev;
	if (bo->mem.mem_type == TTM_PL_VRAM) {
		size = bo->mem.num_pages << PAGE_SHIFT;
523
		offset = bo->mem.start << PAGE_SHIFT;
524 525 526 527 528 529 530
		if ((offset + size) > rdev->mc.visible_vram_size) {
			/* hurrah the memory is not visible ! */
			radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
			rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
			r = ttm_bo_validate(bo, &rbo->placement, false, true, false);
			if (unlikely(r != 0))
				return r;
531
			offset = bo->mem.start << PAGE_SHIFT;
532 533 534 535 536 537
			/* this should not happen */
			if ((offset + size) > rdev->mc.visible_vram_size)
				return -EINVAL;
		}
	}
	return 0;
538
}
539

540
int radeon_bo_wait(struct radeon_bo *bo, u32 *mem_type, bool no_wait)
541 542 543 544 545 546 547 548 549 550
{
	int r;

	r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, 0);
	if (unlikely(r != 0))
		return r;
	spin_lock(&bo->tbo.bdev->fence_lock);
	if (mem_type)
		*mem_type = bo->tbo.mem.mem_type;
	if (bo->tbo.sync_obj)
551
		r = ttm_bo_wait(&bo->tbo, true, true, no_wait);
552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
	spin_unlock(&bo->tbo.bdev->fence_lock);
	ttm_bo_unreserve(&bo->tbo);
	return r;
}


/**
 * radeon_bo_reserve - reserve bo
 * @bo:		bo structure
 * @no_wait:		don't sleep while trying to reserve (return -EBUSY)
 *
 * Returns:
 * -EBUSY: buffer is busy and @no_wait is true
 * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by
 * a signal. Release all buffer reservations and return to user-space.
 */
int radeon_bo_reserve(struct radeon_bo *bo, bool no_wait)
{
	int r;

	r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, 0);
	if (unlikely(r != 0)) {
		if (r != -ERESTARTSYS)
			dev_err(bo->rdev->dev, "%p reserve failed\n", bo);
		return r;
	}
	return 0;
}
580 581 582 583 584 585 586 587 588 589 590 591 592

/* object have to be reserved */
struct radeon_bo_va *radeon_bo_va(struct radeon_bo *rbo, struct radeon_vm *vm)
{
	struct radeon_bo_va *bo_va;

	list_for_each_entry(bo_va, &rbo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}