radeon_object.c 12.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
#include <linux/list.h>
33
#include <linux/slab.h>
34 35 36
#include <drm/drmP.h>
#include "radeon_drm.h"
#include "radeon.h"
37
#include "radeon_trace.h"
38 39 40 41


int radeon_ttm_init(struct radeon_device *rdev);
void radeon_ttm_fini(struct radeon_device *rdev);
42
static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
43 44 45 46 47 48

/*
 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
 * function are calling it.
 */

49
static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
50
{
51
	struct radeon_bo *bo;
52

53 54 55 56 57
	bo = container_of(tbo, struct radeon_bo, tbo);
	mutex_lock(&bo->rdev->gem.mutex);
	list_del_init(&bo->list);
	mutex_unlock(&bo->rdev->gem.mutex);
	radeon_bo_clear_surface_reg(bo);
58
	drm_gem_object_release(&bo->gem_base);
59
	kfree(bo);
60 61
}

62 63 64 65 66 67 68
bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
{
	if (bo->destroy == &radeon_ttm_bo_destroy)
		return true;
	return false;
}

69 70 71 72 73
void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
{
	u32 c = 0;

	rbo->placement.fpfn = 0;
74
	rbo->placement.lpfn = 0;
75 76 77 78 79 80 81 82 83
	rbo->placement.placement = rbo->placements;
	rbo->placement.busy_placement = rbo->placements;
	if (domain & RADEON_GEM_DOMAIN_VRAM)
		rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
					TTM_PL_FLAG_VRAM;
	if (domain & RADEON_GEM_DOMAIN_GTT)
		rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
	if (domain & RADEON_GEM_DOMAIN_CPU)
		rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
84 85
	if (!c)
		rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
86 87 88 89
	rbo->placement.num_placement = c;
	rbo->placement.num_busy_placement = c;
}

90
int radeon_bo_create(struct radeon_device *rdev,
91 92
		     unsigned long size, int byte_align, bool kernel, u32 domain,
		     struct radeon_bo **bo_ptr)
93
{
94
	struct radeon_bo *bo;
95
	enum ttm_bo_type type;
96 97
	unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
	unsigned long max_size = 0;
98 99
	int r;

100 101
	size = ALIGN(size, PAGE_SIZE);

102 103 104 105 106 107 108 109
	if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
		rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
	}
	if (kernel) {
		type = ttm_bo_type_kernel;
	} else {
		type = ttm_bo_type_device;
	}
110
	*bo_ptr = NULL;
111

112 113 114 115 116 117 118 119
	/* maximun bo size is the minimun btw visible vram and gtt size */
	max_size = min(rdev->mc.visible_vram_size, rdev->mc.gtt_size);
	if ((page_align << PAGE_SHIFT) >= max_size) {
		printk(KERN_WARNING "%s:%d alloc size %ldM bigger than %ldMb limit\n",
			__func__, __LINE__, page_align  >> (20 - PAGE_SHIFT), max_size >> 20);
		return -ENOMEM;
	}

120
retry:
121 122
	bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
	if (bo == NULL)
123
		return -ENOMEM;
124 125 126 127 128
	r = drm_gem_object_init(rdev->ddev, &bo->gem_base, size);
	if (unlikely(r)) {
		kfree(bo);
		return r;
	}
129
	bo->rdev = rdev;
130
	bo->gobj = &bo->gem_base;
131
	bo->gem_base.driver_private = NULL;
132 133
	bo->surface_reg = -1;
	INIT_LIST_HEAD(&bo->list);
134
	radeon_ttm_placement_from_domain(bo, domain);
135
	/* Kernel allocation are uninterruptible */
136
	mutex_lock(&rdev->vram_mutex);
137
	r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
138
			&bo->placement, page_align, 0, !kernel, NULL, size,
139
			&radeon_ttm_bo_destroy);
140
	mutex_unlock(&rdev->vram_mutex);
141
	if (unlikely(r != 0)) {
142 143 144 145 146
		if (r != -ERESTARTSYS) {
			if (domain == RADEON_GEM_DOMAIN_VRAM) {
				domain |= RADEON_GEM_DOMAIN_GTT;
				goto retry;
			}
147
			dev_err(rdev->dev,
148 149
				"object_init failed for (%lu, 0x%08X)\n",
				size, domain);
150
		}
151 152
		return r;
	}
153
	*bo_ptr = bo;
154

155
	trace_radeon_bo_create(bo);
156

157 158 159
	return 0;
}

160
int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
161
{
162
	bool is_iomem;
163 164
	int r;

165
	if (bo->kptr) {
166
		if (ptr) {
167
			*ptr = bo->kptr;
168 169 170
		}
		return 0;
	}
171
	r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
172 173 174
	if (r) {
		return r;
	}
175
	bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
176
	if (ptr) {
177
		*ptr = bo->kptr;
178
	}
179
	radeon_bo_check_tiling(bo, 0, 0);
180 181 182
	return 0;
}

183
void radeon_bo_kunmap(struct radeon_bo *bo)
184
{
185
	if (bo->kptr == NULL)
186
		return;
187 188 189
	bo->kptr = NULL;
	radeon_bo_check_tiling(bo, 0, 0);
	ttm_bo_kunmap(&bo->kmap);
190 191
}

192
void radeon_bo_unref(struct radeon_bo **bo)
193
{
194
	struct ttm_buffer_object *tbo;
195
	struct radeon_device *rdev;
196

197
	if ((*bo) == NULL)
198
		return;
199
	rdev = (*bo)->rdev;
200
	tbo = &((*bo)->tbo);
201
	mutex_lock(&rdev->vram_mutex);
202
	ttm_bo_unref(&tbo);
203
	mutex_unlock(&rdev->vram_mutex);
204 205
	if (tbo == NULL)
		*bo = NULL;
206 207
}

208
int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
209
{
210
	int r, i;
211

212 213 214 215
	if (bo->pin_count) {
		bo->pin_count++;
		if (gpu_addr)
			*gpu_addr = radeon_bo_gpu_offset(bo);
216 217
		return 0;
	}
218
	radeon_ttm_placement_from_domain(bo, domain);
219 220 221 222
	if (domain == RADEON_GEM_DOMAIN_VRAM) {
		/* force to pin into visible video ram */
		bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
	}
223 224
	for (i = 0; i < bo->placement.num_placement; i++)
		bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
225
	r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
226 227 228 229
	if (likely(r == 0)) {
		bo->pin_count = 1;
		if (gpu_addr != NULL)
			*gpu_addr = radeon_bo_gpu_offset(bo);
230
	}
231
	if (unlikely(r != 0))
232
		dev_err(bo->rdev->dev, "%p pin failed\n", bo);
233 234 235
	return r;
}

236
int radeon_bo_unpin(struct radeon_bo *bo)
237
{
238
	int r, i;
239

240 241 242
	if (!bo->pin_count) {
		dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
		return 0;
243
	}
244 245 246
	bo->pin_count--;
	if (bo->pin_count)
		return 0;
247 248
	for (i = 0; i < bo->placement.num_placement; i++)
		bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
249
	r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
250
	if (unlikely(r != 0))
251
		dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
252
	return r;
253 254
}

255
int radeon_bo_evict_vram(struct radeon_device *rdev)
256
{
257 258
	/* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
	if (0 && (rdev->flags & RADEON_IS_IGP)) {
259 260 261
		if (rdev->mc.igp_sideport_enabled == false)
			/* Useless to evict on IGP chips */
			return 0;
262 263 264 265
	}
	return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
}

266
void radeon_bo_force_delete(struct radeon_device *rdev)
267
{
268
	struct radeon_bo *bo, *n;
269 270 271 272 273
	struct drm_gem_object *gobj;

	if (list_empty(&rdev->gem.objects)) {
		return;
	}
274 275
	dev_err(rdev->dev, "Userspace still has active objects !\n");
	list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
276
		mutex_lock(&rdev->ddev->struct_mutex);
277 278 279 280 281 282 283 284
		gobj = bo->gobj;
		dev_err(rdev->dev, "%p %p %lu %lu force free\n",
			gobj, bo, (unsigned long)gobj->size,
			*((unsigned long *)&gobj->refcount));
		mutex_lock(&bo->rdev->gem.mutex);
		list_del_init(&bo->list);
		mutex_unlock(&bo->rdev->gem.mutex);
		radeon_bo_unref(&bo);
285 286 287 288 289
		drm_gem_object_unreference(gobj);
		mutex_unlock(&rdev->ddev->struct_mutex);
	}
}

290
int radeon_bo_init(struct radeon_device *rdev)
291
{
292 293 294 295 296 297 298 299
	/* Add an MTRR for the VRAM */
	rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
			MTRR_TYPE_WRCOMB, 1);
	DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
		rdev->mc.mc_vram_size >> 20,
		(unsigned long long)rdev->mc.aper_size >> 20);
	DRM_INFO("RAM width %dbits %cDR\n",
			rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
300 301 302
	return radeon_ttm_init(rdev);
}

303
void radeon_bo_fini(struct radeon_device *rdev)
304 305 306 307
{
	radeon_ttm_fini(rdev);
}

308 309
void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
				struct list_head *head)
310 311
{
	if (lobj->wdomain) {
312
		list_add(&lobj->tv.head, head);
313
	} else {
314
		list_add_tail(&lobj->tv.head, head);
315 316 317
	}
}

318
int radeon_bo_list_validate(struct list_head *head)
319
{
320 321
	struct radeon_bo_list *lobj;
	struct radeon_bo *bo;
322
	u32 domain;
323 324
	int r;

325
	r = ttm_eu_reserve_buffers(head);
326 327 328
	if (unlikely(r != 0)) {
		return r;
	}
329
	list_for_each_entry(lobj, head, tv.head) {
330 331
		bo = lobj->bo;
		if (!bo->pin_count) {
332 333 334 335
			domain = lobj->wdomain ? lobj->wdomain : lobj->rdomain;
			
		retry:
			radeon_ttm_placement_from_domain(bo, domain);
336
			r = ttm_bo_validate(&bo->tbo, &bo->placement,
337
						true, false, false);
338 339 340 341 342
			if (unlikely(r)) {
				if (r != -ERESTARTSYS && domain == RADEON_GEM_DOMAIN_VRAM) {
					domain |= RADEON_GEM_DOMAIN_GTT;
					goto retry;
				}
343
				return r;
344
			}
345
		}
346 347
		lobj->gpu_offset = radeon_bo_gpu_offset(bo);
		lobj->tiling_flags = bo->tiling_flags;
348 349 350 351
	}
	return 0;
}

352
int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
353 354
			     struct vm_area_struct *vma)
{
355
	return ttm_fbdev_mmap(vma, &bo->tbo);
356 357
}

358
int radeon_bo_get_surface_reg(struct radeon_bo *bo)
359
{
360
	struct radeon_device *rdev = bo->rdev;
361
	struct radeon_surface_reg *reg;
362
	struct radeon_bo *old_object;
363 364 365
	int steal;
	int i;

366 367 368
	BUG_ON(!atomic_read(&bo->tbo.reserved));

	if (!bo->tiling_flags)
369 370
		return 0;

371 372 373
	if (bo->surface_reg >= 0) {
		reg = &rdev->surface_regs[bo->surface_reg];
		i = bo->surface_reg;
374 375 376 377 378 379 380
		goto out;
	}

	steal = -1;
	for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {

		reg = &rdev->surface_regs[i];
381
		if (!reg->bo)
382 383
			break;

384
		old_object = reg->bo;
385 386 387 388 389 390 391 392 393 394
		if (old_object->pin_count == 0)
			steal = i;
	}

	/* if we are all out */
	if (i == RADEON_GEM_MAX_SURFACES) {
		if (steal == -1)
			return -ENOMEM;
		/* find someone with a surface reg and nuke their BO */
		reg = &rdev->surface_regs[steal];
395
		old_object = reg->bo;
396 397
		/* blow away the mapping */
		DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
398
		ttm_bo_unmap_virtual(&old_object->tbo);
399 400 401 402
		old_object->surface_reg = -1;
		i = steal;
	}

403 404
	bo->surface_reg = i;
	reg->bo = bo;
405 406

out:
407
	radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
408
			       bo->tbo.mem.start << PAGE_SHIFT,
409
			       bo->tbo.num_pages << PAGE_SHIFT);
410 411 412
	return 0;
}

413
static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
414
{
415
	struct radeon_device *rdev = bo->rdev;
416 417
	struct radeon_surface_reg *reg;

418
	if (bo->surface_reg == -1)
419 420
		return;

421 422
	reg = &rdev->surface_regs[bo->surface_reg];
	radeon_clear_surface_reg(rdev, bo->surface_reg);
423

424 425
	reg->bo = NULL;
	bo->surface_reg = -1;
426 427
}

428 429
int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
				uint32_t tiling_flags, uint32_t pitch)
430
{
431 432 433 434 435 436 437 438 439
	int r;

	r = radeon_bo_reserve(bo, false);
	if (unlikely(r != 0))
		return r;
	bo->tiling_flags = tiling_flags;
	bo->pitch = pitch;
	radeon_bo_unreserve(bo);
	return 0;
440 441
}

442 443 444
void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
				uint32_t *tiling_flags,
				uint32_t *pitch)
445
{
446
	BUG_ON(!atomic_read(&bo->tbo.reserved));
447
	if (tiling_flags)
448
		*tiling_flags = bo->tiling_flags;
449
	if (pitch)
450
		*pitch = bo->pitch;
451 452
}

453 454
int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
				bool force_drop)
455
{
456 457 458
	BUG_ON(!atomic_read(&bo->tbo.reserved));

	if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
459 460 461
		return 0;

	if (force_drop) {
462
		radeon_bo_clear_surface_reg(bo);
463 464 465
		return 0;
	}

466
	if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
467 468 469
		if (!has_moved)
			return 0;

470 471
		if (bo->surface_reg >= 0)
			radeon_bo_clear_surface_reg(bo);
472 473 474
		return 0;
	}

475
	if ((bo->surface_reg >= 0) && !has_moved)
476 477
		return 0;

478
	return radeon_bo_get_surface_reg(bo);
479 480 481
}

void radeon_bo_move_notify(struct ttm_buffer_object *bo,
482
			   struct ttm_mem_reg *mem)
483
{
484 485 486 487
	struct radeon_bo *rbo;
	if (!radeon_ttm_bo_is_radeon_bo(bo))
		return;
	rbo = container_of(bo, struct radeon_bo, tbo);
488
	radeon_bo_check_tiling(rbo, 0, 1);
489 490
}

491
int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
492
{
493
	struct radeon_device *rdev;
494
	struct radeon_bo *rbo;
495 496 497
	unsigned long offset, size;
	int r;

498
	if (!radeon_ttm_bo_is_radeon_bo(bo))
499
		return 0;
500
	rbo = container_of(bo, struct radeon_bo, tbo);
501
	radeon_bo_check_tiling(rbo, 0, 0);
502 503 504
	rdev = rbo->rdev;
	if (bo->mem.mem_type == TTM_PL_VRAM) {
		size = bo->mem.num_pages << PAGE_SHIFT;
505
		offset = bo->mem.start << PAGE_SHIFT;
506 507 508 509 510 511 512
		if ((offset + size) > rdev->mc.visible_vram_size) {
			/* hurrah the memory is not visible ! */
			radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
			rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
			r = ttm_bo_validate(bo, &rbo->placement, false, true, false);
			if (unlikely(r != 0))
				return r;
513
			offset = bo->mem.start << PAGE_SHIFT;
514 515 516 517 518 519
			/* this should not happen */
			if ((offset + size) > rdev->mc.visible_vram_size)
				return -EINVAL;
		}
	}
	return 0;
520
}