radeon_object.c 13.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
#include <linux/list.h>
33
#include <linux/slab.h>
34 35 36 37 38 39 40
#include <drm/drmP.h>
#include "radeon_drm.h"
#include "radeon.h"


int radeon_ttm_init(struct radeon_device *rdev);
void radeon_ttm_fini(struct radeon_device *rdev);
41
static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
42 43 44 45 46 47

/*
 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
 * function are calling it.
 */

48
static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
49
{
50
	struct radeon_bo *bo;
51

52 53 54 55 56 57
	bo = container_of(tbo, struct radeon_bo, tbo);
	mutex_lock(&bo->rdev->gem.mutex);
	list_del_init(&bo->list);
	mutex_unlock(&bo->rdev->gem.mutex);
	radeon_bo_clear_surface_reg(bo);
	kfree(bo);
58 59
}

60 61 62 63 64 65 66
bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
{
	if (bo->destroy == &radeon_ttm_bo_destroy)
		return true;
	return false;
}

67 68 69 70 71 72 73 74 75 76 77 78 79 80 81
void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
{
	u32 c = 0;

	rbo->placement.fpfn = 0;
	rbo->placement.lpfn = 0;
	rbo->placement.placement = rbo->placements;
	rbo->placement.busy_placement = rbo->placements;
	if (domain & RADEON_GEM_DOMAIN_VRAM)
		rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
					TTM_PL_FLAG_VRAM;
	if (domain & RADEON_GEM_DOMAIN_GTT)
		rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
	if (domain & RADEON_GEM_DOMAIN_CPU)
		rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
82 83
	if (!c)
		rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
84 85 86 87
	rbo->placement.num_placement = c;
	rbo->placement.num_busy_placement = c;
}

88 89 90
int radeon_bo_create(struct radeon_device *rdev, struct drm_gem_object *gobj,
			unsigned long size, bool kernel, u32 domain,
			struct radeon_bo **bo_ptr)
91
{
92
	struct radeon_bo *bo;
93 94 95 96 97 98 99 100 101 102 103
	enum ttm_bo_type type;
	int r;

	if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
		rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
	}
	if (kernel) {
		type = ttm_bo_type_kernel;
	} else {
		type = ttm_bo_type_device;
	}
104 105 106
	*bo_ptr = NULL;
	bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
	if (bo == NULL)
107
		return -ENOMEM;
108 109 110 111 112
	bo->rdev = rdev;
	bo->gobj = gobj;
	bo->surface_reg = -1;
	INIT_LIST_HEAD(&bo->list);

113
	radeon_ttm_placement_from_domain(bo, domain);
114
	/* Kernel allocation are uninterruptible */
115
	mutex_lock(&rdev->vram_mutex);
116 117 118
	r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
			&bo->placement, 0, 0, !kernel, NULL, size,
			&radeon_ttm_bo_destroy);
119
	mutex_unlock(&rdev->vram_mutex);
120
	if (unlikely(r != 0)) {
121 122
		if (r != -ERESTARTSYS)
			dev_err(rdev->dev,
123 124
				"object_init failed for (%lu, 0x%08X)\n",
				size, domain);
125 126
		return r;
	}
127
	*bo_ptr = bo;
128
	if (gobj) {
129 130 131
		mutex_lock(&bo->rdev->gem.mutex);
		list_add_tail(&bo->list, &rdev->gem.objects);
		mutex_unlock(&bo->rdev->gem.mutex);
132 133 134 135
	}
	return 0;
}

136
int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
137
{
138
	bool is_iomem;
139 140
	int r;

141
	if (bo->kptr) {
142
		if (ptr) {
143
			*ptr = bo->kptr;
144 145 146
		}
		return 0;
	}
147
	r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
148 149 150
	if (r) {
		return r;
	}
151
	bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
152
	if (ptr) {
153
		*ptr = bo->kptr;
154
	}
155
	radeon_bo_check_tiling(bo, 0, 0);
156 157 158
	return 0;
}

159
void radeon_bo_kunmap(struct radeon_bo *bo)
160
{
161
	if (bo->kptr == NULL)
162
		return;
163 164 165
	bo->kptr = NULL;
	radeon_bo_check_tiling(bo, 0, 0);
	ttm_bo_kunmap(&bo->kmap);
166 167
}

168
void radeon_bo_unref(struct radeon_bo **bo)
169
{
170
	struct ttm_buffer_object *tbo;
171

172
	if ((*bo) == NULL)
173
		return;
174
	tbo = &((*bo)->tbo);
175
	mutex_lock(&(*bo)->rdev->vram_mutex);
176
	ttm_bo_unref(&tbo);
177
	mutex_unlock(&(*bo)->rdev->vram_mutex);
178 179
	if (tbo == NULL)
		*bo = NULL;
180 181
}

182
int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
183
{
184
	int r, i;
185

186 187 188 189
	if (bo->pin_count) {
		bo->pin_count++;
		if (gpu_addr)
			*gpu_addr = radeon_bo_gpu_offset(bo);
190 191
		return 0;
	}
192
	radeon_ttm_placement_from_domain(bo, domain);
193 194 195 196
	if (domain == RADEON_GEM_DOMAIN_VRAM) {
		/* force to pin into visible video ram */
		bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
	}
197 198
	for (i = 0; i < bo->placement.num_placement; i++)
		bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
199
	r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
200 201 202 203
	if (likely(r == 0)) {
		bo->pin_count = 1;
		if (gpu_addr != NULL)
			*gpu_addr = radeon_bo_gpu_offset(bo);
204
	}
205
	if (unlikely(r != 0))
206
		dev_err(bo->rdev->dev, "%p pin failed\n", bo);
207 208 209
	return r;
}

210
int radeon_bo_unpin(struct radeon_bo *bo)
211
{
212
	int r, i;
213

214 215 216
	if (!bo->pin_count) {
		dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
		return 0;
217
	}
218 219 220
	bo->pin_count--;
	if (bo->pin_count)
		return 0;
221 222
	for (i = 0; i < bo->placement.num_placement; i++)
		bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
223
	r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
224
	if (unlikely(r != 0))
225
		dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
226
	return r;
227 228
}

229
int radeon_bo_evict_vram(struct radeon_device *rdev)
230
{
231 232
	/* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
	if (0 && (rdev->flags & RADEON_IS_IGP)) {
233 234 235
		if (rdev->mc.igp_sideport_enabled == false)
			/* Useless to evict on IGP chips */
			return 0;
236 237 238 239
	}
	return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
}

240
void radeon_bo_force_delete(struct radeon_device *rdev)
241
{
242
	struct radeon_bo *bo, *n;
243 244 245 246 247
	struct drm_gem_object *gobj;

	if (list_empty(&rdev->gem.objects)) {
		return;
	}
248 249
	dev_err(rdev->dev, "Userspace still has active objects !\n");
	list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
250
		mutex_lock(&rdev->ddev->struct_mutex);
251 252 253 254 255 256 257 258
		gobj = bo->gobj;
		dev_err(rdev->dev, "%p %p %lu %lu force free\n",
			gobj, bo, (unsigned long)gobj->size,
			*((unsigned long *)&gobj->refcount));
		mutex_lock(&bo->rdev->gem.mutex);
		list_del_init(&bo->list);
		mutex_unlock(&bo->rdev->gem.mutex);
		radeon_bo_unref(&bo);
259 260 261 262 263 264
		gobj->driver_private = NULL;
		drm_gem_object_unreference(gobj);
		mutex_unlock(&rdev->ddev->struct_mutex);
	}
}

265
int radeon_bo_init(struct radeon_device *rdev)
266
{
267 268 269 270 271 272 273 274
	/* Add an MTRR for the VRAM */
	rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
			MTRR_TYPE_WRCOMB, 1);
	DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
		rdev->mc.mc_vram_size >> 20,
		(unsigned long long)rdev->mc.aper_size >> 20);
	DRM_INFO("RAM width %dbits %cDR\n",
			rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
275 276 277
	return radeon_ttm_init(rdev);
}

278
void radeon_bo_fini(struct radeon_device *rdev)
279 280 281 282
{
	radeon_ttm_fini(rdev);
}

283 284
void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
				struct list_head *head)
285 286 287 288 289 290 291 292
{
	if (lobj->wdomain) {
		list_add(&lobj->list, head);
	} else {
		list_add_tail(&lobj->list, head);
	}
}

293
int radeon_bo_list_reserve(struct list_head *head)
294
{
295
	struct radeon_bo_list *lobj;
296 297
	int r;

298
	list_for_each_entry(lobj, head, list){
299 300 301
		r = radeon_bo_reserve(lobj->bo, false);
		if (unlikely(r != 0))
			return r;
302 303 304 305
	}
	return 0;
}

306
void radeon_bo_list_unreserve(struct list_head *head)
307
{
308
	struct radeon_bo_list *lobj;
309

310
	list_for_each_entry(lobj, head, list) {
311 312 313
		/* only unreserve object we successfully reserved */
		if (radeon_bo_is_reserved(lobj->bo))
			radeon_bo_unreserve(lobj->bo);
314 315 316
	}
}

317
int radeon_bo_list_validate(struct list_head *head)
318
{
319 320
	struct radeon_bo_list *lobj;
	struct radeon_bo *bo;
321 322
	int r;

323
	r = radeon_bo_list_reserve(head);
324 325 326
	if (unlikely(r != 0)) {
		return r;
	}
327
	list_for_each_entry(lobj, head, list) {
328 329
		bo = lobj->bo;
		if (!bo->pin_count) {
330
			if (lobj->wdomain) {
331 332
				radeon_ttm_placement_from_domain(bo,
								lobj->wdomain);
333
			} else {
334 335
				radeon_ttm_placement_from_domain(bo,
								lobj->rdomain);
336
			}
337
			r = ttm_bo_validate(&bo->tbo, &bo->placement,
338
						true, false, false);
339
			if (unlikely(r))
340 341
				return r;
		}
342 343
		lobj->gpu_offset = radeon_bo_gpu_offset(bo);
		lobj->tiling_flags = bo->tiling_flags;
344 345 346 347
	}
	return 0;
}

348
void radeon_bo_list_fence(struct list_head *head, void *fence)
349
{
350
	struct radeon_bo_list *lobj;
351 352 353 354 355 356 357 358 359 360 361 362
	struct radeon_bo *bo;
	struct radeon_fence *old_fence = NULL;

	list_for_each_entry(lobj, head, list) {
		bo = lobj->bo;
		spin_lock(&bo->tbo.lock);
		old_fence = (struct radeon_fence *)bo->tbo.sync_obj;
		bo->tbo.sync_obj = radeon_fence_ref(fence);
		bo->tbo.sync_obj_arg = NULL;
		spin_unlock(&bo->tbo.lock);
		if (old_fence) {
			radeon_fence_unref(&old_fence);
363
		}
364
	}
365 366
}

367
int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
368 369
			     struct vm_area_struct *vma)
{
370
	return ttm_fbdev_mmap(vma, &bo->tbo);
371 372
}

373
int radeon_bo_get_surface_reg(struct radeon_bo *bo)
374
{
375
	struct radeon_device *rdev = bo->rdev;
376
	struct radeon_surface_reg *reg;
377
	struct radeon_bo *old_object;
378 379 380
	int steal;
	int i;

381 382 383
	BUG_ON(!atomic_read(&bo->tbo.reserved));

	if (!bo->tiling_flags)
384 385
		return 0;

386 387 388
	if (bo->surface_reg >= 0) {
		reg = &rdev->surface_regs[bo->surface_reg];
		i = bo->surface_reg;
389 390 391 392 393 394 395
		goto out;
	}

	steal = -1;
	for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {

		reg = &rdev->surface_regs[i];
396
		if (!reg->bo)
397 398
			break;

399
		old_object = reg->bo;
400 401 402 403 404 405 406 407 408 409
		if (old_object->pin_count == 0)
			steal = i;
	}

	/* if we are all out */
	if (i == RADEON_GEM_MAX_SURFACES) {
		if (steal == -1)
			return -ENOMEM;
		/* find someone with a surface reg and nuke their BO */
		reg = &rdev->surface_regs[steal];
410
		old_object = reg->bo;
411 412
		/* blow away the mapping */
		DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
413
		ttm_bo_unmap_virtual(&old_object->tbo);
414 415 416 417
		old_object->surface_reg = -1;
		i = steal;
	}

418 419
	bo->surface_reg = i;
	reg->bo = bo;
420 421

out:
422 423 424
	radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
			       bo->tbo.mem.mm_node->start << PAGE_SHIFT,
			       bo->tbo.num_pages << PAGE_SHIFT);
425 426 427
	return 0;
}

428
static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
429
{
430
	struct radeon_device *rdev = bo->rdev;
431 432
	struct radeon_surface_reg *reg;

433
	if (bo->surface_reg == -1)
434 435
		return;

436 437
	reg = &rdev->surface_regs[bo->surface_reg];
	radeon_clear_surface_reg(rdev, bo->surface_reg);
438

439 440
	reg->bo = NULL;
	bo->surface_reg = -1;
441 442
}

443 444
int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
				uint32_t tiling_flags, uint32_t pitch)
445
{
446 447 448 449 450 451 452 453 454
	int r;

	r = radeon_bo_reserve(bo, false);
	if (unlikely(r != 0))
		return r;
	bo->tiling_flags = tiling_flags;
	bo->pitch = pitch;
	radeon_bo_unreserve(bo);
	return 0;
455 456
}

457 458 459
void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
				uint32_t *tiling_flags,
				uint32_t *pitch)
460
{
461
	BUG_ON(!atomic_read(&bo->tbo.reserved));
462
	if (tiling_flags)
463
		*tiling_flags = bo->tiling_flags;
464
	if (pitch)
465
		*pitch = bo->pitch;
466 467
}

468 469
int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
				bool force_drop)
470
{
471 472 473
	BUG_ON(!atomic_read(&bo->tbo.reserved));

	if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
474 475 476
		return 0;

	if (force_drop) {
477
		radeon_bo_clear_surface_reg(bo);
478 479 480
		return 0;
	}

481
	if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
482 483 484
		if (!has_moved)
			return 0;

485 486
		if (bo->surface_reg >= 0)
			radeon_bo_clear_surface_reg(bo);
487 488 489
		return 0;
	}

490
	if ((bo->surface_reg >= 0) && !has_moved)
491 492
		return 0;

493
	return radeon_bo_get_surface_reg(bo);
494 495 496
}

void radeon_bo_move_notify(struct ttm_buffer_object *bo,
497
			   struct ttm_mem_reg *mem)
498
{
499 500 501 502
	struct radeon_bo *rbo;
	if (!radeon_ttm_bo_is_radeon_bo(bo))
		return;
	rbo = container_of(bo, struct radeon_bo, tbo);
503
	radeon_bo_check_tiling(rbo, 0, 1);
504 505
}

506
int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
507
{
508
	struct radeon_device *rdev;
509
	struct radeon_bo *rbo;
510 511 512
	unsigned long offset, size;
	int r;

513
	if (!radeon_ttm_bo_is_radeon_bo(bo))
514
		return 0;
515
	rbo = container_of(bo, struct radeon_bo, tbo);
516
	radeon_bo_check_tiling(rbo, 0, 0);
517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
	rdev = rbo->rdev;
	if (bo->mem.mem_type == TTM_PL_VRAM) {
		size = bo->mem.num_pages << PAGE_SHIFT;
		offset = bo->mem.mm_node->start << PAGE_SHIFT;
		if ((offset + size) > rdev->mc.visible_vram_size) {
			/* hurrah the memory is not visible ! */
			radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
			rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
			r = ttm_bo_validate(bo, &rbo->placement, false, true, false);
			if (unlikely(r != 0))
				return r;
			offset = bo->mem.mm_node->start << PAGE_SHIFT;
			/* this should not happen */
			if ((offset + size) > rdev->mc.visible_vram_size)
				return -EINVAL;
		}
	}
	return 0;
535
}