ahci.c 96.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *  ahci.c - AHCI SATA support
 *
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
 *  Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *    		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *  Copyright 2004-2005 Red Hat, Inc.
 *
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 * libata documentation is available via 'make {ps|pdf}docs',
 * as Documentation/DocBook/libata.*
 *
 * AHCI hardware documentation:
L
Linus Torvalds 已提交
30
 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
31
 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
L
Linus Torvalds 已提交
32 33 34 35 36 37 38 39 40 41
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
42
#include <linux/dma-mapping.h>
43
#include <linux/device.h>
44
#include <linux/dmi.h>
45
#include <linux/gfp.h>
L
Linus Torvalds 已提交
46
#include <scsi/scsi_host.h>
47
#include <scsi/scsi_cmnd.h>
L
Linus Torvalds 已提交
48 49 50
#include <linux/libata.h>

#define DRV_NAME	"ahci"
T
Tejun Heo 已提交
51
#define DRV_VERSION	"3.0"
L
Linus Torvalds 已提交
52

53 54 55 56 57 58 59 60 61 62 63
/* Enclosure Management Control */
#define EM_CTRL_MSG_TYPE              0x000f0000

/* Enclosure Management LED Message Type */
#define EM_MSG_LED_HBA_PORT           0x0000000f
#define EM_MSG_LED_PMP_SLOT           0x0000ff00
#define EM_MSG_LED_VALUE              0xffff0000
#define EM_MSG_LED_VALUE_ACTIVITY     0x00070000
#define EM_MSG_LED_VALUE_OFF          0xfff80000
#define EM_MSG_LED_VALUE_ON           0x00010000

64
static int ahci_skip_host_reset;
65 66
static int ahci_ignore_sss;

67 68 69
module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");

70 71 72
module_param_named(ignore_sss, ahci_ignore_sss, int, 0444);
MODULE_PARM_DESC(ignore_sss, "Ignore staggered spinup flag (0=don't ignore, 1=ignore)");

73 74 75
static int ahci_enable_alpm(struct ata_port *ap,
		enum link_pm policy);
static void ahci_disable_alpm(struct ata_port *ap);
76 77 78 79 80
static ssize_t ahci_led_show(struct ata_port *ap, char *buf);
static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
			      size_t size);
static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
					ssize_t size);
L
Linus Torvalds 已提交
81 82 83

enum {
	AHCI_PCI_BAR		= 5,
84
	AHCI_MAX_PORTS		= 32,
L
Linus Torvalds 已提交
85 86
	AHCI_MAX_SG		= 168, /* hardware max is 64K */
	AHCI_DMA_BOUNDARY	= 0xffffffff,
T
Tejun Heo 已提交
87
	AHCI_MAX_CMDS		= 32,
88
	AHCI_CMD_SZ		= 32,
T
Tejun Heo 已提交
89
	AHCI_CMD_SLOT_SZ	= AHCI_MAX_CMDS * AHCI_CMD_SZ,
L
Linus Torvalds 已提交
90
	AHCI_RX_FIS_SZ		= 256,
91
	AHCI_CMD_TBL_CDB	= 0x40,
92 93 94 95
	AHCI_CMD_TBL_HDR_SZ	= 0x80,
	AHCI_CMD_TBL_SZ		= AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
	AHCI_CMD_TBL_AR_SZ	= AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
	AHCI_PORT_PRIV_DMA_SZ	= AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
L
Linus Torvalds 已提交
96
				  AHCI_RX_FIS_SZ,
97 98 99
	AHCI_PORT_PRIV_FBS_DMA_SZ	= AHCI_CMD_SLOT_SZ +
					  AHCI_CMD_TBL_AR_SZ +
					  (AHCI_RX_FIS_SZ * 16),
L
Linus Torvalds 已提交
100 101 102
	AHCI_IRQ_ON_SG		= (1 << 31),
	AHCI_CMD_ATAPI		= (1 << 5),
	AHCI_CMD_WRITE		= (1 << 6),
103
	AHCI_CMD_PREFETCH	= (1 << 7),
T
Tejun Heo 已提交
104 105
	AHCI_CMD_RESET		= (1 << 8),
	AHCI_CMD_CLR_BUSY	= (1 << 10),
L
Linus Torvalds 已提交
106 107

	RX_FIS_D2H_REG		= 0x40,	/* offset of D2H Register FIS data */
108
	RX_FIS_SDB		= 0x58, /* offset of SDB FIS data */
T
Tejun Heo 已提交
109
	RX_FIS_UNK		= 0x60, /* offset of Unknown FIS data */
L
Linus Torvalds 已提交
110 111

	board_ahci		= 0,
T
Tejun Heo 已提交
112 113 114 115
	board_ahci_vt8251	= 1,
	board_ahci_ign_iferr	= 2,
	board_ahci_sb600	= 3,
	board_ahci_mv		= 4,
116
	board_ahci_sb700	= 5, /* for SB700 and SB800 */
T
Tejun Heo 已提交
117
	board_ahci_mcp65	= 6,
T
Tejun Heo 已提交
118
	board_ahci_nopmp	= 7,
119
	board_ahci_yesncq	= 8,
120
	board_ahci_nosntf	= 9,
L
Linus Torvalds 已提交
121 122 123 124 125 126 127

	/* global controller registers */
	HOST_CAP		= 0x00, /* host capabilities */
	HOST_CTL		= 0x04, /* global host control */
	HOST_IRQ_STAT		= 0x08, /* interrupt status */
	HOST_PORTS_IMPL		= 0x0c, /* bitmap of implemented ports */
	HOST_VERSION		= 0x10, /* AHCI spec. version compliancy */
128 129
	HOST_EM_LOC		= 0x1c, /* Enclosure Management location */
	HOST_EM_CTL		= 0x20, /* Enclosure Management Control */
130
	HOST_CAP2		= 0x24, /* host capabilities, extended */
L
Linus Torvalds 已提交
131 132 133 134 135 136 137

	/* HOST_CTL bits */
	HOST_RESET		= (1 << 0),  /* reset controller; self-clear */
	HOST_IRQ_EN		= (1 << 1),  /* global IRQ enable */
	HOST_AHCI_EN		= (1 << 31), /* AHCI enabled */

	/* HOST_CAP bits */
138
	HOST_CAP_SXS		= (1 << 5),  /* Supports External SATA */
139
	HOST_CAP_EMS		= (1 << 6),  /* Enclosure Management support */
140 141 142 143 144
	HOST_CAP_CCC		= (1 << 7),  /* Command Completion Coalescing */
	HOST_CAP_PART		= (1 << 13), /* Partial state capable */
	HOST_CAP_SSC		= (1 << 14), /* Slumber state capable */
	HOST_CAP_PIO_MULTI	= (1 << 15), /* PIO multiple DRQ support */
	HOST_CAP_FBS		= (1 << 16), /* FIS-based switching support */
T
Tejun Heo 已提交
145
	HOST_CAP_PMP		= (1 << 17), /* Port Multiplier support */
146
	HOST_CAP_ONLY		= (1 << 18), /* Supports AHCI mode only */
T
Tejun Heo 已提交
147
	HOST_CAP_CLO		= (1 << 24), /* Command List Override support */
148
	HOST_CAP_LED		= (1 << 25), /* Supports activity LED */
149
	HOST_CAP_ALPM		= (1 << 26), /* Aggressive Link PM support */
150
	HOST_CAP_SSS		= (1 << 27), /* Staggered Spin-up */
151
	HOST_CAP_MPS		= (1 << 28), /* Mechanical presence switch */
T
Tejun Heo 已提交
152
	HOST_CAP_SNTF		= (1 << 29), /* SNotification register */
153
	HOST_CAP_NCQ		= (1 << 30), /* Native Command Queueing */
154
	HOST_CAP_64		= (1 << 31), /* PCI DAC (64-bit DMA) support */
L
Linus Torvalds 已提交
155

156 157 158 159 160
	/* HOST_CAP2 bits */
	HOST_CAP2_BOH		= (1 << 0),  /* BIOS/OS handoff supported */
	HOST_CAP2_NVMHCI	= (1 << 1),  /* NVMHCI supported */
	HOST_CAP2_APST		= (1 << 2),  /* Automatic partial to slumber */

L
Linus Torvalds 已提交
161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
	/* registers for each SATA port */
	PORT_LST_ADDR		= 0x00, /* command list DMA addr */
	PORT_LST_ADDR_HI	= 0x04, /* command list DMA addr hi */
	PORT_FIS_ADDR		= 0x08, /* FIS rx buf addr */
	PORT_FIS_ADDR_HI	= 0x0c, /* FIS rx buf addr hi */
	PORT_IRQ_STAT		= 0x10, /* interrupt status */
	PORT_IRQ_MASK		= 0x14, /* interrupt enable/disable mask */
	PORT_CMD		= 0x18, /* port command */
	PORT_TFDATA		= 0x20,	/* taskfile data */
	PORT_SIG		= 0x24,	/* device TF signature */
	PORT_CMD_ISSUE		= 0x38, /* command issue */
	PORT_SCR_STAT		= 0x28, /* SATA phy register: SStatus */
	PORT_SCR_CTL		= 0x2c, /* SATA phy register: SControl */
	PORT_SCR_ERR		= 0x30, /* SATA phy register: SError */
	PORT_SCR_ACT		= 0x34, /* SATA phy register: SActive */
T
Tejun Heo 已提交
176
	PORT_SCR_NTF		= 0x3c, /* SATA phy register: SNotification */
177
	PORT_FBS		= 0x40, /* FIS-based Switching */
L
Linus Torvalds 已提交
178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198

	/* PORT_IRQ_{STAT,MASK} bits */
	PORT_IRQ_COLD_PRES	= (1 << 31), /* cold presence detect */
	PORT_IRQ_TF_ERR		= (1 << 30), /* task file error */
	PORT_IRQ_HBUS_ERR	= (1 << 29), /* host bus fatal error */
	PORT_IRQ_HBUS_DATA_ERR	= (1 << 28), /* host bus data error */
	PORT_IRQ_IF_ERR		= (1 << 27), /* interface fatal error */
	PORT_IRQ_IF_NONFATAL	= (1 << 26), /* interface non-fatal error */
	PORT_IRQ_OVERFLOW	= (1 << 24), /* xfer exhausted available S/G */
	PORT_IRQ_BAD_PMP	= (1 << 23), /* incorrect port multiplier */

	PORT_IRQ_PHYRDY		= (1 << 22), /* PhyRdy changed */
	PORT_IRQ_DEV_ILCK	= (1 << 7), /* device interlock */
	PORT_IRQ_CONNECT	= (1 << 6), /* port connect change status */
	PORT_IRQ_SG_DONE	= (1 << 5), /* descriptor processed */
	PORT_IRQ_UNK_FIS	= (1 << 4), /* unknown FIS rx'd */
	PORT_IRQ_SDB_FIS	= (1 << 3), /* Set Device Bits FIS rx'd */
	PORT_IRQ_DMAS_FIS	= (1 << 2), /* DMA Setup FIS rx'd */
	PORT_IRQ_PIOS_FIS	= (1 << 1), /* PIO Setup FIS rx'd */
	PORT_IRQ_D2H_REG_FIS	= (1 << 0), /* D2H Register FIS rx'd */

T
Tejun Heo 已提交
199 200 201
	PORT_IRQ_FREEZE		= PORT_IRQ_HBUS_ERR |
				  PORT_IRQ_IF_ERR |
				  PORT_IRQ_CONNECT |
202
				  PORT_IRQ_PHYRDY |
T
Tejun Heo 已提交
203 204
				  PORT_IRQ_UNK_FIS |
				  PORT_IRQ_BAD_PMP,
T
Tejun Heo 已提交
205 206 207 208 209 210
	PORT_IRQ_ERROR		= PORT_IRQ_FREEZE |
				  PORT_IRQ_TF_ERR |
				  PORT_IRQ_HBUS_DATA_ERR,
	DEF_PORT_IRQ		= PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
				  PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
				  PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
L
Linus Torvalds 已提交
211 212

	/* PORT_CMD bits */
213 214
	PORT_CMD_ASP		= (1 << 27), /* Aggressive Slumber/Partial */
	PORT_CMD_ALPE		= (1 << 26), /* Aggressive Link PM enable */
215
	PORT_CMD_ATAPI		= (1 << 24), /* Device is ATAPI */
216
	PORT_CMD_FBSCP		= (1 << 22), /* FBS Capable Port */
T
Tejun Heo 已提交
217
	PORT_CMD_PMP		= (1 << 17), /* PMP attached */
L
Linus Torvalds 已提交
218 219 220
	PORT_CMD_LIST_ON	= (1 << 15), /* cmd list DMA engine running */
	PORT_CMD_FIS_ON		= (1 << 14), /* FIS DMA engine running */
	PORT_CMD_FIS_RX		= (1 << 4), /* Enable FIS receive DMA engine */
T
Tejun Heo 已提交
221
	PORT_CMD_CLO		= (1 << 3), /* Command list override */
L
Linus Torvalds 已提交
222 223 224 225
	PORT_CMD_POWER_ON	= (1 << 2), /* Power up device */
	PORT_CMD_SPIN_UP	= (1 << 1), /* Spin up device */
	PORT_CMD_START		= (1 << 0), /* Enable port DMA engine */

226
	PORT_CMD_ICC_MASK	= (0xf << 28), /* i/f ICC state mask */
L
Linus Torvalds 已提交
227 228 229
	PORT_CMD_ICC_ACTIVE	= (0x1 << 28), /* Put i/f in active state */
	PORT_CMD_ICC_PARTIAL	= (0x2 << 28), /* Put i/f in partial state */
	PORT_CMD_ICC_SLUMBER	= (0x6 << 28), /* Put i/f in slumber state */
230

231 232 233 234 235 236 237 238
	PORT_FBS_DWE_OFFSET	= 16, /* FBS device with error offset */
	PORT_FBS_ADO_OFFSET	= 12, /* FBS active dev optimization offset */
	PORT_FBS_DEV_OFFSET	= 8,  /* FBS device to issue offset */
	PORT_FBS_DEV_MASK	= (0xf << PORT_FBS_DEV_OFFSET),  /* FBS.DEV */
	PORT_FBS_SDE		= (1 << 2), /* FBS single device error */
	PORT_FBS_DEC		= (1 << 1), /* FBS device error clear */
	PORT_FBS_EN		= (1 << 0), /* Enable FBS */

239 240 241 242 243 244 245
	/* hpriv->flags bits */
	AHCI_HFLAG_NO_NCQ		= (1 << 0),
	AHCI_HFLAG_IGN_IRQ_IF_ERR	= (1 << 1), /* ignore IRQ_IF_ERR */
	AHCI_HFLAG_IGN_SERR_INTERNAL	= (1 << 2), /* ignore SERR_INTERNAL */
	AHCI_HFLAG_32BIT_ONLY		= (1 << 3), /* force 32bit */
	AHCI_HFLAG_MV_PATA		= (1 << 4), /* PATA port */
	AHCI_HFLAG_NO_MSI		= (1 << 5), /* no PCI MSI */
T
Tejun Heo 已提交
246
	AHCI_HFLAG_NO_PMP		= (1 << 6), /* no PMP */
247
	AHCI_HFLAG_NO_HOTPLUG		= (1 << 7), /* ignore PxSERR.DIAG.N */
248
	AHCI_HFLAG_SECT255		= (1 << 8), /* max 255 sectors */
T
Tejun Heo 已提交
249
	AHCI_HFLAG_YES_NCQ		= (1 << 9), /* force NCQ cap on */
250
	AHCI_HFLAG_NO_SUSPEND		= (1 << 10), /* don't suspend */
251 252
	AHCI_HFLAG_SRST_TOUT_IS_OFFLINE	= (1 << 11), /* treat SRST timeout as
							link offline */
253
	AHCI_HFLAG_NO_SNTF		= (1 << 12), /* no sntf */
254

255
	/* ap->flags bits */
T
Tejun Heo 已提交
256 257 258

	AHCI_FLAG_COMMON		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
					  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
259 260
					  ATA_FLAG_ACPI_SATA | ATA_FLAG_AN |
					  ATA_FLAG_IPM,
261 262

	ICH_MAP				= 0x90, /* ICH MAP register */
263

T
Tejun Heo 已提交
264 265 266 267
	/* em constants */
	EM_MAX_SLOTS			= 8,
	EM_MAX_RETRY			= 5,

268 269 270 271
	/* em_ctl bits */
	EM_CTL_RST			= (1 << 9), /* Reset */
	EM_CTL_TM			= (1 << 8), /* Transmit Message */
	EM_CTL_ALHD			= (1 << 26), /* Activity LED */
L
Linus Torvalds 已提交
272 273 274
};

struct ahci_cmd_hdr {
A
Al Viro 已提交
275 276 277 278 279
	__le32			opts;
	__le32			status;
	__le32			tbl_addr;
	__le32			tbl_addr_hi;
	__le32			reserved[4];
L
Linus Torvalds 已提交
280 281 282
};

struct ahci_sg {
A
Al Viro 已提交
283 284 285 286
	__le32			addr;
	__le32			addr_hi;
	__le32			reserved;
	__le32			flags_size;
L
Linus Torvalds 已提交
287 288
};

289 290 291 292 293 294 295 296
struct ahci_em_priv {
	enum sw_activity blink_policy;
	struct timer_list timer;
	unsigned long saved_activity;
	unsigned long activity;
	unsigned long led_state;
};

L
Linus Torvalds 已提交
297
struct ahci_host_priv {
298
	void __iomem *		mmio;		/* bus-independant mem map */
299
	unsigned int		flags;		/* AHCI_HFLAG_* */
300
	u32			cap;		/* cap to use */
301
	u32			cap2;		/* cap2 to use */
302 303
	u32			port_map;	/* port map to use */
	u32			saved_cap;	/* saved initial cap */
304
	u32			saved_cap2;	/* saved initial cap2 */
305
	u32			saved_port_map;	/* saved initial port_map */
306
	u32 			em_loc; /* enclosure management location */
L
Linus Torvalds 已提交
307 308 309
};

struct ahci_port_priv {
T
Tejun Heo 已提交
310
	struct ata_link		*active_link;
L
Linus Torvalds 已提交
311 312 313 314 315 316
	struct ahci_cmd_hdr	*cmd_slot;
	dma_addr_t		cmd_slot_dma;
	void			*cmd_tbl;
	dma_addr_t		cmd_tbl_dma;
	void			*rx_fis;
	dma_addr_t		rx_fis_dma;
317 318 319
	/* for NCQ spurious interrupt analysis */
	unsigned int		ncq_saw_d2h:1;
	unsigned int		ncq_saw_dmas:1;
320
	unsigned int		ncq_saw_sdb:1;
321
	u32 			intr_mask;	/* interrupts to enable */
322 323 324
	bool			fbs_supported;	/* set iff FBS is supported */
	bool			fbs_enabled;	/* set iff FBS is enabled */
	int			fbs_last_dev;	/* save FBS.DEV of last FIS */
T
Tejun Heo 已提交
325 326
	/* enclosure management info per PM slot */
	struct ahci_em_priv	em_priv[EM_MAX_SLOTS];
L
Linus Torvalds 已提交
327 328
};

T
Tejun Heo 已提交
329 330
static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
331
static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
332
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
333
static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
L
Linus Torvalds 已提交
334 335
static int ahci_port_start(struct ata_port *ap);
static void ahci_port_stop(struct ata_port *ap);
336
static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc);
L
Linus Torvalds 已提交
337
static void ahci_qc_prep(struct ata_queued_cmd *qc);
T
Tejun Heo 已提交
338 339
static void ahci_freeze(struct ata_port *ap);
static void ahci_thaw(struct ata_port *ap);
340 341
static void ahci_enable_fbs(struct ata_port *ap);
static void ahci_disable_fbs(struct ata_port *ap);
T
Tejun Heo 已提交
342 343
static void ahci_pmp_attach(struct ata_port *ap);
static void ahci_pmp_detach(struct ata_port *ap);
344 345
static int ahci_softreset(struct ata_link *link, unsigned int *class,
			  unsigned long deadline);
346 347
static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
			  unsigned long deadline);
348 349 350 351 352 353 354
static int ahci_hardreset(struct ata_link *link, unsigned int *class,
			  unsigned long deadline);
static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
				 unsigned long deadline);
static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline);
static void ahci_postreset(struct ata_link *link, unsigned int *class);
T
Tejun Heo 已提交
355 356
static void ahci_error_handler(struct ata_port *ap);
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
357
static int ahci_port_resume(struct ata_port *ap);
358
static void ahci_dev_config(struct ata_device *dev);
359 360
static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
			       u32 opts);
361
#ifdef CONFIG_PM
362 363 364
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
static int ahci_pci_device_resume(struct pci_dev *pdev);
365
#endif
366 367 368 369
static ssize_t ahci_activity_show(struct ata_device *dev, char *buf);
static ssize_t ahci_activity_store(struct ata_device *dev,
				   enum sw_activity val);
static void ahci_init_sw_activity(struct ata_link *link);
L
Linus Torvalds 已提交
370

371 372
static ssize_t ahci_show_host_caps(struct device *dev,
				   struct device_attribute *attr, char *buf);
373 374
static ssize_t ahci_show_host_cap2(struct device *dev,
				   struct device_attribute *attr, char *buf);
375 376 377 378 379
static ssize_t ahci_show_host_version(struct device *dev,
				      struct device_attribute *attr, char *buf);
static ssize_t ahci_show_port_cmd(struct device *dev,
				  struct device_attribute *attr, char *buf);

380 381 382 383
static DEVICE_ATTR(ahci_host_caps, S_IRUGO, ahci_show_host_caps, NULL);
static DEVICE_ATTR(ahci_host_cap2, S_IRUGO, ahci_show_host_cap2, NULL);
static DEVICE_ATTR(ahci_host_version, S_IRUGO, ahci_show_host_version, NULL);
static DEVICE_ATTR(ahci_port_cmd, S_IRUGO, ahci_show_port_cmd, NULL);
384

385 386
static struct device_attribute *ahci_shost_attrs[] = {
	&dev_attr_link_power_management_policy,
387 388
	&dev_attr_em_message_type,
	&dev_attr_em_message,
389
	&dev_attr_ahci_host_caps,
390
	&dev_attr_ahci_host_cap2,
391 392
	&dev_attr_ahci_host_version,
	&dev_attr_ahci_port_cmd,
393 394 395 396 397
	NULL
};

static struct device_attribute *ahci_sdev_attrs[] = {
	&dev_attr_sw_activity,
398
	&dev_attr_unload_heads,
399 400 401
	NULL
};

402
static struct scsi_host_template ahci_sht = {
403
	ATA_NCQ_SHT(DRV_NAME),
T
Tejun Heo 已提交
404
	.can_queue		= AHCI_MAX_CMDS - 1,
L
Linus Torvalds 已提交
405 406
	.sg_tablesize		= AHCI_MAX_SG,
	.dma_boundary		= AHCI_DMA_BOUNDARY,
407
	.shost_attrs		= ahci_shost_attrs,
408
	.sdev_attrs		= ahci_sdev_attrs,
L
Linus Torvalds 已提交
409 410
};

411 412 413
static struct ata_port_operations ahci_ops = {
	.inherits		= &sata_pmp_port_ops,

414
	.qc_defer		= ahci_pmp_qc_defer,
L
Linus Torvalds 已提交
415 416
	.qc_prep		= ahci_qc_prep,
	.qc_issue		= ahci_qc_issue,
417
	.qc_fill_rtf		= ahci_qc_fill_rtf,
L
Linus Torvalds 已提交
418

T
Tejun Heo 已提交
419 420
	.freeze			= ahci_freeze,
	.thaw			= ahci_thaw,
421 422 423
	.softreset		= ahci_softreset,
	.hardreset		= ahci_hardreset,
	.postreset		= ahci_postreset,
T
Tejun Heo 已提交
424
	.pmp_softreset		= ahci_softreset,
T
Tejun Heo 已提交
425 426
	.error_handler		= ahci_error_handler,
	.post_internal_cmd	= ahci_post_internal_cmd,
427 428
	.dev_config		= ahci_dev_config,

429 430
	.scr_read		= ahci_scr_read,
	.scr_write		= ahci_scr_write,
T
Tejun Heo 已提交
431 432 433
	.pmp_attach		= ahci_pmp_attach,
	.pmp_detach		= ahci_pmp_detach,

434 435
	.enable_pm		= ahci_enable_alpm,
	.disable_pm		= ahci_disable_alpm,
436 437 438 439
	.em_show		= ahci_led_show,
	.em_store		= ahci_led_store,
	.sw_activity_show	= ahci_activity_show,
	.sw_activity_store	= ahci_activity_store,
440
#ifdef CONFIG_PM
441 442
	.port_suspend		= ahci_port_suspend,
	.port_resume		= ahci_port_resume,
443
#endif
444 445 446 447
	.port_start		= ahci_port_start,
	.port_stop		= ahci_port_stop,
};

448 449
static struct ata_port_operations ahci_vt8251_ops = {
	.inherits		= &ahci_ops,
450
	.hardreset		= ahci_vt8251_hardreset,
451
};
452

453 454
static struct ata_port_operations ahci_p5wdh_ops = {
	.inherits		= &ahci_ops,
455
	.hardreset		= ahci_p5wdh_hardreset,
456 457
};

458 459 460 461 462 463
static struct ata_port_operations ahci_sb600_ops = {
	.inherits		= &ahci_ops,
	.softreset		= ahci_sb600_softreset,
	.pmp_softreset		= ahci_sb600_softreset,
};

464 465
#define AHCI_HFLAGS(flags)	.private_data	= (void *)(flags)

466
static const struct ata_port_info ahci_port_info[] = {
467
	[board_ahci] =
L
Linus Torvalds 已提交
468
	{
T
Tejun Heo 已提交
469
		.flags		= AHCI_FLAG_COMMON,
470
		.pio_mask	= ATA_PIO4,
471
		.udma_mask	= ATA_UDMA6,
L
Linus Torvalds 已提交
472 473
		.port_ops	= &ahci_ops,
	},
474
	[board_ahci_vt8251] =
475
	{
T
Tejun Heo 已提交
476
		AHCI_HFLAGS	(AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
477
		.flags		= AHCI_FLAG_COMMON,
478
		.pio_mask	= ATA_PIO4,
479
		.udma_mask	= ATA_UDMA6,
480
		.port_ops	= &ahci_vt8251_ops,
481
	},
482
	[board_ahci_ign_iferr] =
483
	{
484 485
		AHCI_HFLAGS	(AHCI_HFLAG_IGN_IRQ_IF_ERR),
		.flags		= AHCI_FLAG_COMMON,
486
		.pio_mask	= ATA_PIO4,
487
		.udma_mask	= ATA_UDMA6,
488 489
		.port_ops	= &ahci_ops,
	},
490
	[board_ahci_sb600] =
491
	{
492
		AHCI_HFLAGS	(AHCI_HFLAG_IGN_SERR_INTERNAL |
493 494
				 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
				 AHCI_HFLAG_32BIT_ONLY),
495
		.flags		= AHCI_FLAG_COMMON,
496
		.pio_mask	= ATA_PIO4,
497
		.udma_mask	= ATA_UDMA6,
498
		.port_ops	= &ahci_sb600_ops,
499
	},
500
	[board_ahci_mv] =
501
	{
502
		AHCI_HFLAGS	(AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
T
Tejun Heo 已提交
503
				 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
504
		.flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
505
				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
506
		.pio_mask	= ATA_PIO4,
507 508 509
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &ahci_ops,
	},
510
	[board_ahci_sb700] =	/* for SB700 and SB800 */
511
	{
512
		AHCI_HFLAGS	(AHCI_HFLAG_IGN_SERR_INTERNAL),
513
		.flags		= AHCI_FLAG_COMMON,
514
		.pio_mask	= ATA_PIO4,
515
		.udma_mask	= ATA_UDMA6,
516
		.port_ops	= &ahci_sb600_ops,
517
	},
518
	[board_ahci_mcp65] =
T
Tejun Heo 已提交
519 520 521
	{
		AHCI_HFLAGS	(AHCI_HFLAG_YES_NCQ),
		.flags		= AHCI_FLAG_COMMON,
522
		.pio_mask	= ATA_PIO4,
T
Tejun Heo 已提交
523 524 525
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &ahci_ops,
	},
526
	[board_ahci_nopmp] =
T
Tejun Heo 已提交
527 528 529
	{
		AHCI_HFLAGS	(AHCI_HFLAG_NO_PMP),
		.flags		= AHCI_FLAG_COMMON,
530
		.pio_mask	= ATA_PIO4,
T
Tejun Heo 已提交
531 532 533
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &ahci_ops,
	},
534
	[board_ahci_yesncq] =
535 536 537 538 539 540 541
	{
		AHCI_HFLAGS	(AHCI_HFLAG_YES_NCQ),
		.flags		= AHCI_FLAG_COMMON,
		.pio_mask	= ATA_PIO4,
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &ahci_ops,
	},
542 543 544 545 546 547 548 549
	[board_ahci_nosntf] =
	{
		AHCI_HFLAGS	(AHCI_HFLAG_NO_SNTF),
		.flags		= AHCI_FLAG_COMMON,
		.pio_mask	= ATA_PIO4,
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &ahci_ops,
	},
L
Linus Torvalds 已提交
550 551
};

552
static const struct pci_device_id ahci_pci_tbl[] = {
J
Jeff Garzik 已提交
553
	/* Intel */
554 555 556 557 558
	{ PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
	{ PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
	{ PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
	{ PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
	{ PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
559
	{ PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
560 561 562 563
	{ PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
T
Tejun Heo 已提交
564
	{ PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
565
	{ PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
T
Tejun Heo 已提交
566 567 568 569 570 571 572 573 574 575 576 577 578 579 580
	{ PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
581 582
	{ PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
	{ PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
583
	{ PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
584
	{ PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
585
	{ PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
586 587
	{ PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
	{ PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
588
	{ PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
589
	{ PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
590
	{ PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
591
	{ PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
592
	{ PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
593
	{ PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
594 595 596 597 598 599
	{ PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
	{ PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
	{ PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
	{ PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
	{ PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
	{ PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
J
Jeff Garzik 已提交
600

601 602 603
	/* JMicron 360/1/3/5/6, match class to avoid IDE function */
	{ PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
J
Jeff Garzik 已提交
604 605

	/* ATI */
606
	{ PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
607 608 609 610 611 612
	{ PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
J
Jeff Garzik 已提交
613

614
	/* AMD */
615
	{ PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
616 617 618 619
	/* AMD is using RAID class only for ahci controllers */
	{ PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
	  PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },

J
Jeff Garzik 已提交
620
	/* VIA */
621
	{ PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
T
Tejun Heo 已提交
622
	{ PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
J
Jeff Garzik 已提交
623 624

	/* NVIDIA */
T
Tejun Heo 已提交
625 626 627 628 629 630 631 632
	{ PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 },	/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 },	/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 },	/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 },	/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 },	/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 },	/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 },	/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 },	/* MCP65 */
633 634 635 636 637 638 639 640 641 642 643 644
	{ PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_yesncq },	/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_yesncq },	/* MCP67 */
645
	{ PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_yesncq },	/* Linux ID */
T
Tejun Heo 已提交
646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
	{ PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_yesncq },	/* Linux ID */
	{ PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_yesncq },	/* Linux ID */
	{ PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_yesncq },	/* Linux ID */
	{ PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_yesncq },	/* Linux ID */
	{ PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_yesncq },	/* Linux ID */
	{ PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_yesncq },	/* Linux ID */
	{ PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_yesncq },	/* Linux ID */
	{ PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_yesncq },	/* Linux ID */
	{ PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_yesncq },	/* Linux ID */
	{ PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_yesncq },	/* Linux ID */
	{ PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_yesncq },	/* Linux ID */
	{ PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_yesncq },	/* Linux ID */
	{ PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_yesncq },	/* Linux ID */
	{ PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_yesncq },	/* Linux ID */
	{ PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_yesncq },	/* Linux ID */
661 662 663 664 665 666 667 668 669 670 671 672
	{ PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_yesncq },	/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_yesncq },	/* MCP73 */
673 674 675 676 677 678 679 680 681 682 683 684
	{ PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci },		/* MCP77 */
685 686 687 688
	{ PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci },		/* MCP79 */
P
Peer Chen 已提交
689 690 691 692 693 694 695 696
	{ PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci },		/* MCP79 */
697 698 699 700 701 702 703 704 705 706 707 708
	{ PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci },		/* MCP89 */
	{ PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci },		/* MCP89 */
J
Jeff Garzik 已提交
709

J
Jeff Garzik 已提交
710
	/* SiS */
711 712 713
	{ PCI_VDEVICE(SI, 0x1184), board_ahci },		/* SiS 966 */
	{ PCI_VDEVICE(SI, 0x1185), board_ahci },		/* SiS 968 */
	{ PCI_VDEVICE(SI, 0x0186), board_ahci },		/* SiS 968 */
J
Jeff Garzik 已提交
714

715 716
	/* Marvell */
	{ PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv },	/* 6145 */
717
	{ PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv },	/* 6121 */
718

719 720 721
	/* Promise */
	{ PCI_VDEVICE(PROMISE, 0x3f20), board_ahci },	/* PDC42819 */

722 723
	/* Generic, PCI class code for AHCI */
	{ PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
724
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
725

L
Linus Torvalds 已提交
726 727 728 729 730 731 732 733
	{ }	/* terminate list */
};


static struct pci_driver ahci_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= ahci_pci_tbl,
	.probe			= ahci_init_one,
734
	.remove			= ata_pci_remove_one,
735
#ifdef CONFIG_PM
736 737
	.suspend		= ahci_pci_device_suspend,
	.resume			= ahci_pci_device_resume,
738
#endif
L
Linus Torvalds 已提交
739 740
};

741 742 743 744 745
static int ahci_em_messages = 1;
module_param(ahci_em_messages, int, 0444);
/* add other LED protocol types when they become supported */
MODULE_PARM_DESC(ahci_em_messages,
	"Set AHCI Enclosure Management Message type (0 = disabled, 1 = LED");
L
Linus Torvalds 已提交
746

747 748 749 750 751 752 753 754 755
#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
static int marvell_enable;
#else
static int marvell_enable = 1;
#endif
module_param(marvell_enable, int, 0644);
MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");


756 757 758 759 760
static inline int ahci_nr_ports(u32 cap)
{
	return (cap & 0x1f) + 1;
}

761 762
static inline void __iomem *__ahci_port_base(struct ata_host *host,
					     unsigned int port_no)
L
Linus Torvalds 已提交
763
{
764 765
	struct ahci_host_priv *hpriv = host->private_data;
	void __iomem *mmio = hpriv->mmio;
766

767 768 769 770 771 772
	return mmio + 0x100 + (port_no * 0x80);
}

static inline void __iomem *ahci_port_base(struct ata_port *ap)
{
	return __ahci_port_base(ap->host, ap->port_no);
L
Linus Torvalds 已提交
773 774
}

775 776
static void ahci_enable_ahci(void __iomem *mmio)
{
777
	int i;
778 779 780 781
	u32 tmp;

	/* turn on AHCI_EN */
	tmp = readl(mmio + HOST_CTL);
782 783 784 785 786 787 788
	if (tmp & HOST_AHCI_EN)
		return;

	/* Some controllers need AHCI_EN to be written multiple times.
	 * Try a few times before giving up.
	 */
	for (i = 0; i < 5; i++) {
789 790 791
		tmp |= HOST_AHCI_EN;
		writel(tmp, mmio + HOST_CTL);
		tmp = readl(mmio + HOST_CTL);	/* flush && sanity check */
792 793 794
		if (tmp & HOST_AHCI_EN)
			return;
		msleep(10);
795
	}
796 797

	WARN_ON(1);
798 799
}

800 801 802 803 804 805 806 807 808 809
static ssize_t ahci_show_host_caps(struct device *dev,
				   struct device_attribute *attr, char *buf)
{
	struct Scsi_Host *shost = class_to_shost(dev);
	struct ata_port *ap = ata_shost_to_port(shost);
	struct ahci_host_priv *hpriv = ap->host->private_data;

	return sprintf(buf, "%x\n", hpriv->cap);
}

810 811 812 813 814 815 816 817 818 819
static ssize_t ahci_show_host_cap2(struct device *dev,
				   struct device_attribute *attr, char *buf)
{
	struct Scsi_Host *shost = class_to_shost(dev);
	struct ata_port *ap = ata_shost_to_port(shost);
	struct ahci_host_priv *hpriv = ap->host->private_data;

	return sprintf(buf, "%x\n", hpriv->cap2);
}

820 821 822 823 824
static ssize_t ahci_show_host_version(struct device *dev,
				   struct device_attribute *attr, char *buf)
{
	struct Scsi_Host *shost = class_to_shost(dev);
	struct ata_port *ap = ata_shost_to_port(shost);
825 826
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *mmio = hpriv->mmio;
827 828 829 830 831 832 833 834 835 836 837 838 839 840

	return sprintf(buf, "%x\n", readl(mmio + HOST_VERSION));
}

static ssize_t ahci_show_port_cmd(struct device *dev,
				  struct device_attribute *attr, char *buf)
{
	struct Scsi_Host *shost = class_to_shost(dev);
	struct ata_port *ap = ata_shost_to_port(shost);
	void __iomem *port_mmio = ahci_port_base(ap);

	return sprintf(buf, "%x\n", readl(port_mmio + PORT_CMD));
}

841 842
/**
 *	ahci_save_initial_config - Save and fixup initial config values
843 844
 *	@pdev: target PCI device
 *	@hpriv: host private area to store config values
845 846 847 848 849 850 851 852 853 854 855
 *
 *	Some registers containing configuration info might be setup by
 *	BIOS and might be cleared on reset.  This function saves the
 *	initial values of those registers into @hpriv such that they
 *	can be restored after controller reset.
 *
 *	If inconsistent, config values are fixed up by this function.
 *
 *	LOCKING:
 *	None.
 */
856 857
static void ahci_save_initial_config(struct pci_dev *pdev,
				     struct ahci_host_priv *hpriv)
858
{
859
	void __iomem *mmio = hpriv->mmio;
860
	u32 cap, cap2, vers, port_map;
861
	int i;
862
	int mv;
863

864 865 866
	/* make sure AHCI mode is enabled before accessing CAP */
	ahci_enable_ahci(mmio);

867 868 869 870 871 872
	/* Values prefixed with saved_ are written back to host after
	 * reset.  Values without are used for driver operation.
	 */
	hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
	hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);

873 874 875 876 877 878 879 880
	/* CAP2 register is only defined for AHCI 1.2 and later */
	vers = readl(mmio + HOST_VERSION);
	if ((vers >> 16) > 1 ||
	   ((vers >> 16) == 1 && (vers & 0xFFFF) >= 0x200))
		hpriv->saved_cap2 = cap2 = readl(mmio + HOST_CAP2);
	else
		hpriv->saved_cap2 = cap2 = 0;

881
	/* some chips have errata preventing 64bit use */
882
	if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
T
Tejun Heo 已提交
883 884 885 886 887
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do 64bit DMA, forcing 32bit\n");
		cap &= ~HOST_CAP_64;
	}

888
	if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
889 890 891 892 893
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do NCQ, turning off CAP_NCQ\n");
		cap &= ~HOST_CAP_NCQ;
	}

T
Tejun Heo 已提交
894 895 896 897 898 899
	if (!(cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_YES_NCQ)) {
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can do NCQ, turning on CAP_NCQ\n");
		cap |= HOST_CAP_NCQ;
	}

900
	if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
T
Tejun Heo 已提交
901 902 903 904 905
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do PMP, turning off CAP_PMP\n");
		cap &= ~HOST_CAP_PMP;
	}

906 907 908 909 910 911
	if ((cap & HOST_CAP_SNTF) && (hpriv->flags & AHCI_HFLAG_NO_SNTF)) {
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do SNTF, turning off CAP_SNTF\n");
		cap &= ~HOST_CAP_SNTF;
	}

T
Tejun Heo 已提交
912 913 914 915 916 917 918 919
	if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361 &&
	    port_map != 1) {
		dev_printk(KERN_INFO, &pdev->dev,
			   "JMB361 has only one port, port_map 0x%x -> 0x%x\n",
			   port_map, 1);
		port_map = 1;
	}

920 921 922 923 924
	/*
	 * Temporary Marvell 6145 hack: PATA port presence
	 * is asserted through the standard AHCI port
	 * presence register, as bit 4 (counting from 0)
	 */
925
	if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
926 927 928 929
		if (pdev->device == 0x6121)
			mv = 0x3;
		else
			mv = 0xf;
930 931
		dev_printk(KERN_ERR, &pdev->dev,
			   "MV_AHCI HACK: port_map %x -> %x\n",
932 933
			   port_map,
			   port_map & mv);
934 935
		dev_printk(KERN_ERR, &pdev->dev,
			  "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
936

937
		port_map &= mv;
938 939
	}

940
	/* cross check port_map and cap.n_ports */
T
Tejun Heo 已提交
941
	if (port_map) {
T
Tejun Heo 已提交
942
		int map_ports = 0;
943

T
Tejun Heo 已提交
944 945 946
		for (i = 0; i < AHCI_MAX_PORTS; i++)
			if (port_map & (1 << i))
				map_ports++;
947

T
Tejun Heo 已提交
948 949
		/* If PI has more ports than n_ports, whine, clear
		 * port_map and let it be generated from n_ports.
950
		 */
T
Tejun Heo 已提交
951
		if (map_ports > ahci_nr_ports(cap)) {
952
			dev_printk(KERN_WARNING, &pdev->dev,
T
Tejun Heo 已提交
953 954 955
				   "implemented port map (0x%x) contains more "
				   "ports than nr_ports (%u), using nr_ports\n",
				   port_map, ahci_nr_ports(cap));
T
Tejun Heo 已提交
956 957 958 959 960 961
			port_map = 0;
		}
	}

	/* fabricate port_map from cap.nr_ports */
	if (!port_map) {
962
		port_map = (1 << ahci_nr_ports(cap)) - 1;
T
Tejun Heo 已提交
963 964 965 966 967
		dev_printk(KERN_WARNING, &pdev->dev,
			   "forcing PORTS_IMPL to 0x%x\n", port_map);

		/* write the fixed up value to the PI register */
		hpriv->saved_port_map = port_map;
968 969
	}

970 971
	/* record values to use during operation */
	hpriv->cap = cap;
972
	hpriv->cap2 = cap2;
973 974 975 976 977
	hpriv->port_map = port_map;
}

/**
 *	ahci_restore_initial_config - Restore initial config
978
 *	@host: target ATA host
979 980 981 982 983 984
 *
 *	Restore initial config stored by ahci_save_initial_config().
 *
 *	LOCKING:
 *	None.
 */
985
static void ahci_restore_initial_config(struct ata_host *host)
986
{
987
	struct ahci_host_priv *hpriv = host->private_data;
988
	void __iomem *mmio = hpriv->mmio;
989

990
	writel(hpriv->saved_cap, mmio + HOST_CAP);
991 992
	if (hpriv->saved_cap2)
		writel(hpriv->saved_cap2, mmio + HOST_CAP2);
993 994 995 996
	writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
	(void) readl(mmio + HOST_PORTS_IMPL);	/* flush */
}

T
Tejun Heo 已提交
997
static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
L
Linus Torvalds 已提交
998
{
T
Tejun Heo 已提交
999 1000 1001 1002 1003 1004 1005 1006
	static const int offset[] = {
		[SCR_STATUS]		= PORT_SCR_STAT,
		[SCR_CONTROL]		= PORT_SCR_CTL,
		[SCR_ERROR]		= PORT_SCR_ERR,
		[SCR_ACTIVE]		= PORT_SCR_ACT,
		[SCR_NOTIFICATION]	= PORT_SCR_NTF,
	};
	struct ahci_host_priv *hpriv = ap->host->private_data;
L
Linus Torvalds 已提交
1007

T
Tejun Heo 已提交
1008 1009 1010
	if (sc_reg < ARRAY_SIZE(offset) &&
	    (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
		return offset[sc_reg];
1011
	return 0;
L
Linus Torvalds 已提交
1012 1013
}

T
Tejun Heo 已提交
1014
static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
L
Linus Torvalds 已提交
1015
{
T
Tejun Heo 已提交
1016 1017
	void __iomem *port_mmio = ahci_port_base(link->ap);
	int offset = ahci_scr_offset(link->ap, sc_reg);
T
Tejun Heo 已提交
1018 1019 1020 1021

	if (offset) {
		*val = readl(port_mmio + offset);
		return 0;
L
Linus Torvalds 已提交
1022
	}
T
Tejun Heo 已提交
1023 1024
	return -EINVAL;
}
L
Linus Torvalds 已提交
1025

T
Tejun Heo 已提交
1026
static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
T
Tejun Heo 已提交
1027
{
T
Tejun Heo 已提交
1028 1029
	void __iomem *port_mmio = ahci_port_base(link->ap);
	int offset = ahci_scr_offset(link->ap, sc_reg);
T
Tejun Heo 已提交
1030 1031 1032 1033 1034 1035

	if (offset) {
		writel(val, port_mmio + offset);
		return 0;
	}
	return -EINVAL;
L
Linus Torvalds 已提交
1036 1037
}

1038
static void ahci_start_engine(struct ata_port *ap)
1039
{
1040
	void __iomem *port_mmio = ahci_port_base(ap);
1041 1042
	u32 tmp;

1043
	/* start DMA */
1044
	tmp = readl(port_mmio + PORT_CMD);
1045 1046 1047 1048 1049
	tmp |= PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);
	readl(port_mmio + PORT_CMD); /* flush */
}

1050
static int ahci_stop_engine(struct ata_port *ap)
1051
{
1052
	void __iomem *port_mmio = ahci_port_base(ap);
1053 1054 1055 1056
	u32 tmp;

	tmp = readl(port_mmio + PORT_CMD);

1057
	/* check if the HBA is idle */
1058 1059 1060
	if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
		return 0;

1061
	/* setting HBA to idle */
1062 1063 1064
	tmp &= ~PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);

1065
	/* wait for engine to stop. This could be as long as 500 msec */
1066
	tmp = ata_wait_register(port_mmio + PORT_CMD,
1067
				PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
1068
	if (tmp & PORT_CMD_LIST_ON)
1069 1070 1071 1072 1073
		return -EIO;

	return 0;
}

1074
static void ahci_start_fis_rx(struct ata_port *ap)
1075
{
1076 1077 1078
	void __iomem *port_mmio = ahci_port_base(ap);
	struct ahci_host_priv *hpriv = ap->host->private_data;
	struct ahci_port_priv *pp = ap->private_data;
1079 1080 1081
	u32 tmp;

	/* set FIS registers */
1082 1083 1084 1085
	if (hpriv->cap & HOST_CAP_64)
		writel((pp->cmd_slot_dma >> 16) >> 16,
		       port_mmio + PORT_LST_ADDR_HI);
	writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
1086

1087 1088 1089 1090
	if (hpriv->cap & HOST_CAP_64)
		writel((pp->rx_fis_dma >> 16) >> 16,
		       port_mmio + PORT_FIS_ADDR_HI);
	writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
1091 1092 1093 1094 1095 1096 1097 1098 1099 1100

	/* enable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* flush */
	readl(port_mmio + PORT_CMD);
}

1101
static int ahci_stop_fis_rx(struct ata_port *ap)
1102
{
1103
	void __iomem *port_mmio = ahci_port_base(ap);
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
	u32 tmp;

	/* disable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp &= ~PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* wait for completion, spec says 500ms, give it 1000 */
	tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
				PORT_CMD_FIS_ON, 10, 1000);
	if (tmp & PORT_CMD_FIS_ON)
		return -EBUSY;

	return 0;
}

1120
static void ahci_power_up(struct ata_port *ap)
1121
{
1122 1123
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
1124 1125 1126 1127 1128
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;

	/* spin up device */
1129
	if (hpriv->cap & HOST_CAP_SSS) {
1130 1131 1132 1133 1134 1135 1136 1137
		cmd |= PORT_CMD_SPIN_UP;
		writel(cmd, port_mmio + PORT_CMD);
	}

	/* wake up link */
	writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
}

1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
static void ahci_disable_alpm(struct ata_port *ap)
{
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
	u32 cmd;
	struct ahci_port_priv *pp = ap->private_data;

	/* IPM bits should be disabled by libata-core */
	/* get the existing command bits */
	cmd = readl(port_mmio + PORT_CMD);

	/* disable ALPM and ASP */
	cmd &= ~PORT_CMD_ASP;
	cmd &= ~PORT_CMD_ALPE;

	/* force the interface back to active */
	cmd |= PORT_CMD_ICC_ACTIVE;

	/* write out new cmd value */
	writel(cmd, port_mmio + PORT_CMD);
	cmd = readl(port_mmio + PORT_CMD);

	/* wait 10ms to be sure we've come out of any low power state */
	msleep(10);

	/* clear out any PhyRdy stuff from interrupt status */
	writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT);

	/* go ahead and clean out PhyRdy Change from Serror too */
T
Tejun Heo 已提交
1167
	ahci_scr_write(&ap->link, SCR_ERROR, ((1 << 16) | (1 << 18)));
1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261

	/*
 	 * Clear flag to indicate that we should ignore all PhyRdy
 	 * state changes
 	 */
	hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG;

	/*
 	 * Enable interrupts on Phy Ready.
 	 */
	pp->intr_mask |= PORT_IRQ_PHYRDY;
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);

	/*
 	 * don't change the link pm policy - we can be called
 	 * just to turn of link pm temporarily
 	 */
}

static int ahci_enable_alpm(struct ata_port *ap,
	enum link_pm policy)
{
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
	u32 cmd;
	struct ahci_port_priv *pp = ap->private_data;
	u32 asp;

	/* Make sure the host is capable of link power management */
	if (!(hpriv->cap & HOST_CAP_ALPM))
		return -EINVAL;

	switch (policy) {
	case MAX_PERFORMANCE:
	case NOT_AVAILABLE:
		/*
 		 * if we came here with NOT_AVAILABLE,
 		 * it just means this is the first time we
 		 * have tried to enable - default to max performance,
 		 * and let the user go to lower power modes on request.
 		 */
		ahci_disable_alpm(ap);
		return 0;
	case MIN_POWER:
		/* configure HBA to enter SLUMBER */
		asp = PORT_CMD_ASP;
		break;
	case MEDIUM_POWER:
		/* configure HBA to enter PARTIAL */
		asp = 0;
		break;
	default:
		return -EINVAL;
	}

	/*
 	 * Disable interrupts on Phy Ready. This keeps us from
 	 * getting woken up due to spurious phy ready interrupts
	 * TBD - Hot plug should be done via polling now, is
	 * that even supported?
 	 */
	pp->intr_mask &= ~PORT_IRQ_PHYRDY;
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);

	/*
 	 * Set a flag to indicate that we should ignore all PhyRdy
 	 * state changes since these can happen now whenever we
 	 * change link state
 	 */
	hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG;

	/* get the existing command bits */
	cmd = readl(port_mmio + PORT_CMD);

	/*
 	 * Set ASP based on Policy
 	 */
	cmd |= asp;

	/*
 	 * Setting this bit will instruct the HBA to aggressively
 	 * enter a lower power link state when it's appropriate and
 	 * based on the value set above for ASP
 	 */
	cmd |= PORT_CMD_ALPE;

	/* write out new cmd value */
	writel(cmd, port_mmio + PORT_CMD);
	cmd = readl(port_mmio + PORT_CMD);

	/* IPM bits should be set by libata-core */
	return 0;
}

1262
#ifdef CONFIG_PM
1263
static void ahci_power_down(struct ata_port *ap)
1264
{
1265 1266
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
1267 1268
	u32 cmd, scontrol;

1269
	if (!(hpriv->cap & HOST_CAP_SSS))
1270
		return;
1271

1272 1273 1274 1275
	/* put device into listen mode, first set PxSCTL.DET to 0 */
	scontrol = readl(port_mmio + PORT_SCR_CTL);
	scontrol &= ~0xf;
	writel(scontrol, port_mmio + PORT_SCR_CTL);
1276

1277 1278 1279 1280
	/* then set PxCMD.SUD to 0 */
	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
	cmd &= ~PORT_CMD_SPIN_UP;
	writel(cmd, port_mmio + PORT_CMD);
1281
}
1282
#endif
1283

1284
static void ahci_start_port(struct ata_port *ap)
1285
{
1286 1287 1288
	struct ahci_port_priv *pp = ap->private_data;
	struct ata_link *link;
	struct ahci_em_priv *emp;
1289 1290
	ssize_t rc;
	int i;
1291

1292
	/* enable FIS reception */
1293
	ahci_start_fis_rx(ap);
1294 1295

	/* enable DMA */
1296
	ahci_start_engine(ap);
1297 1298 1299

	/* turn on LEDs */
	if (ap->flags & ATA_FLAG_EM) {
T
Tejun Heo 已提交
1300
		ata_for_each_link(link, ap, EDGE) {
1301
			emp = &pp->em_priv[link->pmp];
1302 1303

			/* EM Transmit bit maybe busy during init */
T
Tejun Heo 已提交
1304
			for (i = 0; i < EM_MAX_RETRY; i++) {
1305 1306 1307 1308
				rc = ahci_transmit_led_message(ap,
							       emp->led_state,
							       4);
				if (rc == -EBUSY)
T
Tejun Heo 已提交
1309
					msleep(1);
1310 1311 1312
				else
					break;
			}
1313 1314 1315 1316
		}
	}

	if (ap->flags & ATA_FLAG_SW_ACTIVITY)
T
Tejun Heo 已提交
1317
		ata_for_each_link(link, ap, EDGE)
1318 1319
			ahci_init_sw_activity(link);

1320 1321
}

1322
static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
1323 1324 1325 1326
{
	int rc;

	/* disable DMA */
1327
	rc = ahci_stop_engine(ap);
1328 1329 1330 1331 1332 1333
	if (rc) {
		*emsg = "failed to stop engine";
		return rc;
	}

	/* disable FIS reception */
1334
	rc = ahci_stop_fis_rx(ap);
1335 1336 1337 1338 1339 1340 1341 1342
	if (rc) {
		*emsg = "failed stop FIS RX";
		return rc;
	}

	return 0;
}

1343
static int ahci_reset_controller(struct ata_host *host)
1344
{
1345
	struct pci_dev *pdev = to_pci_dev(host->dev);
T
Tejun Heo 已提交
1346
	struct ahci_host_priv *hpriv = host->private_data;
1347
	void __iomem *mmio = hpriv->mmio;
1348
	u32 tmp;
1349

1350 1351 1352
	/* we must be in AHCI mode, before using anything
	 * AHCI-specific, such as HOST_RESET.
	 */
1353
	ahci_enable_ahci(mmio);
1354 1355

	/* global controller reset */
1356 1357 1358 1359 1360 1361
	if (!ahci_skip_host_reset) {
		tmp = readl(mmio + HOST_CTL);
		if ((tmp & HOST_RESET) == 0) {
			writel(tmp | HOST_RESET, mmio + HOST_CTL);
			readl(mmio + HOST_CTL); /* flush */
		}
1362

Z
Zhang Rui 已提交
1363 1364 1365 1366
		/*
		 * to perform host reset, OS should set HOST_RESET
		 * and poll until this bit is read to be "0".
		 * reset must complete within 1 second, or
1367 1368
		 * the hardware should be considered fried.
		 */
Z
Zhang Rui 已提交
1369 1370
		tmp = ata_wait_register(mmio + HOST_CTL, HOST_RESET,
					HOST_RESET, 10, 1000);
1371

1372 1373 1374 1375 1376
		if (tmp & HOST_RESET) {
			dev_printk(KERN_ERR, host->dev,
				   "controller reset failed (0x%x)\n", tmp);
			return -EIO;
		}
1377

1378 1379
		/* turn on AHCI mode */
		ahci_enable_ahci(mmio);
1380

1381 1382 1383 1384 1385 1386 1387
		/* Some registers might be cleared on reset.  Restore
		 * initial values.
		 */
		ahci_restore_initial_config(host);
	} else
		dev_printk(KERN_INFO, host->dev,
			   "skipping global host reset\n");
1388 1389 1390 1391 1392 1393

	if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
		u16 tmp16;

		/* configure PCS */
		pci_read_config_word(pdev, 0x92, &tmp16);
T
Tejun Heo 已提交
1394 1395 1396 1397
		if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
			tmp16 |= hpriv->port_map;
			pci_write_config_word(pdev, 0x92, tmp16);
		}
1398 1399 1400 1401 1402
	}

	return 0;
}

1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
static void ahci_sw_activity(struct ata_link *link)
{
	struct ata_port *ap = link->ap;
	struct ahci_port_priv *pp = ap->private_data;
	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];

	if (!(link->flags & ATA_LFLAG_SW_ACTIVITY))
		return;

	emp->activity++;
	if (!timer_pending(&emp->timer))
		mod_timer(&emp->timer, jiffies + msecs_to_jiffies(10));
}

static void ahci_sw_activity_blink(unsigned long arg)
{
	struct ata_link *link = (struct ata_link *)arg;
	struct ata_port *ap = link->ap;
	struct ahci_port_priv *pp = ap->private_data;
	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
	unsigned long led_message = emp->led_state;
	u32 activity_led_state;
1425
	unsigned long flags;
1426

1427
	led_message &= EM_MSG_LED_VALUE;
1428 1429 1430 1431 1432 1433
	led_message |= ap->port_no | (link->pmp << 8);

	/* check to see if we've had activity.  If so,
	 * toggle state of LED and reset timer.  If not,
	 * turn LED to desired idle state.
	 */
1434
	spin_lock_irqsave(ap->lock, flags);
1435 1436 1437
	if (emp->saved_activity != emp->activity) {
		emp->saved_activity = emp->activity;
		/* get the current LED state */
1438
		activity_led_state = led_message & EM_MSG_LED_VALUE_ON;
1439 1440 1441 1442 1443 1444 1445

		if (activity_led_state)
			activity_led_state = 0;
		else
			activity_led_state = 1;

		/* clear old state */
1446
		led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
1447 1448 1449 1450 1451 1452

		/* toggle state */
		led_message |= (activity_led_state << 16);
		mod_timer(&emp->timer, jiffies + msecs_to_jiffies(100));
	} else {
		/* switch to idle */
1453
		led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
1454 1455 1456
		if (emp->blink_policy == BLINK_OFF)
			led_message |= (1 << 16);
	}
1457
	spin_unlock_irqrestore(ap->lock, flags);
1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477
	ahci_transmit_led_message(ap, led_message, 4);
}

static void ahci_init_sw_activity(struct ata_link *link)
{
	struct ata_port *ap = link->ap;
	struct ahci_port_priv *pp = ap->private_data;
	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];

	/* init activity stats, setup timer */
	emp->saved_activity = emp->activity = 0;
	setup_timer(&emp->timer, ahci_sw_activity_blink, (unsigned long)link);

	/* check our blink policy and set flag for link if it's enabled */
	if (emp->blink_policy)
		link->flags |= ATA_LFLAG_SW_ACTIVITY;
}

static int ahci_reset_em(struct ata_host *host)
{
1478 1479
	struct ahci_host_priv *hpriv = host->private_data;
	void __iomem *mmio = hpriv->mmio;
1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
	u32 em_ctl;

	em_ctl = readl(mmio + HOST_EM_CTL);
	if ((em_ctl & EM_CTL_TM) || (em_ctl & EM_CTL_RST))
		return -EINVAL;

	writel(em_ctl | EM_CTL_RST, mmio + HOST_EM_CTL);
	return 0;
}

static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
					ssize_t size)
{
	struct ahci_host_priv *hpriv = ap->host->private_data;
	struct ahci_port_priv *pp = ap->private_data;
1495
	void __iomem *mmio = hpriv->mmio;
1496 1497
	u32 em_ctl;
	u32 message[] = {0, 0};
L
Linus Torvalds 已提交
1498
	unsigned long flags;
1499 1500 1501 1502
	int pmp;
	struct ahci_em_priv *emp;

	/* get the slot number from the message */
1503
	pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
T
Tejun Heo 已提交
1504
	if (pmp < EM_MAX_SLOTS)
1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517
		emp = &pp->em_priv[pmp];
	else
		return -EINVAL;

	spin_lock_irqsave(ap->lock, flags);

	/*
	 * if we are still busy transmitting a previous message,
	 * do not allow
	 */
	em_ctl = readl(mmio + HOST_EM_CTL);
	if (em_ctl & EM_CTL_TM) {
		spin_unlock_irqrestore(ap->lock, flags);
1518
		return -EBUSY;
1519 1520 1521 1522 1523 1524 1525 1526 1527
	}

	/*
	 * create message header - this is all zero except for
	 * the message size, which is 4 bytes.
	 */
	message[0] |= (4 << 8);

	/* ignore 0:4 of byte zero, fill in port info yourself */
1528
	message[1] = ((state & ~EM_MSG_LED_HBA_PORT) | ap->port_no);
1529 1530 1531 1532 1533 1534

	/* write message to EM_LOC */
	writel(message[0], mmio + hpriv->em_loc);
	writel(message[1], mmio + hpriv->em_loc+4);

	/* save off new led state for port/slot */
1535
	emp->led_state = state;
1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552

	/*
	 * tell hardware to transmit the message
	 */
	writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);

	spin_unlock_irqrestore(ap->lock, flags);
	return size;
}

static ssize_t ahci_led_show(struct ata_port *ap, char *buf)
{
	struct ahci_port_priv *pp = ap->private_data;
	struct ata_link *link;
	struct ahci_em_priv *emp;
	int rc = 0;

T
Tejun Heo 已提交
1553
	ata_for_each_link(link, ap, EDGE) {
1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
		emp = &pp->em_priv[link->pmp];
		rc += sprintf(buf, "%lx\n", emp->led_state);
	}
	return rc;
}

static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
				size_t size)
{
	int state;
	int pmp;
	struct ahci_port_priv *pp = ap->private_data;
	struct ahci_em_priv *emp;

	state = simple_strtoul(buf, NULL, 0);

	/* get the slot number from the message */
1571
	pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
T
Tejun Heo 已提交
1572
	if (pmp < EM_MAX_SLOTS)
1573 1574 1575 1576 1577 1578 1579 1580 1581
		emp = &pp->em_priv[pmp];
	else
		return -EINVAL;

	/* mask off the activity bits if we are in sw_activity
	 * mode, user should turn off sw_activity before setting
	 * activity led through em_message
	 */
	if (emp->blink_policy)
1582
		state &= ~EM_MSG_LED_VALUE_ACTIVITY;
1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600

	return ahci_transmit_led_message(ap, state, size);
}

static ssize_t ahci_activity_store(struct ata_device *dev, enum sw_activity val)
{
	struct ata_link *link = dev->link;
	struct ata_port *ap = link->ap;
	struct ahci_port_priv *pp = ap->private_data;
	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
	u32 port_led_state = emp->led_state;

	/* save the desired Activity LED behavior */
	if (val == OFF) {
		/* clear LFLAG */
		link->flags &= ~(ATA_LFLAG_SW_ACTIVITY);

		/* set the LED to OFF */
1601
		port_led_state &= EM_MSG_LED_VALUE_OFF;
1602 1603 1604 1605 1606 1607
		port_led_state |= (ap->port_no | (link->pmp << 8));
		ahci_transmit_led_message(ap, port_led_state, 4);
	} else {
		link->flags |= ATA_LFLAG_SW_ACTIVITY;
		if (val == BLINK_OFF) {
			/* set LED to ON for idle */
1608
			port_led_state &= EM_MSG_LED_VALUE_OFF;
1609
			port_led_state |= (ap->port_no | (link->pmp << 8));
1610
			port_led_state |= EM_MSG_LED_VALUE_ON; /* check this */
1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
			ahci_transmit_led_message(ap, port_led_state, 4);
		}
	}
	emp->blink_policy = val;
	return 0;
}

static ssize_t ahci_activity_show(struct ata_device *dev, char *buf)
{
	struct ata_link *link = dev->link;
	struct ata_port *ap = link->ap;
	struct ahci_port_priv *pp = ap->private_data;
	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];

	/* display the saved value of activity behavior for this
	 * disk.
	 */
	return sprintf(buf, "%d\n", emp->blink_policy);
}

1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658
static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
			   int port_no, void __iomem *mmio,
			   void __iomem *port_mmio)
{
	const char *emsg = NULL;
	int rc;
	u32 tmp;

	/* make sure port is not active */
	rc = ahci_deinit_port(ap, &emsg);
	if (rc)
		dev_printk(KERN_WARNING, &pdev->dev,
			   "%s (%d)\n", emsg, rc);

	/* clear SError */
	tmp = readl(port_mmio + PORT_SCR_ERR);
	VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
	writel(tmp, port_mmio + PORT_SCR_ERR);

	/* clear port IRQ */
	tmp = readl(port_mmio + PORT_IRQ_STAT);
	VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
	if (tmp)
		writel(tmp, port_mmio + PORT_IRQ_STAT);

	writel(1 << port_no, mmio + HOST_IRQ_STAT);
}

1659
static void ahci_init_controller(struct ata_host *host)
1660
{
1661
	struct ahci_host_priv *hpriv = host->private_data;
1662
	struct pci_dev *pdev = to_pci_dev(host->dev);
1663
	void __iomem *mmio = hpriv->mmio;
1664
	int i;
1665
	void __iomem *port_mmio;
1666
	u32 tmp;
1667
	int mv;
1668

1669
	if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
1670 1671 1672 1673 1674
		if (pdev->device == 0x6121)
			mv = 2;
		else
			mv = 4;
		port_mmio = __ahci_port_base(host, mv);
1675 1676 1677 1678 1679 1680 1681 1682 1683 1684

		writel(0, port_mmio + PORT_IRQ_MASK);

		/* clear port IRQ */
		tmp = readl(port_mmio + PORT_IRQ_STAT);
		VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
		if (tmp)
			writel(tmp, port_mmio + PORT_IRQ_STAT);
	}

1685 1686
	for (i = 0; i < host->n_ports; i++) {
		struct ata_port *ap = host->ports[i];
1687

1688
		port_mmio = ahci_port_base(ap);
1689
		if (ata_port_is_dummy(ap))
1690 1691
			continue;

1692
		ahci_port_init(pdev, ap, i, mmio, port_mmio);
1693 1694 1695 1696 1697 1698 1699 1700 1701
	}

	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
	writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
}

1702 1703 1704 1705
static void ahci_dev_config(struct ata_device *dev)
{
	struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;

1706
	if (hpriv->flags & AHCI_HFLAG_SECT255) {
1707
		dev->max_sectors = 255;
1708 1709 1710
		ata_dev_printk(dev, KERN_INFO,
			       "SB600 AHCI: limiting to 255 sectors per cmd\n");
	}
1711 1712
}

1713
static unsigned int ahci_dev_classify(struct ata_port *ap)
L
Linus Torvalds 已提交
1714
{
1715
	void __iomem *port_mmio = ahci_port_base(ap);
L
Linus Torvalds 已提交
1716
	struct ata_taskfile tf;
1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727
	u32 tmp;

	tmp = readl(port_mmio + PORT_SIG);
	tf.lbah		= (tmp >> 24)	& 0xff;
	tf.lbam		= (tmp >> 16)	& 0xff;
	tf.lbal		= (tmp >> 8)	& 0xff;
	tf.nsect	= (tmp)		& 0xff;

	return ata_dev_classify(&tf);
}

T
Tejun Heo 已提交
1728 1729
static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
			       u32 opts)
1730
{
T
Tejun Heo 已提交
1731 1732 1733 1734 1735 1736 1737 1738
	dma_addr_t cmd_tbl_dma;

	cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;

	pp->cmd_slot[tag].opts = cpu_to_le32(opts);
	pp->cmd_slot[tag].status = 0;
	pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
	pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
1739 1740
}

1741
static int ahci_kick_engine(struct ata_port *ap)
T
Tejun Heo 已提交
1742
{
1743
	void __iomem *port_mmio = ahci_port_base(ap);
J
Jeff Garzik 已提交
1744
	struct ahci_host_priv *hpriv = ap->host->private_data;
1745
	u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1746
	u32 tmp;
1747
	int busy, rc;
1748

1749 1750 1751 1752 1753
	/* stop engine */
	rc = ahci_stop_engine(ap);
	if (rc)
		goto out_restart;

1754 1755 1756 1757 1758
	/* need to do CLO?
	 * always do CLO if PMP is attached (AHCI-1.3 9.2)
	 */
	busy = status & (ATA_BUSY | ATA_DRQ);
	if (!busy && !sata_pmp_attached(ap)) {
1759 1760 1761 1762 1763 1764 1765 1766
		rc = 0;
		goto out_restart;
	}

	if (!(hpriv->cap & HOST_CAP_CLO)) {
		rc = -EOPNOTSUPP;
		goto out_restart;
	}
1767

1768
	/* perform CLO */
1769 1770 1771 1772
	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_CLO;
	writel(tmp, port_mmio + PORT_CMD);

1773
	rc = 0;
1774 1775 1776
	tmp = ata_wait_register(port_mmio + PORT_CMD,
				PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
	if (tmp & PORT_CMD_CLO)
1777
		rc = -EIO;
1778

1779 1780 1781 1782
	/* restart engine */
 out_restart:
	ahci_start_engine(ap);
	return rc;
1783 1784
}

1785 1786 1787
static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
				struct ata_taskfile *tf, int is_cmd, u16 flags,
				unsigned long timeout_msec)
1788
{
1789
	const u32 cmd_fis_len = 5; /* five dwords */
T
Tejun Heo 已提交
1790
	struct ahci_port_priv *pp = ap->private_data;
1791
	void __iomem *port_mmio = ahci_port_base(ap);
1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
	u8 *fis = pp->cmd_tbl;
	u32 tmp;

	/* prep the command */
	ata_tf_to_fis(tf, pmp, is_cmd, fis);
	ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));

	/* issue & wait */
	writel(1, port_mmio + PORT_CMD_ISSUE);

	if (timeout_msec) {
		tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
					1, timeout_msec);
		if (tmp & 0x1) {
1806
			ahci_kick_engine(ap);
1807 1808 1809 1810 1811 1812 1813 1814
			return -EBUSY;
		}
	} else
		readl(port_mmio + PORT_CMD_ISSUE);	/* flush */

	return 0;
}

1815 1816 1817
static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
			     int pmp, unsigned long deadline,
			     int (*check_ready)(struct ata_link *link))
1818
{
T
Tejun Heo 已提交
1819
	struct ata_port *ap = link->ap;
1820
	struct ahci_host_priv *hpriv = ap->host->private_data;
T
Tejun Heo 已提交
1821
	const char *reason = NULL;
1822
	unsigned long now, msecs;
T
Tejun Heo 已提交
1823 1824 1825 1826 1827 1828
	struct ata_taskfile tf;
	int rc;

	DPRINTK("ENTER\n");

	/* prepare for SRST (AHCI-1.1 10.4.1) */
1829
	rc = ahci_kick_engine(ap);
T
Tejun Heo 已提交
1830
	if (rc && rc != -EOPNOTSUPP)
T
Tejun Heo 已提交
1831
		ata_link_printk(link, KERN_WARNING,
T
Tejun Heo 已提交
1832
				"failed to reset engine (errno=%d)\n", rc);
T
Tejun Heo 已提交
1833

T
Tejun Heo 已提交
1834
	ata_tf_init(link->device, &tf);
T
Tejun Heo 已提交
1835 1836

	/* issue the first D2H Register FIS */
1837 1838 1839 1840 1841
	msecs = 0;
	now = jiffies;
	if (time_after(now, deadline))
		msecs = jiffies_to_msecs(deadline - now);

T
Tejun Heo 已提交
1842
	tf.ctl |= ATA_SRST;
1843
	if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
1844
				 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
T
Tejun Heo 已提交
1845 1846 1847 1848 1849 1850 1851 1852 1853 1854
		rc = -EIO;
		reason = "1st FIS failed";
		goto fail;
	}

	/* spec says at least 5us, but be generous and sleep for 1ms */
	msleep(1);

	/* issue the second D2H Register FIS */
	tf.ctl &= ~ATA_SRST;
1855
	ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
T
Tejun Heo 已提交
1856

1857
	/* wait for link to become ready */
1858
	rc = ata_wait_after_reset(link, deadline, check_ready);
1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869
	if (rc == -EBUSY && hpriv->flags & AHCI_HFLAG_SRST_TOUT_IS_OFFLINE) {
		/*
		 * Workaround for cases where link online status can't
		 * be trusted.  Treat device readiness timeout as link
		 * offline.
		 */
		ata_link_printk(link, KERN_INFO,
				"device not ready, treating as offline\n");
		*class = ATA_DEV_NONE;
	} else if (rc) {
		/* link occupied, -ENODEV too is an error */
T
Tejun Heo 已提交
1870 1871
		reason = "device not ready";
		goto fail;
1872 1873
	} else
		*class = ahci_dev_classify(ap);
T
Tejun Heo 已提交
1874 1875 1876 1877 1878

	DPRINTK("EXIT, class=%u\n", *class);
	return 0;

 fail:
T
Tejun Heo 已提交
1879
	ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
T
Tejun Heo 已提交
1880 1881 1882
	return rc;
}

1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939
static int ahci_check_ready(struct ata_link *link)
{
	void __iomem *port_mmio = ahci_port_base(link->ap);
	u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;

	return ata_check_ready(status);
}

static int ahci_softreset(struct ata_link *link, unsigned int *class,
			  unsigned long deadline)
{
	int pmp = sata_srst_pmp(link);

	DPRINTK("ENTER\n");

	return ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready);
}

static int ahci_sb600_check_ready(struct ata_link *link)
{
	void __iomem *port_mmio = ahci_port_base(link->ap);
	u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
	u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);

	/*
	 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
	 * which can save timeout delay.
	 */
	if (irq_status & PORT_IRQ_BAD_PMP)
		return -EIO;

	return ata_check_ready(status);
}

static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline)
{
	struct ata_port *ap = link->ap;
	void __iomem *port_mmio = ahci_port_base(ap);
	int pmp = sata_srst_pmp(link);
	int rc;
	u32 irq_sts;

	DPRINTK("ENTER\n");

	rc = ahci_do_softreset(link, class, pmp, deadline,
			       ahci_sb600_check_ready);

	/*
	 * Soft reset fails on some ATI chips with IPMS set when PMP
	 * is enabled but SATA HDD/ODD is connected to SATA port,
	 * do soft reset again to port 0.
	 */
	if (rc == -EIO) {
		irq_sts = readl(port_mmio + PORT_IRQ_STAT);
		if (irq_sts & PORT_IRQ_BAD_PMP) {
			ata_link_printk(link, KERN_WARNING,
1940 1941
					"applying SB600 PMP SRST workaround "
					"and retrying\n");
1942 1943 1944 1945 1946 1947 1948 1949
			rc = ahci_do_softreset(link, class, 0, deadline,
					       ahci_check_ready);
		}
	}

	return rc;
}

T
Tejun Heo 已提交
1950
static int ahci_hardreset(struct ata_link *link, unsigned int *class,
1951
			  unsigned long deadline)
1952
{
1953
	const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
T
Tejun Heo 已提交
1954
	struct ata_port *ap = link->ap;
1955 1956 1957
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
	struct ata_taskfile tf;
1958
	bool online;
1959 1960 1961
	int rc;

	DPRINTK("ENTER\n");
L
Linus Torvalds 已提交
1962

1963
	ahci_stop_engine(ap);
1964 1965

	/* clear D2H reception area to properly wait for D2H FIS */
T
Tejun Heo 已提交
1966
	ata_tf_init(link->device, &tf);
1967
	tf.command = 0x80;
1968
	ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1969

1970 1971
	rc = sata_link_hardreset(link, timing, deadline, &online,
				 ahci_check_ready);
1972

1973
	ahci_start_engine(ap);
L
Linus Torvalds 已提交
1974

1975
	if (online)
1976
		*class = ahci_dev_classify(ap);
L
Linus Torvalds 已提交
1977

1978 1979 1980 1981
	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
	return rc;
}

T
Tejun Heo 已提交
1982
static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
1983
				 unsigned long deadline)
1984
{
T
Tejun Heo 已提交
1985
	struct ata_port *ap = link->ap;
1986
	bool online;
1987 1988 1989 1990
	int rc;

	DPRINTK("ENTER\n");

1991
	ahci_stop_engine(ap);
1992

T
Tejun Heo 已提交
1993
	rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
1994
				 deadline, &online, NULL);
1995

1996
	ahci_start_engine(ap);
1997 1998 1999 2000 2001 2002

	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);

	/* vt8251 doesn't clear BSY on signature FIS reception,
	 * request follow-up softreset.
	 */
2003
	return online ? -EAGAIN : rc;
2004 2005
}

2006 2007 2008 2009 2010 2011 2012
static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline)
{
	struct ata_port *ap = link->ap;
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
	struct ata_taskfile tf;
2013
	bool online;
2014 2015 2016 2017 2018 2019 2020 2021 2022 2023
	int rc;

	ahci_stop_engine(ap);

	/* clear D2H reception area to properly wait for D2H FIS */
	ata_tf_init(link->device, &tf);
	tf.command = 0x80;
	ata_tf_to_fis(&tf, 0, 0, d2h_fis);

	rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
2024
				 deadline, &online, NULL);
2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040

	ahci_start_engine(ap);

	/* The pseudo configuration device on SIMG4726 attached to
	 * ASUS P5W-DH Deluxe doesn't send signature FIS after
	 * hardreset if no device is attached to the first downstream
	 * port && the pseudo device locks up on SRST w/ PMP==0.  To
	 * work around this, wait for !BSY only briefly.  If BSY isn't
	 * cleared, perform CLO and proceed to IDENTIFY (achieved by
	 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
	 *
	 * Wait for two seconds.  Devices attached to downstream port
	 * which can't process the following IDENTIFY after this will
	 * have to be reset again.  For most cases, this should
	 * suffice while making probing snappish enough.
	 */
2041 2042 2043 2044
	if (online) {
		rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
					  ahci_check_ready);
		if (rc)
2045
			ahci_kick_engine(ap);
2046 2047
	}
	return rc;
2048 2049
}

T
Tejun Heo 已提交
2050
static void ahci_postreset(struct ata_link *link, unsigned int *class)
2051
{
T
Tejun Heo 已提交
2052
	struct ata_port *ap = link->ap;
2053
	void __iomem *port_mmio = ahci_port_base(ap);
2054 2055
	u32 new_tmp, tmp;

2056
	ata_std_postreset(link, class);
2057 2058 2059

	/* Make sure port's ATAPI bit is set appropriately */
	new_tmp = tmp = readl(port_mmio + PORT_CMD);
2060
	if (*class == ATA_DEV_ATAPI)
2061 2062 2063 2064 2065 2066 2067
		new_tmp |= PORT_CMD_ATAPI;
	else
		new_tmp &= ~PORT_CMD_ATAPI;
	if (new_tmp != tmp) {
		writel(new_tmp, port_mmio + PORT_CMD);
		readl(port_mmio + PORT_CMD); /* flush */
	}
L
Linus Torvalds 已提交
2068 2069
}

T
Tejun Heo 已提交
2070
static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
L
Linus Torvalds 已提交
2071
{
2072
	struct scatterlist *sg;
T
Tejun Heo 已提交
2073 2074
	struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
	unsigned int si;
L
Linus Torvalds 已提交
2075 2076 2077 2078 2079 2080

	VPRINTK("ENTER\n");

	/*
	 * Next, the S/G list.
	 */
T
Tejun Heo 已提交
2081
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
2082 2083 2084
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);

T
Tejun Heo 已提交
2085 2086 2087
		ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
		ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
		ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
L
Linus Torvalds 已提交
2088
	}
2089

T
Tejun Heo 已提交
2090
	return si;
L
Linus Torvalds 已提交
2091 2092
}

2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103
static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct ahci_port_priv *pp = ap->private_data;

	if (!sata_pmp_attached(ap) || pp->fbs_enabled)
		return ata_std_qc_defer(qc);
	else
		return sata_pmp_qc_defer_cmd_switch(qc);
}

L
Linus Torvalds 已提交
2104 2105
static void ahci_qc_prep(struct ata_queued_cmd *qc)
{
2106 2107
	struct ata_port *ap = qc->ap;
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
2108
	int is_atapi = ata_is_atapi(qc->tf.protocol);
T
Tejun Heo 已提交
2109
	void *cmd_tbl;
L
Linus Torvalds 已提交
2110 2111
	u32 opts;
	const u32 cmd_fis_len = 5; /* five dwords */
2112
	unsigned int n_elem;
L
Linus Torvalds 已提交
2113 2114 2115 2116 2117

	/*
	 * Fill in command table information.  First, the header,
	 * a SATA Register - Host to Device command FIS.
	 */
T
Tejun Heo 已提交
2118 2119
	cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;

T
Tejun Heo 已提交
2120
	ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
2121
	if (is_atapi) {
T
Tejun Heo 已提交
2122 2123
		memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
		memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
2124
	}
L
Linus Torvalds 已提交
2125

2126 2127
	n_elem = 0;
	if (qc->flags & ATA_QCFLAG_DMAMAP)
T
Tejun Heo 已提交
2128
		n_elem = ahci_fill_sg(qc, cmd_tbl);
L
Linus Torvalds 已提交
2129

2130 2131 2132
	/*
	 * Fill in command slot information.
	 */
T
Tejun Heo 已提交
2133
	opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
2134 2135 2136
	if (qc->tf.flags & ATA_TFLAG_WRITE)
		opts |= AHCI_CMD_WRITE;
	if (is_atapi)
2137
		opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
2138

T
Tejun Heo 已提交
2139
	ahci_fill_cmd_slot(pp, qc->tag, opts);
L
Linus Torvalds 已提交
2140 2141
}

2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166
static void ahci_fbs_dec_intr(struct ata_port *ap)
{
	struct ahci_port_priv *pp = ap->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
	u32 fbs = readl(port_mmio + PORT_FBS);
	int retries = 3;

	DPRINTK("ENTER\n");
	BUG_ON(!pp->fbs_enabled);

	/* time to wait for DEC is not specified by AHCI spec,
	 * add a retry loop for safety.
	 */
	writel(fbs | PORT_FBS_DEC, port_mmio + PORT_FBS);
	fbs = readl(port_mmio + PORT_FBS);
	while ((fbs & PORT_FBS_DEC) && retries--) {
		udelay(1);
		fbs = readl(port_mmio + PORT_FBS);
	}

	if (fbs & PORT_FBS_DEC)
		dev_printk(KERN_ERR, ap->host->dev,
			   "failed to clear device error\n");
}

T
Tejun Heo 已提交
2167
static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
L
Linus Torvalds 已提交
2168
{
2169
	struct ahci_host_priv *hpriv = ap->host->private_data;
T
Tejun Heo 已提交
2170
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
2171 2172 2173 2174
	struct ata_eh_info *host_ehi = &ap->link.eh_info;
	struct ata_link *link = NULL;
	struct ata_queued_cmd *active_qc;
	struct ata_eh_info *active_ehi;
2175
	bool fbs_need_dec = false;
T
Tejun Heo 已提交
2176
	u32 serror;
L
Linus Torvalds 已提交
2177

2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194
	/* determine active link with error */
	if (pp->fbs_enabled) {
		void __iomem *port_mmio = ahci_port_base(ap);
		u32 fbs = readl(port_mmio + PORT_FBS);
		int pmp = fbs >> PORT_FBS_DWE_OFFSET;

		if ((fbs & PORT_FBS_SDE) && (pmp < ap->nr_pmp_links) &&
		    ata_link_online(&ap->pmp_link[pmp])) {
			link = &ap->pmp_link[pmp];
			fbs_need_dec = true;
		}

	} else
		ata_for_each_link(link, ap, EDGE)
			if (ata_link_active(link))
				break;

T
Tejun Heo 已提交
2195 2196 2197 2198 2199 2200 2201 2202 2203
	if (!link)
		link = &ap->link;

	active_qc = ata_qc_from_tag(ap, link->active_tag);
	active_ehi = &link->eh_info;

	/* record irq stat */
	ata_ehi_clear_desc(host_ehi);
	ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
L
Linus Torvalds 已提交
2204

T
Tejun Heo 已提交
2205
	/* AHCI needs SError cleared; otherwise, it might lock up */
T
Tejun Heo 已提交
2206 2207
	ahci_scr_read(&ap->link, SCR_ERROR, &serror);
	ahci_scr_write(&ap->link, SCR_ERROR, serror);
T
Tejun Heo 已提交
2208
	host_ehi->serror |= serror;
T
Tejun Heo 已提交
2209

2210
	/* some controllers set IRQ_IF_ERR on device errors, ignore it */
2211
	if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
2212 2213
		irq_stat &= ~PORT_IRQ_IF_ERR;

2214
	if (irq_stat & PORT_IRQ_TF_ERR) {
T
Tejun Heo 已提交
2215 2216 2217 2218 2219 2220 2221 2222 2223
		/* If qc is active, charge it; otherwise, the active
		 * link.  There's no active qc on NCQ errors.  It will
		 * be determined by EH by reading log page 10h.
		 */
		if (active_qc)
			active_qc->err_mask |= AC_ERR_DEV;
		else
			active_ehi->err_mask |= AC_ERR_DEV;

2224
		if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
T
Tejun Heo 已提交
2225 2226 2227 2228 2229 2230 2231
			host_ehi->serror &= ~SERR_INTERNAL;
	}

	if (irq_stat & PORT_IRQ_UNK_FIS) {
		u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);

		active_ehi->err_mask |= AC_ERR_HSM;
T
Tejun Heo 已提交
2232
		active_ehi->action |= ATA_EH_RESET;
T
Tejun Heo 已提交
2233 2234 2235 2236 2237
		ata_ehi_push_desc(active_ehi,
				  "unknown FIS %08x %08x %08x %08x" ,
				  unk[0], unk[1], unk[2], unk[3]);
	}

T
Tejun Heo 已提交
2238
	if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) {
T
Tejun Heo 已提交
2239
		active_ehi->err_mask |= AC_ERR_HSM;
T
Tejun Heo 已提交
2240
		active_ehi->action |= ATA_EH_RESET;
T
Tejun Heo 已提交
2241
		ata_ehi_push_desc(active_ehi, "incorrect PMP");
2242
	}
T
Tejun Heo 已提交
2243 2244

	if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
T
Tejun Heo 已提交
2245
		host_ehi->err_mask |= AC_ERR_HOST_BUS;
T
Tejun Heo 已提交
2246
		host_ehi->action |= ATA_EH_RESET;
T
Tejun Heo 已提交
2247
		ata_ehi_push_desc(host_ehi, "host bus error");
L
Linus Torvalds 已提交
2248 2249
	}

T
Tejun Heo 已提交
2250
	if (irq_stat & PORT_IRQ_IF_ERR) {
2251 2252 2253 2254 2255 2256 2257
		if (fbs_need_dec)
			active_ehi->err_mask |= AC_ERR_DEV;
		else {
			host_ehi->err_mask |= AC_ERR_ATA_BUS;
			host_ehi->action |= ATA_EH_RESET;
		}

T
Tejun Heo 已提交
2258
		ata_ehi_push_desc(host_ehi, "interface fatal error");
T
Tejun Heo 已提交
2259
	}
L
Linus Torvalds 已提交
2260

T
Tejun Heo 已提交
2261
	if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
T
Tejun Heo 已提交
2262 2263 2264
		ata_ehi_hotplugged(host_ehi);
		ata_ehi_push_desc(host_ehi, "%s",
			irq_stat & PORT_IRQ_CONNECT ?
T
Tejun Heo 已提交
2265 2266 2267 2268
			"connection status changed" : "PHY RDY changed");
	}

	/* okay, let's hand over to EH */
2269

T
Tejun Heo 已提交
2270 2271
	if (irq_stat & PORT_IRQ_FREEZE)
		ata_port_freeze(ap);
2272 2273 2274 2275
	else if (fbs_need_dec) {
		ata_link_abort(link);
		ahci_fbs_dec_intr(ap);
	} else
T
Tejun Heo 已提交
2276
		ata_port_abort(ap);
L
Linus Torvalds 已提交
2277 2278
}

2279
static void ahci_port_intr(struct ata_port *ap)
L
Linus Torvalds 已提交
2280
{
2281
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
2282
	struct ata_eh_info *ehi = &ap->link.eh_info;
2283
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
2284
	struct ahci_host_priv *hpriv = ap->host->private_data;
2285
	int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
2286
	u32 status, qc_active = 0;
2287
	int rc;
L
Linus Torvalds 已提交
2288 2289 2290 2291

	status = readl(port_mmio + PORT_IRQ_STAT);
	writel(status, port_mmio + PORT_IRQ_STAT);

2292 2293 2294 2295
	/* ignore BAD_PMP while resetting */
	if (unlikely(resetting))
		status &= ~PORT_IRQ_BAD_PMP;

2296 2297 2298 2299 2300 2301 2302 2303
	/* If we are getting PhyRdy, this is
 	 * just a power state change, we should
 	 * clear out this, plus the PhyRdy/Comm
 	 * Wake bits from Serror
 	 */
	if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) &&
		(status & PORT_IRQ_PHYRDY)) {
		status &= ~PORT_IRQ_PHYRDY;
T
Tejun Heo 已提交
2304
		ahci_scr_write(&ap->link, SCR_ERROR, ((1 << 16) | (1 << 18)));
2305 2306
	}

T
Tejun Heo 已提交
2307 2308 2309
	if (unlikely(status & PORT_IRQ_ERROR)) {
		ahci_error_intr(ap, status);
		return;
L
Linus Torvalds 已提交
2310 2311
	}

2312
	if (status & PORT_IRQ_SDB_FIS) {
T
Tejun Heo 已提交
2313 2314 2315 2316 2317 2318 2319 2320
		/* If SNotification is available, leave notification
		 * handling to sata_async_notification().  If not,
		 * emulate it by snooping SDB FIS RX area.
		 *
		 * Snooping FIS RX area is probably cheaper than
		 * poking SNotification but some constrollers which
		 * implement SNotification, ICH9 for example, don't
		 * store AN SDB FIS into receive area.
2321
		 */
T
Tejun Heo 已提交
2322
		if (hpriv->cap & HOST_CAP_SNTF)
2323
			sata_async_notification(ap);
T
Tejun Heo 已提交
2324 2325 2326 2327
		else {
			/* If the 'N' bit in word 0 of the FIS is set,
			 * we just received asynchronous notification.
			 * Tell libata about it.
2328 2329 2330 2331
			 *
			 * Lack of SNotification should not appear in
			 * ahci 1.2, so the workaround is unnecessary
			 * when FBS is enabled.
T
Tejun Heo 已提交
2332
			 */
2333 2334 2335 2336 2337 2338 2339 2340
			if (pp->fbs_enabled)
				WARN_ON_ONCE(1);
			else {
				const __le32 *f = pp->rx_fis + RX_FIS_SDB;
				u32 f0 = le32_to_cpu(f[0]);
				if (f0 & (1 << 15))
					sata_async_notification(ap);
			}
T
Tejun Heo 已提交
2341
		}
2342 2343
	}

2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359
	/* pp->active_link is not reliable once FBS is enabled, both
	 * PORT_SCR_ACT and PORT_CMD_ISSUE should be checked because
	 * NCQ and non-NCQ commands may be in flight at the same time.
	 */
	if (pp->fbs_enabled) {
		if (ap->qc_active) {
			qc_active = readl(port_mmio + PORT_SCR_ACT);
			qc_active |= readl(port_mmio + PORT_CMD_ISSUE);
		}
	} else {
		/* pp->active_link is valid iff any command is in flight */
		if (ap->qc_active && pp->active_link->sactive)
			qc_active = readl(port_mmio + PORT_SCR_ACT);
		else
			qc_active = readl(port_mmio + PORT_CMD_ISSUE);
	}
T
Tejun Heo 已提交
2360

2361
	rc = ata_qc_complete_multiple(ap, qc_active);
2362

2363 2364
	/* while resetting, invalid completions are expected */
	if (unlikely(rc < 0 && !resetting)) {
T
Tejun Heo 已提交
2365
		ehi->err_mask |= AC_ERR_HSM;
T
Tejun Heo 已提交
2366
		ehi->action |= ATA_EH_RESET;
T
Tejun Heo 已提交
2367
		ata_port_freeze(ap);
L
Linus Torvalds 已提交
2368 2369 2370
	}
}

2371
static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
L
Linus Torvalds 已提交
2372
{
J
Jeff Garzik 已提交
2373
	struct ata_host *host = dev_instance;
L
Linus Torvalds 已提交
2374 2375
	struct ahci_host_priv *hpriv;
	unsigned int i, handled = 0;
2376
	void __iomem *mmio;
2377
	u32 irq_stat, irq_masked;
L
Linus Torvalds 已提交
2378 2379 2380

	VPRINTK("ENTER\n");

J
Jeff Garzik 已提交
2381
	hpriv = host->private_data;
2382
	mmio = hpriv->mmio;
L
Linus Torvalds 已提交
2383 2384 2385 2386 2387 2388

	/* sigh.  0xffffffff is a valid return from h/w */
	irq_stat = readl(mmio + HOST_IRQ_STAT);
	if (!irq_stat)
		return IRQ_NONE;

2389 2390
	irq_masked = irq_stat & hpriv->port_map;

2391
	spin_lock(&host->lock);
L
Linus Torvalds 已提交
2392

2393
	for (i = 0; i < host->n_ports; i++) {
L
Linus Torvalds 已提交
2394 2395
		struct ata_port *ap;

2396
		if (!(irq_masked & (1 << i)))
2397 2398
			continue;

J
Jeff Garzik 已提交
2399
		ap = host->ports[i];
2400
		if (ap) {
2401
			ahci_port_intr(ap);
2402 2403 2404
			VPRINTK("port %u\n", i);
		} else {
			VPRINTK("port %u (no irq)\n", i);
2405
			if (ata_ratelimit())
J
Jeff Garzik 已提交
2406
				dev_printk(KERN_WARNING, host->dev,
2407
					"interrupt on disabled port %u\n", i);
L
Linus Torvalds 已提交
2408
		}
2409

L
Linus Torvalds 已提交
2410 2411 2412
		handled = 1;
	}

2413 2414 2415 2416 2417 2418 2419 2420 2421
	/* HOST_IRQ_STAT behaves as level triggered latch meaning that
	 * it should be cleared after all the port events are cleared;
	 * otherwise, it will raise a spurious interrupt after each
	 * valid one.  Please read section 10.6.2 of ahci 1.1 for more
	 * information.
	 *
	 * Also, use the unmasked value to clear interrupt as spurious
	 * pending event on a dummy port might cause screaming IRQ.
	 */
2422 2423
	writel(irq_stat, mmio + HOST_IRQ_STAT);

J
Jeff Garzik 已提交
2424
	spin_unlock(&host->lock);
L
Linus Torvalds 已提交
2425 2426 2427 2428 2429 2430

	VPRINTK("EXIT\n");

	return IRQ_RETVAL(handled);
}

2431
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
L
Linus Torvalds 已提交
2432 2433
{
	struct ata_port *ap = qc->ap;
2434
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
2435 2436 2437 2438 2439 2440 2441
	struct ahci_port_priv *pp = ap->private_data;

	/* Keep track of the currently active link.  It will be used
	 * in completion path to determine whether NCQ phase is in
	 * progress.
	 */
	pp->active_link = qc->dev->link;
L
Linus Torvalds 已提交
2442

T
Tejun Heo 已提交
2443 2444
	if (qc->tf.protocol == ATA_PROT_NCQ)
		writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
2445 2446 2447 2448 2449 2450 2451 2452 2453

	if (pp->fbs_enabled && pp->fbs_last_dev != qc->dev->link->pmp) {
		u32 fbs = readl(port_mmio + PORT_FBS);
		fbs &= ~(PORT_FBS_DEV_MASK | PORT_FBS_DEC);
		fbs |= qc->dev->link->pmp << PORT_FBS_DEV_OFFSET;
		writel(fbs, port_mmio + PORT_FBS);
		pp->fbs_last_dev = qc->dev->link->pmp;
	}

T
Tejun Heo 已提交
2454
	writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
L
Linus Torvalds 已提交
2455

2456 2457
	ahci_sw_activity(qc->dev->link);

L
Linus Torvalds 已提交
2458 2459 2460
	return 0;
}

2461 2462 2463 2464 2465
static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
{
	struct ahci_port_priv *pp = qc->ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;

2466 2467 2468
	if (pp->fbs_enabled)
		d2h_fis += qc->dev->link->pmp * AHCI_RX_FIS_SZ;

2469 2470 2471 2472
	ata_tf_from_fis(d2h_fis, &qc->result_tf);
	return true;
}

T
Tejun Heo 已提交
2473 2474
static void ahci_freeze(struct ata_port *ap)
{
2475
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
2476 2477 2478 2479 2480 2481 2482

	/* turn IRQ off */
	writel(0, port_mmio + PORT_IRQ_MASK);
}

static void ahci_thaw(struct ata_port *ap)
{
2483 2484
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *mmio = hpriv->mmio;
2485
	void __iomem *port_mmio = ahci_port_base(ap);
T
Tejun Heo 已提交
2486
	u32 tmp;
2487
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
2488 2489 2490 2491

	/* clear IRQ */
	tmp = readl(port_mmio + PORT_IRQ_STAT);
	writel(tmp, port_mmio + PORT_IRQ_STAT);
2492
	writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
T
Tejun Heo 已提交
2493

2494 2495
	/* turn IRQ back on */
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
T
Tejun Heo 已提交
2496 2497 2498 2499
}

static void ahci_error_handler(struct ata_port *ap)
{
2500
	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
T
Tejun Heo 已提交
2501
		/* restart engine */
2502 2503
		ahci_stop_engine(ap);
		ahci_start_engine(ap);
T
Tejun Heo 已提交
2504 2505
	}

2506
	sata_pmp_error_handler(ap);
2507 2508
}

T
Tejun Heo 已提交
2509 2510 2511 2512
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;

2513 2514
	/* make DMA engine forget about the failed command */
	if (qc->flags & ATA_QCFLAG_FAILED)
2515
		ahci_kick_engine(ap);
T
Tejun Heo 已提交
2516 2517
}

2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582
static void ahci_enable_fbs(struct ata_port *ap)
{
	struct ahci_port_priv *pp = ap->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
	u32 fbs;
	int rc;

	if (!pp->fbs_supported)
		return;

	fbs = readl(port_mmio + PORT_FBS);
	if (fbs & PORT_FBS_EN) {
		pp->fbs_enabled = true;
		pp->fbs_last_dev = -1; /* initialization */
		return;
	}

	rc = ahci_stop_engine(ap);
	if (rc)
		return;

	writel(fbs | PORT_FBS_EN, port_mmio + PORT_FBS);
	fbs = readl(port_mmio + PORT_FBS);
	if (fbs & PORT_FBS_EN) {
		dev_printk(KERN_INFO, ap->host->dev, "FBS is enabled.\n");
		pp->fbs_enabled = true;
		pp->fbs_last_dev = -1; /* initialization */
	} else
		dev_printk(KERN_ERR, ap->host->dev, "Failed to enable FBS\n");

	ahci_start_engine(ap);
}

static void ahci_disable_fbs(struct ata_port *ap)
{
	struct ahci_port_priv *pp = ap->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
	u32 fbs;
	int rc;

	if (!pp->fbs_supported)
		return;

	fbs = readl(port_mmio + PORT_FBS);
	if ((fbs & PORT_FBS_EN) == 0) {
		pp->fbs_enabled = false;
		return;
	}

	rc = ahci_stop_engine(ap);
	if (rc)
		return;

	writel(fbs & ~PORT_FBS_EN, port_mmio + PORT_FBS);
	fbs = readl(port_mmio + PORT_FBS);
	if (fbs & PORT_FBS_EN)
		dev_printk(KERN_ERR, ap->host->dev, "Failed to disable FBS\n");
	else {
		dev_printk(KERN_INFO, ap->host->dev, "FBS is disabled.\n");
		pp->fbs_enabled = false;
	}

	ahci_start_engine(ap);
}

T
Tejun Heo 已提交
2583 2584 2585
static void ahci_pmp_attach(struct ata_port *ap)
{
	void __iomem *port_mmio = ahci_port_base(ap);
2586
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
2587 2588 2589 2590 2591
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD);
	cmd |= PORT_CMD_PMP;
	writel(cmd, port_mmio + PORT_CMD);
2592

2593 2594
	ahci_enable_fbs(ap);

2595 2596
	pp->intr_mask |= PORT_IRQ_BAD_PMP;
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
T
Tejun Heo 已提交
2597 2598 2599 2600 2601
}

static void ahci_pmp_detach(struct ata_port *ap)
{
	void __iomem *port_mmio = ahci_port_base(ap);
2602
	struct ahci_port_priv *pp = ap->private_data;
T
Tejun Heo 已提交
2603 2604
	u32 cmd;

2605 2606
	ahci_disable_fbs(ap);

T
Tejun Heo 已提交
2607 2608 2609
	cmd = readl(port_mmio + PORT_CMD);
	cmd &= ~PORT_CMD_PMP;
	writel(cmd, port_mmio + PORT_CMD);
2610 2611 2612

	pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
T
Tejun Heo 已提交
2613 2614
}

2615 2616 2617 2618 2619
static int ahci_port_resume(struct ata_port *ap)
{
	ahci_power_up(ap);
	ahci_start_port(ap);

T
Tejun Heo 已提交
2620
	if (sata_pmp_attached(ap))
T
Tejun Heo 已提交
2621 2622 2623 2624
		ahci_pmp_attach(ap);
	else
		ahci_pmp_detach(ap);

2625 2626 2627
	return 0;
}

2628
#ifdef CONFIG_PM
2629 2630 2631 2632 2633
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
{
	const char *emsg = NULL;
	int rc;

2634
	rc = ahci_deinit_port(ap, &emsg);
2635
	if (rc == 0)
2636
		ahci_power_down(ap);
2637
	else {
2638
		ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
2639
		ahci_start_port(ap);
2640 2641 2642 2643 2644 2645 2646
	}

	return rc;
}

static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
{
J
Jeff Garzik 已提交
2647
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
2648
	struct ahci_host_priv *hpriv = host->private_data;
2649
	void __iomem *mmio = hpriv->mmio;
2650 2651
	u32 ctl;

2652 2653 2654 2655 2656 2657 2658
	if (mesg.event & PM_EVENT_SUSPEND &&
	    hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
		dev_printk(KERN_ERR, &pdev->dev,
			   "BIOS update required for suspend/resume\n");
		return -EIO;
	}

2659
	if (mesg.event & PM_EVENT_SLEEP) {
2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674
		/* AHCI spec rev1.1 section 8.3.3:
		 * Software must disable interrupts prior to requesting a
		 * transition of the HBA to D3 state.
		 */
		ctl = readl(mmio + HOST_CTL);
		ctl &= ~HOST_IRQ_EN;
		writel(ctl, mmio + HOST_CTL);
		readl(mmio + HOST_CTL); /* flush */
	}

	return ata_pci_device_suspend(pdev, mesg);
}

static int ahci_pci_device_resume(struct pci_dev *pdev)
{
J
Jeff Garzik 已提交
2675
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
2676 2677
	int rc;

2678 2679 2680
	rc = ata_pci_device_do_resume(pdev);
	if (rc)
		return rc;
2681 2682

	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
2683
		rc = ahci_reset_controller(host);
2684 2685 2686
		if (rc)
			return rc;

2687
		ahci_init_controller(host);
2688 2689
	}

J
Jeff Garzik 已提交
2690
	ata_host_resume(host);
2691 2692 2693

	return 0;
}
2694
#endif
2695

2696 2697
static int ahci_port_start(struct ata_port *ap)
{
2698
	struct ahci_host_priv *hpriv = ap->host->private_data;
J
Jeff Garzik 已提交
2699
	struct device *dev = ap->host->dev;
2700 2701 2702
	struct ahci_port_priv *pp;
	void *mem;
	dma_addr_t mem_dma;
2703
	size_t dma_sz, rx_fis_sz;
2704

2705
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
2706 2707 2708
	if (!pp)
		return -ENOMEM;

2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728
	/* check FBS capability */
	if ((hpriv->cap & HOST_CAP_FBS) && sata_pmp_supported(ap)) {
		void __iomem *port_mmio = ahci_port_base(ap);
		u32 cmd = readl(port_mmio + PORT_CMD);
		if (cmd & PORT_CMD_FBSCP)
			pp->fbs_supported = true;
		else
			dev_printk(KERN_WARNING, dev,
				   "The port is not capable of FBS\n");
	}

	if (pp->fbs_supported) {
		dma_sz = AHCI_PORT_PRIV_FBS_DMA_SZ;
		rx_fis_sz = AHCI_RX_FIS_SZ * 16;
	} else {
		dma_sz = AHCI_PORT_PRIV_DMA_SZ;
		rx_fis_sz = AHCI_RX_FIS_SZ;
	}

	mem = dmam_alloc_coherent(dev, dma_sz, &mem_dma, GFP_KERNEL);
2729
	if (!mem)
2730
		return -ENOMEM;
2731
	memset(mem, 0, dma_sz);
2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748

	/*
	 * First item in chunk of DMA memory: 32-slot command table,
	 * 32 bytes each in size
	 */
	pp->cmd_slot = mem;
	pp->cmd_slot_dma = mem_dma;

	mem += AHCI_CMD_SLOT_SZ;
	mem_dma += AHCI_CMD_SLOT_SZ;

	/*
	 * Second item: Received-FIS area
	 */
	pp->rx_fis = mem;
	pp->rx_fis_dma = mem_dma;

2749 2750
	mem += rx_fis_sz;
	mem_dma += rx_fis_sz;
2751 2752 2753 2754 2755 2756 2757 2758

	/*
	 * Third item: data area for storing a single command
	 * and its scatter-gather table
	 */
	pp->cmd_tbl = mem;
	pp->cmd_tbl_dma = mem_dma;

2759
	/*
2760 2761 2762
	 * Save off initial list of interrupts to be enabled.
	 * This could be changed later
	 */
2763 2764
	pp->intr_mask = DEF_PORT_IRQ;

2765 2766
	ap->private_data = pp;

2767 2768
	/* engage engines, captain */
	return ahci_port_resume(ap);
2769 2770 2771 2772
}

static void ahci_port_stop(struct ata_port *ap)
{
2773 2774
	const char *emsg = NULL;
	int rc;
2775

2776
	/* de-initialize port */
2777
	rc = ahci_deinit_port(ap, &emsg);
2778 2779
	if (rc)
		ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
2780 2781
}

2782
static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
L
Linus Torvalds 已提交
2783 2784 2785 2786
{
	int rc;

	if (using_dac &&
2787 2788
	    !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
L
Linus Torvalds 已提交
2789
		if (rc) {
2790
			rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
L
Linus Torvalds 已提交
2791
			if (rc) {
2792 2793
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
L
Linus Torvalds 已提交
2794 2795 2796 2797
				return rc;
			}
		}
	} else {
2798
		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
L
Linus Torvalds 已提交
2799
		if (rc) {
2800 2801
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
L
Linus Torvalds 已提交
2802 2803
			return rc;
		}
2804
		rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
L
Linus Torvalds 已提交
2805
		if (rc) {
2806 2807
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
L
Linus Torvalds 已提交
2808 2809 2810 2811 2812 2813
			return rc;
		}
	}
	return 0;
}

2814
static void ahci_print_info(struct ata_host *host)
L
Linus Torvalds 已提交
2815
{
2816 2817
	struct ahci_host_priv *hpriv = host->private_data;
	struct pci_dev *pdev = to_pci_dev(host->dev);
2818
	void __iomem *mmio = hpriv->mmio;
2819
	u32 vers, cap, cap2, impl, speed;
L
Linus Torvalds 已提交
2820 2821 2822 2823 2824 2825
	const char *speed_s;
	u16 cc;
	const char *scc_s;

	vers = readl(mmio + HOST_VERSION);
	cap = hpriv->cap;
2826
	cap2 = hpriv->cap2;
L
Linus Torvalds 已提交
2827 2828 2829 2830 2831 2832 2833
	impl = hpriv->port_map;

	speed = (cap >> 20) & 0xf;
	if (speed == 1)
		speed_s = "1.5";
	else if (speed == 2)
		speed_s = "3";
2834 2835
	else if (speed == 3)
		speed_s = "6";
L
Linus Torvalds 已提交
2836 2837 2838 2839
	else
		speed_s = "?";

	pci_read_config_word(pdev, 0x0a, &cc);
2840
	if (cc == PCI_CLASS_STORAGE_IDE)
L
Linus Torvalds 已提交
2841
		scc_s = "IDE";
2842
	else if (cc == PCI_CLASS_STORAGE_SATA)
L
Linus Torvalds 已提交
2843
		scc_s = "SATA";
2844
	else if (cc == PCI_CLASS_STORAGE_RAID)
L
Linus Torvalds 已提交
2845 2846 2847 2848
		scc_s = "RAID";
	else
		scc_s = "unknown";

2849 2850
	dev_printk(KERN_INFO, &pdev->dev,
		"AHCI %02x%02x.%02x%02x "
L
Linus Torvalds 已提交
2851
		"%u slots %u ports %s Gbps 0x%x impl %s mode\n"
2852
		,
L
Linus Torvalds 已提交
2853

2854 2855 2856 2857
		(vers >> 24) & 0xff,
		(vers >> 16) & 0xff,
		(vers >> 8) & 0xff,
		vers & 0xff,
L
Linus Torvalds 已提交
2858 2859 2860 2861 2862 2863 2864

		((cap >> 8) & 0x1f) + 1,
		(cap & 0x1f) + 1,
		speed_s,
		impl,
		scc_s);

2865 2866
	dev_printk(KERN_INFO, &pdev->dev,
		"flags: "
T
Tejun Heo 已提交
2867
		"%s%s%s%s%s%s%s"
2868
		"%s%s%s%s%s%s%s"
2869
		"%s%s%s%s%s%s\n"
2870
		,
L
Linus Torvalds 已提交
2871

2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891
		cap & HOST_CAP_64 ? "64bit " : "",
		cap & HOST_CAP_NCQ ? "ncq " : "",
		cap & HOST_CAP_SNTF ? "sntf " : "",
		cap & HOST_CAP_MPS ? "ilck " : "",
		cap & HOST_CAP_SSS ? "stag " : "",
		cap & HOST_CAP_ALPM ? "pm " : "",
		cap & HOST_CAP_LED ? "led " : "",
		cap & HOST_CAP_CLO ? "clo " : "",
		cap & HOST_CAP_ONLY ? "only " : "",
		cap & HOST_CAP_PMP ? "pmp " : "",
		cap & HOST_CAP_FBS ? "fbs " : "",
		cap & HOST_CAP_PIO_MULTI ? "pio " : "",
		cap & HOST_CAP_SSC ? "slum " : "",
		cap & HOST_CAP_PART ? "part " : "",
		cap & HOST_CAP_CCC ? "ccc " : "",
		cap & HOST_CAP_EMS ? "ems " : "",
		cap & HOST_CAP_SXS ? "sxs " : "",
		cap2 & HOST_CAP2_APST ? "apst " : "",
		cap2 & HOST_CAP2_NVMHCI ? "nvmp " : "",
		cap2 & HOST_CAP2_BOH ? "boh " : ""
L
Linus Torvalds 已提交
2892 2893 2894
		);
}

2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939
/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
 * hardwired to on-board SIMG 4726.  The chipset is ICH8 and doesn't
 * support PMP and the 4726 either directly exports the device
 * attached to the first downstream port or acts as a hardware storage
 * controller and emulate a single ATA device (can be RAID 0/1 or some
 * other configuration).
 *
 * When there's no device attached to the first downstream port of the
 * 4726, "Config Disk" appears, which is a pseudo ATA device to
 * configure the 4726.  However, ATA emulation of the device is very
 * lame.  It doesn't send signature D2H Reg FIS after the initial
 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
 *
 * The following function works around the problem by always using
 * hardreset on the port and not depending on receiving signature FIS
 * afterward.  If signature FIS isn't received soon, ATA class is
 * assumed without follow-up softreset.
 */
static void ahci_p5wdh_workaround(struct ata_host *host)
{
	static struct dmi_system_id sysids[] = {
		{
			.ident = "P5W DH Deluxe",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR,
					  "ASUSTEK COMPUTER INC"),
				DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
			},
		},
		{ }
	};
	struct pci_dev *pdev = to_pci_dev(host->dev);

	if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
	    dmi_check_system(sysids)) {
		struct ata_port *ap = host->ports[1];

		dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
			   "Deluxe on-board SIMG4726 workaround\n");

		ap->ops = &ahci_p5wdh_ops;
		ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
	}
}

2940 2941
/* only some SB600 ahci controllers can do 64bit DMA */
static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
2942 2943
{
	static const struct dmi_system_id sysids[] = {
2944 2945 2946
		/*
		 * The oldest version known to be broken is 0901 and
		 * working is 1501 which was released on 2007-10-26.
2947 2948
		 * Enable 64bit DMA on 1501 and anything newer.
		 *
2949 2950
		 * Please read bko#9412 for more info.
		 */
2951 2952 2953 2954 2955 2956 2957
		{
			.ident = "ASUS M2A-VM",
			.matches = {
				DMI_MATCH(DMI_BOARD_VENDOR,
					  "ASUSTeK Computer INC."),
				DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
			},
2958
			.driver_data = "20071026",	/* yyyymmdd */
2959
		},
2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983
		/*
		 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
		 * support 64bit DMA.
		 *
		 * BIOS versions earlier than 1.5 had the Manufacturer DMI
		 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
		 * This spelling mistake was fixed in BIOS version 1.5, so
		 * 1.5 and later have the Manufacturer as
		 * "MICRO-STAR INTERNATIONAL CO.,LTD".
		 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
		 *
		 * BIOS versions earlier than 1.9 had a Board Product Name
		 * DMI field of "MS-7376". This was changed to be
		 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
		 * match on DMI_BOARD_NAME of "MS-7376".
		 */
		{
			.ident = "MSI K9A2 Platinum",
			.matches = {
				DMI_MATCH(DMI_BOARD_VENDOR,
					  "MICRO-STAR INTER"),
				DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
			},
		},
2984 2985
		{ }
	};
2986
	const struct dmi_system_id *match;
2987 2988
	int year, month, date;
	char buf[9];
2989

2990
	match = dmi_first_match(sysids);
2991
	if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
2992
	    !match)
2993 2994
		return false;

2995 2996 2997
	if (!match->driver_data)
		goto enable_64bit;

2998 2999
	dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
	snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
3000

3001 3002 3003
	if (strcmp(buf, match->driver_data) >= 0)
		goto enable_64bit;
	else {
3004 3005
		dev_printk(KERN_WARNING, &pdev->dev, "%s: BIOS too old, "
			   "forcing 32bit DMA, update BIOS\n", match->ident);
3006 3007
		return false;
	}
3008 3009 3010 3011 3012

enable_64bit:
	dev_printk(KERN_WARNING, &pdev->dev, "%s: enabling 64bit DMA\n",
		   match->ident);
	return true;
3013 3014
}

3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026
static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
{
	static const struct dmi_system_id broken_systems[] = {
		{
			.ident = "HP Compaq nx6310",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
			},
			/* PCI slot number of the controller */
			.driver_data = (void *)0x1FUL,
		},
3027 3028 3029 3030 3031 3032 3033 3034 3035
		{
			.ident = "HP Compaq 6720s",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
			},
			/* PCI slot number of the controller */
			.driver_data = (void *)0x1FUL,
		},
3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049

		{ }	/* terminate list */
	};
	const struct dmi_system_id *dmi = dmi_first_match(broken_systems);

	if (dmi) {
		unsigned long slot = (unsigned long)dmi->driver_data;
		/* apply the quirk only to on-board controllers */
		return slot == PCI_SLOT(pdev->devfn);
	}

	return false;
}

3050 3051 3052 3053 3054 3055 3056
static bool ahci_broken_suspend(struct pci_dev *pdev)
{
	static const struct dmi_system_id sysids[] = {
		/*
		 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
		 * to the harddisk doesn't become online after
		 * resuming from STR.  Warn and fail suspend.
3057 3058 3059 3060 3061 3062 3063 3064
		 *
		 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
		 *
		 * Use dates instead of versions to match as HP is
		 * apparently recycling both product and version
		 * strings.
		 *
		 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
3065 3066 3067 3068 3069 3070 3071 3072
		 */
		{
			.ident = "dv4",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME,
					  "HP Pavilion dv4 Notebook PC"),
			},
3073
			.driver_data = "20090105",	/* F.30 */
3074 3075 3076 3077 3078 3079 3080 3081
		},
		{
			.ident = "dv5",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME,
					  "HP Pavilion dv5 Notebook PC"),
			},
3082
			.driver_data = "20090506",	/* F.16 */
3083 3084 3085 3086 3087 3088 3089 3090
		},
		{
			.ident = "dv6",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME,
					  "HP Pavilion dv6 Notebook PC"),
			},
3091
			.driver_data = "20090423",	/* F.21 */
3092 3093 3094 3095 3096 3097 3098 3099
		},
		{
			.ident = "HDX18",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME,
					  "HP HDX18 Notebook PC"),
			},
3100
			.driver_data = "20090430",	/* F.23 */
3101
		},
3102 3103 3104 3105 3106 3107
		/*
		 * Acer eMachines G725 has the same problem.  BIOS
		 * V1.03 is known to be broken.  V3.04 is known to
		 * work.  Inbetween, there are V1.06, V2.06 and V3.03
		 * that we don't have much idea about.  For now,
		 * blacklist anything older than V3.04.
3108 3109
		 *
		 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
3110 3111 3112 3113 3114 3115 3116
		 */
		{
			.ident = "G725",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
				DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
			},
3117
			.driver_data = "20091216",	/* V3.04 */
3118
		},
3119 3120 3121
		{ }	/* terminate list */
	};
	const struct dmi_system_id *dmi = dmi_first_match(sysids);
3122 3123
	int year, month, date;
	char buf[9];
3124 3125 3126 3127

	if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
		return false;

3128 3129
	dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
	snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
3130

3131
	return strcmp(buf, dmi->driver_data) < 0;
3132 3133
}

3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183
static bool ahci_broken_online(struct pci_dev *pdev)
{
#define ENCODE_BUSDEVFN(bus, slot, func)			\
	(void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
	static const struct dmi_system_id sysids[] = {
		/*
		 * There are several gigabyte boards which use
		 * SIMG5723s configured as hardware RAID.  Certain
		 * 5723 firmware revisions shipped there keep the link
		 * online but fail to answer properly to SRST or
		 * IDENTIFY when no device is attached downstream
		 * causing libata to retry quite a few times leading
		 * to excessive detection delay.
		 *
		 * As these firmwares respond to the second reset try
		 * with invalid device signature, considering unknown
		 * sig as offline works around the problem acceptably.
		 */
		{
			.ident = "EP45-DQ6",
			.matches = {
				DMI_MATCH(DMI_BOARD_VENDOR,
					  "Gigabyte Technology Co., Ltd."),
				DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
			},
			.driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
		},
		{
			.ident = "EP45-DS5",
			.matches = {
				DMI_MATCH(DMI_BOARD_VENDOR,
					  "Gigabyte Technology Co., Ltd."),
				DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
			},
			.driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
		},
		{ }	/* terminate list */
	};
#undef ENCODE_BUSDEVFN
	const struct dmi_system_id *dmi = dmi_first_match(sysids);
	unsigned int val;

	if (!dmi)
		return false;

	val = (unsigned long)dmi->driver_data;

	return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
}

3184
#ifdef CONFIG_ATA_ACPI
3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227
static void ahci_gtf_filter_workaround(struct ata_host *host)
{
	static const struct dmi_system_id sysids[] = {
		/*
		 * Aspire 3810T issues a bunch of SATA enable commands
		 * via _GTF including an invalid one and one which is
		 * rejected by the device.  Among the successful ones
		 * is FPDMA non-zero offset enable which when enabled
		 * only on the drive side leads to NCQ command
		 * failures.  Filter it out.
		 */
		{
			.ident = "Aspire 3810T",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
				DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
			},
			.driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
		},
		{ }
	};
	const struct dmi_system_id *dmi = dmi_first_match(sysids);
	unsigned int filter;
	int i;

	if (!dmi)
		return;

	filter = (unsigned long)dmi->driver_data;
	dev_printk(KERN_INFO, host->dev,
		   "applying extra ACPI _GTF filter 0x%x for %s\n",
		   filter, dmi->ident);

	for (i = 0; i < host->n_ports; i++) {
		struct ata_port *ap = host->ports[i];
		struct ata_link *link;
		struct ata_device *dev;

		ata_for_each_link(link, ap, EDGE)
			ata_for_each_dev(dev, link, ALL)
				dev->gtf_filter |= filter;
	}
}
3228 3229 3230 3231
#else
static inline void ahci_gtf_filter_workaround(struct ata_host *host)
{}
#endif
3232

3233
static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
L
Linus Torvalds 已提交
3234 3235
{
	static int printed_version;
T
Tejun Heo 已提交
3236 3237
	unsigned int board_id = ent->driver_data;
	struct ata_port_info pi = ahci_port_info[board_id];
3238
	const struct ata_port_info *ppi[] = { &pi, NULL };
3239
	struct device *dev = &pdev->dev;
L
Linus Torvalds 已提交
3240
	struct ahci_host_priv *hpriv;
3241
	struct ata_host *host;
T
Tejun Heo 已提交
3242
	int n_ports, i, rc;
L
Linus Torvalds 已提交
3243 3244 3245

	VPRINTK("ENTER\n");

T
Tejun Heo 已提交
3246 3247
	WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);

L
Linus Torvalds 已提交
3248
	if (!printed_version++)
3249
		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
L
Linus Torvalds 已提交
3250

3251 3252 3253 3254 3255 3256
	/* The AHCI driver can only drive the SATA ports, the PATA driver
	   can drive them all so if both drivers are selected make sure
	   AHCI stays out of the way */
	if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
		return -ENODEV;

3257 3258 3259 3260 3261 3262 3263 3264
	/* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
	 * At the moment, we can only use the AHCI mode. Let the users know
	 * that for SAS drives they're out of luck.
	 */
	if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
		dev_printk(KERN_INFO, &pdev->dev, "PDC42819 "
			   "can only drive SATA devices with this driver\n");

3265
	/* acquire resources */
3266
	rc = pcim_enable_device(pdev);
L
Linus Torvalds 已提交
3267 3268 3269
	if (rc)
		return rc;

T
Tejun Heo 已提交
3270 3271 3272 3273
	/* AHCI controllers often implement SFF compatible interface.
	 * Grab all PCI BARs just in case.
	 */
	rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
T
Tejun Heo 已提交
3274
	if (rc == -EBUSY)
3275
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
3276
	if (rc)
3277
		return rc;
L
Linus Torvalds 已提交
3278

3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294
	if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
	    (pdev->device == 0x2652 || pdev->device == 0x2653)) {
		u8 map;

		/* ICH6s share the same PCI ID for both piix and ahci
		 * modes.  Enabling ahci mode while MAP indicates
		 * combined mode is a bad idea.  Yield to ata_piix.
		 */
		pci_read_config_byte(pdev, ICH_MAP, &map);
		if (map & 0x3) {
			dev_printk(KERN_INFO, &pdev->dev, "controller is in "
				   "combined mode, can't enable AHCI mode\n");
			return -ENODEV;
		}
	}

3295 3296 3297
	hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
	if (!hpriv)
		return -ENOMEM;
3298 3299
	hpriv->flags |= (unsigned long)pi.private_data;

T
Tejun Heo 已提交
3300 3301 3302 3303 3304
	/* MCP65 revision A1 and A2 can't do MSI */
	if (board_id == board_ahci_mcp65 &&
	    (pdev->revision == 0xa1 || pdev->revision == 0xa2))
		hpriv->flags |= AHCI_HFLAG_NO_MSI;

3305 3306 3307 3308
	/* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
	if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
		hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;

3309 3310 3311
	/* only some SB600s can do 64bit DMA */
	if (ahci_sb600_enable_64bit(pdev))
		hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
3312

T
Tejun Heo 已提交
3313 3314
	if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
		pci_intx(pdev, 1);
L
Linus Torvalds 已提交
3315

3316 3317
	hpriv->mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];

3318
	/* save initial config */
3319
	ahci_save_initial_config(pdev, hpriv);
L
Linus Torvalds 已提交
3320

3321
	/* prepare host */
3322 3323 3324 3325 3326 3327 3328 3329 3330 3331
	if (hpriv->cap & HOST_CAP_NCQ) {
		pi.flags |= ATA_FLAG_NCQ;
		/* Auto-activate optimization is supposed to be supported on
		   all AHCI controllers indicating NCQ support, but it seems
		   to be broken at least on some NVIDIA MCP79 chipsets.
		   Until we get info on which NVIDIA chipsets don't have this
		   issue, if any, disable AA on all NVIDIA AHCIs. */
		if (pdev->vendor != PCI_VENDOR_ID_NVIDIA)
			pi.flags |= ATA_FLAG_FPDMA_AA;
	}
L
Linus Torvalds 已提交
3332

T
Tejun Heo 已提交
3333 3334 3335
	if (hpriv->cap & HOST_CAP_PMP)
		pi.flags |= ATA_FLAG_PMP;

3336 3337
	if (ahci_em_messages && (hpriv->cap & HOST_CAP_EMS)) {
		u8 messages;
3338
		void __iomem *mmio = hpriv->mmio;
3339 3340 3341
		u32 em_loc = readl(mmio + HOST_EM_LOC);
		u32 em_ctl = readl(mmio + HOST_EM_CTL);

3342
		messages = (em_ctl & EM_CTRL_MSG_TYPE) >> 16;
3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353

		/* we only support LED message type right now */
		if ((messages & 0x01) && (ahci_em_messages == 1)) {
			/* store em_loc */
			hpriv->em_loc = ((em_loc >> 16) * 4);
			pi.flags |= ATA_FLAG_EM;
			if (!(em_ctl & EM_CTL_ALHD))
				pi.flags |= ATA_FLAG_SW_ACTIVITY;
		}
	}

3354 3355 3356 3357 3358 3359
	if (ahci_broken_system_poweroff(pdev)) {
		pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
		dev_info(&pdev->dev,
			"quirky BIOS, skipping spindown on poweroff\n");
	}

3360 3361 3362 3363 3364 3365
	if (ahci_broken_suspend(pdev)) {
		hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
		dev_printk(KERN_WARNING, &pdev->dev,
			   "BIOS update required for suspend/resume\n");
	}

3366 3367 3368 3369 3370 3371
	if (ahci_broken_online(pdev)) {
		hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
		dev_info(&pdev->dev,
			 "online status unreliable, applying workaround\n");
	}

T
Tejun Heo 已提交
3372 3373 3374 3375 3376 3377 3378 3379
	/* CAP.NP sometimes indicate the index of the last enabled
	 * port, at other times, that of the last possible port, so
	 * determining the maximum port number requires looking at
	 * both CAP.NP and port_map.
	 */
	n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3380 3381 3382 3383
	if (!host)
		return -ENOMEM;
	host->private_data = hpriv;

3384
	if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
3385
		host->flags |= ATA_HOST_PARALLEL_SCAN;
3386 3387
	else
		printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
3388

3389 3390 3391
	if (pi.flags & ATA_FLAG_EM)
		ahci_reset_em(host);

3392
	for (i = 0; i < host->n_ports; i++) {
3393
		struct ata_port *ap = host->ports[i];
3394

3395 3396 3397 3398
		ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
		ata_port_pbar_desc(ap, AHCI_PCI_BAR,
				   0x100 + ap->port_no * 0x80, "port");

3399 3400 3401
		/* set initial link pm policy */
		ap->pm_policy = NOT_AVAILABLE;

3402 3403 3404 3405 3406
		/* set enclosure management message type */
		if (ap->flags & ATA_FLAG_EM)
			ap->em_message_type = ahci_em_messages;


3407
		/* disabled/not-implemented port */
3408
		if (!(hpriv->port_map & (1 << i)))
3409
			ap->ops = &ata_dummy_port_ops;
3410
	}
3411

3412 3413 3414
	/* apply workaround for ASUS P5W DH Deluxe mainboard */
	ahci_p5wdh_workaround(host);

3415 3416 3417
	/* apply gtf filter quirk */
	ahci_gtf_filter_workaround(host);

3418 3419
	/* initialize adapter */
	rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
L
Linus Torvalds 已提交
3420
	if (rc)
3421
		return rc;
L
Linus Torvalds 已提交
3422

3423 3424 3425
	rc = ahci_reset_controller(host);
	if (rc)
		return rc;
L
Linus Torvalds 已提交
3426

3427 3428
	ahci_init_controller(host);
	ahci_print_info(host);
L
Linus Torvalds 已提交
3429

3430 3431 3432
	pci_set_master(pdev);
	return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
				 &ahci_sht);
3433
}
L
Linus Torvalds 已提交
3434 3435 3436

static int __init ahci_init(void)
{
3437
	return pci_register_driver(&ahci_pci_driver);
L
Linus Torvalds 已提交
3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449
}

static void __exit ahci_exit(void)
{
	pci_unregister_driver(&ahci_pci_driver);
}


MODULE_AUTHOR("Jeff Garzik");
MODULE_DESCRIPTION("AHCI SATA low-level driver");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
3450
MODULE_VERSION(DRV_VERSION);
L
Linus Torvalds 已提交
3451 3452 3453

module_init(ahci_init);
module_exit(ahci_exit);