soc15.c 49.7 KB
Newer Older
K
Ken Wang 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright 2016 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 */
#include <linux/firmware.h>
#include <linux/slab.h>
#include <linux/module.h>
26 27
#include <linux/pci.h>

28 29
#include <drm/amdgpu_drm.h>

K
Ken Wang 已提交
30
#include "amdgpu.h"
31
#include "amdgpu_atombios.h"
K
Ken Wang 已提交
32 33 34 35 36 37 38 39
#include "amdgpu_ih.h"
#include "amdgpu_uvd.h"
#include "amdgpu_vce.h"
#include "amdgpu_ucode.h"
#include "amdgpu_psp.h"
#include "atom.h"
#include "amd_pcie.h"

40
#include "uvd/uvd_7_0_offset.h"
41 42
#include "gc/gc_9_0_offset.h"
#include "gc/gc_9_0_sh_mask.h"
43 44
#include "sdma0/sdma0_4_0_offset.h"
#include "sdma1/sdma1_4_0_offset.h"
45
#include "nbio/nbio_7_0_default.h"
46
#include "nbio/nbio_7_0_offset.h"
47 48
#include "nbio/nbio_7_0_sh_mask.h"
#include "nbio/nbio_7_0_smn.h"
49
#include "mp/mp_9_0_offset.h"
K
Ken Wang 已提交
50 51 52 53 54 55 56

#include "soc15.h"
#include "soc15_common.h"
#include "gfx_v9_0.h"
#include "gmc_v9_0.h"
#include "gfxhub_v1_0.h"
#include "mmhub_v1_0.h"
57
#include "df_v1_7.h"
58
#include "df_v3_6.h"
59 60 61
#include "nbio_v6_1.h"
#include "nbio_v7_0.h"
#include "nbio_v7_4.h"
62
#include "hdp_v4_0.h"
K
Ken Wang 已提交
63
#include "vega10_ih.h"
64
#include "vega20_ih.h"
65
#include "navi10_ih.h"
K
Ken Wang 已提交
66 67 68
#include "sdma_v4_0.h"
#include "uvd_v7_0.h"
#include "vce_v4_0.h"
L
Leo Liu 已提交
69
#include "vcn_v1_0.h"
70
#include "vcn_v2_0.h"
71
#include "jpeg_v2_0.h"
L
Leo Liu 已提交
72
#include "vcn_v2_5.h"
73
#include "jpeg_v2_5.h"
74 75
#include "smuio_v9_0.h"
#include "smuio_v11_0.h"
76
#include "smuio_v13_0.h"
77
#include "dce_virtual.h"
78
#include "mxgpu_ai.h"
79
#include "amdgpu_smu.h"
80 81
#include "amdgpu_ras.h"
#include "amdgpu_xgmi.h"
82
#include <uapi/linux/kfd_ioctl.h>
K
Ken Wang 已提交
83 84 85 86 87 88

#define mmMP0_MISC_CGTT_CTRL0                                                                   0x01b9
#define mmMP0_MISC_CGTT_CTRL0_BASE_IDX                                                          0
#define mmMP0_MISC_LIGHT_SLEEP_CTRL                                                             0x01ba
#define mmMP0_MISC_LIGHT_SLEEP_CTRL_BASE_IDX                                                    0

89 90 91 92
/* Vega, Raven, Arcturus */
static const struct amdgpu_video_codec_info vega_video_codecs_encode_array[] =
{
	{
93
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC,
94 95 96 97 98 99
		.max_width = 4096,
		.max_height = 2304,
		.max_pixels_per_frame = 4096 * 2304,
		.max_level = 0,
	},
	{
100
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC,
101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
		.max_width = 4096,
		.max_height = 2304,
		.max_pixels_per_frame = 4096 * 2304,
		.max_level = 0,
	},
};

static const struct amdgpu_video_codecs vega_video_codecs_encode =
{
	.codec_count = ARRAY_SIZE(vega_video_codecs_encode_array),
	.codec_array = vega_video_codecs_encode_array,
};

/* Vega */
static const struct amdgpu_video_codec_info vega_video_codecs_decode_array[] =
{
	{
118
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2,
119 120 121 122 123 124
		.max_width = 4096,
		.max_height = 4096,
		.max_pixels_per_frame = 4096 * 4096,
		.max_level = 3,
	},
	{
125
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4,
126 127 128 129 130 131
		.max_width = 4096,
		.max_height = 4096,
		.max_pixels_per_frame = 4096 * 4096,
		.max_level = 5,
	},
	{
132
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC,
133 134 135 136 137 138
		.max_width = 4096,
		.max_height = 4096,
		.max_pixels_per_frame = 4096 * 4096,
		.max_level = 52,
	},
	{
139
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1,
140 141 142 143 144 145
		.max_width = 4096,
		.max_height = 4096,
		.max_pixels_per_frame = 4096 * 4096,
		.max_level = 4,
	},
	{
146
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC,
147 148 149 150 151 152
		.max_width = 4096,
		.max_height = 4096,
		.max_pixels_per_frame = 4096 * 4096,
		.max_level = 186,
	},
	{
153
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG,
154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
		.max_width = 4096,
		.max_height = 4096,
		.max_pixels_per_frame = 4096 * 4096,
		.max_level = 0,
	},
};

static const struct amdgpu_video_codecs vega_video_codecs_decode =
{
	.codec_count = ARRAY_SIZE(vega_video_codecs_decode_array),
	.codec_array = vega_video_codecs_decode_array,
};

/* Raven */
static const struct amdgpu_video_codec_info rv_video_codecs_decode_array[] =
{
	{
171
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2,
172 173 174 175 176 177
		.max_width = 4096,
		.max_height = 4096,
		.max_pixels_per_frame = 4096 * 4096,
		.max_level = 3,
	},
	{
178
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4,
179 180 181 182 183 184
		.max_width = 4096,
		.max_height = 4096,
		.max_pixels_per_frame = 4096 * 4096,
		.max_level = 5,
	},
	{
185
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC,
186 187 188 189 190 191
		.max_width = 4096,
		.max_height = 4096,
		.max_pixels_per_frame = 4096 * 4096,
		.max_level = 52,
	},
	{
192
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1,
193 194 195 196 197 198
		.max_width = 4096,
		.max_height = 4096,
		.max_pixels_per_frame = 4096 * 4096,
		.max_level = 4,
	},
	{
199
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC,
200 201 202 203 204 205
		.max_width = 4096,
		.max_height = 4096,
		.max_pixels_per_frame = 4096 * 4096,
		.max_level = 186,
	},
	{
206
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG,
207 208 209 210 211 212
		.max_width = 4096,
		.max_height = 4096,
		.max_pixels_per_frame = 4096 * 4096,
		.max_level = 0,
	},
	{
213
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9,
214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
		.max_width = 4096,
		.max_height = 4096,
		.max_pixels_per_frame = 4096 * 4096,
		.max_level = 0,
	},
};

static const struct amdgpu_video_codecs rv_video_codecs_decode =
{
	.codec_count = ARRAY_SIZE(rv_video_codecs_decode_array),
	.codec_array = rv_video_codecs_decode_array,
};

/* Renoir, Arcturus */
static const struct amdgpu_video_codec_info rn_video_codecs_decode_array[] =
{
	{
231
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2,
232 233 234 235 236 237
		.max_width = 4096,
		.max_height = 4096,
		.max_pixels_per_frame = 4096 * 4096,
		.max_level = 3,
	},
	{
238
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4,
239 240 241 242 243 244
		.max_width = 4096,
		.max_height = 4096,
		.max_pixels_per_frame = 4096 * 4096,
		.max_level = 5,
	},
	{
245
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC,
246 247 248 249 250 251
		.max_width = 4096,
		.max_height = 4096,
		.max_pixels_per_frame = 4096 * 4096,
		.max_level = 52,
	},
	{
252
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1,
253 254 255 256 257 258
		.max_width = 4096,
		.max_height = 4096,
		.max_pixels_per_frame = 4096 * 4096,
		.max_level = 4,
	},
	{
259
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC,
260 261 262 263 264 265
		.max_width = 8192,
		.max_height = 4352,
		.max_pixels_per_frame = 4096 * 4096,
		.max_level = 186,
	},
	{
266
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG,
267 268 269 270 271 272
		.max_width = 4096,
		.max_height = 4096,
		.max_pixels_per_frame = 4096 * 4096,
		.max_level = 0,
	},
	{
273
		.codec_type = AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9,
274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316
		.max_width = 8192,
		.max_height = 4352,
		.max_pixels_per_frame = 4096 * 4096,
		.max_level = 0,
	},
};

static const struct amdgpu_video_codecs rn_video_codecs_decode =
{
	.codec_count = ARRAY_SIZE(rn_video_codecs_decode_array),
	.codec_array = rn_video_codecs_decode_array,
};

static int soc15_query_video_codecs(struct amdgpu_device *adev, bool encode,
				    const struct amdgpu_video_codecs **codecs)
{
	switch (adev->asic_type) {
	case CHIP_VEGA20:
	case CHIP_VEGA10:
	case CHIP_VEGA12:
		if (encode)
			*codecs = &vega_video_codecs_encode;
		else
			*codecs = &vega_video_codecs_decode;
		return 0;
	case CHIP_RAVEN:
		if (encode)
			*codecs = &vega_video_codecs_encode;
		else
			*codecs = &rv_video_codecs_decode;
		return 0;
	case CHIP_ARCTURUS:
	case CHIP_RENOIR:
		if (encode)
			*codecs = &vega_video_codecs_encode;
		else
			*codecs = &rn_video_codecs_decode;
		return 0;
	default:
		return -EINVAL;
	}
}

K
Ken Wang 已提交
317 318 319 320 321
/*
 * Indirect registers accessor
 */
static u32 soc15_pcie_rreg(struct amdgpu_device *adev, u32 reg)
{
322
	unsigned long address, data;
323 324
	address = adev->nbio.funcs->get_pcie_index_offset(adev);
	data = adev->nbio.funcs->get_pcie_data_offset(adev);
K
Ken Wang 已提交
325

326
	return amdgpu_device_indirect_rreg(adev, address, data, reg);
K
Ken Wang 已提交
327 328 329 330
}

static void soc15_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
{
331
	unsigned long address, data;
K
Ken Wang 已提交
332

333 334
	address = adev->nbio.funcs->get_pcie_index_offset(adev);
	data = adev->nbio.funcs->get_pcie_data_offset(adev);
K
Ken Wang 已提交
335

336
	amdgpu_device_indirect_wreg(adev, address, data, reg, v);
K
Ken Wang 已提交
337 338
}

339 340
static u64 soc15_pcie_rreg64(struct amdgpu_device *adev, u32 reg)
{
341
	unsigned long address, data;
342 343
	address = adev->nbio.funcs->get_pcie_index_offset(adev);
	data = adev->nbio.funcs->get_pcie_data_offset(adev);
344

345
	return amdgpu_device_indirect_rreg64(adev, address, data, reg);
346 347 348 349
}

static void soc15_pcie_wreg64(struct amdgpu_device *adev, u32 reg, u64 v)
{
350
	unsigned long address, data;
351

352 353
	address = adev->nbio.funcs->get_pcie_index_offset(adev);
	data = adev->nbio.funcs->get_pcie_data_offset(adev);
354

355
	amdgpu_device_indirect_wreg64(adev, address, data, reg, v);
356 357
}

K
Ken Wang 已提交
358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
static u32 soc15_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
{
	unsigned long flags, address, data;
	u32 r;

	address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
	data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);

	spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
	WREG32(address, ((reg) & 0x1ff));
	r = RREG32(data);
	spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
	return r;
}

static void soc15_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
{
	unsigned long flags, address, data;

	address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
	data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);

	spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
	WREG32(address, ((reg) & 0x1ff));
	WREG32(data, (v));
	spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
}

static u32 soc15_didt_rreg(struct amdgpu_device *adev, u32 reg)
{
	unsigned long flags, address, data;
	u32 r;

	address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
	data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);

	spin_lock_irqsave(&adev->didt_idx_lock, flags);
	WREG32(address, (reg));
	r = RREG32(data);
	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
	return r;
}

static void soc15_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
{
	unsigned long flags, address, data;

	address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
	data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);

	spin_lock_irqsave(&adev->didt_idx_lock, flags);
	WREG32(address, (reg));
	WREG32(data, (v));
	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
}

414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
static u32 soc15_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
{
	unsigned long flags;
	u32 r;

	spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
	WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
	r = RREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA);
	spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
	return r;
}

static void soc15_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
{
	unsigned long flags;

	spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
	WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
	WREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA, (v));
	spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
}

436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457
static u32 soc15_se_cac_rreg(struct amdgpu_device *adev, u32 reg)
{
	unsigned long flags;
	u32 r;

	spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
	WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
	r = RREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA);
	spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
	return r;
}

static void soc15_se_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
{
	unsigned long flags;

	spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
	WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
	WREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA, (v));
	spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
}

K
Ken Wang 已提交
458 459
static u32 soc15_get_config_memsize(struct amdgpu_device *adev)
{
460
	return adev->nbio.funcs->get_memsize(adev);
K
Ken Wang 已提交
461 462 463 464
}

static u32 soc15_get_xclk(struct amdgpu_device *adev)
{
465 466
	u32 reference_clock = adev->clock.spll.reference_freq;

467 468
	if (adev->asic_type == CHIP_RENOIR)
		return 10000;
469 470 471 472
	if (adev->asic_type == CHIP_RAVEN)
		return reference_clock / 4;

	return reference_clock;
K
Ken Wang 已提交
473 474 475 476 477 478 479 480 481 482 483 484
}


void soc15_grbm_select(struct amdgpu_device *adev,
		     u32 me, u32 pipe, u32 queue, u32 vmid)
{
	u32 grbm_gfx_cntl = 0;
	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);

485
	WREG32_SOC15_RLC_SHADOW(GC, 0, mmGRBM_GFX_CNTL, grbm_gfx_cntl);
K
Ken Wang 已提交
486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503
}

static void soc15_vga_set_state(struct amdgpu_device *adev, bool state)
{
	/* todo */
}

static bool soc15_read_disabled_bios(struct amdgpu_device *adev)
{
	/* todo */
	return false;
}

static bool soc15_read_bios_from_rom(struct amdgpu_device *adev,
				     u8 *bios, u32 length_bytes)
{
	u32 *dw_ptr;
	u32 i, length_dw;
504 505
	uint32_t rom_index_offset;
	uint32_t rom_data_offset;
K
Ken Wang 已提交
506 507 508 509 510 511 512 513 514 515 516 517

	if (bios == NULL)
		return false;
	if (length_bytes == 0)
		return false;
	/* APU vbios image is part of sbios image */
	if (adev->flags & AMD_IS_APU)
		return false;

	dw_ptr = (u32 *)bios;
	length_dw = ALIGN(length_bytes, 4) / 4;

518 519 520 521
	rom_index_offset =
		adev->smuio.funcs->get_rom_index_offset(adev);
	rom_data_offset =
		adev->smuio.funcs->get_rom_data_offset(adev);
522

K
Ken Wang 已提交
523
	/* set rom index to 0 */
524
	WREG32(rom_index_offset, 0);
K
Ken Wang 已提交
525 526
	/* read out the rom data */
	for (i = 0; i < length_dw; i++)
527
		dw_ptr[i] = RREG32(rom_data_offset);
K
Ken Wang 已提交
528 529 530 531

	return true;
}

532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547
static struct soc15_allowed_register_entry soc15_allowed_read_registers[] = {
	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
	{ SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
	{ SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
	{ SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
548
	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_BUSY_STAT)},
549 550 551
	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
	{ SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
552
	{ SOC15_REG_ENTRY(GC, 0, mmDB_DEBUG2)},
K
Ken Wang 已提交
553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
};

static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
					 u32 sh_num, u32 reg_offset)
{
	uint32_t val;

	mutex_lock(&adev->grbm_idx_mutex);
	if (se_num != 0xffffffff || sh_num != 0xffffffff)
		amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);

	val = RREG32(reg_offset);

	if (se_num != 0xffffffff || sh_num != 0xffffffff)
		amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
	mutex_unlock(&adev->grbm_idx_mutex);
	return val;
}

572 573 574 575 576 577 578
static uint32_t soc15_get_register_value(struct amdgpu_device *adev,
					 bool indexed, u32 se_num,
					 u32 sh_num, u32 reg_offset)
{
	if (indexed) {
		return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset);
	} else {
579
		if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
580
			return adev->gfx.config.gb_addr_config;
581 582
		else if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2))
			return adev->gfx.config.db_debug2;
583
		return RREG32(reg_offset);
584 585 586
	}
}

K
Ken Wang 已提交
587 588 589
static int soc15_read_register(struct amdgpu_device *adev, u32 se_num,
			    u32 sh_num, u32 reg_offset, u32 *value)
{
590
	uint32_t i;
591
	struct soc15_allowed_register_entry  *en;
K
Ken Wang 已提交
592 593 594

	*value = 0;
	for (i = 0; i < ARRAY_SIZE(soc15_allowed_read_registers); i++) {
595
		en = &soc15_allowed_read_registers[i];
596 597
		if (adev->reg_offset[en->hwip][en->inst] &&
			reg_offset != (adev->reg_offset[en->hwip][en->inst][en->seg]
598
					+ en->reg_offset))
K
Ken Wang 已提交
599 600
			continue;

601 602 603
		*value = soc15_get_register_value(adev,
						  soc15_allowed_read_registers[i].grbm_indexed,
						  se_num, sh_num, reg_offset);
K
Ken Wang 已提交
604 605 606 607 608
		return 0;
	}
	return -EINVAL;
}

609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637

/**
 * soc15_program_register_sequence - program an array of registers.
 *
 * @adev: amdgpu_device pointer
 * @regs: pointer to the register array
 * @array_size: size of the register array
 *
 * Programs an array or registers with and and or masks.
 * This is a helper for setting golden registers.
 */

void soc15_program_register_sequence(struct amdgpu_device *adev,
					     const struct soc15_reg_golden *regs,
					     const u32 array_size)
{
	const struct soc15_reg_golden *entry;
	u32 tmp, reg;
	int i;

	for (i = 0; i < array_size; ++i) {
		entry = &regs[i];
		reg =  adev->reg_offset[entry->hwip][entry->instance][entry->segment] + entry->reg;

		if (entry->and_mask == 0xffffffff) {
			tmp = entry->or_mask;
		} else {
			tmp = RREG32(reg);
			tmp &= ~(entry->and_mask);
638
			tmp |= (entry->or_mask & entry->and_mask);
639
		}
640 641 642 643 644 645 646 647 648

		if (reg == SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3) ||
			reg == SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE) ||
			reg == SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1) ||
			reg == SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG))
			WREG32_RLC(reg, tmp);
		else
			WREG32(reg, tmp);

649 650 651 652
	}

}

653
static int soc15_asic_mode1_reset(struct amdgpu_device *adev)
K
Ken Wang 已提交
654 655
{
	u32 i;
656
	int ret = 0;
K
Ken Wang 已提交
657

658 659
	amdgpu_atombios_scratch_regs_engine_hung(adev, true);

660
	dev_info(adev->dev, "GPU mode1 reset\n");
K
Ken Wang 已提交
661 662 663 664

	/* disable BM */
	pci_clear_master(adev->pdev);

665
	amdgpu_device_cache_pci_state(adev->pdev);
666

667 668 669
	ret = psp_gpu_reset(adev);
	if (ret)
		dev_err(adev->dev, "GPU mode1 reset failed\n");
670

671
	amdgpu_device_load_pci_state(adev->pdev);
K
Ken Wang 已提交
672 673 674

	/* wait for asic to come out of reset */
	for (i = 0; i < adev->usec_timeout; i++) {
675
		u32 memsize = adev->nbio.funcs->get_memsize(adev);
676

677
		if (memsize != 0xffffffff)
K
Ken Wang 已提交
678 679 680 681
			break;
		udelay(1);
	}

682
	amdgpu_atombios_scratch_regs_engine_hung(adev, false);
K
Ken Wang 已提交
683

684
	return ret;
K
Ken Wang 已提交
685 686
}

687 688
static int soc15_asic_baco_reset(struct amdgpu_device *adev)
{
689
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
690
	int ret = 0;
691

692 693 694 695
	/* avoid NBIF got stuck when do RAS recovery in BACO reset */
	if (ras && ras->supported)
		adev->nbio.funcs->enable_doorbell_interrupt(adev, false);

696 697 698
	ret = amdgpu_dpm_baco_reset(adev);
	if (ret)
		return ret;
699

700 701 702 703
	/* re-enable doorbell interrupt after BACO exit */
	if (ras && ras->supported)
		adev->nbio.funcs->enable_doorbell_interrupt(adev, true);

704 705 706
	return 0;
}

707 708
static enum amd_reset_method
soc15_asic_reset_method(struct amdgpu_device *adev)
709
{
710 711
	bool baco_reset = false;
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
712

713 714
	if (amdgpu_reset_method == AMD_RESET_METHOD_MODE1 ||
	    amdgpu_reset_method == AMD_RESET_METHOD_MODE2 ||
715 716
	    amdgpu_reset_method == AMD_RESET_METHOD_BACO ||
	    amdgpu_reset_method == AMD_RESET_METHOD_PCI)
717 718 719 720 721 722
		return amdgpu_reset_method;

	if (amdgpu_reset_method != -1)
		dev_warn(adev->dev, "Specified reset method:%d isn't supported, using AUTO instead.\n",
				  amdgpu_reset_method);

723
	switch (adev->asic_type) {
724
	case CHIP_RAVEN:
725
	case CHIP_RENOIR:
726
		return AMD_RESET_METHOD_MODE2;
727
	case CHIP_VEGA10:
728
	case CHIP_VEGA12:
729
	case CHIP_ARCTURUS:
730
		baco_reset = amdgpu_dpm_is_baco_supported(adev);
731
		break;
732 733
	case CHIP_VEGA20:
		if (adev->psp.sos_fw_version >= 0x80067)
734
			baco_reset = amdgpu_dpm_is_baco_supported(adev);
735

736 737 738 739 740 741
		/*
		 * 1. PMFW version > 0x284300: all cases use baco
		 * 2. PMFW version <= 0x284300: only sGPU w/o RAS use baco
		 */
		if ((ras && ras->supported) && adev->pm.fw_version <= 0x283400)
			baco_reset = false;
742
		break;
743 744 745 746 747
	default:
		break;
	}

	if (baco_reset)
748 749 750 751 752 753 754
		return AMD_RESET_METHOD_BACO;
	else
		return AMD_RESET_METHOD_MODE1;
}

static int soc15_asic_reset(struct amdgpu_device *adev)
{
755
	/* original raven doesn't have full asic reset */
A
Alex Deucher 已提交
756 757
	if ((adev->apu_flags & AMD_APU_IS_RAVEN) &&
	    !(adev->apu_flags & AMD_APU_IS_RAVEN2))
758 759
		return 0;

760
	switch (soc15_asic_reset_method(adev)) {
761 762 763 764 765 766 767 768 769 770 771 772
	case AMD_RESET_METHOD_PCI:
		dev_info(adev->dev, "PCI reset\n");
		return amdgpu_device_pci_reset(adev);
	case AMD_RESET_METHOD_BACO:
		dev_info(adev->dev, "BACO reset\n");
		return soc15_asic_baco_reset(adev);
	case AMD_RESET_METHOD_MODE2:
		dev_info(adev->dev, "MODE2 reset\n");
		return amdgpu_dpm_mode2_reset(adev);
	default:
		dev_info(adev->dev, "MODE1 reset\n");
		return soc15_asic_mode1_reset(adev);
773
	}
774 775
}

776 777 778 779 780
static bool soc15_supports_baco(struct amdgpu_device *adev)
{
	switch (adev->asic_type) {
	case CHIP_VEGA10:
	case CHIP_VEGA12:
781
	case CHIP_ARCTURUS:
782
		return amdgpu_dpm_is_baco_supported(adev);
783 784
	case CHIP_VEGA20:
		if (adev->psp.sos_fw_version >= 0x80067)
785 786
			return amdgpu_dpm_is_baco_supported(adev);
		return false;
787 788 789 790 791
	default:
		return false;
	}
}

K
Ken Wang 已提交
792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
/*static int soc15_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
			u32 cntl_reg, u32 status_reg)
{
	return 0;
}*/

static int soc15_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
{
	/*int r;

	r = soc15_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
	if (r)
		return r;

	r = soc15_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
	*/
	return 0;
}

static int soc15_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
{
	/* todo */

	return 0;
}

static void soc15_pcie_gen3_enable(struct amdgpu_device *adev)
{
	if (pci_is_root_bus(adev->pdev->bus))
		return;

	if (amdgpu_pcie_gen2 == 0)
		return;

	if (adev->flags & AMD_IS_APU)
		return;

	if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
					CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
		return;

	/* todo */
}

static void soc15_program_aspm(struct amdgpu_device *adev)
{

	if (amdgpu_aspm == 0)
		return;

	/* todo */
}

static void soc15_enable_doorbell_aperture(struct amdgpu_device *adev,
846
					   bool enable)
K
Ken Wang 已提交
847
{
848 849
	adev->nbio.funcs->enable_doorbell_aperture(adev, enable);
	adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, enable);
K
Ken Wang 已提交
850 851 852 853 854 855 856 857 858 859 860
}

static const struct amdgpu_ip_block_version vega10_common_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_COMMON,
	.major = 2,
	.minor = 0,
	.rev = 0,
	.funcs = &soc15_common_ip_funcs,
};

861 862
static uint32_t soc15_get_rev_id(struct amdgpu_device *adev)
{
863
	return adev->nbio.funcs->get_rev_id(adev);
864 865
}

866
static void soc15_reg_base_init(struct amdgpu_device *adev)
K
Ken Wang 已提交
867
{
868 869
	int r;

870 871 872
	/* Set IP register base before any HW register access */
	switch (adev->asic_type) {
	case CHIP_VEGA10:
873
	case CHIP_VEGA12:
874 875 876
	case CHIP_RAVEN:
		vega10_reg_base_init(adev);
		break;
877
	case CHIP_RENOIR:
878 879
		/* It's safe to do ip discovery here for Renior,
		 * it doesn't support SRIOV. */
880 881
		if (amdgpu_discovery) {
			r = amdgpu_discovery_reg_base_init(adev);
882 883 884 885
			if (r == 0)
				break;
			DRM_WARN("failed to init reg base from ip discovery table, "
				 "fallback to legacy init method\n");
886
		}
887
		vega10_reg_base_init(adev);
888
		break;
889 890 891
	case CHIP_VEGA20:
		vega20_reg_base_init(adev);
		break;
892 893 894
	case CHIP_ARCTURUS:
		arct_reg_base_init(adev);
		break;
895 896 897
	case CHIP_ALDEBARAN:
		aldebaran_reg_base_init(adev);
		break;
898
	default:
899 900
		DRM_ERROR("Unsupported asic type: %d!\n", adev->asic_type);
		break;
901
	}
902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918
}

void soc15_set_virt_ops(struct amdgpu_device *adev)
{
	adev->virt.ops = &xgpu_ai_virt_ops;

	/* init soc15 reg base early enough so we can
	 * request request full access for sriov before
	 * set_ip_blocks. */
	soc15_reg_base_init(adev);
}

int soc15_set_ip_blocks(struct amdgpu_device *adev)
{
	/* for bare metal case */
	if (!amdgpu_sriov_vf(adev))
		soc15_reg_base_init(adev);
919

920 921 922 923
	if (adev->flags & AMD_IS_APU) {
		adev->nbio.funcs = &nbio_v7_0_funcs;
		adev->nbio.hdp_flush_reg = &nbio_v7_0_hdp_flush_reg;
	} else if (adev->asic_type == CHIP_VEGA20 ||
924 925
		   adev->asic_type == CHIP_ARCTURUS ||
		   adev->asic_type == CHIP_ALDEBARAN) {
926 927 928 929 930 931
		adev->nbio.funcs = &nbio_v7_4_funcs;
		adev->nbio.hdp_flush_reg = &nbio_v7_4_hdp_flush_reg;
	} else {
		adev->nbio.funcs = &nbio_v6_1_funcs;
		adev->nbio.hdp_flush_reg = &nbio_v6_1_hdp_flush_reg;
	}
932
	adev->hdp.funcs = &hdp_v4_0_funcs;
933

934 935 936
	if (adev->asic_type == CHIP_VEGA20 ||
	    adev->asic_type == CHIP_ARCTURUS ||
	    adev->asic_type == CHIP_ALDEBARAN)
937
		adev->df.funcs = &df_v3_6_funcs;
938
	else
939
		adev->df.funcs = &df_v1_7_funcs;
940

941 942 943
	if (adev->asic_type == CHIP_VEGA20 ||
	    adev->asic_type == CHIP_ARCTURUS)
		adev->smuio.funcs = &smuio_v11_0_funcs;
944 945
	else if (adev->asic_type == CHIP_ALDEBARAN)
		adev->smuio.funcs = &smuio_v13_0_funcs;
946 947 948
	else
		adev->smuio.funcs = &smuio_v9_0_funcs;

949
	adev->rev_id = soc15_get_rev_id(adev);
950

K
Ken Wang 已提交
951 952
	switch (adev->asic_type) {
	case CHIP_VEGA10:
953
	case CHIP_VEGA12:
954
	case CHIP_VEGA20:
955 956
		amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
		amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
957 958 959 960 961 962 963 964 965

		/* For Vega10 SR-IOV, PSP need to be initialized before IH */
		if (amdgpu_sriov_vf(adev)) {
			if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) {
				if (adev->asic_type == CHIP_VEGA20)
					amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
				else
					amdgpu_device_ip_block_add(adev, &psp_v3_1_ip_block);
			}
966
			if (adev->asic_type == CHIP_VEGA20)
967
				amdgpu_device_ip_block_add(adev, &vega20_ih_ip_block);
968 969
			else
				amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
970
		} else {
971
			if (adev->asic_type == CHIP_VEGA20)
972
				amdgpu_device_ip_block_add(adev, &vega20_ih_ip_block);
973 974
			else
				amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
975 976 977 978 979 980
			if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) {
				if (adev->asic_type == CHIP_VEGA20)
					amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
				else
					amdgpu_device_ip_block_add(adev, &psp_v3_1_ip_block);
			}
981
		}
982 983
		amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
		amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
984 985
		if (is_support_sw_smu(adev)) {
			if (!amdgpu_sriov_vf(adev))
986
				amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
987 988
		} else {
			amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
989
		}
990
		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
991
			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
992 993
#if defined(CONFIG_DRM_AMD_DC)
		else if (amdgpu_device_has_dc_support(adev))
994
			amdgpu_device_ip_block_add(adev, &dm_ip_block);
995
#endif
996 997 998 999
		if (!(adev->asic_type == CHIP_VEGA20 && amdgpu_sriov_vf(adev))) {
			amdgpu_device_ip_block_add(adev, &uvd_v7_0_ip_block);
			amdgpu_device_ip_block_add(adev, &vce_v4_0_ip_block);
		}
K
Ken Wang 已提交
1000
		break;
1001
	case CHIP_RAVEN:
1002 1003
		amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
		amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
1004
		amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
1005 1006
		if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
			amdgpu_device_ip_block_add(adev, &psp_v10_0_ip_block);
1007 1008
		amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
		amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
1009
		amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
1010
		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
1011
			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
1012 1013
#if defined(CONFIG_DRM_AMD_DC)
		else if (amdgpu_device_has_dc_support(adev))
1014
			amdgpu_device_ip_block_add(adev, &dm_ip_block);
1015
#endif
1016
		amdgpu_device_ip_block_add(adev, &vcn_v1_0_ip_block);
1017
		break;
1018 1019 1020
	case CHIP_ARCTURUS:
		amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
		amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
1021 1022 1023 1024

		if (amdgpu_sriov_vf(adev)) {
			if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
				amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
1025
			amdgpu_device_ip_block_add(adev, &vega20_ih_ip_block);
1026
		} else {
1027
			amdgpu_device_ip_block_add(adev, &vega20_ih_ip_block);
1028 1029 1030 1031
			if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
				amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
		}

1032 1033 1034 1035
		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
		amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
		amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
1036
		amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
1037

1038 1039 1040 1041
		if (amdgpu_sriov_vf(adev)) {
			if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
				amdgpu_device_ip_block_add(adev, &vcn_v2_5_ip_block);
		} else {
1042
			amdgpu_device_ip_block_add(adev, &vcn_v2_5_ip_block);
1043
		}
1044 1045
		if (!amdgpu_sriov_vf(adev))
			amdgpu_device_ip_block_add(adev, &jpeg_v2_5_ip_block);
1046
		break;
H
Huang Rui 已提交
1047 1048 1049 1050
	case CHIP_RENOIR:
		amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
		amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
		amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
1051 1052
		if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
			amdgpu_device_ip_block_add(adev, &psp_v12_0_ip_block);
1053
		amdgpu_device_ip_block_add(adev, &smu_v12_0_ip_block);
1054 1055
		amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
		amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
1056 1057
		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
R
Roman Li 已提交
1058 1059
#if defined(CONFIG_DRM_AMD_DC)
                else if (amdgpu_device_has_dc_support(adev))
1060
			amdgpu_device_ip_block_add(adev, &dm_ip_block);
R
Roman Li 已提交
1061
#endif
1062
		amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block);
1063
		amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block);
H
Huang Rui 已提交
1064
		break;
1065 1066 1067
	case CHIP_ALDEBARAN:
		amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
		amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078

		if (amdgpu_sriov_vf(adev)) {
			if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
				amdgpu_device_ip_block_add(adev, &psp_v13_0_ip_block);
			amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
		} else {
			amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
			if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
				amdgpu_device_ip_block_add(adev, &psp_v13_0_ip_block);
		}

1079 1080
		amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
		amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
1081

1082 1083
		/*amdgpu_device_ip_block_add(adev, &vcn_v2_5_ip_block);
		amdgpu_device_ip_block_add(adev, &jpeg_v2_5_ip_block);*/
1084
		break;
K
Ken Wang 已提交
1085 1086 1087 1088 1089 1090 1091
	default:
		return -EINVAL;
	}

	return 0;
}

1092 1093 1094 1095 1096
static bool soc15_need_full_reset(struct amdgpu_device *adev)
{
	/* change this when we implement soft reset */
	return true;
}
1097

1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
static void soc15_get_pcie_usage(struct amdgpu_device *adev, uint64_t *count0,
				 uint64_t *count1)
{
	uint32_t perfctr = 0;
	uint64_t cnt0_of, cnt1_of;
	int tmp;

	/* This reports 0 on APUs, so return to avoid writing/reading registers
	 * that may or may not be different from their GPU counterparts
	 */
1108 1109
	if (adev->flags & AMD_IS_APU)
		return;
1110 1111

	/* Set the 2 events that we wish to watch, defined above */
1112
	/* Reg 40 is # received msgs */
K
Kent Russell 已提交
1113
	/* Reg 104 is # of posted requests sent */
1114
	perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK, EVENT0_SEL, 40);
K
Kent Russell 已提交
1115
	perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK, EVENT1_SEL, 104);
1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143

	/* Write to enable desired perf counters */
	WREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK, perfctr);
	/* Zero out and enable the perf counters
	 * Write 0x5:
	 * Bit 0 = Start all counters(1)
	 * Bit 2 = Global counter reset enable(1)
	 */
	WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000005);

	msleep(1000);

	/* Load the shadow and disable the perf counters
	 * Write 0x2:
	 * Bit 0 = Stop counters(0)
	 * Bit 1 = Load the shadow counters(1)
	 */
	WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000002);

	/* Read register values to get any >32bit overflow */
	tmp = RREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK);
	cnt0_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK, COUNTER0_UPPER);
	cnt1_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK, COUNTER1_UPPER);

	/* Get the values and add the overflow */
	*count0 = RREG32_PCIE(smnPCIE_PERF_COUNT0_TXCLK) | (cnt0_of << 32);
	*count1 = RREG32_PCIE(smnPCIE_PERF_COUNT1_TXCLK) | (cnt1_of << 32);
}
1144

K
Kent Russell 已提交
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
static void vega20_get_pcie_usage(struct amdgpu_device *adev, uint64_t *count0,
				 uint64_t *count1)
{
	uint32_t perfctr = 0;
	uint64_t cnt0_of, cnt1_of;
	int tmp;

	/* This reports 0 on APUs, so return to avoid writing/reading registers
	 * that may or may not be different from their GPU counterparts
	 */
	if (adev->flags & AMD_IS_APU)
		return;

	/* Set the 2 events that we wish to watch, defined above */
	/* Reg 40 is # received msgs */
	/* Reg 108 is # of posted requests sent on VG20 */
	perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK3,
				EVENT0_SEL, 40);
	perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK3,
				EVENT1_SEL, 108);

	/* Write to enable desired perf counters */
	WREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK3, perfctr);
	/* Zero out and enable the perf counters
	 * Write 0x5:
	 * Bit 0 = Start all counters(1)
	 * Bit 2 = Global counter reset enable(1)
	 */
	WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000005);

	msleep(1000);

	/* Load the shadow and disable the perf counters
	 * Write 0x2:
	 * Bit 0 = Stop counters(0)
	 * Bit 1 = Load the shadow counters(1)
	 */
	WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000002);

	/* Read register values to get any >32bit overflow */
	tmp = RREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK3);
	cnt0_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK3, COUNTER0_UPPER);
	cnt1_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK3, COUNTER1_UPPER);

	/* Get the values and add the overflow */
	*count0 = RREG32_PCIE(smnPCIE_PERF_COUNT0_TXCLK3) | (cnt0_of << 32);
	*count1 = RREG32_PCIE(smnPCIE_PERF_COUNT1_TXCLK3) | (cnt1_of << 32);
}

1194 1195 1196 1197
static bool soc15_need_reset_on_init(struct amdgpu_device *adev)
{
	u32 sol_reg;

1198 1199 1200
	/* Just return false for soc15 GPUs.  Reset does not seem to
	 * be necessary.
	 */
1201 1202
	if (!amdgpu_passthrough(adev))
		return false;
1203

1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216
	if (adev->flags & AMD_IS_APU)
		return false;

	/* Check sOS sign of life register to confirm sys driver and sOS
	 * are already been loaded.
	 */
	sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
	if (sol_reg)
		return true;

	return false;
}

1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
static uint64_t soc15_get_pcie_replay_count(struct amdgpu_device *adev)
{
	uint64_t nak_r, nak_g;

	/* Get the number of NAKs received and generated */
	nak_r = RREG32_PCIE(smnPCIE_RX_NUM_NAK);
	nak_g = RREG32_PCIE(smnPCIE_RX_NUM_NAK_GENERATED);

	/* Add the total number of NAKs, i.e the number of replays */
	return (nak_r + nak_g);
}

1229 1230 1231 1232 1233
static void soc15_pre_asic_init(struct amdgpu_device *adev)
{
	gmc_v9_0_restore_registers(adev);
}

K
Ken Wang 已提交
1234 1235 1236 1237 1238 1239
static const struct amdgpu_asic_funcs soc15_asic_funcs =
{
	.read_disabled_bios = &soc15_read_disabled_bios,
	.read_bios_from_rom = &soc15_read_bios_from_rom,
	.read_register = &soc15_read_register,
	.reset = &soc15_asic_reset,
1240
	.reset_method = &soc15_asic_reset_method,
K
Ken Wang 已提交
1241 1242 1243 1244 1245
	.set_vga_state = &soc15_vga_set_state,
	.get_xclk = &soc15_get_xclk,
	.set_uvd_clocks = &soc15_set_uvd_clocks,
	.set_vce_clocks = &soc15_set_vce_clocks,
	.get_config_memsize = &soc15_get_config_memsize,
1246
	.need_full_reset = &soc15_need_full_reset,
1247
	.init_doorbell_index = &vega10_doorbell_index_init,
1248
	.get_pcie_usage = &soc15_get_pcie_usage,
1249
	.need_reset_on_init = &soc15_need_reset_on_init,
1250
	.get_pcie_replay_count = &soc15_get_pcie_replay_count,
1251
	.supports_baco = &soc15_supports_baco,
1252
	.pre_asic_init = &soc15_pre_asic_init,
1253
	.query_video_codecs = &soc15_query_video_codecs,
K
Ken Wang 已提交
1254 1255
};

1256 1257 1258 1259 1260 1261
static const struct amdgpu_asic_funcs vega20_asic_funcs =
{
	.read_disabled_bios = &soc15_read_disabled_bios,
	.read_bios_from_rom = &soc15_read_bios_from_rom,
	.read_register = &soc15_read_register,
	.reset = &soc15_asic_reset,
1262
	.reset_method = &soc15_asic_reset_method,
1263 1264 1265 1266 1267 1268 1269
	.set_vga_state = &soc15_vga_set_state,
	.get_xclk = &soc15_get_xclk,
	.set_uvd_clocks = &soc15_set_uvd_clocks,
	.set_vce_clocks = &soc15_set_vce_clocks,
	.get_config_memsize = &soc15_get_config_memsize,
	.need_full_reset = &soc15_need_full_reset,
	.init_doorbell_index = &vega20_doorbell_index_init,
K
Kent Russell 已提交
1270
	.get_pcie_usage = &vega20_get_pcie_usage,
1271
	.need_reset_on_init = &soc15_need_reset_on_init,
1272
	.get_pcie_replay_count = &soc15_get_pcie_replay_count,
1273
	.supports_baco = &soc15_supports_baco,
1274
	.pre_asic_init = &soc15_pre_asic_init,
1275
	.query_video_codecs = &soc15_query_video_codecs,
K
Ken Wang 已提交
1276 1277 1278 1279
};

static int soc15_common_early_init(void *handle)
{
1280
#define MMIO_REG_HOLE_OFFSET (0x80000 - PAGE_SIZE)
K
Ken Wang 已提交
1281 1282
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

1283 1284
	adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET;
	adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET;
K
Ken Wang 已提交
1285 1286 1287 1288
	adev->smc_rreg = NULL;
	adev->smc_wreg = NULL;
	adev->pcie_rreg = &soc15_pcie_rreg;
	adev->pcie_wreg = &soc15_pcie_wreg;
1289 1290
	adev->pcie_rreg64 = &soc15_pcie_rreg64;
	adev->pcie_wreg64 = &soc15_pcie_wreg64;
K
Ken Wang 已提交
1291 1292 1293 1294
	adev->uvd_ctx_rreg = &soc15_uvd_ctx_rreg;
	adev->uvd_ctx_wreg = &soc15_uvd_ctx_wreg;
	adev->didt_rreg = &soc15_didt_rreg;
	adev->didt_wreg = &soc15_didt_wreg;
1295 1296
	adev->gc_cac_rreg = &soc15_gc_cac_rreg;
	adev->gc_cac_wreg = &soc15_gc_cac_wreg;
1297 1298
	adev->se_cac_rreg = &soc15_se_cac_rreg;
	adev->se_cac_wreg = &soc15_se_cac_wreg;
K
Ken Wang 已提交
1299 1300 1301 1302 1303


	adev->external_rev_id = 0xFF;
	switch (adev->asic_type) {
	case CHIP_VEGA10:
1304
		adev->asic_funcs = &soc15_asic_funcs;
K
Ken Wang 已提交
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
			AMD_CG_SUPPORT_GFX_MGLS |
			AMD_CG_SUPPORT_GFX_RLC_LS |
			AMD_CG_SUPPORT_GFX_CP_LS |
			AMD_CG_SUPPORT_GFX_3D_CGCG |
			AMD_CG_SUPPORT_GFX_3D_CGLS |
			AMD_CG_SUPPORT_GFX_CGCG |
			AMD_CG_SUPPORT_GFX_CGLS |
			AMD_CG_SUPPORT_BIF_MGCG |
			AMD_CG_SUPPORT_BIF_LS |
			AMD_CG_SUPPORT_HDP_LS |
			AMD_CG_SUPPORT_DRM_MGCG |
			AMD_CG_SUPPORT_DRM_LS |
			AMD_CG_SUPPORT_ROM_MGCG |
			AMD_CG_SUPPORT_DF_MGCG |
			AMD_CG_SUPPORT_SDMA_MGCG |
			AMD_CG_SUPPORT_SDMA_LS |
			AMD_CG_SUPPORT_MC_MGCG |
			AMD_CG_SUPPORT_MC_LS;
		adev->pg_flags = 0;
		adev->external_rev_id = 0x1;
		break;
1327
	case CHIP_VEGA12:
1328
		adev->asic_funcs = &soc15_asic_funcs;
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
			AMD_CG_SUPPORT_GFX_MGLS |
			AMD_CG_SUPPORT_GFX_CGCG |
			AMD_CG_SUPPORT_GFX_CGLS |
			AMD_CG_SUPPORT_GFX_3D_CGCG |
			AMD_CG_SUPPORT_GFX_3D_CGLS |
			AMD_CG_SUPPORT_GFX_CP_LS |
			AMD_CG_SUPPORT_MC_LS |
			AMD_CG_SUPPORT_MC_MGCG |
			AMD_CG_SUPPORT_SDMA_MGCG |
			AMD_CG_SUPPORT_SDMA_LS |
			AMD_CG_SUPPORT_BIF_MGCG |
			AMD_CG_SUPPORT_BIF_LS |
			AMD_CG_SUPPORT_HDP_MGCG |
			AMD_CG_SUPPORT_HDP_LS |
			AMD_CG_SUPPORT_ROM_MGCG |
			AMD_CG_SUPPORT_VCE_MGCG |
			AMD_CG_SUPPORT_UVD_MGCG;
1347
		adev->pg_flags = 0;
1348
		adev->external_rev_id = adev->rev_id + 0x14;
1349
		break;
1350
	case CHIP_VEGA20:
1351
		adev->asic_funcs = &vega20_asic_funcs;
1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
			AMD_CG_SUPPORT_GFX_MGLS |
			AMD_CG_SUPPORT_GFX_CGCG |
			AMD_CG_SUPPORT_GFX_CGLS |
			AMD_CG_SUPPORT_GFX_3D_CGCG |
			AMD_CG_SUPPORT_GFX_3D_CGLS |
			AMD_CG_SUPPORT_GFX_CP_LS |
			AMD_CG_SUPPORT_MC_LS |
			AMD_CG_SUPPORT_MC_MGCG |
			AMD_CG_SUPPORT_SDMA_MGCG |
			AMD_CG_SUPPORT_SDMA_LS |
			AMD_CG_SUPPORT_BIF_MGCG |
			AMD_CG_SUPPORT_BIF_LS |
			AMD_CG_SUPPORT_HDP_MGCG |
1366
			AMD_CG_SUPPORT_HDP_LS |
1367 1368 1369
			AMD_CG_SUPPORT_ROM_MGCG |
			AMD_CG_SUPPORT_VCE_MGCG |
			AMD_CG_SUPPORT_UVD_MGCG;
1370 1371 1372
		adev->pg_flags = 0;
		adev->external_rev_id = adev->rev_id + 0x28;
		break;
1373
	case CHIP_RAVEN:
1374
		adev->asic_funcs = &soc15_asic_funcs;
A
Alex Deucher 已提交
1375 1376 1377 1378
		if (adev->pdev->device == 0x15dd)
			adev->apu_flags |= AMD_APU_IS_RAVEN;
		if (adev->pdev->device == 0x15d8)
			adev->apu_flags |= AMD_APU_IS_PICASSO;
1379
		if (adev->rev_id >= 0x8)
A
Alex Deucher 已提交
1380 1381 1382
			adev->apu_flags |= AMD_APU_IS_RAVEN2;

		if (adev->apu_flags & AMD_APU_IS_RAVEN2)
1383
			adev->external_rev_id = adev->rev_id + 0x79;
A
Alex Deucher 已提交
1384
		else if (adev->apu_flags & AMD_APU_IS_PICASSO)
1385
			adev->external_rev_id = adev->rev_id + 0x41;
1386 1387
		else if (adev->rev_id == 1)
			adev->external_rev_id = adev->rev_id + 0x20;
1388
		else
1389
			adev->external_rev_id = adev->rev_id + 0x01;
1390

A
Alex Deucher 已提交
1391
		if (adev->apu_flags & AMD_APU_IS_RAVEN2) {
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
			adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
				AMD_CG_SUPPORT_GFX_MGLS |
				AMD_CG_SUPPORT_GFX_CP_LS |
				AMD_CG_SUPPORT_GFX_3D_CGCG |
				AMD_CG_SUPPORT_GFX_3D_CGLS |
				AMD_CG_SUPPORT_GFX_CGCG |
				AMD_CG_SUPPORT_GFX_CGLS |
				AMD_CG_SUPPORT_BIF_LS |
				AMD_CG_SUPPORT_HDP_LS |
				AMD_CG_SUPPORT_MC_MGCG |
				AMD_CG_SUPPORT_MC_LS |
				AMD_CG_SUPPORT_SDMA_MGCG |
				AMD_CG_SUPPORT_SDMA_LS |
				AMD_CG_SUPPORT_VCN_MGCG;
1406

1407
			adev->pg_flags = AMD_PG_SUPPORT_SDMA | AMD_PG_SUPPORT_VCN;
A
Alex Deucher 已提交
1408
		} else if (adev->apu_flags & AMD_APU_IS_PICASSO) {
L
Likun Gao 已提交
1409 1410
			adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
				AMD_CG_SUPPORT_GFX_MGLS |
1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
				AMD_CG_SUPPORT_GFX_CP_LS |
				AMD_CG_SUPPORT_GFX_3D_CGCG |
				AMD_CG_SUPPORT_GFX_3D_CGLS |
				AMD_CG_SUPPORT_GFX_CGCG |
				AMD_CG_SUPPORT_GFX_CGLS |
				AMD_CG_SUPPORT_BIF_LS |
				AMD_CG_SUPPORT_HDP_LS |
				AMD_CG_SUPPORT_MC_MGCG |
				AMD_CG_SUPPORT_MC_LS |
				AMD_CG_SUPPORT_SDMA_MGCG |
				AMD_CG_SUPPORT_SDMA_LS;

			adev->pg_flags = AMD_PG_SUPPORT_SDMA |
				AMD_PG_SUPPORT_MMHUB |
1425
				AMD_PG_SUPPORT_VCN;
1426
		} else {
1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445
			adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
				AMD_CG_SUPPORT_GFX_MGLS |
				AMD_CG_SUPPORT_GFX_RLC_LS |
				AMD_CG_SUPPORT_GFX_CP_LS |
				AMD_CG_SUPPORT_GFX_3D_CGCG |
				AMD_CG_SUPPORT_GFX_3D_CGLS |
				AMD_CG_SUPPORT_GFX_CGCG |
				AMD_CG_SUPPORT_GFX_CGLS |
				AMD_CG_SUPPORT_BIF_MGCG |
				AMD_CG_SUPPORT_BIF_LS |
				AMD_CG_SUPPORT_HDP_MGCG |
				AMD_CG_SUPPORT_HDP_LS |
				AMD_CG_SUPPORT_DRM_MGCG |
				AMD_CG_SUPPORT_DRM_LS |
				AMD_CG_SUPPORT_MC_MGCG |
				AMD_CG_SUPPORT_MC_LS |
				AMD_CG_SUPPORT_SDMA_MGCG |
				AMD_CG_SUPPORT_SDMA_LS |
				AMD_CG_SUPPORT_VCN_MGCG;
1446

1447
			adev->pg_flags = AMD_PG_SUPPORT_SDMA | AMD_PG_SUPPORT_VCN;
1448
		}
1449
		break;
1450
	case CHIP_ARCTURUS:
1451
		adev->asic_funcs = &vega20_asic_funcs;
1452 1453 1454
		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
			AMD_CG_SUPPORT_GFX_MGLS |
			AMD_CG_SUPPORT_GFX_CGCG |
1455
			AMD_CG_SUPPORT_GFX_CGLS |
1456
			AMD_CG_SUPPORT_GFX_CP_LS |
1457
			AMD_CG_SUPPORT_HDP_MGCG |
1458 1459
			AMD_CG_SUPPORT_HDP_LS |
			AMD_CG_SUPPORT_SDMA_MGCG |
1460 1461
			AMD_CG_SUPPORT_SDMA_LS |
			AMD_CG_SUPPORT_MC_MGCG |
1462
			AMD_CG_SUPPORT_MC_LS |
1463 1464 1465
			AMD_CG_SUPPORT_IH_CG |
			AMD_CG_SUPPORT_VCN_MGCG |
			AMD_CG_SUPPORT_JPEG_MGCG;
1466
		adev->pg_flags = AMD_PG_SUPPORT_VCN | AMD_PG_SUPPORT_VCN_DPG;
1467
		adev->external_rev_id = adev->rev_id + 0x32;
1468
		break;
1469
	case CHIP_RENOIR:
1470
		adev->asic_funcs = &soc15_asic_funcs;
1471 1472
		if ((adev->pdev->device == 0x1636) ||
		    (adev->pdev->device == 0x164c))
1473 1474 1475 1476 1477 1478 1479 1480
			adev->apu_flags |= AMD_APU_IS_RENOIR;
		else
			adev->apu_flags |= AMD_APU_IS_GREEN_SARDINE;

		if (adev->apu_flags & AMD_APU_IS_RENOIR)
			adev->external_rev_id = adev->rev_id + 0x91;
		else
			adev->external_rev_id = adev->rev_id + 0xa1;
1481 1482 1483 1484 1485 1486
		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
				 AMD_CG_SUPPORT_GFX_MGLS |
				 AMD_CG_SUPPORT_GFX_3D_CGCG |
				 AMD_CG_SUPPORT_GFX_3D_CGLS |
				 AMD_CG_SUPPORT_GFX_CGCG |
				 AMD_CG_SUPPORT_GFX_CGLS |
1487 1488
				 AMD_CG_SUPPORT_GFX_CP_LS |
				 AMD_CG_SUPPORT_MC_MGCG |
1489 1490
				 AMD_CG_SUPPORT_MC_LS |
				 AMD_CG_SUPPORT_SDMA_MGCG |
1491
				 AMD_CG_SUPPORT_SDMA_LS |
1492
				 AMD_CG_SUPPORT_BIF_LS |
1493
				 AMD_CG_SUPPORT_HDP_LS |
1494
				 AMD_CG_SUPPORT_VCN_MGCG |
L
Leo Liu 已提交
1495
				 AMD_CG_SUPPORT_JPEG_MGCG |
1496 1497
				 AMD_CG_SUPPORT_IH_CG |
				 AMD_CG_SUPPORT_ATHUB_LS |
1498 1499
				 AMD_CG_SUPPORT_ATHUB_MGCG |
				 AMD_CG_SUPPORT_DF_MGCG;
1500 1501
		adev->pg_flags = AMD_PG_SUPPORT_SDMA |
				 AMD_PG_SUPPORT_VCN |
L
Leo Liu 已提交
1502
				 AMD_PG_SUPPORT_JPEG |
1503
				 AMD_PG_SUPPORT_VCN_DPG;
1504
		break;
1505 1506 1507 1508 1509
	case CHIP_ALDEBARAN:
		adev->asic_funcs = &vega20_asic_funcs;
		adev->cg_flags = 0;
		adev->pg_flags = 0;
		break;
K
Ken Wang 已提交
1510 1511 1512 1513 1514
	default:
		/* FIXME: not supported yet */
		return -EINVAL;
	}

1515 1516 1517 1518 1519
	if (amdgpu_sriov_vf(adev)) {
		amdgpu_virt_init_setting(adev);
		xgpu_ai_mailbox_set_irq_funcs(adev);
	}

K
Ken Wang 已提交
1520 1521 1522
	return 0;
}

1523 1524 1525
static int soc15_common_late_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1526
	int r = 0;
1527 1528 1529 1530

	if (amdgpu_sriov_vf(adev))
		xgpu_ai_mailbox_get_irq(adev);

1531 1532
	if (adev->hdp.funcs->reset_ras_error_count)
		adev->hdp.funcs->reset_ras_error_count(adev);
1533

1534 1535 1536 1537
	if (adev->nbio.funcs->ras_late_init)
		r = adev->nbio.funcs->ras_late_init(adev);

	return r;
1538 1539
}

K
Ken Wang 已提交
1540 1541
static int soc15_common_sw_init(void *handle)
{
1542 1543 1544 1545 1546
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	if (amdgpu_sriov_vf(adev))
		xgpu_ai_mailbox_add_irq_id(adev);

1547
	adev->df.funcs->sw_init(adev);
1548

K
Ken Wang 已提交
1549 1550 1551 1552 1553
	return 0;
}

static int soc15_common_sw_fini(void *handle)
{
1554 1555
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

T
Tao Zhou 已提交
1556
	amdgpu_nbio_ras_fini(adev);
1557
	adev->df.funcs->sw_fini(adev);
K
Ken Wang 已提交
1558 1559 1560
	return 0;
}

1561 1562 1563 1564 1565
static void soc15_doorbell_range_init(struct amdgpu_device *adev)
{
	int i;
	struct amdgpu_ring *ring;

1566 1567
	/* sdma/ih doorbell range are programed by hypervisor */
	if (!amdgpu_sriov_vf(adev)) {
1568 1569
		for (i = 0; i < adev->sdma.num_instances; i++) {
			ring = &adev->sdma.instance[i].ring;
1570
			adev->nbio.funcs->sdma_doorbell_range(adev, i,
1571 1572 1573
				ring->use_doorbell, ring->doorbell_index,
				adev->doorbell_index.sdma_doorbell_range);
		}
1574

1575
		adev->nbio.funcs->ih_doorbell_range(adev, adev->irq.ih.use_doorbell,
1576
						adev->irq.ih.doorbell_index);
1577
	}
1578 1579
}

K
Ken Wang 已提交
1580 1581 1582 1583 1584 1585 1586 1587
static int soc15_common_hw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	/* enable pcie gen2/3 link */
	soc15_pcie_gen3_enable(adev);
	/* enable aspm */
	soc15_program_aspm(adev);
1588
	/* setup nbio registers */
1589
	adev->nbio.funcs->init_registers(adev);
1590 1591 1592 1593
	/* remap HDP registers to a hole in mmio space,
	 * for the purpose of expose those registers
	 * to process space
	 */
1594 1595
	if (adev->nbio.funcs->remap_hdp_registers)
		adev->nbio.funcs->remap_hdp_registers(adev);
1596

K
Ken Wang 已提交
1597 1598
	/* enable the doorbell aperture */
	soc15_enable_doorbell_aperture(adev, true);
1599 1600 1601 1602 1603 1604
	/* HW doorbell routing policy: doorbell writing not
	 * in SDMA/IH/MM/ACV range will be routed to CP. So
	 * we need to init SDMA/IH/MM/ACV doorbell range prior
	 * to CP ip block init and ring test.
	 */
	soc15_doorbell_range_init(adev);
K
Ken Wang 已提交
1605 1606 1607 1608 1609 1610 1611 1612 1613 1614

	return 0;
}

static int soc15_common_hw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	/* disable the doorbell aperture */
	soc15_enable_doorbell_aperture(adev, false);
1615 1616
	if (amdgpu_sriov_vf(adev))
		xgpu_ai_mailbox_put_irq(adev);
K
Ken Wang 已提交
1617

1618 1619
	if (adev->nbio.ras_if &&
	    amdgpu_ras_is_supported(adev, adev->nbio.ras_if->block)) {
1620 1621 1622 1623 1624 1625
		if (adev->nbio.funcs->init_ras_controller_interrupt)
			amdgpu_irq_put(adev, &adev->nbio.ras_controller_irq, 0);
		if (adev->nbio.funcs->init_ras_err_event_athub_interrupt)
			amdgpu_irq_put(adev, &adev->nbio.ras_err_event_athub_irq, 0);
	}

K
Ken Wang 已提交
1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706
	return 0;
}

static int soc15_common_suspend(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	return soc15_common_hw_fini(adev);
}

static int soc15_common_resume(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	return soc15_common_hw_init(adev);
}

static bool soc15_common_is_idle(void *handle)
{
	return true;
}

static int soc15_common_wait_for_idle(void *handle)
{
	return 0;
}

static int soc15_common_soft_reset(void *handle)
{
	return 0;
}

static void soc15_update_drm_clock_gating(struct amdgpu_device *adev, bool enable)
{
	uint32_t def, data;

	def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));

	if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_MGCG))
		data &= ~(0x01000000 |
			  0x02000000 |
			  0x04000000 |
			  0x08000000 |
			  0x10000000 |
			  0x20000000 |
			  0x40000000 |
			  0x80000000);
	else
		data |= (0x01000000 |
			 0x02000000 |
			 0x04000000 |
			 0x08000000 |
			 0x10000000 |
			 0x20000000 |
			 0x40000000 |
			 0x80000000);

	if (def != data)
		WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0), data);
}

static void soc15_update_drm_light_sleep(struct amdgpu_device *adev, bool enable)
{
	uint32_t def, data;

	def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));

	if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
		data |= 1;
	else
		data &= ~1;

	if (def != data)
		WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL), data);
}

static int soc15_common_set_clockgating_state(void *handle,
					    enum amd_clockgating_state state)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

M
Monk Liu 已提交
1707 1708 1709
	if (amdgpu_sriov_vf(adev))
		return 0;

K
Ken Wang 已提交
1710 1711
	switch (adev->asic_type) {
	case CHIP_VEGA10:
1712
	case CHIP_VEGA12:
1713
	case CHIP_VEGA20:
1714
		adev->nbio.funcs->update_medium_grain_clock_gating(adev,
1715
				state == AMD_CG_STATE_GATE);
1716
		adev->nbio.funcs->update_medium_grain_light_sleep(adev,
1717
				state == AMD_CG_STATE_GATE);
1718
		adev->hdp.funcs->update_clock_gating(adev,
1719
				state == AMD_CG_STATE_GATE);
K
Ken Wang 已提交
1720
		soc15_update_drm_clock_gating(adev,
1721
				state == AMD_CG_STATE_GATE);
K
Ken Wang 已提交
1722
		soc15_update_drm_light_sleep(adev,
1723
				state == AMD_CG_STATE_GATE);
1724
		adev->smuio.funcs->update_rom_clock_gating(adev,
1725
				state == AMD_CG_STATE_GATE);
1726
		adev->df.funcs->update_medium_grain_clock_gating(adev,
1727
				state == AMD_CG_STATE_GATE);
K
Ken Wang 已提交
1728
		break;
1729
	case CHIP_RAVEN:
1730
	case CHIP_RENOIR:
1731
		adev->nbio.funcs->update_medium_grain_clock_gating(adev,
1732
				state == AMD_CG_STATE_GATE);
1733
		adev->nbio.funcs->update_medium_grain_light_sleep(adev,
1734
				state == AMD_CG_STATE_GATE);
1735
		adev->hdp.funcs->update_clock_gating(adev,
1736
				state == AMD_CG_STATE_GATE);
1737
		soc15_update_drm_clock_gating(adev,
1738
				state == AMD_CG_STATE_GATE);
1739
		soc15_update_drm_light_sleep(adev,
1740
				state == AMD_CG_STATE_GATE);
1741
		break;
1742
	case CHIP_ARCTURUS:
1743
		adev->hdp.funcs->update_clock_gating(adev,
1744
				state == AMD_CG_STATE_GATE);
1745
		break;
K
Ken Wang 已提交
1746 1747 1748 1749 1750 1751
	default:
		break;
	}
	return 0;
}

1752 1753 1754 1755 1756 1757 1758 1759
static void soc15_common_get_clockgating_state(void *handle, u32 *flags)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	int data;

	if (amdgpu_sriov_vf(adev))
		*flags = 0;

1760
	adev->nbio.funcs->get_clockgating_state(adev, flags);
1761

1762
	adev->hdp.funcs->get_clock_gating_state(adev, flags);
1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774

	/* AMD_CG_SUPPORT_DRM_MGCG */
	data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
	if (!(data & 0x01000000))
		*flags |= AMD_CG_SUPPORT_DRM_MGCG;

	/* AMD_CG_SUPPORT_DRM_LS */
	data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
	if (data & 0x1)
		*flags |= AMD_CG_SUPPORT_DRM_LS;

	/* AMD_CG_SUPPORT_ROM_MGCG */
1775
	adev->smuio.funcs->get_clock_gating_state(adev, flags);
1776

1777
	adev->df.funcs->get_clockgating_state(adev, flags);
1778 1779
}

K
Ken Wang 已提交
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789
static int soc15_common_set_powergating_state(void *handle,
					    enum amd_powergating_state state)
{
	/* todo */
	return 0;
}

const struct amd_ip_funcs soc15_common_ip_funcs = {
	.name = "soc15_common",
	.early_init = soc15_common_early_init,
1790
	.late_init = soc15_common_late_init,
K
Ken Wang 已提交
1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
	.sw_init = soc15_common_sw_init,
	.sw_fini = soc15_common_sw_fini,
	.hw_init = soc15_common_hw_init,
	.hw_fini = soc15_common_hw_fini,
	.suspend = soc15_common_suspend,
	.resume = soc15_common_resume,
	.is_idle = soc15_common_is_idle,
	.wait_for_idle = soc15_common_wait_for_idle,
	.soft_reset = soc15_common_soft_reset,
	.set_clockgating_state = soc15_common_set_clockgating_state,
	.set_powergating_state = soc15_common_set_powergating_state,
1802
	.get_clockgating_state= soc15_common_get_clockgating_state,
K
Ken Wang 已提交
1803
};