soc15.c 43.1 KB
Newer Older
K
Ken Wang 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright 2016 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 */
#include <linux/firmware.h>
#include <linux/slab.h>
#include <linux/module.h>
26 27
#include <linux/pci.h>

K
Ken Wang 已提交
28
#include "amdgpu.h"
29
#include "amdgpu_atombios.h"
K
Ken Wang 已提交
30 31 32 33 34 35 36 37
#include "amdgpu_ih.h"
#include "amdgpu_uvd.h"
#include "amdgpu_vce.h"
#include "amdgpu_ucode.h"
#include "amdgpu_psp.h"
#include "atom.h"
#include "amd_pcie.h"

38
#include "uvd/uvd_7_0_offset.h"
39 40
#include "gc/gc_9_0_offset.h"
#include "gc/gc_9_0_sh_mask.h"
41 42
#include "sdma0/sdma0_4_0_offset.h"
#include "sdma1/sdma1_4_0_offset.h"
43
#include "nbio/nbio_7_0_default.h"
44
#include "nbio/nbio_7_0_offset.h"
45 46
#include "nbio/nbio_7_0_sh_mask.h"
#include "nbio/nbio_7_0_smn.h"
47
#include "mp/mp_9_0_offset.h"
K
Ken Wang 已提交
48 49 50 51 52 53 54

#include "soc15.h"
#include "soc15_common.h"
#include "gfx_v9_0.h"
#include "gmc_v9_0.h"
#include "gfxhub_v1_0.h"
#include "mmhub_v1_0.h"
55
#include "df_v1_7.h"
56
#include "df_v3_6.h"
57 58 59
#include "nbio_v6_1.h"
#include "nbio_v7_0.h"
#include "nbio_v7_4.h"
60
#include "hdp_v4_0.h"
K
Ken Wang 已提交
61
#include "vega10_ih.h"
62
#include "vega20_ih.h"
63
#include "navi10_ih.h"
K
Ken Wang 已提交
64 65 66
#include "sdma_v4_0.h"
#include "uvd_v7_0.h"
#include "vce_v4_0.h"
L
Leo Liu 已提交
67
#include "vcn_v1_0.h"
68
#include "vcn_v2_0.h"
69
#include "jpeg_v2_0.h"
L
Leo Liu 已提交
70
#include "vcn_v2_5.h"
71
#include "jpeg_v2_5.h"
72 73
#include "smuio_v9_0.h"
#include "smuio_v11_0.h"
74
#include "dce_virtual.h"
75
#include "mxgpu_ai.h"
76
#include "amdgpu_smu.h"
77 78
#include "amdgpu_ras.h"
#include "amdgpu_xgmi.h"
79
#include <uapi/linux/kfd_ioctl.h>
K
Ken Wang 已提交
80 81 82 83 84 85 86 87 88 89 90

#define mmMP0_MISC_CGTT_CTRL0                                                                   0x01b9
#define mmMP0_MISC_CGTT_CTRL0_BASE_IDX                                                          0
#define mmMP0_MISC_LIGHT_SLEEP_CTRL                                                             0x01ba
#define mmMP0_MISC_LIGHT_SLEEP_CTRL_BASE_IDX                                                    0

/*
 * Indirect registers accessor
 */
static u32 soc15_pcie_rreg(struct amdgpu_device *adev, u32 reg)
{
91
	unsigned long address, data;
92 93
	address = adev->nbio.funcs->get_pcie_index_offset(adev);
	data = adev->nbio.funcs->get_pcie_data_offset(adev);
K
Ken Wang 已提交
94

95
	return amdgpu_device_indirect_rreg(adev, address, data, reg);
K
Ken Wang 已提交
96 97 98 99
}

static void soc15_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
{
100
	unsigned long address, data;
K
Ken Wang 已提交
101

102 103
	address = adev->nbio.funcs->get_pcie_index_offset(adev);
	data = adev->nbio.funcs->get_pcie_data_offset(adev);
K
Ken Wang 已提交
104

105
	amdgpu_device_indirect_wreg(adev, address, data, reg, v);
K
Ken Wang 已提交
106 107
}

108 109
static u64 soc15_pcie_rreg64(struct amdgpu_device *adev, u32 reg)
{
110
	unsigned long address, data;
111 112
	address = adev->nbio.funcs->get_pcie_index_offset(adev);
	data = adev->nbio.funcs->get_pcie_data_offset(adev);
113

114
	return amdgpu_device_indirect_rreg64(adev, address, data, reg);
115 116 117 118
}

static void soc15_pcie_wreg64(struct amdgpu_device *adev, u32 reg, u64 v)
{
119
	unsigned long address, data;
120

121 122
	address = adev->nbio.funcs->get_pcie_index_offset(adev);
	data = adev->nbio.funcs->get_pcie_data_offset(adev);
123

124
	amdgpu_device_indirect_wreg64(adev, address, data, reg, v);
125 126
}

K
Ken Wang 已提交
127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
static u32 soc15_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
{
	unsigned long flags, address, data;
	u32 r;

	address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
	data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);

	spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
	WREG32(address, ((reg) & 0x1ff));
	r = RREG32(data);
	spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
	return r;
}

static void soc15_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
{
	unsigned long flags, address, data;

	address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
	data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);

	spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
	WREG32(address, ((reg) & 0x1ff));
	WREG32(data, (v));
	spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
}

static u32 soc15_didt_rreg(struct amdgpu_device *adev, u32 reg)
{
	unsigned long flags, address, data;
	u32 r;

	address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
	data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);

	spin_lock_irqsave(&adev->didt_idx_lock, flags);
	WREG32(address, (reg));
	r = RREG32(data);
	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
	return r;
}

static void soc15_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
{
	unsigned long flags, address, data;

	address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
	data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);

	spin_lock_irqsave(&adev->didt_idx_lock, flags);
	WREG32(address, (reg));
	WREG32(data, (v));
	spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
}

183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
static u32 soc15_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
{
	unsigned long flags;
	u32 r;

	spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
	WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
	r = RREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA);
	spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
	return r;
}

static void soc15_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
{
	unsigned long flags;

	spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
	WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
	WREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA, (v));
	spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
}

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226
static u32 soc15_se_cac_rreg(struct amdgpu_device *adev, u32 reg)
{
	unsigned long flags;
	u32 r;

	spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
	WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
	r = RREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA);
	spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
	return r;
}

static void soc15_se_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
{
	unsigned long flags;

	spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
	WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
	WREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA, (v));
	spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
}

K
Ken Wang 已提交
227 228
static u32 soc15_get_config_memsize(struct amdgpu_device *adev)
{
229
	return adev->nbio.funcs->get_memsize(adev);
K
Ken Wang 已提交
230 231 232 233
}

static u32 soc15_get_xclk(struct amdgpu_device *adev)
{
234 235 236 237 238 239
	u32 reference_clock = adev->clock.spll.reference_freq;

	if (adev->asic_type == CHIP_RAVEN)
		return reference_clock / 4;

	return reference_clock;
K
Ken Wang 已提交
240 241 242 243 244 245 246 247 248 249 250 251
}


void soc15_grbm_select(struct amdgpu_device *adev,
		     u32 me, u32 pipe, u32 queue, u32 vmid)
{
	u32 grbm_gfx_cntl = 0;
	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
	grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);

252
	WREG32_SOC15_RLC_SHADOW(GC, 0, mmGRBM_GFX_CNTL, grbm_gfx_cntl);
K
Ken Wang 已提交
253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270
}

static void soc15_vga_set_state(struct amdgpu_device *adev, bool state)
{
	/* todo */
}

static bool soc15_read_disabled_bios(struct amdgpu_device *adev)
{
	/* todo */
	return false;
}

static bool soc15_read_bios_from_rom(struct amdgpu_device *adev,
				     u8 *bios, u32 length_bytes)
{
	u32 *dw_ptr;
	u32 i, length_dw;
271 272
	uint32_t rom_index_offset;
	uint32_t rom_data_offset;
K
Ken Wang 已提交
273 274 275 276 277 278 279 280 281 282 283 284

	if (bios == NULL)
		return false;
	if (length_bytes == 0)
		return false;
	/* APU vbios image is part of sbios image */
	if (adev->flags & AMD_IS_APU)
		return false;

	dw_ptr = (u32 *)bios;
	length_dw = ALIGN(length_bytes, 4) / 4;

285 286 287 288
	rom_index_offset =
		adev->smuio.funcs->get_rom_index_offset(adev);
	rom_data_offset =
		adev->smuio.funcs->get_rom_data_offset(adev);
289

K
Ken Wang 已提交
290
	/* set rom index to 0 */
291
	WREG32(rom_index_offset, 0);
K
Ken Wang 已提交
292 293
	/* read out the rom data */
	for (i = 0; i < length_dw; i++)
294
		dw_ptr[i] = RREG32(rom_data_offset);
K
Ken Wang 已提交
295 296 297 298

	return true;
}

299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
static struct soc15_allowed_register_entry soc15_allowed_read_registers[] = {
	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
	{ SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
	{ SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
	{ SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
	{ SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
	{ SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
315
	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_BUSY_STAT)},
316 317 318
	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
	{ SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
	{ SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
319
	{ SOC15_REG_ENTRY(GC, 0, mmDB_DEBUG2)},
K
Ken Wang 已提交
320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
};

static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
					 u32 sh_num, u32 reg_offset)
{
	uint32_t val;

	mutex_lock(&adev->grbm_idx_mutex);
	if (se_num != 0xffffffff || sh_num != 0xffffffff)
		amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);

	val = RREG32(reg_offset);

	if (se_num != 0xffffffff || sh_num != 0xffffffff)
		amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
	mutex_unlock(&adev->grbm_idx_mutex);
	return val;
}

339 340 341 342 343 344 345
static uint32_t soc15_get_register_value(struct amdgpu_device *adev,
					 bool indexed, u32 se_num,
					 u32 sh_num, u32 reg_offset)
{
	if (indexed) {
		return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset);
	} else {
346
		if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
347
			return adev->gfx.config.gb_addr_config;
348 349
		else if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2))
			return adev->gfx.config.db_debug2;
350
		return RREG32(reg_offset);
351 352 353
	}
}

K
Ken Wang 已提交
354 355 356
static int soc15_read_register(struct amdgpu_device *adev, u32 se_num,
			    u32 sh_num, u32 reg_offset, u32 *value)
{
357
	uint32_t i;
358
	struct soc15_allowed_register_entry  *en;
K
Ken Wang 已提交
359 360 361

	*value = 0;
	for (i = 0; i < ARRAY_SIZE(soc15_allowed_read_registers); i++) {
362
		en = &soc15_allowed_read_registers[i];
363 364
		if (adev->reg_offset[en->hwip][en->inst] &&
			reg_offset != (adev->reg_offset[en->hwip][en->inst][en->seg]
365
					+ en->reg_offset))
K
Ken Wang 已提交
366 367
			continue;

368 369 370
		*value = soc15_get_register_value(adev,
						  soc15_allowed_read_registers[i].grbm_indexed,
						  se_num, sh_num, reg_offset);
K
Ken Wang 已提交
371 372 373 374 375
		return 0;
	}
	return -EINVAL;
}

376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404

/**
 * soc15_program_register_sequence - program an array of registers.
 *
 * @adev: amdgpu_device pointer
 * @regs: pointer to the register array
 * @array_size: size of the register array
 *
 * Programs an array or registers with and and or masks.
 * This is a helper for setting golden registers.
 */

void soc15_program_register_sequence(struct amdgpu_device *adev,
					     const struct soc15_reg_golden *regs,
					     const u32 array_size)
{
	const struct soc15_reg_golden *entry;
	u32 tmp, reg;
	int i;

	for (i = 0; i < array_size; ++i) {
		entry = &regs[i];
		reg =  adev->reg_offset[entry->hwip][entry->instance][entry->segment] + entry->reg;

		if (entry->and_mask == 0xffffffff) {
			tmp = entry->or_mask;
		} else {
			tmp = RREG32(reg);
			tmp &= ~(entry->and_mask);
405
			tmp |= (entry->or_mask & entry->and_mask);
406
		}
407 408 409 410 411 412 413 414 415

		if (reg == SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3) ||
			reg == SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE) ||
			reg == SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1) ||
			reg == SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG))
			WREG32_RLC(reg, tmp);
		else
			WREG32(reg, tmp);

416 417 418 419
	}

}

420
static int soc15_asic_mode1_reset(struct amdgpu_device *adev)
K
Ken Wang 已提交
421 422
{
	u32 i;
423
	int ret = 0;
K
Ken Wang 已提交
424

425 426
	amdgpu_atombios_scratch_regs_engine_hung(adev, true);

427
	dev_info(adev->dev, "GPU mode1 reset\n");
K
Ken Wang 已提交
428 429 430 431

	/* disable BM */
	pci_clear_master(adev->pdev);

432
	amdgpu_device_cache_pci_state(adev->pdev);
433

434 435 436
	ret = psp_gpu_reset(adev);
	if (ret)
		dev_err(adev->dev, "GPU mode1 reset failed\n");
437

438
	amdgpu_device_load_pci_state(adev->pdev);
K
Ken Wang 已提交
439 440 441

	/* wait for asic to come out of reset */
	for (i = 0; i < adev->usec_timeout; i++) {
442
		u32 memsize = adev->nbio.funcs->get_memsize(adev);
443

444
		if (memsize != 0xffffffff)
K
Ken Wang 已提交
445 446 447 448
			break;
		udelay(1);
	}

449
	amdgpu_atombios_scratch_regs_engine_hung(adev, false);
K
Ken Wang 已提交
450

451
	return ret;
K
Ken Wang 已提交
452 453
}

454 455
static int soc15_asic_baco_reset(struct amdgpu_device *adev)
{
456
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
457
	int ret = 0;
458

459 460 461 462
	/* avoid NBIF got stuck when do RAS recovery in BACO reset */
	if (ras && ras->supported)
		adev->nbio.funcs->enable_doorbell_interrupt(adev, false);

463 464 465
	ret = amdgpu_dpm_baco_reset(adev);
	if (ret)
		return ret;
466

467 468 469 470
	/* re-enable doorbell interrupt after BACO exit */
	if (ras && ras->supported)
		adev->nbio.funcs->enable_doorbell_interrupt(adev, true);

471 472 473
	return 0;
}

474 475
static enum amd_reset_method
soc15_asic_reset_method(struct amdgpu_device *adev)
476
{
477 478
	bool baco_reset = false;
	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
479

480 481 482 483 484 485 486 487 488
	if (amdgpu_reset_method == AMD_RESET_METHOD_MODE1 ||
	    amdgpu_reset_method == AMD_RESET_METHOD_MODE2 ||
		amdgpu_reset_method == AMD_RESET_METHOD_BACO)
		return amdgpu_reset_method;

	if (amdgpu_reset_method != -1)
		dev_warn(adev->dev, "Specified reset method:%d isn't supported, using AUTO instead.\n",
				  amdgpu_reset_method);

489
	switch (adev->asic_type) {
490
	case CHIP_RAVEN:
491
	case CHIP_RENOIR:
492
		return AMD_RESET_METHOD_MODE2;
493
	case CHIP_VEGA10:
494
	case CHIP_VEGA12:
495
	case CHIP_ARCTURUS:
496
		baco_reset = amdgpu_dpm_is_baco_supported(adev);
497
		break;
498 499
	case CHIP_VEGA20:
		if (adev->psp.sos_fw_version >= 0x80067)
500
			baco_reset = amdgpu_dpm_is_baco_supported(adev);
501

502 503 504 505 506 507
		/*
		 * 1. PMFW version > 0x284300: all cases use baco
		 * 2. PMFW version <= 0x284300: only sGPU w/o RAS use baco
		 */
		if ((ras && ras->supported) && adev->pm.fw_version <= 0x283400)
			baco_reset = false;
508
		break;
509 510 511 512 513
	default:
		break;
	}

	if (baco_reset)
514 515 516 517 518 519 520
		return AMD_RESET_METHOD_BACO;
	else
		return AMD_RESET_METHOD_MODE1;
}

static int soc15_asic_reset(struct amdgpu_device *adev)
{
521
	/* original raven doesn't have full asic reset */
A
Alex Deucher 已提交
522 523
	if ((adev->apu_flags & AMD_APU_IS_RAVEN) &&
	    !(adev->apu_flags & AMD_APU_IS_RAVEN2))
524 525
		return 0;

526 527
	switch (soc15_asic_reset_method(adev)) {
		case AMD_RESET_METHOD_BACO:
528
			dev_info(adev->dev, "BACO reset\n");
529 530
			return soc15_asic_baco_reset(adev);
		case AMD_RESET_METHOD_MODE2:
531
			dev_info(adev->dev, "MODE2 reset\n");
532
			return amdgpu_dpm_mode2_reset(adev);
533
		default:
534
			dev_info(adev->dev, "MODE1 reset\n");
535 536
			return soc15_asic_mode1_reset(adev);
	}
537 538
}

539 540 541 542 543
static bool soc15_supports_baco(struct amdgpu_device *adev)
{
	switch (adev->asic_type) {
	case CHIP_VEGA10:
	case CHIP_VEGA12:
544
	case CHIP_ARCTURUS:
545
		return amdgpu_dpm_is_baco_supported(adev);
546 547
	case CHIP_VEGA20:
		if (adev->psp.sos_fw_version >= 0x80067)
548 549
			return amdgpu_dpm_is_baco_supported(adev);
		return false;
550 551 552 553 554
	default:
		return false;
	}
}

K
Ken Wang 已提交
555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608
/*static int soc15_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
			u32 cntl_reg, u32 status_reg)
{
	return 0;
}*/

static int soc15_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
{
	/*int r;

	r = soc15_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
	if (r)
		return r;

	r = soc15_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
	*/
	return 0;
}

static int soc15_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
{
	/* todo */

	return 0;
}

static void soc15_pcie_gen3_enable(struct amdgpu_device *adev)
{
	if (pci_is_root_bus(adev->pdev->bus))
		return;

	if (amdgpu_pcie_gen2 == 0)
		return;

	if (adev->flags & AMD_IS_APU)
		return;

	if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
					CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
		return;

	/* todo */
}

static void soc15_program_aspm(struct amdgpu_device *adev)
{

	if (amdgpu_aspm == 0)
		return;

	/* todo */
}

static void soc15_enable_doorbell_aperture(struct amdgpu_device *adev,
609
					   bool enable)
K
Ken Wang 已提交
610
{
611 612
	adev->nbio.funcs->enable_doorbell_aperture(adev, enable);
	adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, enable);
K
Ken Wang 已提交
613 614 615 616 617 618 619 620 621 622 623
}

static const struct amdgpu_ip_block_version vega10_common_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_COMMON,
	.major = 2,
	.minor = 0,
	.rev = 0,
	.funcs = &soc15_common_ip_funcs,
};

624 625
static uint32_t soc15_get_rev_id(struct amdgpu_device *adev)
{
626
	return adev->nbio.funcs->get_rev_id(adev);
627 628
}

629
static void soc15_reg_base_init(struct amdgpu_device *adev)
K
Ken Wang 已提交
630
{
631 632
	int r;

633 634 635
	/* Set IP register base before any HW register access */
	switch (adev->asic_type) {
	case CHIP_VEGA10:
636
	case CHIP_VEGA12:
637 638 639
	case CHIP_RAVEN:
		vega10_reg_base_init(adev);
		break;
640
	case CHIP_RENOIR:
641 642
		/* It's safe to do ip discovery here for Renior,
		 * it doesn't support SRIOV. */
643 644
		if (amdgpu_discovery) {
			r = amdgpu_discovery_reg_base_init(adev);
645 646 647 648
			if (r == 0)
				break;
			DRM_WARN("failed to init reg base from ip discovery table, "
				 "fallback to legacy init method\n");
649
		}
650
		vega10_reg_base_init(adev);
651
		break;
652 653 654
	case CHIP_VEGA20:
		vega20_reg_base_init(adev);
		break;
655 656 657
	case CHIP_ARCTURUS:
		arct_reg_base_init(adev);
		break;
658
	default:
659 660
		DRM_ERROR("Unsupported asic type: %d!\n", adev->asic_type);
		break;
661
	}
662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
}

void soc15_set_virt_ops(struct amdgpu_device *adev)
{
	adev->virt.ops = &xgpu_ai_virt_ops;

	/* init soc15 reg base early enough so we can
	 * request request full access for sriov before
	 * set_ip_blocks. */
	soc15_reg_base_init(adev);
}

int soc15_set_ip_blocks(struct amdgpu_device *adev)
{
	/* for bare metal case */
	if (!amdgpu_sriov_vf(adev))
		soc15_reg_base_init(adev);
679

680
	if (adev->asic_type == CHIP_VEGA20 || adev->asic_type == CHIP_ARCTURUS)
681 682
		adev->gmc.xgmi.supported = true;

683 684 685 686 687 688 689 690 691 692 693
	if (adev->flags & AMD_IS_APU) {
		adev->nbio.funcs = &nbio_v7_0_funcs;
		adev->nbio.hdp_flush_reg = &nbio_v7_0_hdp_flush_reg;
	} else if (adev->asic_type == CHIP_VEGA20 ||
		   adev->asic_type == CHIP_ARCTURUS) {
		adev->nbio.funcs = &nbio_v7_4_funcs;
		adev->nbio.hdp_flush_reg = &nbio_v7_4_hdp_flush_reg;
	} else {
		adev->nbio.funcs = &nbio_v6_1_funcs;
		adev->nbio.hdp_flush_reg = &nbio_v6_1_hdp_flush_reg;
	}
694
	adev->hdp.funcs = &hdp_v4_0_funcs;
695

696
	if (adev->asic_type == CHIP_VEGA20 || adev->asic_type == CHIP_ARCTURUS)
697
		adev->df.funcs = &df_v3_6_funcs;
698
	else
699
		adev->df.funcs = &df_v1_7_funcs;
700

701 702 703 704 705 706
	if (adev->asic_type == CHIP_VEGA20 ||
	    adev->asic_type == CHIP_ARCTURUS)
		adev->smuio.funcs = &smuio_v11_0_funcs;
	else
		adev->smuio.funcs = &smuio_v9_0_funcs;

707
	adev->rev_id = soc15_get_rev_id(adev);
708

K
Ken Wang 已提交
709 710
	switch (adev->asic_type) {
	case CHIP_VEGA10:
711
	case CHIP_VEGA12:
712
	case CHIP_VEGA20:
713 714
		amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
		amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
715 716 717 718 719 720 721 722 723

		/* For Vega10 SR-IOV, PSP need to be initialized before IH */
		if (amdgpu_sriov_vf(adev)) {
			if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) {
				if (adev->asic_type == CHIP_VEGA20)
					amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
				else
					amdgpu_device_ip_block_add(adev, &psp_v3_1_ip_block);
			}
724
			if (adev->asic_type == CHIP_VEGA20)
725
				amdgpu_device_ip_block_add(adev, &vega20_ih_ip_block);
726 727
			else
				amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
728
		} else {
729
			if (adev->asic_type == CHIP_VEGA20)
730
				amdgpu_device_ip_block_add(adev, &vega20_ih_ip_block);
731 732
			else
				amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
733 734 735 736 737 738
			if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) {
				if (adev->asic_type == CHIP_VEGA20)
					amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
				else
					amdgpu_device_ip_block_add(adev, &psp_v3_1_ip_block);
			}
739
		}
740 741
		amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
		amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
742 743
		if (is_support_sw_smu(adev)) {
			if (!amdgpu_sriov_vf(adev))
744
				amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
745 746
		} else {
			amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
747
		}
748
		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
749
			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
750 751
#if defined(CONFIG_DRM_AMD_DC)
		else if (amdgpu_device_has_dc_support(adev))
752
			amdgpu_device_ip_block_add(adev, &dm_ip_block);
753
#endif
754 755 756 757
		if (!(adev->asic_type == CHIP_VEGA20 && amdgpu_sriov_vf(adev))) {
			amdgpu_device_ip_block_add(adev, &uvd_v7_0_ip_block);
			amdgpu_device_ip_block_add(adev, &vce_v4_0_ip_block);
		}
K
Ken Wang 已提交
758
		break;
759
	case CHIP_RAVEN:
760 761
		amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
		amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
762
		amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
763 764
		if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
			amdgpu_device_ip_block_add(adev, &psp_v10_0_ip_block);
765 766
		amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
		amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
767
		amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
768
		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
769
			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
770 771
#if defined(CONFIG_DRM_AMD_DC)
		else if (amdgpu_device_has_dc_support(adev))
772
			amdgpu_device_ip_block_add(adev, &dm_ip_block);
773
#endif
774
		amdgpu_device_ip_block_add(adev, &vcn_v1_0_ip_block);
775
		break;
776 777 778
	case CHIP_ARCTURUS:
		amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
		amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
779 780 781 782

		if (amdgpu_sriov_vf(adev)) {
			if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
				amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
783
			amdgpu_device_ip_block_add(adev, &vega20_ih_ip_block);
784
		} else {
785
			amdgpu_device_ip_block_add(adev, &vega20_ih_ip_block);
786 787 788 789
			if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
				amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
		}

790 791 792 793
		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
		amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
		amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
794
		amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
795

796 797 798 799
		if (amdgpu_sriov_vf(adev)) {
			if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
				amdgpu_device_ip_block_add(adev, &vcn_v2_5_ip_block);
		} else {
800
			amdgpu_device_ip_block_add(adev, &vcn_v2_5_ip_block);
801
		}
802 803
		if (!amdgpu_sriov_vf(adev))
			amdgpu_device_ip_block_add(adev, &jpeg_v2_5_ip_block);
804
		break;
H
Huang Rui 已提交
805 806 807 808
	case CHIP_RENOIR:
		amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
		amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
		amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
809 810
		if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
			amdgpu_device_ip_block_add(adev, &psp_v12_0_ip_block);
811
		amdgpu_device_ip_block_add(adev, &smu_v12_0_ip_block);
812 813
		amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
		amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
814 815
		if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
			amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
R
Roman Li 已提交
816 817
#if defined(CONFIG_DRM_AMD_DC)
                else if (amdgpu_device_has_dc_support(adev))
818
			amdgpu_device_ip_block_add(adev, &dm_ip_block);
R
Roman Li 已提交
819
#endif
820
		amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block);
821
		amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block);
H
Huang Rui 已提交
822
		break;
K
Ken Wang 已提交
823 824 825 826 827 828 829
	default:
		return -EINVAL;
	}

	return 0;
}

830 831 832 833 834
static bool soc15_need_full_reset(struct amdgpu_device *adev)
{
	/* change this when we implement soft reset */
	return true;
}
835

836 837 838 839 840 841 842 843 844 845
static void soc15_get_pcie_usage(struct amdgpu_device *adev, uint64_t *count0,
				 uint64_t *count1)
{
	uint32_t perfctr = 0;
	uint64_t cnt0_of, cnt1_of;
	int tmp;

	/* This reports 0 on APUs, so return to avoid writing/reading registers
	 * that may or may not be different from their GPU counterparts
	 */
846 847
	if (adev->flags & AMD_IS_APU)
		return;
848 849

	/* Set the 2 events that we wish to watch, defined above */
850
	/* Reg 40 is # received msgs */
K
Kent Russell 已提交
851
	/* Reg 104 is # of posted requests sent */
852
	perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK, EVENT0_SEL, 40);
K
Kent Russell 已提交
853
	perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK, EVENT1_SEL, 104);
854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881

	/* Write to enable desired perf counters */
	WREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK, perfctr);
	/* Zero out and enable the perf counters
	 * Write 0x5:
	 * Bit 0 = Start all counters(1)
	 * Bit 2 = Global counter reset enable(1)
	 */
	WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000005);

	msleep(1000);

	/* Load the shadow and disable the perf counters
	 * Write 0x2:
	 * Bit 0 = Stop counters(0)
	 * Bit 1 = Load the shadow counters(1)
	 */
	WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000002);

	/* Read register values to get any >32bit overflow */
	tmp = RREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK);
	cnt0_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK, COUNTER0_UPPER);
	cnt1_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK, COUNTER1_UPPER);

	/* Get the values and add the overflow */
	*count0 = RREG32_PCIE(smnPCIE_PERF_COUNT0_TXCLK) | (cnt0_of << 32);
	*count1 = RREG32_PCIE(smnPCIE_PERF_COUNT1_TXCLK) | (cnt1_of << 32);
}
882

K
Kent Russell 已提交
883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931
static void vega20_get_pcie_usage(struct amdgpu_device *adev, uint64_t *count0,
				 uint64_t *count1)
{
	uint32_t perfctr = 0;
	uint64_t cnt0_of, cnt1_of;
	int tmp;

	/* This reports 0 on APUs, so return to avoid writing/reading registers
	 * that may or may not be different from their GPU counterparts
	 */
	if (adev->flags & AMD_IS_APU)
		return;

	/* Set the 2 events that we wish to watch, defined above */
	/* Reg 40 is # received msgs */
	/* Reg 108 is # of posted requests sent on VG20 */
	perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK3,
				EVENT0_SEL, 40);
	perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK3,
				EVENT1_SEL, 108);

	/* Write to enable desired perf counters */
	WREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK3, perfctr);
	/* Zero out and enable the perf counters
	 * Write 0x5:
	 * Bit 0 = Start all counters(1)
	 * Bit 2 = Global counter reset enable(1)
	 */
	WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000005);

	msleep(1000);

	/* Load the shadow and disable the perf counters
	 * Write 0x2:
	 * Bit 0 = Stop counters(0)
	 * Bit 1 = Load the shadow counters(1)
	 */
	WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000002);

	/* Read register values to get any >32bit overflow */
	tmp = RREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK3);
	cnt0_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK3, COUNTER0_UPPER);
	cnt1_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK3, COUNTER1_UPPER);

	/* Get the values and add the overflow */
	*count0 = RREG32_PCIE(smnPCIE_PERF_COUNT0_TXCLK3) | (cnt0_of << 32);
	*count1 = RREG32_PCIE(smnPCIE_PERF_COUNT1_TXCLK3) | (cnt1_of << 32);
}

932 933 934 935
static bool soc15_need_reset_on_init(struct amdgpu_device *adev)
{
	u32 sol_reg;

936 937 938
	/* Just return false for soc15 GPUs.  Reset does not seem to
	 * be necessary.
	 */
939 940
	if (!amdgpu_passthrough(adev))
		return false;
941

942 943 944 945 946 947 948 949 950 951 952 953 954
	if (adev->flags & AMD_IS_APU)
		return false;

	/* Check sOS sign of life register to confirm sys driver and sOS
	 * are already been loaded.
	 */
	sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
	if (sol_reg)
		return true;

	return false;
}

955 956 957 958 959 960 961 962 963 964 965 966
static uint64_t soc15_get_pcie_replay_count(struct amdgpu_device *adev)
{
	uint64_t nak_r, nak_g;

	/* Get the number of NAKs received and generated */
	nak_r = RREG32_PCIE(smnPCIE_RX_NUM_NAK);
	nak_g = RREG32_PCIE(smnPCIE_RX_NUM_NAK_GENERATED);

	/* Add the total number of NAKs, i.e the number of replays */
	return (nak_r + nak_g);
}

967 968 969 970 971
static void soc15_pre_asic_init(struct amdgpu_device *adev)
{
	gmc_v9_0_restore_registers(adev);
}

K
Ken Wang 已提交
972 973 974 975 976 977
static const struct amdgpu_asic_funcs soc15_asic_funcs =
{
	.read_disabled_bios = &soc15_read_disabled_bios,
	.read_bios_from_rom = &soc15_read_bios_from_rom,
	.read_register = &soc15_read_register,
	.reset = &soc15_asic_reset,
978
	.reset_method = &soc15_asic_reset_method,
K
Ken Wang 已提交
979 980 981 982 983
	.set_vga_state = &soc15_vga_set_state,
	.get_xclk = &soc15_get_xclk,
	.set_uvd_clocks = &soc15_set_uvd_clocks,
	.set_vce_clocks = &soc15_set_vce_clocks,
	.get_config_memsize = &soc15_get_config_memsize,
984
	.need_full_reset = &soc15_need_full_reset,
985
	.init_doorbell_index = &vega10_doorbell_index_init,
986
	.get_pcie_usage = &soc15_get_pcie_usage,
987
	.need_reset_on_init = &soc15_need_reset_on_init,
988
	.get_pcie_replay_count = &soc15_get_pcie_replay_count,
989
	.supports_baco = &soc15_supports_baco,
990
	.pre_asic_init = &soc15_pre_asic_init,
K
Ken Wang 已提交
991 992
};

993 994 995 996 997 998
static const struct amdgpu_asic_funcs vega20_asic_funcs =
{
	.read_disabled_bios = &soc15_read_disabled_bios,
	.read_bios_from_rom = &soc15_read_bios_from_rom,
	.read_register = &soc15_read_register,
	.reset = &soc15_asic_reset,
999
	.reset_method = &soc15_asic_reset_method,
1000 1001 1002 1003 1004 1005 1006
	.set_vga_state = &soc15_vga_set_state,
	.get_xclk = &soc15_get_xclk,
	.set_uvd_clocks = &soc15_set_uvd_clocks,
	.set_vce_clocks = &soc15_set_vce_clocks,
	.get_config_memsize = &soc15_get_config_memsize,
	.need_full_reset = &soc15_need_full_reset,
	.init_doorbell_index = &vega20_doorbell_index_init,
K
Kent Russell 已提交
1007
	.get_pcie_usage = &vega20_get_pcie_usage,
1008
	.need_reset_on_init = &soc15_need_reset_on_init,
1009
	.get_pcie_replay_count = &soc15_get_pcie_replay_count,
1010
	.supports_baco = &soc15_supports_baco,
1011
	.pre_asic_init = &soc15_pre_asic_init,
K
Ken Wang 已提交
1012 1013 1014 1015
};

static int soc15_common_early_init(void *handle)
{
1016
#define MMIO_REG_HOLE_OFFSET (0x80000 - PAGE_SIZE)
K
Ken Wang 已提交
1017 1018
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

1019 1020
	adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET;
	adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET;
K
Ken Wang 已提交
1021 1022 1023 1024
	adev->smc_rreg = NULL;
	adev->smc_wreg = NULL;
	adev->pcie_rreg = &soc15_pcie_rreg;
	adev->pcie_wreg = &soc15_pcie_wreg;
1025 1026
	adev->pcie_rreg64 = &soc15_pcie_rreg64;
	adev->pcie_wreg64 = &soc15_pcie_wreg64;
K
Ken Wang 已提交
1027 1028 1029 1030
	adev->uvd_ctx_rreg = &soc15_uvd_ctx_rreg;
	adev->uvd_ctx_wreg = &soc15_uvd_ctx_wreg;
	adev->didt_rreg = &soc15_didt_rreg;
	adev->didt_wreg = &soc15_didt_wreg;
1031 1032
	adev->gc_cac_rreg = &soc15_gc_cac_rreg;
	adev->gc_cac_wreg = &soc15_gc_cac_wreg;
1033 1034
	adev->se_cac_rreg = &soc15_se_cac_rreg;
	adev->se_cac_wreg = &soc15_se_cac_wreg;
K
Ken Wang 已提交
1035 1036 1037 1038 1039


	adev->external_rev_id = 0xFF;
	switch (adev->asic_type) {
	case CHIP_VEGA10:
1040
		adev->asic_funcs = &soc15_asic_funcs;
K
Ken Wang 已提交
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
			AMD_CG_SUPPORT_GFX_MGLS |
			AMD_CG_SUPPORT_GFX_RLC_LS |
			AMD_CG_SUPPORT_GFX_CP_LS |
			AMD_CG_SUPPORT_GFX_3D_CGCG |
			AMD_CG_SUPPORT_GFX_3D_CGLS |
			AMD_CG_SUPPORT_GFX_CGCG |
			AMD_CG_SUPPORT_GFX_CGLS |
			AMD_CG_SUPPORT_BIF_MGCG |
			AMD_CG_SUPPORT_BIF_LS |
			AMD_CG_SUPPORT_HDP_LS |
			AMD_CG_SUPPORT_DRM_MGCG |
			AMD_CG_SUPPORT_DRM_LS |
			AMD_CG_SUPPORT_ROM_MGCG |
			AMD_CG_SUPPORT_DF_MGCG |
			AMD_CG_SUPPORT_SDMA_MGCG |
			AMD_CG_SUPPORT_SDMA_LS |
			AMD_CG_SUPPORT_MC_MGCG |
			AMD_CG_SUPPORT_MC_LS;
		adev->pg_flags = 0;
		adev->external_rev_id = 0x1;
		break;
1063
	case CHIP_VEGA12:
1064
		adev->asic_funcs = &soc15_asic_funcs;
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
			AMD_CG_SUPPORT_GFX_MGLS |
			AMD_CG_SUPPORT_GFX_CGCG |
			AMD_CG_SUPPORT_GFX_CGLS |
			AMD_CG_SUPPORT_GFX_3D_CGCG |
			AMD_CG_SUPPORT_GFX_3D_CGLS |
			AMD_CG_SUPPORT_GFX_CP_LS |
			AMD_CG_SUPPORT_MC_LS |
			AMD_CG_SUPPORT_MC_MGCG |
			AMD_CG_SUPPORT_SDMA_MGCG |
			AMD_CG_SUPPORT_SDMA_LS |
			AMD_CG_SUPPORT_BIF_MGCG |
			AMD_CG_SUPPORT_BIF_LS |
			AMD_CG_SUPPORT_HDP_MGCG |
			AMD_CG_SUPPORT_HDP_LS |
			AMD_CG_SUPPORT_ROM_MGCG |
			AMD_CG_SUPPORT_VCE_MGCG |
			AMD_CG_SUPPORT_UVD_MGCG;
1083
		adev->pg_flags = 0;
1084
		adev->external_rev_id = adev->rev_id + 0x14;
1085
		break;
1086
	case CHIP_VEGA20:
1087
		adev->asic_funcs = &vega20_asic_funcs;
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101
		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
			AMD_CG_SUPPORT_GFX_MGLS |
			AMD_CG_SUPPORT_GFX_CGCG |
			AMD_CG_SUPPORT_GFX_CGLS |
			AMD_CG_SUPPORT_GFX_3D_CGCG |
			AMD_CG_SUPPORT_GFX_3D_CGLS |
			AMD_CG_SUPPORT_GFX_CP_LS |
			AMD_CG_SUPPORT_MC_LS |
			AMD_CG_SUPPORT_MC_MGCG |
			AMD_CG_SUPPORT_SDMA_MGCG |
			AMD_CG_SUPPORT_SDMA_LS |
			AMD_CG_SUPPORT_BIF_MGCG |
			AMD_CG_SUPPORT_BIF_LS |
			AMD_CG_SUPPORT_HDP_MGCG |
1102
			AMD_CG_SUPPORT_HDP_LS |
1103 1104 1105
			AMD_CG_SUPPORT_ROM_MGCG |
			AMD_CG_SUPPORT_VCE_MGCG |
			AMD_CG_SUPPORT_UVD_MGCG;
1106 1107 1108
		adev->pg_flags = 0;
		adev->external_rev_id = adev->rev_id + 0x28;
		break;
1109
	case CHIP_RAVEN:
1110
		adev->asic_funcs = &soc15_asic_funcs;
A
Alex Deucher 已提交
1111 1112 1113 1114
		if (adev->pdev->device == 0x15dd)
			adev->apu_flags |= AMD_APU_IS_RAVEN;
		if (adev->pdev->device == 0x15d8)
			adev->apu_flags |= AMD_APU_IS_PICASSO;
1115
		if (adev->rev_id >= 0x8)
A
Alex Deucher 已提交
1116 1117 1118
			adev->apu_flags |= AMD_APU_IS_RAVEN2;

		if (adev->apu_flags & AMD_APU_IS_RAVEN2)
1119
			adev->external_rev_id = adev->rev_id + 0x79;
A
Alex Deucher 已提交
1120
		else if (adev->apu_flags & AMD_APU_IS_PICASSO)
1121
			adev->external_rev_id = adev->rev_id + 0x41;
1122 1123
		else if (adev->rev_id == 1)
			adev->external_rev_id = adev->rev_id + 0x20;
1124
		else
1125
			adev->external_rev_id = adev->rev_id + 0x01;
1126

A
Alex Deucher 已提交
1127
		if (adev->apu_flags & AMD_APU_IS_RAVEN2) {
1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
			adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
				AMD_CG_SUPPORT_GFX_MGLS |
				AMD_CG_SUPPORT_GFX_CP_LS |
				AMD_CG_SUPPORT_GFX_3D_CGCG |
				AMD_CG_SUPPORT_GFX_3D_CGLS |
				AMD_CG_SUPPORT_GFX_CGCG |
				AMD_CG_SUPPORT_GFX_CGLS |
				AMD_CG_SUPPORT_BIF_LS |
				AMD_CG_SUPPORT_HDP_LS |
				AMD_CG_SUPPORT_MC_MGCG |
				AMD_CG_SUPPORT_MC_LS |
				AMD_CG_SUPPORT_SDMA_MGCG |
				AMD_CG_SUPPORT_SDMA_LS |
				AMD_CG_SUPPORT_VCN_MGCG;
1142

1143
			adev->pg_flags = AMD_PG_SUPPORT_SDMA | AMD_PG_SUPPORT_VCN;
A
Alex Deucher 已提交
1144
		} else if (adev->apu_flags & AMD_APU_IS_PICASSO) {
L
Likun Gao 已提交
1145 1146
			adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
				AMD_CG_SUPPORT_GFX_MGLS |
1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
				AMD_CG_SUPPORT_GFX_CP_LS |
				AMD_CG_SUPPORT_GFX_3D_CGCG |
				AMD_CG_SUPPORT_GFX_3D_CGLS |
				AMD_CG_SUPPORT_GFX_CGCG |
				AMD_CG_SUPPORT_GFX_CGLS |
				AMD_CG_SUPPORT_BIF_LS |
				AMD_CG_SUPPORT_HDP_LS |
				AMD_CG_SUPPORT_MC_MGCG |
				AMD_CG_SUPPORT_MC_LS |
				AMD_CG_SUPPORT_SDMA_MGCG |
				AMD_CG_SUPPORT_SDMA_LS;

			adev->pg_flags = AMD_PG_SUPPORT_SDMA |
				AMD_PG_SUPPORT_MMHUB |
1161
				AMD_PG_SUPPORT_VCN;
1162
		} else {
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
			adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
				AMD_CG_SUPPORT_GFX_MGLS |
				AMD_CG_SUPPORT_GFX_RLC_LS |
				AMD_CG_SUPPORT_GFX_CP_LS |
				AMD_CG_SUPPORT_GFX_3D_CGCG |
				AMD_CG_SUPPORT_GFX_3D_CGLS |
				AMD_CG_SUPPORT_GFX_CGCG |
				AMD_CG_SUPPORT_GFX_CGLS |
				AMD_CG_SUPPORT_BIF_MGCG |
				AMD_CG_SUPPORT_BIF_LS |
				AMD_CG_SUPPORT_HDP_MGCG |
				AMD_CG_SUPPORT_HDP_LS |
				AMD_CG_SUPPORT_DRM_MGCG |
				AMD_CG_SUPPORT_DRM_LS |
				AMD_CG_SUPPORT_MC_MGCG |
				AMD_CG_SUPPORT_MC_LS |
				AMD_CG_SUPPORT_SDMA_MGCG |
				AMD_CG_SUPPORT_SDMA_LS |
				AMD_CG_SUPPORT_VCN_MGCG;
1182

1183
			adev->pg_flags = AMD_PG_SUPPORT_SDMA | AMD_PG_SUPPORT_VCN;
1184
		}
1185
		break;
1186
	case CHIP_ARCTURUS:
1187
		adev->asic_funcs = &vega20_asic_funcs;
1188 1189 1190
		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
			AMD_CG_SUPPORT_GFX_MGLS |
			AMD_CG_SUPPORT_GFX_CGCG |
1191
			AMD_CG_SUPPORT_GFX_CGLS |
1192
			AMD_CG_SUPPORT_GFX_CP_LS |
1193
			AMD_CG_SUPPORT_HDP_MGCG |
1194 1195
			AMD_CG_SUPPORT_HDP_LS |
			AMD_CG_SUPPORT_SDMA_MGCG |
1196 1197
			AMD_CG_SUPPORT_SDMA_LS |
			AMD_CG_SUPPORT_MC_MGCG |
1198
			AMD_CG_SUPPORT_MC_LS |
1199 1200 1201
			AMD_CG_SUPPORT_IH_CG |
			AMD_CG_SUPPORT_VCN_MGCG |
			AMD_CG_SUPPORT_JPEG_MGCG;
1202
		adev->pg_flags = AMD_PG_SUPPORT_VCN | AMD_PG_SUPPORT_VCN_DPG;
1203
		adev->external_rev_id = adev->rev_id + 0x32;
1204
		break;
1205
	case CHIP_RENOIR:
1206
		adev->asic_funcs = &soc15_asic_funcs;
1207 1208 1209 1210 1211 1212 1213 1214 1215
		if (adev->pdev->device == 0x1636)
			adev->apu_flags |= AMD_APU_IS_RENOIR;
		else
			adev->apu_flags |= AMD_APU_IS_GREEN_SARDINE;

		if (adev->apu_flags & AMD_APU_IS_RENOIR)
			adev->external_rev_id = adev->rev_id + 0x91;
		else
			adev->external_rev_id = adev->rev_id + 0xa1;
1216 1217 1218 1219 1220 1221
		adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
				 AMD_CG_SUPPORT_GFX_MGLS |
				 AMD_CG_SUPPORT_GFX_3D_CGCG |
				 AMD_CG_SUPPORT_GFX_3D_CGLS |
				 AMD_CG_SUPPORT_GFX_CGCG |
				 AMD_CG_SUPPORT_GFX_CGLS |
1222 1223
				 AMD_CG_SUPPORT_GFX_CP_LS |
				 AMD_CG_SUPPORT_MC_MGCG |
1224 1225
				 AMD_CG_SUPPORT_MC_LS |
				 AMD_CG_SUPPORT_SDMA_MGCG |
1226
				 AMD_CG_SUPPORT_SDMA_LS |
1227
				 AMD_CG_SUPPORT_BIF_LS |
1228
				 AMD_CG_SUPPORT_HDP_LS |
1229
				 AMD_CG_SUPPORT_VCN_MGCG |
L
Leo Liu 已提交
1230
				 AMD_CG_SUPPORT_JPEG_MGCG |
1231 1232
				 AMD_CG_SUPPORT_IH_CG |
				 AMD_CG_SUPPORT_ATHUB_LS |
1233 1234
				 AMD_CG_SUPPORT_ATHUB_MGCG |
				 AMD_CG_SUPPORT_DF_MGCG;
1235 1236
		adev->pg_flags = AMD_PG_SUPPORT_SDMA |
				 AMD_PG_SUPPORT_VCN |
L
Leo Liu 已提交
1237
				 AMD_PG_SUPPORT_JPEG |
1238
				 AMD_PG_SUPPORT_VCN_DPG;
1239
		break;
K
Ken Wang 已提交
1240 1241 1242 1243 1244
	default:
		/* FIXME: not supported yet */
		return -EINVAL;
	}

1245 1246 1247 1248 1249
	if (amdgpu_sriov_vf(adev)) {
		amdgpu_virt_init_setting(adev);
		xgpu_ai_mailbox_set_irq_funcs(adev);
	}

K
Ken Wang 已提交
1250 1251 1252
	return 0;
}

1253 1254 1255
static int soc15_common_late_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1256
	int r = 0;
1257 1258 1259 1260

	if (amdgpu_sriov_vf(adev))
		xgpu_ai_mailbox_get_irq(adev);

1261 1262
	if (adev->hdp.funcs->reset_ras_error_count)
		adev->hdp.funcs->reset_ras_error_count(adev);
1263

1264 1265 1266 1267
	if (adev->nbio.funcs->ras_late_init)
		r = adev->nbio.funcs->ras_late_init(adev);

	return r;
1268 1269
}

K
Ken Wang 已提交
1270 1271
static int soc15_common_sw_init(void *handle)
{
1272 1273 1274 1275 1276
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	if (amdgpu_sriov_vf(adev))
		xgpu_ai_mailbox_add_irq_id(adev);

1277
	adev->df.funcs->sw_init(adev);
1278

K
Ken Wang 已提交
1279 1280 1281 1282 1283
	return 0;
}

static int soc15_common_sw_fini(void *handle)
{
1284 1285
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

T
Tao Zhou 已提交
1286
	amdgpu_nbio_ras_fini(adev);
1287
	adev->df.funcs->sw_fini(adev);
K
Ken Wang 已提交
1288 1289 1290
	return 0;
}

1291 1292 1293 1294 1295
static void soc15_doorbell_range_init(struct amdgpu_device *adev)
{
	int i;
	struct amdgpu_ring *ring;

1296 1297
	/* sdma/ih doorbell range are programed by hypervisor */
	if (!amdgpu_sriov_vf(adev)) {
1298 1299
		for (i = 0; i < adev->sdma.num_instances; i++) {
			ring = &adev->sdma.instance[i].ring;
1300
			adev->nbio.funcs->sdma_doorbell_range(adev, i,
1301 1302 1303
				ring->use_doorbell, ring->doorbell_index,
				adev->doorbell_index.sdma_doorbell_range);
		}
1304

1305
		adev->nbio.funcs->ih_doorbell_range(adev, adev->irq.ih.use_doorbell,
1306
						adev->irq.ih.doorbell_index);
1307
	}
1308 1309
}

K
Ken Wang 已提交
1310 1311 1312 1313 1314 1315 1316 1317
static int soc15_common_hw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	/* enable pcie gen2/3 link */
	soc15_pcie_gen3_enable(adev);
	/* enable aspm */
	soc15_program_aspm(adev);
1318
	/* setup nbio registers */
1319
	adev->nbio.funcs->init_registers(adev);
1320 1321 1322 1323
	/* remap HDP registers to a hole in mmio space,
	 * for the purpose of expose those registers
	 * to process space
	 */
1324 1325
	if (adev->nbio.funcs->remap_hdp_registers)
		adev->nbio.funcs->remap_hdp_registers(adev);
1326

K
Ken Wang 已提交
1327 1328
	/* enable the doorbell aperture */
	soc15_enable_doorbell_aperture(adev, true);
1329 1330 1331 1332 1333 1334
	/* HW doorbell routing policy: doorbell writing not
	 * in SDMA/IH/MM/ACV range will be routed to CP. So
	 * we need to init SDMA/IH/MM/ACV doorbell range prior
	 * to CP ip block init and ring test.
	 */
	soc15_doorbell_range_init(adev);
K
Ken Wang 已提交
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344

	return 0;
}

static int soc15_common_hw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	/* disable the doorbell aperture */
	soc15_enable_doorbell_aperture(adev, false);
1345 1346
	if (amdgpu_sriov_vf(adev))
		xgpu_ai_mailbox_put_irq(adev);
K
Ken Wang 已提交
1347

1348 1349
	if (adev->nbio.ras_if &&
	    amdgpu_ras_is_supported(adev, adev->nbio.ras_if->block)) {
1350 1351 1352 1353 1354 1355
		if (adev->nbio.funcs->init_ras_controller_interrupt)
			amdgpu_irq_put(adev, &adev->nbio.ras_controller_irq, 0);
		if (adev->nbio.funcs->init_ras_err_event_athub_interrupt)
			amdgpu_irq_put(adev, &adev->nbio.ras_err_event_athub_irq, 0);
	}

K
Ken Wang 已提交
1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
	return 0;
}

static int soc15_common_suspend(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	return soc15_common_hw_fini(adev);
}

static int soc15_common_resume(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	return soc15_common_hw_init(adev);
}

static bool soc15_common_is_idle(void *handle)
{
	return true;
}

static int soc15_common_wait_for_idle(void *handle)
{
	return 0;
}

static int soc15_common_soft_reset(void *handle)
{
	return 0;
}

static void soc15_update_drm_clock_gating(struct amdgpu_device *adev, bool enable)
{
	uint32_t def, data;

	def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));

	if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_MGCG))
		data &= ~(0x01000000 |
			  0x02000000 |
			  0x04000000 |
			  0x08000000 |
			  0x10000000 |
			  0x20000000 |
			  0x40000000 |
			  0x80000000);
	else
		data |= (0x01000000 |
			 0x02000000 |
			 0x04000000 |
			 0x08000000 |
			 0x10000000 |
			 0x20000000 |
			 0x40000000 |
			 0x80000000);

	if (def != data)
		WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0), data);
}

static void soc15_update_drm_light_sleep(struct amdgpu_device *adev, bool enable)
{
	uint32_t def, data;

	def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));

	if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
		data |= 1;
	else
		data &= ~1;

	if (def != data)
		WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL), data);
}

static int soc15_common_set_clockgating_state(void *handle,
					    enum amd_clockgating_state state)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

M
Monk Liu 已提交
1437 1438 1439
	if (amdgpu_sriov_vf(adev))
		return 0;

K
Ken Wang 已提交
1440 1441
	switch (adev->asic_type) {
	case CHIP_VEGA10:
1442
	case CHIP_VEGA12:
1443
	case CHIP_VEGA20:
1444
		adev->nbio.funcs->update_medium_grain_clock_gating(adev,
1445
				state == AMD_CG_STATE_GATE);
1446
		adev->nbio.funcs->update_medium_grain_light_sleep(adev,
1447
				state == AMD_CG_STATE_GATE);
1448
		adev->hdp.funcs->update_clock_gating(adev,
1449
				state == AMD_CG_STATE_GATE);
K
Ken Wang 已提交
1450
		soc15_update_drm_clock_gating(adev,
1451
				state == AMD_CG_STATE_GATE);
K
Ken Wang 已提交
1452
		soc15_update_drm_light_sleep(adev,
1453
				state == AMD_CG_STATE_GATE);
1454
		adev->smuio.funcs->update_rom_clock_gating(adev,
1455
				state == AMD_CG_STATE_GATE);
1456
		adev->df.funcs->update_medium_grain_clock_gating(adev,
1457
				state == AMD_CG_STATE_GATE);
K
Ken Wang 已提交
1458
		break;
1459
	case CHIP_RAVEN:
1460
	case CHIP_RENOIR:
1461
		adev->nbio.funcs->update_medium_grain_clock_gating(adev,
1462
				state == AMD_CG_STATE_GATE);
1463
		adev->nbio.funcs->update_medium_grain_light_sleep(adev,
1464
				state == AMD_CG_STATE_GATE);
1465
		adev->hdp.funcs->update_clock_gating(adev,
1466
				state == AMD_CG_STATE_GATE);
1467
		soc15_update_drm_clock_gating(adev,
1468
				state == AMD_CG_STATE_GATE);
1469
		soc15_update_drm_light_sleep(adev,
1470
				state == AMD_CG_STATE_GATE);
1471
		break;
1472
	case CHIP_ARCTURUS:
1473
		adev->hdp.funcs->update_clock_gating(adev,
1474
				state == AMD_CG_STATE_GATE);
1475
		break;
K
Ken Wang 已提交
1476 1477 1478 1479 1480 1481
	default:
		break;
	}
	return 0;
}

1482 1483 1484 1485 1486 1487 1488 1489
static void soc15_common_get_clockgating_state(void *handle, u32 *flags)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	int data;

	if (amdgpu_sriov_vf(adev))
		*flags = 0;

1490
	adev->nbio.funcs->get_clockgating_state(adev, flags);
1491

1492
	adev->hdp.funcs->get_clock_gating_state(adev, flags);
1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504

	/* AMD_CG_SUPPORT_DRM_MGCG */
	data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
	if (!(data & 0x01000000))
		*flags |= AMD_CG_SUPPORT_DRM_MGCG;

	/* AMD_CG_SUPPORT_DRM_LS */
	data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
	if (data & 0x1)
		*flags |= AMD_CG_SUPPORT_DRM_LS;

	/* AMD_CG_SUPPORT_ROM_MGCG */
1505
	adev->smuio.funcs->get_clock_gating_state(adev, flags);
1506

1507
	adev->df.funcs->get_clockgating_state(adev, flags);
1508 1509
}

K
Ken Wang 已提交
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
static int soc15_common_set_powergating_state(void *handle,
					    enum amd_powergating_state state)
{
	/* todo */
	return 0;
}

const struct amd_ip_funcs soc15_common_ip_funcs = {
	.name = "soc15_common",
	.early_init = soc15_common_early_init,
1520
	.late_init = soc15_common_late_init,
K
Ken Wang 已提交
1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531
	.sw_init = soc15_common_sw_init,
	.sw_fini = soc15_common_sw_fini,
	.hw_init = soc15_common_hw_init,
	.hw_fini = soc15_common_hw_fini,
	.suspend = soc15_common_suspend,
	.resume = soc15_common_resume,
	.is_idle = soc15_common_is_idle,
	.wait_for_idle = soc15_common_wait_for_idle,
	.soft_reset = soc15_common_soft_reset,
	.set_clockgating_state = soc15_common_set_clockgating_state,
	.set_powergating_state = soc15_common_set_powergating_state,
1532
	.get_clockgating_state= soc15_common_get_clockgating_state,
K
Ken Wang 已提交
1533
};