at86rf230.c 43.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
/*
 * AT86RF230/RF231 driver
 *
 * Copyright (C) 2009-2012 Siemens AG
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2
 * as published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * Written by:
 * Dmitry Eremin-Solenikov <dbaryshkov@gmail.com>
 * Alexander Smirnov <alex.bluesman.smirnov@gmail.com>
A
Alexander Aring 已提交
18
 * Alexander Aring <aar@pengutronix.de>
19 20 21
 */
#include <linux/kernel.h>
#include <linux/module.h>
22
#include <linux/hrtimer.h>
23
#include <linux/jiffies.h>
24
#include <linux/interrupt.h>
25
#include <linux/irq.h>
26 27 28 29 30
#include <linux/gpio.h>
#include <linux/delay.h>
#include <linux/spinlock.h>
#include <linux/spi/spi.h>
#include <linux/spi/at86rf230.h>
A
Alexander Aring 已提交
31
#include <linux/regmap.h>
32
#include <linux/skbuff.h>
33
#include <linux/of_gpio.h>
34
#include <linux/ieee802154.h>
35 36

#include <net/mac802154.h>
37
#include <net/cfg802154.h>
38

39 40 41 42 43
struct at86rf230_local;
/* at86rf2xx chip depend data.
 * All timings are in us.
 */
struct at86rf2xx_chip_data {
44
	u16 t_sleep_cycle;
45
	u16 t_channel_switch;
46
	u16 t_reset_to_off;
47 48
	u16 t_off_to_aack;
	u16 t_off_to_tx_on;
49 50
	u16 t_frame;
	u16 t_p_ack;
51 52
	int rssi_base_val;

53
	int (*set_channel)(struct at86rf230_local *, u8, u8);
54
	int (*get_desense_steps)(struct at86rf230_local *, s32);
55 56
};

57 58 59 60 61 62 63
#define AT86RF2XX_MAX_BUF		(127 + 3)
/* tx retries to access the TX_ON state
 * if it's above then force change will be started.
 *
 * We assume the max_frame_retries (7) value of 802.15.4 here.
 */
#define AT86RF2XX_MAX_TX_RETRIES	7
64 65
/* We use the recommended 5 minutes timeout to recalibrate */
#define AT86RF2XX_CAL_LOOP_TIMEOUT	(5 * 60 * HZ)
66

67 68
struct at86rf230_state_change {
	struct at86rf230_local *lp;
69
	int irq;
70

71
	struct hrtimer timer;
72 73 74 75 76 77 78
	struct spi_message msg;
	struct spi_transfer trx;
	u8 buf[AT86RF2XX_MAX_BUF];

	void (*complete)(void *context);
	u8 from_state;
	u8 to_state;
79 80

	bool irq_enable;
81 82 83 84
};

struct at86rf230_local {
	struct spi_device *spi;
85

86
	struct ieee802154_hw *hw;
87
	struct at86rf2xx_chip_data *data;
A
Alexander Aring 已提交
88
	struct regmap *regmap;
89

90 91 92
	struct completion state_complete;
	struct at86rf230_state_change state;

93
	struct at86rf230_state_change irq;
94

95
	bool tx_aret;
96
	unsigned long cal_timeout;
97
	s8 max_frame_retries;
98 99 100
	bool is_tx;
	/* spinlock for is_tx protection */
	spinlock_t lock;
101
	u8 tx_retry;
102 103
	struct sk_buff *tx_skb;
	struct at86rf230_state_change tx;
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150
};

#define	RG_TRX_STATUS	(0x01)
#define	SR_TRX_STATUS		0x01, 0x1f, 0
#define	SR_RESERVED_01_3	0x01, 0x20, 5
#define	SR_CCA_STATUS		0x01, 0x40, 6
#define	SR_CCA_DONE		0x01, 0x80, 7
#define	RG_TRX_STATE	(0x02)
#define	SR_TRX_CMD		0x02, 0x1f, 0
#define	SR_TRAC_STATUS		0x02, 0xe0, 5
#define	RG_TRX_CTRL_0	(0x03)
#define	SR_CLKM_CTRL		0x03, 0x07, 0
#define	SR_CLKM_SHA_SEL		0x03, 0x08, 3
#define	SR_PAD_IO_CLKM		0x03, 0x30, 4
#define	SR_PAD_IO		0x03, 0xc0, 6
#define	RG_TRX_CTRL_1	(0x04)
#define	SR_IRQ_POLARITY		0x04, 0x01, 0
#define	SR_IRQ_MASK_MODE	0x04, 0x02, 1
#define	SR_SPI_CMD_MODE		0x04, 0x0c, 2
#define	SR_RX_BL_CTRL		0x04, 0x10, 4
#define	SR_TX_AUTO_CRC_ON	0x04, 0x20, 5
#define	SR_IRQ_2_EXT_EN		0x04, 0x40, 6
#define	SR_PA_EXT_EN		0x04, 0x80, 7
#define	RG_PHY_TX_PWR	(0x05)
#define	SR_TX_PWR		0x05, 0x0f, 0
#define	SR_PA_LT		0x05, 0x30, 4
#define	SR_PA_BUF_LT		0x05, 0xc0, 6
#define	RG_PHY_RSSI	(0x06)
#define	SR_RSSI			0x06, 0x1f, 0
#define	SR_RND_VALUE		0x06, 0x60, 5
#define	SR_RX_CRC_VALID		0x06, 0x80, 7
#define	RG_PHY_ED_LEVEL	(0x07)
#define	SR_ED_LEVEL		0x07, 0xff, 0
#define	RG_PHY_CC_CCA	(0x08)
#define	SR_CHANNEL		0x08, 0x1f, 0
#define	SR_CCA_MODE		0x08, 0x60, 5
#define	SR_CCA_REQUEST		0x08, 0x80, 7
#define	RG_CCA_THRES	(0x09)
#define	SR_CCA_ED_THRES		0x09, 0x0f, 0
#define	SR_RESERVED_09_1	0x09, 0xf0, 4
#define	RG_RX_CTRL	(0x0a)
#define	SR_PDT_THRES		0x0a, 0x0f, 0
#define	SR_RESERVED_0a_1	0x0a, 0xf0, 4
#define	RG_SFD_VALUE	(0x0b)
#define	SR_SFD_VALUE		0x0b, 0xff, 0
#define	RG_TRX_CTRL_2	(0x0c)
#define	SR_OQPSK_DATA_RATE	0x0c, 0x03, 0
151 152
#define	SR_SUB_MODE		0x0c, 0x04, 2
#define	SR_BPSK_QPSK		0x0c, 0x08, 3
153 154
#define	SR_OQPSK_SUB1_RC_EN	0x0c, 0x10, 4
#define	SR_RESERVED_0c_5	0x0c, 0x60, 5
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
#define	SR_RX_SAFE_MODE		0x0c, 0x80, 7
#define	RG_ANT_DIV	(0x0d)
#define	SR_ANT_CTRL		0x0d, 0x03, 0
#define	SR_ANT_EXT_SW_EN	0x0d, 0x04, 2
#define	SR_ANT_DIV_EN		0x0d, 0x08, 3
#define	SR_RESERVED_0d_2	0x0d, 0x70, 4
#define	SR_ANT_SEL		0x0d, 0x80, 7
#define	RG_IRQ_MASK	(0x0e)
#define	SR_IRQ_MASK		0x0e, 0xff, 0
#define	RG_IRQ_STATUS	(0x0f)
#define	SR_IRQ_0_PLL_LOCK	0x0f, 0x01, 0
#define	SR_IRQ_1_PLL_UNLOCK	0x0f, 0x02, 1
#define	SR_IRQ_2_RX_START	0x0f, 0x04, 2
#define	SR_IRQ_3_TRX_END	0x0f, 0x08, 3
#define	SR_IRQ_4_CCA_ED_DONE	0x0f, 0x10, 4
#define	SR_IRQ_5_AMI		0x0f, 0x20, 5
#define	SR_IRQ_6_TRX_UR		0x0f, 0x40, 6
#define	SR_IRQ_7_BAT_LOW	0x0f, 0x80, 7
#define	RG_VREG_CTRL	(0x10)
#define	SR_RESERVED_10_6	0x10, 0x03, 0
#define	SR_DVDD_OK		0x10, 0x04, 2
#define	SR_DVREG_EXT		0x10, 0x08, 3
#define	SR_RESERVED_10_3	0x10, 0x30, 4
#define	SR_AVDD_OK		0x10, 0x40, 6
#define	SR_AVREG_EXT		0x10, 0x80, 7
#define	RG_BATMON	(0x11)
#define	SR_BATMON_VTH		0x11, 0x0f, 0
#define	SR_BATMON_HR		0x11, 0x10, 4
#define	SR_BATMON_OK		0x11, 0x20, 5
#define	SR_RESERVED_11_1	0x11, 0xc0, 6
#define	RG_XOSC_CTRL	(0x12)
#define	SR_XTAL_TRIM		0x12, 0x0f, 0
#define	SR_XTAL_MODE		0x12, 0xf0, 4
#define	RG_RX_SYN	(0x15)
#define	SR_RX_PDT_LEVEL		0x15, 0x0f, 0
#define	SR_RESERVED_15_2	0x15, 0x70, 4
#define	SR_RX_PDT_DIS		0x15, 0x80, 7
#define	RG_XAH_CTRL_1	(0x17)
#define	SR_RESERVED_17_8	0x17, 0x01, 0
#define	SR_AACK_PROM_MODE	0x17, 0x02, 1
#define	SR_AACK_ACK_TIME	0x17, 0x04, 2
#define	SR_RESERVED_17_5	0x17, 0x08, 3
#define	SR_AACK_UPLD_RES_FT	0x17, 0x10, 4
#define	SR_AACK_FLTR_RES_FT	0x17, 0x20, 5
199
#define	SR_CSMA_LBT_MODE	0x17, 0x40, 6
200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272
#define	SR_RESERVED_17_1	0x17, 0x80, 7
#define	RG_FTN_CTRL	(0x18)
#define	SR_RESERVED_18_2	0x18, 0x7f, 0
#define	SR_FTN_START		0x18, 0x80, 7
#define	RG_PLL_CF	(0x1a)
#define	SR_RESERVED_1a_2	0x1a, 0x7f, 0
#define	SR_PLL_CF_START		0x1a, 0x80, 7
#define	RG_PLL_DCU	(0x1b)
#define	SR_RESERVED_1b_3	0x1b, 0x3f, 0
#define	SR_RESERVED_1b_2	0x1b, 0x40, 6
#define	SR_PLL_DCU_START	0x1b, 0x80, 7
#define	RG_PART_NUM	(0x1c)
#define	SR_PART_NUM		0x1c, 0xff, 0
#define	RG_VERSION_NUM	(0x1d)
#define	SR_VERSION_NUM		0x1d, 0xff, 0
#define	RG_MAN_ID_0	(0x1e)
#define	SR_MAN_ID_0		0x1e, 0xff, 0
#define	RG_MAN_ID_1	(0x1f)
#define	SR_MAN_ID_1		0x1f, 0xff, 0
#define	RG_SHORT_ADDR_0	(0x20)
#define	SR_SHORT_ADDR_0		0x20, 0xff, 0
#define	RG_SHORT_ADDR_1	(0x21)
#define	SR_SHORT_ADDR_1		0x21, 0xff, 0
#define	RG_PAN_ID_0	(0x22)
#define	SR_PAN_ID_0		0x22, 0xff, 0
#define	RG_PAN_ID_1	(0x23)
#define	SR_PAN_ID_1		0x23, 0xff, 0
#define	RG_IEEE_ADDR_0	(0x24)
#define	SR_IEEE_ADDR_0		0x24, 0xff, 0
#define	RG_IEEE_ADDR_1	(0x25)
#define	SR_IEEE_ADDR_1		0x25, 0xff, 0
#define	RG_IEEE_ADDR_2	(0x26)
#define	SR_IEEE_ADDR_2		0x26, 0xff, 0
#define	RG_IEEE_ADDR_3	(0x27)
#define	SR_IEEE_ADDR_3		0x27, 0xff, 0
#define	RG_IEEE_ADDR_4	(0x28)
#define	SR_IEEE_ADDR_4		0x28, 0xff, 0
#define	RG_IEEE_ADDR_5	(0x29)
#define	SR_IEEE_ADDR_5		0x29, 0xff, 0
#define	RG_IEEE_ADDR_6	(0x2a)
#define	SR_IEEE_ADDR_6		0x2a, 0xff, 0
#define	RG_IEEE_ADDR_7	(0x2b)
#define	SR_IEEE_ADDR_7		0x2b, 0xff, 0
#define	RG_XAH_CTRL_0	(0x2c)
#define	SR_SLOTTED_OPERATION	0x2c, 0x01, 0
#define	SR_MAX_CSMA_RETRIES	0x2c, 0x0e, 1
#define	SR_MAX_FRAME_RETRIES	0x2c, 0xf0, 4
#define	RG_CSMA_SEED_0	(0x2d)
#define	SR_CSMA_SEED_0		0x2d, 0xff, 0
#define	RG_CSMA_SEED_1	(0x2e)
#define	SR_CSMA_SEED_1		0x2e, 0x07, 0
#define	SR_AACK_I_AM_COORD	0x2e, 0x08, 3
#define	SR_AACK_DIS_ACK		0x2e, 0x10, 4
#define	SR_AACK_SET_PD		0x2e, 0x20, 5
#define	SR_AACK_FVN_MODE	0x2e, 0xc0, 6
#define	RG_CSMA_BE	(0x2f)
#define	SR_MIN_BE		0x2f, 0x0f, 0
#define	SR_MAX_BE		0x2f, 0xf0, 4

#define CMD_REG		0x80
#define CMD_REG_MASK	0x3f
#define CMD_WRITE	0x40
#define CMD_FB		0x20

#define IRQ_BAT_LOW	(1 << 7)
#define IRQ_TRX_UR	(1 << 6)
#define IRQ_AMI		(1 << 5)
#define IRQ_CCA_ED	(1 << 4)
#define IRQ_TRX_END	(1 << 3)
#define IRQ_RX_START	(1 << 2)
#define IRQ_PLL_UNL	(1 << 1)
#define IRQ_PLL_LOCK	(1 << 0)

273 274 275
#define IRQ_ACTIVE_HIGH	0
#define IRQ_ACTIVE_LOW	1

276 277 278 279 280 281 282 283 284 285 286 287
#define STATE_P_ON		0x00	/* BUSY */
#define STATE_BUSY_RX		0x01
#define STATE_BUSY_TX		0x02
#define STATE_FORCE_TRX_OFF	0x03
#define STATE_FORCE_TX_ON	0x04	/* IDLE */
/* 0x05 */				/* INVALID_PARAMETER */
#define STATE_RX_ON		0x06
/* 0x07 */				/* SUCCESS */
#define STATE_TRX_OFF		0x08
#define STATE_TX_ON		0x09
/* 0x0a - 0x0e */			/* 0x0a - UNSUPPORTED_ATTRIBUTE */
#define STATE_SLEEP		0x0F
288
#define STATE_PREP_DEEP_SLEEP	0x10
289 290
#define STATE_BUSY_RX_AACK	0x11
#define STATE_BUSY_TX_ARET	0x12
291 292
#define STATE_RX_AACK_ON	0x16
#define STATE_TX_ARET_ON	0x19
293 294 295 296 297
#define STATE_RX_ON_NOCLK	0x1C
#define STATE_RX_AACK_ON_NOCLK	0x1D
#define STATE_BUSY_RX_AACK_NOCLK 0x1E
#define STATE_TRANSITION_IN_PROGRESS 0x1F

A
Alexander Aring 已提交
298 299
#define AT86RF2XX_NUMREGS 0x3F

300
static void
301 302
at86rf230_async_state_change(struct at86rf230_local *lp,
			     struct at86rf230_state_change *ctx,
303 304
			     const u8 state, void (*complete)(void *context),
			     const bool irq_enable);
305

A
Alexander Aring 已提交
306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
static inline int
__at86rf230_write(struct at86rf230_local *lp,
		  unsigned int addr, unsigned int data)
{
	return regmap_write(lp->regmap, addr, data);
}

static inline int
__at86rf230_read(struct at86rf230_local *lp,
		 unsigned int addr, unsigned int *data)
{
	return regmap_read(lp->regmap, addr, data);
}

static inline int
at86rf230_read_subreg(struct at86rf230_local *lp,
		      unsigned int addr, unsigned int mask,
		      unsigned int shift, unsigned int *data)
{
	int rc;

	rc = __at86rf230_read(lp, addr, data);
	if (rc > 0)
		*data = (*data & mask) >> shift;

	return rc;
}

static inline int
at86rf230_write_subreg(struct at86rf230_local *lp,
		       unsigned int addr, unsigned int mask,
		       unsigned int shift, unsigned int data)
{
	return regmap_update_bits(lp->regmap, addr, mask, data << shift);
}

static bool
at86rf230_reg_writeable(struct device *dev, unsigned int reg)
{
	switch (reg) {
	case RG_TRX_STATE:
	case RG_TRX_CTRL_0:
	case RG_TRX_CTRL_1:
	case RG_PHY_TX_PWR:
	case RG_PHY_ED_LEVEL:
	case RG_PHY_CC_CCA:
	case RG_CCA_THRES:
	case RG_RX_CTRL:
	case RG_SFD_VALUE:
	case RG_TRX_CTRL_2:
	case RG_ANT_DIV:
	case RG_IRQ_MASK:
	case RG_VREG_CTRL:
	case RG_BATMON:
	case RG_XOSC_CTRL:
	case RG_RX_SYN:
	case RG_XAH_CTRL_1:
	case RG_FTN_CTRL:
	case RG_PLL_CF:
	case RG_PLL_DCU:
	case RG_SHORT_ADDR_0:
	case RG_SHORT_ADDR_1:
	case RG_PAN_ID_0:
	case RG_PAN_ID_1:
	case RG_IEEE_ADDR_0:
	case RG_IEEE_ADDR_1:
	case RG_IEEE_ADDR_2:
	case RG_IEEE_ADDR_3:
	case RG_IEEE_ADDR_4:
	case RG_IEEE_ADDR_5:
	case RG_IEEE_ADDR_6:
	case RG_IEEE_ADDR_7:
	case RG_XAH_CTRL_0:
	case RG_CSMA_SEED_0:
	case RG_CSMA_SEED_1:
	case RG_CSMA_BE:
		return true;
	default:
		return false;
	}
}

static bool
at86rf230_reg_readable(struct device *dev, unsigned int reg)
{
	bool rc;

	/* all writeable are also readable */
	rc = at86rf230_reg_writeable(dev, reg);
	if (rc)
		return rc;

	/* readonly regs */
	switch (reg) {
	case RG_TRX_STATUS:
	case RG_PHY_RSSI:
	case RG_IRQ_STATUS:
	case RG_PART_NUM:
	case RG_VERSION_NUM:
	case RG_MAN_ID_1:
	case RG_MAN_ID_0:
		return true;
	default:
		return false;
	}
}

static bool
at86rf230_reg_volatile(struct device *dev, unsigned int reg)
{
	/* can be changed during runtime */
	switch (reg) {
	case RG_TRX_STATUS:
	case RG_TRX_STATE:
	case RG_PHY_RSSI:
	case RG_PHY_ED_LEVEL:
	case RG_IRQ_STATUS:
	case RG_VREG_CTRL:
424 425
	case RG_PLL_CF:
	case RG_PLL_DCU:
A
Alexander Aring 已提交
426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443
		return true;
	default:
		return false;
	}
}

static bool
at86rf230_reg_precious(struct device *dev, unsigned int reg)
{
	/* don't clear irq line on read */
	switch (reg) {
	case RG_IRQ_STATUS:
		return true;
	default:
		return false;
	}
}

444
static const struct regmap_config at86rf230_regmap_spi_config = {
A
Alexander Aring 已提交
445 446 447 448 449 450 451 452 453 454 455 456
	.reg_bits = 8,
	.val_bits = 8,
	.write_flag_mask = CMD_REG | CMD_WRITE,
	.read_flag_mask = CMD_REG,
	.cache_type = REGCACHE_RBTREE,
	.max_register = AT86RF2XX_NUMREGS,
	.writeable_reg = at86rf230_reg_writeable,
	.readable_reg = at86rf230_reg_readable,
	.volatile_reg = at86rf230_reg_volatile,
	.precious_reg = at86rf230_reg_precious,
};

457 458 459 460 461 462
static void
at86rf230_async_error_recover(void *context)
{
	struct at86rf230_state_change *ctx = context;
	struct at86rf230_local *lp = ctx->lp;

463
	at86rf230_async_state_change(lp, ctx, STATE_RX_AACK_ON, NULL, false);
464
	ieee802154_wake_queue(lp->hw);
465 466
}

467
static inline void
468 469 470 471 472 473
at86rf230_async_error(struct at86rf230_local *lp,
		      struct at86rf230_state_change *ctx, int rc)
{
	dev_err(&lp->spi->dev, "spi_async error %d\n", rc);

	at86rf230_async_state_change(lp, ctx, STATE_FORCE_TRX_OFF,
474
				     at86rf230_async_error_recover, false);
475 476 477
}

/* Generic function to get some register value in async mode */
478
static void
479 480
at86rf230_async_read_reg(struct at86rf230_local *lp, const u8 reg,
			 struct at86rf230_state_change *ctx,
481 482
			 void (*complete)(void *context),
			 const bool irq_enable)
483
{
484 485
	int rc;

486 487 488 489
	u8 *tx_buf = ctx->buf;

	tx_buf[0] = (reg & CMD_REG_MASK) | CMD_REG;
	ctx->msg.complete = complete;
490 491 492 493
	ctx->irq_enable = irq_enable;
	rc = spi_async(lp->spi, &ctx->msg);
	if (rc) {
		if (irq_enable)
494
			enable_irq(ctx->irq);
495 496 497

		at86rf230_async_error(lp, ctx, rc);
	}
498 499
}

500 501 502 503 504 505 506 507
static inline u8 at86rf230_state_to_force(u8 state)
{
	if (state == STATE_TX_ON)
		return STATE_FORCE_TX_ON;
	else
		return STATE_FORCE_TRX_OFF;
}

508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537
static void
at86rf230_async_state_assert(void *context)
{
	struct at86rf230_state_change *ctx = context;
	struct at86rf230_local *lp = ctx->lp;
	const u8 *buf = ctx->buf;
	const u8 trx_state = buf[1] & 0x1f;

	/* Assert state change */
	if (trx_state != ctx->to_state) {
		/* Special handling if transceiver state is in
		 * STATE_BUSY_RX_AACK and a SHR was detected.
		 */
		if  (trx_state == STATE_BUSY_RX_AACK) {
			/* Undocumented race condition. If we send a state
			 * change to STATE_RX_AACK_ON the transceiver could
			 * change his state automatically to STATE_BUSY_RX_AACK
			 * if a SHR was detected. This is not an error, but we
			 * can't assert this.
			 */
			if (ctx->to_state == STATE_RX_AACK_ON)
				goto done;

			/* If we change to STATE_TX_ON without forcing and
			 * transceiver state is STATE_BUSY_RX_AACK, we wait
			 * 'tFrame + tPAck' receiving time. In this time the
			 * PDU should be received. If the transceiver is still
			 * in STATE_BUSY_RX_AACK, we run a force state change
			 * to STATE_TX_ON. This is a timeout handling, if the
			 * transceiver stucks in STATE_BUSY_RX_AACK.
538 539 540 541 542
			 *
			 * Additional we do several retries to try to get into
			 * TX_ON state without forcing. If the retries are
			 * higher or equal than AT86RF2XX_MAX_TX_RETRIES we
			 * will do a force change.
543
			 */
544 545 546
			if (ctx->to_state == STATE_TX_ON ||
			    ctx->to_state == STATE_TRX_OFF) {
				u8 state = ctx->to_state;
547 548

				if (lp->tx_retry >= AT86RF2XX_MAX_TX_RETRIES)
549
					state = at86rf230_state_to_force(state);
550 551 552
				lp->tx_retry++;

				at86rf230_async_state_change(lp, ctx, state,
553 554
							     ctx->complete,
							     ctx->irq_enable);
555 556 557 558 559 560 561 562 563 564 565 566 567
				return;
			}
		}

		dev_warn(&lp->spi->dev, "unexcept state change from 0x%02x to 0x%02x. Actual state: 0x%02x\n",
			 ctx->from_state, ctx->to_state, trx_state);
	}

done:
	if (ctx->complete)
		ctx->complete(context);
}

568 569 570 571 572 573 574 575 576 577 578 579 580
static enum hrtimer_restart at86rf230_async_state_timer(struct hrtimer *timer)
{
	struct at86rf230_state_change *ctx =
		container_of(timer, struct at86rf230_state_change, timer);
	struct at86rf230_local *lp = ctx->lp;

	at86rf230_async_read_reg(lp, RG_TRX_STATUS, ctx,
				 at86rf230_async_state_assert,
				 ctx->irq_enable);

	return HRTIMER_NORESTART;
}

581 582 583 584 585 586 587 588
/* Do state change timing delay. */
static void
at86rf230_async_state_delay(void *context)
{
	struct at86rf230_state_change *ctx = context;
	struct at86rf230_local *lp = ctx->lp;
	struct at86rf2xx_chip_data *c = lp->data;
	bool force = false;
589
	ktime_t tim;
590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609

	/* The force state changes are will show as normal states in the
	 * state status subregister. We change the to_state to the
	 * corresponding one and remember if it was a force change, this
	 * differs if we do a state change from STATE_BUSY_RX_AACK.
	 */
	switch (ctx->to_state) {
	case STATE_FORCE_TX_ON:
		ctx->to_state = STATE_TX_ON;
		force = true;
		break;
	case STATE_FORCE_TRX_OFF:
		ctx->to_state = STATE_TRX_OFF;
		force = true;
		break;
	default:
		break;
	}

	switch (ctx->from_state) {
610 611 612
	case STATE_TRX_OFF:
		switch (ctx->to_state) {
		case STATE_RX_AACK_ON:
613
			tim = ktime_set(0, c->t_off_to_aack * NSEC_PER_USEC);
614 615
			goto change;
		case STATE_TX_ON:
616
			tim = ktime_set(0, c->t_off_to_tx_on * NSEC_PER_USEC);
617 618 619 620 621
			/* state change from TRX_OFF to TX_ON to do a
			 * calibration, we need to reset the timeout for the
			 * next one.
			 */
			lp->cal_timeout = jiffies + AT86RF2XX_CAL_LOOP_TIMEOUT;
622 623 624 625 626
			goto change;
		default:
			break;
		}
		break;
627 628
	case STATE_BUSY_RX_AACK:
		switch (ctx->to_state) {
629
		case STATE_TRX_OFF:
630 631 632
		case STATE_TX_ON:
			/* Wait for worst case receiving time if we
			 * didn't make a force change from BUSY_RX_AACK
633
			 * to TX_ON or TRX_OFF.
634 635
			 */
			if (!force) {
636 637
				tim = ktime_set(0, (c->t_frame + c->t_p_ack) *
						   NSEC_PER_USEC);
638 639 640 641 642 643 644
				goto change;
			}
			break;
		default:
			break;
		}
		break;
645 646 647 648
	/* Default value, means RESET state */
	case STATE_P_ON:
		switch (ctx->to_state) {
		case STATE_TRX_OFF:
649
			tim = ktime_set(0, c->t_reset_to_off * NSEC_PER_USEC);
650 651 652 653 654
			goto change;
		default:
			break;
		}
		break;
655 656 657 658 659
	default:
		break;
	}

	/* Default delay is 1us in the most cases */
660
	tim = ktime_set(0, NSEC_PER_USEC);
661 662

change:
663
	hrtimer_start(&ctx->timer, tim, HRTIMER_MODE_REL);
664 665 666 667 668 669 670 671 672 673 674 675 676 677
}

static void
at86rf230_async_state_change_start(void *context)
{
	struct at86rf230_state_change *ctx = context;
	struct at86rf230_local *lp = ctx->lp;
	u8 *buf = ctx->buf;
	const u8 trx_state = buf[1] & 0x1f;
	int rc;

	/* Check for "possible" STATE_TRANSITION_IN_PROGRESS */
	if (trx_state == STATE_TRANSITION_IN_PROGRESS) {
		udelay(1);
678 679 680
		at86rf230_async_read_reg(lp, RG_TRX_STATUS, ctx,
					 at86rf230_async_state_change_start,
					 ctx->irq_enable);
681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700
		return;
	}

	/* Check if we already are in the state which we change in */
	if (trx_state == ctx->to_state) {
		if (ctx->complete)
			ctx->complete(context);
		return;
	}

	/* Set current state to the context of state change */
	ctx->from_state = trx_state;

	/* Going into the next step for a state change which do a timing
	 * relevant delay.
	 */
	buf[0] = (RG_TRX_STATE & CMD_REG_MASK) | CMD_REG | CMD_WRITE;
	buf[1] = ctx->to_state;
	ctx->msg.complete = at86rf230_async_state_delay;
	rc = spi_async(lp->spi, &ctx->msg);
701 702
	if (rc) {
		if (ctx->irq_enable)
703
			enable_irq(ctx->irq);
704

705
		at86rf230_async_error(lp, ctx, rc);
706
	}
707 708
}

709
static void
710 711
at86rf230_async_state_change(struct at86rf230_local *lp,
			     struct at86rf230_state_change *ctx,
712 713
			     const u8 state, void (*complete)(void *context),
			     const bool irq_enable)
714
{
715 716 717
	/* Initialization for the state change context */
	ctx->to_state = state;
	ctx->complete = complete;
718 719 720 721
	ctx->irq_enable = irq_enable;
	at86rf230_async_read_reg(lp, RG_TRX_STATUS, ctx,
				 at86rf230_async_state_change_start,
				 irq_enable);
722
}
723

724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739
static void
at86rf230_sync_state_change_complete(void *context)
{
	struct at86rf230_state_change *ctx = context;
	struct at86rf230_local *lp = ctx->lp;

	complete(&lp->state_complete);
}

/* This function do a sync framework above the async state change.
 * Some callbacks of the IEEE 802.15.4 driver interface need to be
 * handled synchronously.
 */
static int
at86rf230_sync_state_change(struct at86rf230_local *lp, unsigned int state)
{
740
	unsigned long rc;
741

742 743 744
	at86rf230_async_state_change(lp, &lp->state, state,
				     at86rf230_sync_state_change_complete,
				     false);
745 746 747

	rc = wait_for_completion_timeout(&lp->state_complete,
					 msecs_to_jiffies(100));
748 749
	if (!rc) {
		at86rf230_async_error(lp, &lp->state, -ETIMEDOUT);
750
		return -ETIMEDOUT;
751
	}
752 753 754 755

	return 0;
}

756 757 758 759 760 761
static void
at86rf230_tx_complete(void *context)
{
	struct at86rf230_state_change *ctx = context;
	struct at86rf230_local *lp = ctx->lp;

762
	enable_irq(ctx->irq);
763

764
	ieee802154_xmit_complete(lp->hw, lp->tx_skb, !lp->tx_aret);
765 766 767 768 769 770 771 772
}

static void
at86rf230_tx_on(void *context)
{
	struct at86rf230_state_change *ctx = context;
	struct at86rf230_local *lp = ctx->lp;

773
	at86rf230_async_state_change(lp, ctx, STATE_RX_AACK_ON,
774
				     at86rf230_tx_complete, true);
775 776 777 778 779 780 781 782
}

static void
at86rf230_tx_trac_error(void *context)
{
	struct at86rf230_state_change *ctx = context;
	struct at86rf230_local *lp = ctx->lp;

783 784
	at86rf230_async_state_change(lp, ctx, STATE_TX_ON,
				     at86rf230_tx_on, true);
785 786 787 788 789 790 791 792 793 794 795 796 797 798
}

static void
at86rf230_tx_trac_check(void *context)
{
	struct at86rf230_state_change *ctx = context;
	struct at86rf230_local *lp = ctx->lp;
	const u8 *buf = ctx->buf;
	const u8 trac = (buf[1] & 0xe0) >> 5;

	/* If trac status is different than zero we need to do a state change
	 * to STATE_FORCE_TRX_OFF then STATE_TX_ON to recover the transceiver
	 * state to TX_ON.
	 */
799
	if (trac)
800 801
		at86rf230_async_state_change(lp, ctx, STATE_FORCE_TRX_OFF,
					     at86rf230_tx_trac_error, true);
802 803
	else
		at86rf230_tx_on(context);
804 805 806 807 808 809 810 811
}

static void
at86rf230_tx_trac_status(void *context)
{
	struct at86rf230_state_change *ctx = context;
	struct at86rf230_local *lp = ctx->lp;

812 813
	at86rf230_async_read_reg(lp, RG_TRX_STATE, ctx,
				 at86rf230_tx_trac_check, true);
814 815 816
}

static void
817
at86rf230_rx_read_frame_complete(void *context)
818
{
819 820
	struct at86rf230_state_change *ctx = context;
	struct at86rf230_local *lp = ctx->lp;
821
	u8 rx_local_buf[AT86RF2XX_MAX_BUF];
822
	const u8 *buf = ctx->buf;
823 824
	struct sk_buff *skb;
	u8 len, lqi;
825

826 827 828 829 830 831 832 833
	len = buf[1];
	if (!ieee802154_is_valid_psdu_len(len)) {
		dev_vdbg(&lp->spi->dev, "corrupted frame received\n");
		len = IEEE802154_MTU;
	}
	lqi = buf[2 + len];

	memcpy(rx_local_buf, buf + 2, len);
834
	ctx->trx.len = 2;
835
	enable_irq(ctx->irq);
836

837
	skb = dev_alloc_skb(IEEE802154_MTU);
838 839 840 841 842 843
	if (!skb) {
		dev_vdbg(&lp->spi->dev, "failed to allocate sk_buff\n");
		return;
	}

	memcpy(skb_put(skb, len), rx_local_buf, len);
844
	ieee802154_rx_irqsafe(lp->hw, skb, lqi);
845
}
846

847
static void
848
at86rf230_rx_read_frame(void *context)
849
{
850 851
	struct at86rf230_state_change *ctx = context;
	struct at86rf230_local *lp = ctx->lp;
852
	u8 *buf = ctx->buf;
853 854
	int rc;

855
	buf[0] = CMD_FB;
856 857 858
	ctx->trx.len = AT86RF2XX_MAX_BUF;
	ctx->msg.complete = at86rf230_rx_read_frame_complete;
	rc = spi_async(lp->spi, &ctx->msg);
859
	if (rc) {
860
		ctx->trx.len = 2;
861
		enable_irq(ctx->irq);
862
		at86rf230_async_error(lp, ctx, rc);
863
	}
864 865 866 867 868 869 870 871 872 873 874
}

static void
at86rf230_rx_trac_check(void *context)
{
	/* Possible check on trac status here. This could be useful to make
	 * some stats why receive is failed. Not used at the moment, but it's
	 * maybe timing relevant. Datasheet doesn't say anything about this.
	 * The programming guide say do it so.
	 */

875
	at86rf230_rx_read_frame(context);
876 877
}

878
static void
879 880 881 882 883 884 885 886
at86rf230_irq_trx_end(struct at86rf230_local *lp)
{
	spin_lock(&lp->lock);
	if (lp->is_tx) {
		lp->is_tx = 0;
		spin_unlock(&lp->lock);

		if (lp->tx_aret)
887 888 889 890
			at86rf230_async_state_change(lp, &lp->irq,
						     STATE_FORCE_TX_ON,
						     at86rf230_tx_trac_status,
						     true);
891
		else
892 893 894 895
			at86rf230_async_state_change(lp, &lp->irq,
						     STATE_RX_AACK_ON,
						     at86rf230_tx_complete,
						     true);
896 897
	} else {
		spin_unlock(&lp->lock);
898 899
		at86rf230_async_read_reg(lp, RG_TRX_STATE, &lp->irq,
					 at86rf230_rx_trac_check, true);
900 901 902 903 904 905 906 907
	}
}

static void
at86rf230_irq_status(void *context)
{
	struct at86rf230_state_change *ctx = context;
	struct at86rf230_local *lp = ctx->lp;
908
	const u8 *buf = ctx->buf;
909 910 911
	const u8 irq = buf[1];

	if (irq & IRQ_TRX_END) {
912
		at86rf230_irq_trx_end(lp);
913
	} else {
914
		enable_irq(ctx->irq);
915 916 917 918 919 920 921 922 923 924 925 926
		dev_err(&lp->spi->dev, "not supported irq %02x received\n",
			irq);
	}
}

static irqreturn_t at86rf230_isr(int irq, void *data)
{
	struct at86rf230_local *lp = data;
	struct at86rf230_state_change *ctx = &lp->irq;
	u8 *buf = ctx->buf;
	int rc;

927
	disable_irq_nosync(irq);
928 929 930 931 932

	buf[0] = (RG_IRQ_STATUS & CMD_REG_MASK) | CMD_REG;
	ctx->msg.complete = at86rf230_irq_status;
	rc = spi_async(lp->spi, &ctx->msg);
	if (rc) {
933
		enable_irq(irq);
934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963
		at86rf230_async_error(lp, ctx, rc);
		return IRQ_NONE;
	}

	return IRQ_HANDLED;
}

static void
at86rf230_write_frame_complete(void *context)
{
	struct at86rf230_state_change *ctx = context;
	struct at86rf230_local *lp = ctx->lp;
	u8 *buf = ctx->buf;
	int rc;

	buf[0] = (RG_TRX_STATE & CMD_REG_MASK) | CMD_REG | CMD_WRITE;
	buf[1] = STATE_BUSY_TX;
	ctx->trx.len = 2;
	ctx->msg.complete = NULL;
	rc = spi_async(lp->spi, &ctx->msg);
	if (rc)
		at86rf230_async_error(lp, ctx, rc);
}

static void
at86rf230_write_frame(void *context)
{
	struct at86rf230_state_change *ctx = context;
	struct at86rf230_local *lp = ctx->lp;
	struct sk_buff *skb = lp->tx_skb;
964
	u8 *buf = ctx->buf;
965 966 967 968 969 970 971 972 973
	int rc;

	spin_lock(&lp->lock);
	lp->is_tx = 1;
	spin_unlock(&lp->lock);

	buf[0] = CMD_FB | CMD_WRITE;
	buf[1] = skb->len + 2;
	memcpy(buf + 2, skb->data, skb->len);
974 975 976
	ctx->trx.len = skb->len + 2;
	ctx->msg.complete = at86rf230_write_frame_complete;
	rc = spi_async(lp->spi, &ctx->msg);
977 978
	if (rc) {
		ctx->trx.len = 2;
979
		at86rf230_async_error(lp, ctx, rc);
980
	}
981 982 983 984 985 986 987
}

static void
at86rf230_xmit_tx_on(void *context)
{
	struct at86rf230_state_change *ctx = context;
	struct at86rf230_local *lp = ctx->lp;
988

989 990
	at86rf230_async_state_change(lp, ctx, STATE_TX_ARET_ON,
				     at86rf230_write_frame, false);
991 992
}

993 994
static void
at86rf230_xmit_start(void *context)
995
{
996 997
	struct at86rf230_state_change *ctx = context;
	struct at86rf230_local *lp = ctx->lp;
998

999 1000 1001 1002 1003
	/* In ARET mode we need to go into STATE_TX_ARET_ON after we
	 * are in STATE_TX_ON. The pfad differs here, so we change
	 * the complete handler.
	 */
	if (lp->tx_aret)
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
		at86rf230_async_state_change(lp, ctx, STATE_TX_ON,
					     at86rf230_xmit_tx_on, false);
	else
		at86rf230_async_state_change(lp, ctx, STATE_TX_ON,
					     at86rf230_write_frame, false);
}

static int
at86rf230_xmit(struct ieee802154_hw *hw, struct sk_buff *skb)
{
	struct at86rf230_local *lp = hw->priv;
	struct at86rf230_state_change *ctx = &lp->tx;
1016

1017
	lp->tx_skb = skb;
1018
	lp->tx_retry = 0;
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031

	/* After 5 minutes in PLL and the same frequency we run again the
	 * calibration loops which is recommended by at86rf2xx datasheets.
	 *
	 * The calibration is initiate by a state change from TRX_OFF
	 * to TX_ON, the lp->cal_timeout should be reinit by state_delay
	 * function then to start in the next 5 minutes.
	 */
	if (time_is_before_jiffies(lp->cal_timeout))
		at86rf230_async_state_change(lp, ctx, STATE_TRX_OFF,
					     at86rf230_xmit_start, false);
	else
		at86rf230_xmit_start(ctx);
1032

1033
	return 0;
1034 1035 1036
}

static int
1037
at86rf230_ed(struct ieee802154_hw *hw, u8 *level)
1038 1039 1040 1041 1042 1043 1044
{
	BUG_ON(!level);
	*level = 0xbe;
	return 0;
}

static int
1045
at86rf230_start(struct ieee802154_hw *hw)
1046
{
1047 1048 1049
	struct at86rf230_local *lp = hw->priv;

	lp->cal_timeout = jiffies + AT86RF2XX_CAL_LOOP_TIMEOUT;
1050
	return at86rf230_sync_state_change(hw->priv, STATE_RX_AACK_ON);
1051 1052 1053
}

static void
1054
at86rf230_stop(struct ieee802154_hw *hw)
1055
{
1056
	at86rf230_sync_state_change(hw->priv, STATE_FORCE_TRX_OFF);
1057 1058
}

1059
static int
1060
at86rf23x_set_channel(struct at86rf230_local *lp, u8 page, u8 channel)
1061 1062 1063 1064 1065
{
	return at86rf230_write_subreg(lp, SR_CHANNEL, channel);
}

static int
1066
at86rf212_set_channel(struct at86rf230_local *lp, u8 page, u8 channel)
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
{
	int rc;

	if (channel == 0)
		rc = at86rf230_write_subreg(lp, SR_SUB_MODE, 0);
	else
		rc = at86rf230_write_subreg(lp, SR_SUB_MODE, 1);
	if (rc < 0)
		return rc;

1077
	if (page == 0) {
1078
		rc = at86rf230_write_subreg(lp, SR_BPSK_QPSK, 0);
1079
		lp->data->rssi_base_val = -100;
1080
	} else {
1081
		rc = at86rf230_write_subreg(lp, SR_BPSK_QPSK, 1);
1082
		lp->data->rssi_base_val = -98;
1083
	}
1084 1085 1086
	if (rc < 0)
		return rc;

1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
	/* This sets the symbol_duration according frequency on the 212.
	 * TODO move this handling while set channel and page in cfg802154.
	 * We can do that, this timings are according 802.15.4 standard.
	 * If we do that in cfg802154, this is a more generic calculation.
	 *
	 * This should also protected from ifs_timer. Means cancel timer and
	 * init with a new value. For now, this is okay.
	 */
	if (channel == 0) {
		if (page == 0) {
			/* SUB:0 and BPSK:0 -> BPSK-20 */
			lp->hw->phy->symbol_duration = 50;
		} else {
			/* SUB:1 and BPSK:0 -> BPSK-40 */
			lp->hw->phy->symbol_duration = 25;
		}
	} else {
		if (page == 0)
1105
			/* SUB:0 and BPSK:1 -> OQPSK-100/200/400 */
1106 1107
			lp->hw->phy->symbol_duration = 40;
		else
1108
			/* SUB:1 and BPSK:1 -> OQPSK-250/500/1000 */
1109 1110 1111 1112 1113 1114 1115 1116
			lp->hw->phy->symbol_duration = 16;
	}

	lp->hw->phy->lifs_period = IEEE802154_LIFS_PERIOD *
				   lp->hw->phy->symbol_duration;
	lp->hw->phy->sifs_period = IEEE802154_SIFS_PERIOD *
				   lp->hw->phy->symbol_duration;

1117 1118 1119
	return at86rf230_write_subreg(lp, SR_CHANNEL, channel);
}

1120
static int
1121
at86rf230_channel(struct ieee802154_hw *hw, u8 page, u8 channel)
1122
{
1123
	struct at86rf230_local *lp = hw->priv;
1124 1125
	int rc;

1126
	rc = lp->data->set_channel(lp, page, channel);
1127 1128 1129
	/* Wait for PLL */
	usleep_range(lp->data->t_channel_switch,
		     lp->data->t_channel_switch + 10);
1130 1131

	lp->cal_timeout = jiffies + AT86RF2XX_CAL_LOOP_TIMEOUT;
1132
	return rc;
1133 1134
}

1135
static int
1136
at86rf230_set_hw_addr_filt(struct ieee802154_hw *hw,
1137 1138 1139
			   struct ieee802154_hw_addr_filt *filt,
			   unsigned long changed)
{
1140
	struct at86rf230_local *lp = hw->priv;
1141

1142
	if (changed & IEEE802154_AFILT_SADDR_CHANGED) {
1143 1144
		u16 addr = le16_to_cpu(filt->short_addr);

1145
		dev_vdbg(&lp->spi->dev,
1146
			 "at86rf230_set_hw_addr_filt called for saddr\n");
1147 1148
		__at86rf230_write(lp, RG_SHORT_ADDR_0, addr);
		__at86rf230_write(lp, RG_SHORT_ADDR_1, addr >> 8);
1149 1150
	}

1151
	if (changed & IEEE802154_AFILT_PANID_CHANGED) {
1152 1153
		u16 pan = le16_to_cpu(filt->pan_id);

1154
		dev_vdbg(&lp->spi->dev,
1155
			 "at86rf230_set_hw_addr_filt called for pan id\n");
1156 1157
		__at86rf230_write(lp, RG_PAN_ID_0, pan);
		__at86rf230_write(lp, RG_PAN_ID_1, pan >> 8);
1158 1159
	}

1160
	if (changed & IEEE802154_AFILT_IEEEADDR_CHANGED) {
1161 1162 1163
		u8 i, addr[8];

		memcpy(addr, &filt->ieee_addr, 8);
1164
		dev_vdbg(&lp->spi->dev,
1165
			 "at86rf230_set_hw_addr_filt called for IEEE addr\n");
1166 1167
		for (i = 0; i < 8; i++)
			__at86rf230_write(lp, RG_IEEE_ADDR_0 + i, addr[i]);
1168 1169
	}

1170
	if (changed & IEEE802154_AFILT_PANC_CHANGED) {
1171
		dev_vdbg(&lp->spi->dev,
1172
			 "at86rf230_set_hw_addr_filt called for panc change\n");
1173 1174 1175 1176 1177 1178 1179 1180 1181
		if (filt->pan_coord)
			at86rf230_write_subreg(lp, SR_AACK_I_AM_COORD, 1);
		else
			at86rf230_write_subreg(lp, SR_AACK_I_AM_COORD, 0);
	}

	return 0;
}

1182
static int
1183
at86rf230_set_txpower(struct ieee802154_hw *hw, int db)
1184
{
1185
	struct at86rf230_local *lp = hw->priv;
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197

	/* typical maximum output is 5dBm with RG_PHY_TX_PWR 0x60, lower five
	 * bits decrease power in 1dB steps. 0x60 represents extra PA gain of
	 * 0dB.
	 * thus, supported values for db range from -26 to 5, for 31dB of
	 * reduction to 0dB of reduction.
	 */
	if (db > 5 || db < -26)
		return -EINVAL;

	db = -(db - 5);

1198
	return __at86rf230_write(lp, RG_PHY_TX_PWR, 0x60 | db);
1199 1200
}

1201
static int
1202
at86rf230_set_lbt(struct ieee802154_hw *hw, bool on)
1203
{
1204
	struct at86rf230_local *lp = hw->priv;
1205 1206 1207 1208

	return at86rf230_write_subreg(lp, SR_CSMA_LBT_MODE, on);
}

1209
static int
A
Alexander Aring 已提交
1210 1211
at86rf230_set_cca_mode(struct ieee802154_hw *hw,
		       const struct wpan_phy_cca *cca)
1212
{
1213
	struct at86rf230_local *lp = hw->priv;
A
Alexander Aring 已提交
1214
	u8 val;
1215

A
Alexander Aring 已提交
1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
	/* mapping 802.15.4 to driver spec */
	switch (cca->mode) {
	case NL802154_CCA_ENERGY:
		val = 1;
		break;
	case NL802154_CCA_CARRIER:
		val = 2;
		break;
	case NL802154_CCA_ENERGY_CARRIER:
		switch (cca->opt) {
		case NL802154_CCA_OPT_ENERGY_CARRIER_AND:
			val = 3;
			break;
		case NL802154_CCA_OPT_ENERGY_CARRIER_OR:
			val = 0;
			break;
		default:
			return -EINVAL;
		}
		break;
	default:
		return -EINVAL;
	}

	return at86rf230_write_subreg(lp, SR_CCA_MODE, val);
1241 1242
}

1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
static int
at86rf212_get_desens_steps(struct at86rf230_local *lp, s32 level)
{
	return (level - lp->data->rssi_base_val) * 100 / 207;
}

static int
at86rf23x_get_desens_steps(struct at86rf230_local *lp, s32 level)
{
	return (level - lp->data->rssi_base_val) / 2;
}

1255
static int
1256
at86rf230_set_cca_ed_level(struct ieee802154_hw *hw, s32 level)
1257
{
1258
	struct at86rf230_local *lp = hw->priv;
1259

1260
	if (level < lp->data->rssi_base_val || level > 30)
1261 1262
		return -EINVAL;

1263 1264
	return at86rf230_write_subreg(lp, SR_CCA_ED_THRES,
				      lp->data->get_desense_steps(lp, level));
1265 1266
}

1267
static int
1268
at86rf230_set_csma_params(struct ieee802154_hw *hw, u8 min_be, u8 max_be,
1269 1270
			  u8 retries)
{
1271
	struct at86rf230_local *lp = hw->priv;
1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
	int rc;

	rc = at86rf230_write_subreg(lp, SR_MIN_BE, min_be);
	if (rc)
		return rc;

	rc = at86rf230_write_subreg(lp, SR_MAX_BE, max_be);
	if (rc)
		return rc;

1282
	return at86rf230_write_subreg(lp, SR_MAX_CSMA_RETRIES, retries);
1283 1284 1285
}

static int
1286
at86rf230_set_frame_retries(struct ieee802154_hw *hw, s8 retries)
1287
{
1288
	struct at86rf230_local *lp = hw->priv;
1289 1290 1291
	int rc = 0;

	lp->tx_aret = retries >= 0;
1292
	lp->max_frame_retries = retries;
1293 1294 1295 1296 1297 1298 1299

	if (retries >= 0)
		rc = at86rf230_write_subreg(lp, SR_MAX_FRAME_RETRIES, retries);

	return rc;
}

1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
static int
at86rf230_set_promiscuous_mode(struct ieee802154_hw *hw, const bool on)
{
	struct at86rf230_local *lp = hw->priv;
	int rc;

	if (on) {
		rc = at86rf230_write_subreg(lp, SR_AACK_DIS_ACK, 1);
		if (rc < 0)
			return rc;

		rc = at86rf230_write_subreg(lp, SR_AACK_PROM_MODE, 1);
		if (rc < 0)
			return rc;
	} else {
		rc = at86rf230_write_subreg(lp, SR_AACK_PROM_MODE, 0);
		if (rc < 0)
			return rc;

		rc = at86rf230_write_subreg(lp, SR_AACK_DIS_ACK, 0);
		if (rc < 0)
			return rc;
	}

	return 0;
}

1327
static const struct ieee802154_ops at86rf230_ops = {
1328
	.owner = THIS_MODULE,
1329
	.xmit_async = at86rf230_xmit,
1330 1331 1332 1333
	.ed = at86rf230_ed,
	.set_channel = at86rf230_channel,
	.start = at86rf230_start,
	.stop = at86rf230_stop,
1334
	.set_hw_addr_filt = at86rf230_set_hw_addr_filt,
1335 1336 1337 1338 1339 1340
	.set_txpower = at86rf230_set_txpower,
	.set_lbt = at86rf230_set_lbt,
	.set_cca_mode = at86rf230_set_cca_mode,
	.set_cca_ed_level = at86rf230_set_cca_ed_level,
	.set_csma_params = at86rf230_set_csma_params,
	.set_frame_retries = at86rf230_set_frame_retries,
1341
	.set_promiscuous_mode = at86rf230_set_promiscuous_mode,
1342 1343
};

1344
static struct at86rf2xx_chip_data at86rf233_data = {
1345
	.t_sleep_cycle = 330,
1346
	.t_channel_switch = 11,
1347
	.t_reset_to_off = 26,
1348 1349
	.t_off_to_aack = 80,
	.t_off_to_tx_on = 80,
1350 1351
	.t_frame = 4096,
	.t_p_ack = 545,
1352 1353
	.rssi_base_val = -91,
	.set_channel = at86rf23x_set_channel,
1354
	.get_desense_steps = at86rf23x_get_desens_steps
1355 1356 1357
};

static struct at86rf2xx_chip_data at86rf231_data = {
1358
	.t_sleep_cycle = 330,
1359
	.t_channel_switch = 24,
1360
	.t_reset_to_off = 37,
1361 1362
	.t_off_to_aack = 110,
	.t_off_to_tx_on = 110,
1363 1364
	.t_frame = 4096,
	.t_p_ack = 545,
1365 1366
	.rssi_base_val = -91,
	.set_channel = at86rf23x_set_channel,
1367
	.get_desense_steps = at86rf23x_get_desens_steps
1368 1369 1370
};

static struct at86rf2xx_chip_data at86rf212_data = {
1371
	.t_sleep_cycle = 330,
1372
	.t_channel_switch = 11,
1373
	.t_reset_to_off = 26,
1374 1375
	.t_off_to_aack = 200,
	.t_off_to_tx_on = 200,
1376 1377
	.t_frame = 4096,
	.t_p_ack = 545,
1378 1379
	.rssi_base_val = -100,
	.set_channel = at86rf212_set_channel,
1380
	.get_desense_steps = at86rf212_get_desens_steps
1381 1382
};

1383
static int at86rf230_hw_init(struct at86rf230_local *lp, u8 xtal_trim)
1384
{
1385
	int rc, irq_type, irq_pol = IRQ_ACTIVE_HIGH;
A
Alexander Aring 已提交
1386
	unsigned int dvdd;
1387
	u8 csma_seed[2];
1388

1389
	rc = at86rf230_sync_state_change(lp, STATE_FORCE_TRX_OFF);
1390 1391
	if (rc)
		return rc;
1392

1393
	irq_type = irq_get_trigger_type(lp->spi->irq);
1394 1395 1396 1397
	if (irq_type == IRQ_TYPE_EDGE_RISING ||
	    irq_type == IRQ_TYPE_EDGE_FALLING)
		dev_warn(&lp->spi->dev,
			 "Using edge triggered irq's are not recommended!\n");
1398 1399
	if (irq_type == IRQ_TYPE_EDGE_FALLING ||
	    irq_type == IRQ_TYPE_LEVEL_LOW)
1400 1401
		irq_pol = IRQ_ACTIVE_LOW;

1402
	rc = at86rf230_write_subreg(lp, SR_IRQ_POLARITY, irq_pol);
1403 1404 1405
	if (rc)
		return rc;

1406 1407 1408 1409
	rc = at86rf230_write_subreg(lp, SR_RX_SAFE_MODE, 1);
	if (rc)
		return rc;

1410
	rc = at86rf230_write_subreg(lp, SR_IRQ_MASK, IRQ_TRX_END);
1411 1412 1413
	if (rc)
		return rc;

1414 1415 1416 1417 1418
	/* reset values differs in at86rf231 and at86rf233 */
	rc = at86rf230_write_subreg(lp, SR_IRQ_MASK_MODE, 0);
	if (rc)
		return rc;

1419 1420 1421 1422 1423 1424 1425 1426
	get_random_bytes(csma_seed, ARRAY_SIZE(csma_seed));
	rc = at86rf230_write_subreg(lp, SR_CSMA_SEED_0, csma_seed[0]);
	if (rc)
		return rc;
	rc = at86rf230_write_subreg(lp, SR_CSMA_SEED_1, csma_seed[1]);
	if (rc)
		return rc;

1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
	/* CLKM changes are applied immediately */
	rc = at86rf230_write_subreg(lp, SR_CLKM_SHA_SEL, 0x00);
	if (rc)
		return rc;

	/* Turn CLKM Off */
	rc = at86rf230_write_subreg(lp, SR_CLKM_CTRL, 0x00);
	if (rc)
		return rc;
	/* Wait the next SLEEP cycle */
1437 1438
	usleep_range(lp->data->t_sleep_cycle,
		     lp->data->t_sleep_cycle + 100);
1439

1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
	/* xtal_trim value is calculated by:
	 * CL = 0.5 * (CX + CTRIM + CPAR)
	 *
	 * whereas:
	 * CL = capacitor of used crystal
	 * CX = connected capacitors at xtal pins
	 * CPAR = in all at86rf2xx datasheets this is a constant value 3 pF,
	 *	  but this is different on each board setup. You need to fine
	 *	  tuning this value via CTRIM.
	 * CTRIM = variable capacitor setting. Resolution is 0.3 pF range is
	 *	   0 pF upto 4.5 pF.
	 *
	 * Examples:
	 * atben transceiver:
	 *
	 * CL = 8 pF
	 * CX = 12 pF
	 * CPAR = 3 pF (We assume the magic constant from datasheet)
	 * CTRIM = 0.9 pF
	 *
	 * (12+0.9+3)/2 = 7.95 which is nearly at 8 pF
	 *
	 * xtal_trim = 0x3
	 *
	 * openlabs transceiver:
	 *
	 * CL = 16 pF
	 * CX = 22 pF
	 * CPAR = 3 pF (We assume the magic constant from datasheet)
	 * CTRIM = 4.5 pF
	 *
	 * (22+4.5+3)/2 = 14.75 which is the nearest value to 16 pF
	 *
	 * xtal_trim = 0xf
	 */
	rc = at86rf230_write_subreg(lp, SR_XTAL_TRIM, xtal_trim);
	if (rc)
		return rc;

1479
	rc = at86rf230_read_subreg(lp, SR_DVDD_OK, &dvdd);
1480 1481
	if (rc)
		return rc;
1482
	if (!dvdd) {
1483 1484 1485 1486
		dev_err(&lp->spi->dev, "DVDD error\n");
		return -EINVAL;
	}

1487 1488 1489 1490
	/* Force setting slotted operation bit to 0. Sometimes the atben
	 * sets this bit and I don't know why. We set this always force
	 * to zero while probing.
	 */
1491
	return at86rf230_write_subreg(lp, SR_SLOTTED_OPERATION, 0);
1492 1493
}

1494
static int
1495 1496
at86rf230_get_pdata(struct spi_device *spi, int *rstn, int *slp_tr,
		    u8 *xtal_trim)
1497
{
1498
	struct at86rf230_platform_data *pdata = spi->dev.platform_data;
1499
	int ret;
1500

1501 1502 1503
	if (!IS_ENABLED(CONFIG_OF) || !spi->dev.of_node) {
		if (!pdata)
			return -ENOENT;
1504

1505 1506
		*rstn = pdata->rstn;
		*slp_tr = pdata->slp_tr;
1507
		*xtal_trim = pdata->xtal_trim;
1508 1509
		return 0;
	}
1510

1511 1512
	*rstn = of_get_named_gpio(spi->dev.of_node, "reset-gpio", 0);
	*slp_tr = of_get_named_gpio(spi->dev.of_node, "sleep-gpio", 0);
1513 1514 1515
	ret = of_property_read_u8(spi->dev.of_node, "xtal-trim", xtal_trim);
	if (ret < 0 && ret != -EINVAL)
		return ret;
1516

1517
	return 0;
1518 1519
}

1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541
static int
at86rf230_detect_device(struct at86rf230_local *lp)
{
	unsigned int part, version, val;
	u16 man_id = 0;
	const char *chip;
	int rc;

	rc = __at86rf230_read(lp, RG_MAN_ID_0, &val);
	if (rc)
		return rc;
	man_id |= val;

	rc = __at86rf230_read(lp, RG_MAN_ID_1, &val);
	if (rc)
		return rc;
	man_id |= (val << 8);

	rc = __at86rf230_read(lp, RG_PART_NUM, &part);
	if (rc)
		return rc;

1542
	rc = __at86rf230_read(lp, RG_VERSION_NUM, &version);
1543 1544 1545 1546 1547 1548 1549 1550 1551
	if (rc)
		return rc;

	if (man_id != 0x001f) {
		dev_err(&lp->spi->dev, "Non-Atmel dev found (MAN_ID %02x %02x)\n",
			man_id >> 8, man_id & 0xFF);
		return -EINVAL;
	}

A
Alexander Aring 已提交
1552
	lp->hw->flags = IEEE802154_HW_TX_OMIT_CKSUM | IEEE802154_HW_AACK |
1553
			IEEE802154_HW_TXPOWER | IEEE802154_HW_ARET |
1554
			IEEE802154_HW_AFILT | IEEE802154_HW_PROMISCUOUS;
1555

1556 1557
	lp->hw->phy->cca.mode = NL802154_CCA_ENERGY;

1558 1559 1560 1561 1562 1563 1564
	switch (part) {
	case 2:
		chip = "at86rf230";
		rc = -ENOTSUPP;
		break;
	case 3:
		chip = "at86rf231";
1565
		lp->data = &at86rf231_data;
1566
		lp->hw->phy->channels_supported[0] = 0x7FFF800;
1567
		lp->hw->phy->current_channel = 11;
1568
		lp->hw->phy->symbol_duration = 16;
1569 1570 1571
		break;
	case 7:
		chip = "at86rf212";
1572 1573 1574 1575 1576 1577
		lp->data = &at86rf212_data;
		lp->hw->flags |= IEEE802154_HW_LBT;
		lp->hw->phy->channels_supported[0] = 0x00007FF;
		lp->hw->phy->channels_supported[2] = 0x00007FF;
		lp->hw->phy->current_channel = 5;
		lp->hw->phy->symbol_duration = 25;
1578 1579 1580
		break;
	case 11:
		chip = "at86rf233";
1581
		lp->data = &at86rf233_data;
1582
		lp->hw->phy->channels_supported[0] = 0x7FFF800;
1583
		lp->hw->phy->current_channel = 13;
1584
		lp->hw->phy->symbol_duration = 16;
1585 1586
		break;
	default:
1587
		chip = "unknown";
1588 1589 1590 1591 1592 1593 1594 1595 1596
		rc = -ENOTSUPP;
		break;
	}

	dev_info(&lp->spi->dev, "Detected %s chip version %d\n", chip, version);

	return rc;
}

1597 1598 1599
static void
at86rf230_setup_spi_messages(struct at86rf230_local *lp)
{
1600
	lp->state.lp = lp;
1601
	lp->state.irq = lp->spi->irq;
1602 1603
	spi_message_init(&lp->state.msg);
	lp->state.msg.context = &lp->state;
1604
	lp->state.trx.len = 2;
1605 1606 1607
	lp->state.trx.tx_buf = lp->state.buf;
	lp->state.trx.rx_buf = lp->state.buf;
	spi_message_add_tail(&lp->state.trx, &lp->state.msg);
1608 1609
	hrtimer_init(&lp->state.timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	lp->state.timer.function = at86rf230_async_state_timer;
1610

1611
	lp->irq.lp = lp;
1612
	lp->irq.irq = lp->spi->irq;
1613 1614
	spi_message_init(&lp->irq.msg);
	lp->irq.msg.context = &lp->irq;
1615
	lp->irq.trx.len = 2;
1616 1617 1618
	lp->irq.trx.tx_buf = lp->irq.buf;
	lp->irq.trx.rx_buf = lp->irq.buf;
	spi_message_add_tail(&lp->irq.trx, &lp->irq.msg);
1619 1620
	hrtimer_init(&lp->irq.timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	lp->irq.timer.function = at86rf230_async_state_timer;
1621 1622

	lp->tx.lp = lp;
1623
	lp->tx.irq = lp->spi->irq;
1624 1625
	spi_message_init(&lp->tx.msg);
	lp->tx.msg.context = &lp->tx;
1626
	lp->tx.trx.len = 2;
1627 1628 1629
	lp->tx.trx.tx_buf = lp->tx.buf;
	lp->tx.trx.rx_buf = lp->tx.buf;
	spi_message_add_tail(&lp->tx.trx, &lp->tx.msg);
1630 1631
	hrtimer_init(&lp->tx.timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	lp->tx.timer.function = at86rf230_async_state_timer;
1632 1633
}

1634
static int at86rf230_probe(struct spi_device *spi)
1635
{
1636
	struct ieee802154_hw *hw;
1637
	struct at86rf230_local *lp;
A
Alexander Aring 已提交
1638
	unsigned int status;
1639
	int rc, irq_type, rstn, slp_tr;
1640
	u8 xtal_trim = 0;
1641 1642 1643 1644 1645 1646

	if (!spi->irq) {
		dev_err(&spi->dev, "no IRQ specified\n");
		return -EINVAL;
	}

1647
	rc = at86rf230_get_pdata(spi, &rstn, &slp_tr, &xtal_trim);
1648 1649 1650
	if (rc < 0) {
		dev_err(&spi->dev, "failed to parse platform_data: %d\n", rc);
		return rc;
1651 1652
	}

1653 1654
	if (gpio_is_valid(rstn)) {
		rc = devm_gpio_request_one(&spi->dev, rstn,
1655
					   GPIOF_OUT_INIT_HIGH, "rstn");
1656 1657 1658
		if (rc)
			return rc;
	}
1659

1660 1661
	if (gpio_is_valid(slp_tr)) {
		rc = devm_gpio_request_one(&spi->dev, slp_tr,
1662
					   GPIOF_OUT_INIT_LOW, "slp_tr");
1663
		if (rc)
1664
			return rc;
1665 1666 1667
	}

	/* Reset */
1668
	if (gpio_is_valid(rstn)) {
1669
		udelay(1);
1670
		gpio_set_value(rstn, 0);
1671
		udelay(1);
1672
		gpio_set_value(rstn, 1);
1673 1674
		usleep_range(120, 240);
	}
1675

1676 1677
	hw = ieee802154_alloc_hw(sizeof(*lp), &at86rf230_ops);
	if (!hw)
1678 1679
		return -ENOMEM;

1680 1681
	lp = hw->priv;
	lp->hw = hw;
1682
	lp->spi = spi;
1683
	hw->parent = &spi->dev;
1684
	hw->vif_data_size = sizeof(*lp);
1685
	ieee802154_random_extended_addr(&hw->phy->perm_extended_addr);
1686

A
Alexander Aring 已提交
1687 1688 1689 1690 1691 1692 1693 1694
	lp->regmap = devm_regmap_init_spi(spi, &at86rf230_regmap_spi_config);
	if (IS_ERR(lp->regmap)) {
		rc = PTR_ERR(lp->regmap);
		dev_err(&spi->dev, "Failed to allocate register map: %d\n",
			rc);
		goto free_dev;
	}

1695 1696
	at86rf230_setup_spi_messages(lp);

1697 1698 1699 1700
	rc = at86rf230_detect_device(lp);
	if (rc < 0)
		goto free_dev;

1701
	spin_lock_init(&lp->lock);
1702
	init_completion(&lp->state_complete);
1703 1704 1705

	spi_set_drvdata(spi, lp);

1706
	rc = at86rf230_hw_init(lp, xtal_trim);
1707
	if (rc)
1708
		goto free_dev;
1709

1710 1711
	/* Read irq status register to reset irq line */
	rc = at86rf230_read_subreg(lp, RG_IRQ_STATUS, 0xff, 0, &status);
1712
	if (rc)
1713
		goto free_dev;
1714

1715 1716 1717 1718 1719 1720
	irq_type = irq_get_trigger_type(spi->irq);
	if (!irq_type)
		irq_type = IRQF_TRIGGER_RISING;

	rc = devm_request_irq(&spi->dev, spi->irq, at86rf230_isr,
			      IRQF_SHARED | irq_type, dev_name(&spi->dev), lp);
1721
	if (rc)
1722
		goto free_dev;
1723

1724
	rc = ieee802154_register_hw(lp->hw);
1725
	if (rc)
1726
		goto free_dev;
1727 1728 1729

	return rc;

1730
free_dev:
1731
	ieee802154_free_hw(lp->hw);
1732

1733 1734 1735
	return rc;
}

1736
static int at86rf230_remove(struct spi_device *spi)
1737 1738 1739
{
	struct at86rf230_local *lp = spi_get_drvdata(spi);

1740 1741
	/* mask all at86rf230 irq's */
	at86rf230_write_subreg(lp, SR_IRQ_MASK, 0);
1742 1743
	ieee802154_unregister_hw(lp->hw);
	ieee802154_free_hw(lp->hw);
1744
	dev_dbg(&spi->dev, "unregistered at86rf230\n");
1745

1746 1747 1748
	return 0;
}

1749
static const struct of_device_id at86rf230_of_match[] = {
1750 1751 1752 1753 1754 1755
	{ .compatible = "atmel,at86rf230", },
	{ .compatible = "atmel,at86rf231", },
	{ .compatible = "atmel,at86rf233", },
	{ .compatible = "atmel,at86rf212", },
	{ },
};
1756
MODULE_DEVICE_TABLE(of, at86rf230_of_match);
1757

1758 1759 1760 1761 1762 1763 1764 1765 1766
static const struct spi_device_id at86rf230_device_id[] = {
	{ .name = "at86rf230", },
	{ .name = "at86rf231", },
	{ .name = "at86rf233", },
	{ .name = "at86rf212", },
	{ },
};
MODULE_DEVICE_TABLE(spi, at86rf230_device_id);

1767
static struct spi_driver at86rf230_driver = {
1768
	.id_table = at86rf230_device_id,
1769
	.driver = {
1770
		.of_match_table = of_match_ptr(at86rf230_of_match),
1771 1772 1773 1774
		.name	= "at86rf230",
		.owner	= THIS_MODULE,
	},
	.probe      = at86rf230_probe,
1775
	.remove     = at86rf230_remove,
1776 1777
};

1778
module_spi_driver(at86rf230_driver);
1779 1780 1781

MODULE_DESCRIPTION("AT86RF230 Transceiver Driver");
MODULE_LICENSE("GPL v2");