i915_irq.c 130.1 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
35
#include "i915_drv.h"
C
Chris Wilson 已提交
36
#include "i915_trace.h"
J
Jesse Barnes 已提交
37
#include "intel_drv.h"
L
Linus Torvalds 已提交
38

39 40 41 42 43 44 45 46
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

47 48 49 50
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

51 52 53 54
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

55 56 57 58
static const u32 hpd_bdw[HPD_NUM_PINS] = {
	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
};

59
static const u32 hpd_ibx[HPD_NUM_PINS] = {
60 61 62 63 64 65 66
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

67
static const u32 hpd_cpt[HPD_NUM_PINS] = {
68
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
69
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
70 71 72 73 74
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

X
Xiong Zhang 已提交
75
static const u32 hpd_spt[HPD_NUM_PINS] = {
76
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
77 78 79 80 81 82
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
};

83
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
84 85 86 87 88 89 90 91
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

92
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
93 94 95 96 97 98 99 100
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

101
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
102 103 104 105 106 107 108 109
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

110 111
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
112
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
113 114 115 116
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

117 118 119 120 121
static const u32 hpd_gen11[HPD_NUM_PINS] = {
	[HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
	[HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
	[HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
	[HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG
122 123
};

124 125 126 127 128 129 130 131 132
static const u32 hpd_icp[HPD_NUM_PINS] = {
	[HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
	[HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
	[HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP,
	[HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP,
	[HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP,
	[HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP
};

133
/* IIR can theoretically queue up two events. Be paranoid. */
134
#define GEN8_IRQ_RESET_NDX(type, which) do { \
135 136 137 138 139 140 141 142 143
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

V
Ville Syrjälä 已提交
144
#define GEN3_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
145
	I915_WRITE(type##IMR, 0xffffffff); \
146
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
147
	I915_WRITE(type##IER, 0); \
148 149 150 151
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
152 153
} while (0)

154 155 156 157 158 159 160 161 162 163
#define GEN2_IRQ_RESET(type) do { \
	I915_WRITE16(type##IMR, 0xffff); \
	POSTING_READ16(type##IMR); \
	I915_WRITE16(type##IER, 0); \
	I915_WRITE16(type##IIR, 0xffff); \
	POSTING_READ16(type##IIR); \
	I915_WRITE16(type##IIR, 0xffff); \
	POSTING_READ16(type##IIR); \
} while (0)

164 165 166
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
V
Ville Syrjälä 已提交
167
static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv,
168
				    i915_reg_t reg)
169 170 171 172 173 174 175
{
	u32 val = I915_READ(reg);

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
176
	     i915_mmio_reg_offset(reg), val);
177 178 179 180 181
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
}
182

183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv,
				    i915_reg_t reg)
{
	u16 val = I915_READ16(reg);

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
	     i915_mmio_reg_offset(reg), val);
	I915_WRITE16(reg, 0xffff);
	POSTING_READ16(reg);
	I915_WRITE16(reg, 0xffff);
	POSTING_READ16(reg);
}

P
Paulo Zanoni 已提交
199
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
V
Ville Syrjälä 已提交
200
	gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
201
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
202 203
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
204 205
} while (0)

V
Ville Syrjälä 已提交
206 207
#define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \
	gen3_assert_iir_is_zero(dev_priv, type##IIR); \
P
Paulo Zanoni 已提交
208
	I915_WRITE(type##IER, (ier_val)); \
209 210
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
211 212
} while (0)

213 214 215 216 217 218 219
#define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \
	gen2_assert_iir_is_zero(dev_priv, type##IIR); \
	I915_WRITE16(type##IER, (ier_val)); \
	I915_WRITE16(type##IMR, (imr_val)); \
	POSTING_READ16(type##IMR); \
} while (0)

220
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
221
static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
222

223 224 225
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
226 227
				     u32 mask,
				     u32 bits)
228
{
229
	u32 val;
230

231
	lockdep_assert_held(&dev_priv->irq_lock);
232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
	WARN_ON(bits & ~mask);

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
253 254
				   u32 mask,
				   u32 bits)
255 256 257 258 259 260
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

261 262 263 264
static u32
gen11_gt_engine_identity(struct drm_i915_private * const i915,
			 const unsigned int bank, const unsigned int bit);

265 266 267
static bool gen11_reset_one_iir(struct drm_i915_private * const i915,
				const unsigned int bank,
				const unsigned int bit)
268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
{
	void __iomem * const regs = i915->regs;
	u32 dw;

	lockdep_assert_held(&i915->irq_lock);

	dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
	if (dw & BIT(bit)) {
		/*
		 * According to the BSpec, DW_IIR bits cannot be cleared without
		 * first servicing the Selector & Shared IIR registers.
		 */
		gen11_gt_engine_identity(i915, bank, bit);

		/*
		 * We locked GT INT DW by reading it. If we want to (try
		 * to) recover from this succesfully, we need to clear
		 * our bit, otherwise we are locking the register for
		 * everybody.
		 */
		raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit));

		return true;
	}

	return false;
}

296 297 298 299 300 301
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
302
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
303 304
			    u32 interrupt_mask,
			    u32 enabled_irq_mask)
305
{
306
	u32 new_val;
307

308
	lockdep_assert_held(&dev_priv->irq_lock);
309

310 311
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

312
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
313 314
		return;

315 316 317 318 319 320
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
321
		I915_WRITE(DEIMR, dev_priv->irq_mask);
322
		POSTING_READ(DEIMR);
323 324 325
	}
}

P
Paulo Zanoni 已提交
326 327 328 329 330 331 332
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
333 334
			      u32 interrupt_mask,
			      u32 enabled_irq_mask)
P
Paulo Zanoni 已提交
335
{
336
	lockdep_assert_held(&dev_priv->irq_lock);
P
Paulo Zanoni 已提交
337

338 339
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

340
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
341 342
		return;

P
Paulo Zanoni 已提交
343 344 345 346 347
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
}

348
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
P
Paulo Zanoni 已提交
349 350
{
	ilk_update_gt_irq(dev_priv, mask, mask);
351
	POSTING_READ_FW(GTIMR);
P
Paulo Zanoni 已提交
352 353
}

354
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
P
Paulo Zanoni 已提交
355 356 357 358
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

359
static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
360
{
361 362
	WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11);

363
	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
364 365
}

366
static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
367
{
368 369 370 371 372 373
	if (INTEL_GEN(dev_priv) >= 11)
		return GEN11_GPM_WGBOXPERF_INTR_MASK;
	else if (INTEL_GEN(dev_priv) >= 8)
		return GEN8_GT_IMR(2);
	else
		return GEN6_PMIMR;
374 375
}

376
static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
377
{
378 379 380 381 382 383
	if (INTEL_GEN(dev_priv) >= 11)
		return GEN11_GPM_WGBOXPERF_INTR_ENABLE;
	else if (INTEL_GEN(dev_priv) >= 8)
		return GEN8_GT_IER(2);
	else
		return GEN6_PMIER;
384 385
}

P
Paulo Zanoni 已提交
386
/**
387 388 389 390 391
 * snb_update_pm_irq - update GEN6_PMIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
P
Paulo Zanoni 已提交
392
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
393 394
			      u32 interrupt_mask,
			      u32 enabled_irq_mask)
P
Paulo Zanoni 已提交
395
{
396
	u32 new_val;
P
Paulo Zanoni 已提交
397

398 399
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

400
	lockdep_assert_held(&dev_priv->irq_lock);
P
Paulo Zanoni 已提交
401

402
	new_val = dev_priv->pm_imr;
403 404 405
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

406 407 408
	if (new_val != dev_priv->pm_imr) {
		dev_priv->pm_imr = new_val;
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
409
		POSTING_READ(gen6_pm_imr(dev_priv));
410
	}
P
Paulo Zanoni 已提交
411 412
}

413
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
P
Paulo Zanoni 已提交
414
{
415 416 417
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
418 419 420
	snb_update_pm_irq(dev_priv, mask, mask);
}

421
static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
P
Paulo Zanoni 已提交
422 423 424 425
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

426
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
427 428 429 430
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

431
	__gen6_mask_pm_irq(dev_priv, mask);
432 433
}

434
static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
I
Imre Deak 已提交
435
{
436
	i915_reg_t reg = gen6_pm_iir(dev_priv);
I
Imre Deak 已提交
437

438
	lockdep_assert_held(&dev_priv->irq_lock);
439 440 441

	I915_WRITE(reg, reset_mask);
	I915_WRITE(reg, reset_mask);
I
Imre Deak 已提交
442
	POSTING_READ(reg);
443 444
}

445
static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
446
{
447
	lockdep_assert_held(&dev_priv->irq_lock);
448 449 450 451 452 453 454

	dev_priv->pm_ier |= enable_mask;
	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
	gen6_unmask_pm_irq(dev_priv, enable_mask);
	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
}

455
static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
456
{
457
	lockdep_assert_held(&dev_priv->irq_lock);
458 459 460 461 462 463 464

	dev_priv->pm_ier &= ~disable_mask;
	__gen6_mask_pm_irq(dev_priv, disable_mask);
	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
	/* though a barrier is missing here, but don't really need a one */
}

465 466 467 468
void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);

469 470
	while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM))
		;
471 472 473 474 475 476

	dev_priv->gt_pm.rps.pm_iir = 0;

	spin_unlock_irq(&dev_priv->irq_lock);
}

477 478 479
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
480
	gen6_reset_pm_iir(dev_priv, GEN6_PM_RPS_EVENTS);
481
	dev_priv->gt_pm.rps.pm_iir = 0;
I
Imre Deak 已提交
482 483 484
	spin_unlock_irq(&dev_priv->irq_lock);
}

485
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
486
{
487 488 489
	struct intel_rps *rps = &dev_priv->gt_pm.rps;

	if (READ_ONCE(rps->interrupts_enabled))
490 491
		return;

492
	spin_lock_irq(&dev_priv->irq_lock);
493
	WARN_ON_ONCE(rps->pm_iir);
494

495
	if (INTEL_GEN(dev_priv) >= 11)
496
		WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM));
497 498
	else
		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
499

500
	rps->interrupts_enabled = true;
501
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
502

503 504 505
	spin_unlock_irq(&dev_priv->irq_lock);
}

506
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
507
{
508 509 510
	struct intel_rps *rps = &dev_priv->gt_pm.rps;

	if (!READ_ONCE(rps->interrupts_enabled))
511 512
		return;

I
Imre Deak 已提交
513
	spin_lock_irq(&dev_priv->irq_lock);
514
	rps->interrupts_enabled = false;
515

516
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
517

518
	gen6_disable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
519 520

	spin_unlock_irq(&dev_priv->irq_lock);
521
	synchronize_irq(dev_priv->drm.irq);
522 523

	/* Now that we will not be generating any more work, flush any
524
	 * outstanding tasks. As we are called on the RPS idle path,
525 526 527
	 * we will reset the GPU to minimum frequencies, so the current
	 * state of the worker can be discarded.
	 */
528
	cancel_work_sync(&rps->work);
529 530 531 532
	if (INTEL_GEN(dev_priv) >= 11)
		gen11_reset_rps_interrupts(dev_priv);
	else
		gen6_reset_rps_interrupts(dev_priv);
533 534
}

535 536
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
{
537 538
	assert_rpm_wakelock_held(dev_priv);

539 540 541 542 543 544 545
	spin_lock_irq(&dev_priv->irq_lock);
	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
	spin_unlock_irq(&dev_priv->irq_lock);
}

void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
{
546 547
	assert_rpm_wakelock_held(dev_priv);

548 549 550 551 552 553 554 555 556 557 558 559
	spin_lock_irq(&dev_priv->irq_lock);
	if (!dev_priv->guc.interrupts_enabled) {
		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
				       dev_priv->pm_guc_events);
		dev_priv->guc.interrupts_enabled = true;
		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
	}
	spin_unlock_irq(&dev_priv->irq_lock);
}

void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
{
560 561
	assert_rpm_wakelock_held(dev_priv);

562 563 564 565 566 567 568 569 570 571 572
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->guc.interrupts_enabled = false;

	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);

	spin_unlock_irq(&dev_priv->irq_lock);
	synchronize_irq(dev_priv->drm.irq);

	gen9_reset_guc_interrupts(dev_priv);
}

573
/**
574 575 576 577 578
 * bdw_update_port_irq - update DE port interrupt
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
579
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
580 581
				u32 interrupt_mask,
				u32 enabled_irq_mask)
582
{
583 584
	u32 new_val;
	u32 old_val;
585

586
	lockdep_assert_held(&dev_priv->irq_lock);
587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

605 606 607 608 609 610 611 612 613
/**
 * bdw_update_pipe_irq - update DE pipe interrupt
 * @dev_priv: driver private
 * @pipe: pipe whose interrupt to update
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
614 615
			 u32 interrupt_mask,
			 u32 enabled_irq_mask)
616
{
617
	u32 new_val;
618

619
	lockdep_assert_held(&dev_priv->irq_lock);
620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	new_val = dev_priv->de_irq_mask[pipe];
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->de_irq_mask[pipe]) {
		dev_priv->de_irq_mask[pipe] = new_val;
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
	}
}

637 638 639 640 641 642
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
643
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
644 645
				  u32 interrupt_mask,
				  u32 enabled_irq_mask)
646
{
647
	u32 sdeimr = I915_READ(SDEIMR);
648 649 650
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

651 652
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

653
	lockdep_assert_held(&dev_priv->irq_lock);
654

655
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
656 657
		return;

658 659 660
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
661

662 663
u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
			      enum pipe pipe)
664
{
665 666
	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
	u32 enable_mask = status_mask << 16;
667

668
	lockdep_assert_held(&dev_priv->irq_lock);
669

670 671
	if (INTEL_GEN(dev_priv) < 5)
		goto out;
672 673

	/*
674 675
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
676 677 678
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
679 680 681 682 683 684
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
685 686 687 688 689 690 691 692 693

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

694 695 696 697 698 699
out:
	WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		  status_mask & ~PIPESTAT_INT_STATUS_MASK,
		  "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		  pipe_name(pipe), enable_mask, status_mask);

700 701 702
	return enable_mask;
}

703 704
void i915_enable_pipestat(struct drm_i915_private *dev_priv,
			  enum pipe pipe, u32 status_mask)
705
{
706
	i915_reg_t reg = PIPESTAT(pipe);
707 708
	u32 enable_mask;

709 710 711 712 713 714 715 716 717 718 719 720 721 722 723
	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
		  "pipe %c: status_mask=0x%x\n",
		  pipe_name(pipe), status_mask);

	lockdep_assert_held(&dev_priv->irq_lock);
	WARN_ON(!intel_irqs_enabled(dev_priv));

	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
		return;

	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);

	I915_WRITE(reg, enable_mask | status_mask);
	POSTING_READ(reg);
724 725
}

726 727
void i915_disable_pipestat(struct drm_i915_private *dev_priv,
			   enum pipe pipe, u32 status_mask)
728
{
729
	i915_reg_t reg = PIPESTAT(pipe);
730 731
	u32 enable_mask;

732 733 734 735 736 737 738 739 740 741 742 743 744 745 746
	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
		  "pipe %c: status_mask=0x%x\n",
		  pipe_name(pipe), status_mask);

	lockdep_assert_held(&dev_priv->irq_lock);
	WARN_ON(!intel_irqs_enabled(dev_priv));

	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
		return;

	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);

	I915_WRITE(reg, enable_mask | status_mask);
	POSTING_READ(reg);
747 748
}

749
/**
750
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
751
 * @dev_priv: i915 device private
752
 */
753
static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
754
{
755
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
756 757
		return;

758
	spin_lock_irq(&dev_priv->irq_lock);
759

760
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
761
	if (INTEL_GEN(dev_priv) >= 4)
762
		i915_enable_pipestat(dev_priv, PIPE_A,
763
				     PIPE_LEGACY_BLC_EVENT_STATUS);
764

765
	spin_unlock_irq(&dev_priv->irq_lock);
766 767
}

768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

818 819 820
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
821
static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
822
{
823
	struct drm_i915_private *dev_priv = to_i915(dev);
824
	i915_reg_t high_frame, low_frame;
825
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
826
	const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
827
	unsigned long irqflags;
828

829 830 831 832 833
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
834

835 836 837 838 839 840
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

841 842
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
843

844 845
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

846 847 848 849 850 851
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
852 853 854
		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
		low   = I915_READ_FW(low_frame);
		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
855 856
	} while (high1 != high2);

857 858
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

859
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
860
	pixel = low & PIPE_PIXEL_MASK;
861
	low >>= PIPE_FRAME_LOW_SHIFT;
862 863 864 865 866 867

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
868
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
869 870
}

871
static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
872
{
873
	struct drm_i915_private *dev_priv = to_i915(dev);
874

875
	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
876 877
}

878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928
/*
 * On certain encoders on certain platforms, pipe
 * scanline register will not work to get the scanline,
 * since the timings are driven from the PORT or issues
 * with scanline register updates.
 * This function will use Framestamp and current
 * timestamp registers to calculate the scanline.
 */
static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	struct drm_vblank_crtc *vblank =
		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
	const struct drm_display_mode *mode = &vblank->hwmode;
	u32 vblank_start = mode->crtc_vblank_start;
	u32 vtotal = mode->crtc_vtotal;
	u32 htotal = mode->crtc_htotal;
	u32 clock = mode->crtc_clock;
	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;

	/*
	 * To avoid the race condition where we might cross into the
	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
	 * during the same frame.
	 */
	do {
		/*
		 * This field provides read back of the display
		 * pipe frame time stamp. The time stamp value
		 * is sampled at every start of vertical blank.
		 */
		scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));

		/*
		 * The TIMESTAMP_CTR register has the current
		 * time stamp value.
		 */
		scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);

		scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
	} while (scan_post_time != scan_prev_time);

	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
					clock), 1000 * htotal);
	scanline = min(scanline, vtotal - 1);
	scanline = (scanline + vblank_start) % vtotal;

	return scanline;
}

929
/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
930 931 932
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
933
	struct drm_i915_private *dev_priv = to_i915(dev);
934 935
	const struct drm_display_mode *mode;
	struct drm_vblank_crtc *vblank;
936
	enum pipe pipe = crtc->pipe;
937
	int position, vtotal;
938

939 940 941
	if (!crtc->active)
		return -1;

942 943 944
	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
	mode = &vblank->hwmode;

945 946 947
	if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
		return __intel_get_crtc_scanline_from_timestamp(crtc);

948
	vtotal = mode->crtc_vtotal;
949 950 951
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

952
	if (IS_GEN(dev_priv, 2))
953
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
954
	else
955
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
956

957 958 959 960 961 962 963 964 965 966 967 968
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
969
	if (HAS_DDI(dev_priv) && !position) {
970 971 972 973
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
974
			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
975 976 977 978 979 980 981
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

982
	/*
983 984
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
985
	 */
986
	return (position + crtc->scanline_offset) % vtotal;
987 988
}

989 990 991 992
static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
				     bool in_vblank_irq, int *vpos, int *hpos,
				     ktime_t *stime, ktime_t *etime,
				     const struct drm_display_mode *mode)
993
{
994
	struct drm_i915_private *dev_priv = to_i915(dev);
995 996
	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
								pipe);
997
	int position;
998
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
999
	unsigned long irqflags;
1000

1001
	if (WARN_ON(!mode->crtc_clock)) {
1002
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
1003
				 "pipe %c\n", pipe_name(pipe));
1004
		return false;
1005 1006
	}

1007
	htotal = mode->crtc_htotal;
1008
	hsync_start = mode->crtc_hsync_start;
1009 1010 1011
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
1012

1013 1014 1015 1016 1017 1018
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

1019 1020 1021 1022 1023 1024
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1025

1026 1027 1028 1029 1030 1031
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

1032
	if (IS_GEN(dev_priv, 2) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
1033 1034 1035
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
1036
		position = __intel_get_crtc_scanline(intel_crtc);
1037 1038 1039 1040 1041
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
1042
		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
1043

1044 1045 1046 1047
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
1048

1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
1071 1072
	}

1073 1074 1075 1076 1077 1078 1079 1080
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
1091

1092
	if (IS_GEN(dev_priv, 2) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
1093 1094 1095 1096 1097 1098
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
1099

1100
	return true;
1101 1102
}

1103 1104
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
1105
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

1116
static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
1117
{
1118
	u32 busy_up, busy_down, max_avg, min_avg;
1119 1120
	u8 new_delay;

1121
	spin_lock(&mchdev_lock);
1122

1123 1124
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

1125
	new_delay = dev_priv->ips.cur_delay;
1126

1127
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1128 1129
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
1130 1131 1132 1133
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
1134
	if (busy_up > max_avg) {
1135 1136 1137 1138
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
1139
	} else if (busy_down < min_avg) {
1140 1141 1142 1143
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
1144 1145
	}

1146
	if (ironlake_set_drps(dev_priv, new_delay))
1147
		dev_priv->ips.cur_delay = new_delay;
1148

1149
	spin_unlock(&mchdev_lock);
1150

1151 1152 1153
	return;
}

1154
static void notify_ring(struct intel_engine_cs *engine)
1155
{
1156
	const u32 seqno = intel_engine_get_seqno(engine);
1157
	struct i915_request *rq = NULL;
1158
	struct task_struct *tsk = NULL;
1159
	struct intel_wait *wait;
1160

1161
	if (unlikely(!engine->breadcrumbs.irq_armed))
1162 1163
		return;

1164
	rcu_read_lock();
1165

1166 1167
	spin_lock(&engine->breadcrumbs.irq_lock);
	wait = engine->breadcrumbs.irq_wait;
1168
	if (wait) {
1169 1170
		/*
		 * We use a callback from the dma-fence to submit
1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
		 * requests after waiting on our own requests. To
		 * ensure minimum delay in queuing the next request to
		 * hardware, signal the fence now rather than wait for
		 * the signaler to be woken up. We still wake up the
		 * waiter in order to handle the irq-seqno coherency
		 * issues (we may receive the interrupt before the
		 * seqno is written, see __i915_request_irq_complete())
		 * and to handle coalescing of multiple seqno updates
		 * and many waiters.
		 */
1181
		if (i915_seqno_passed(seqno, wait->seqno)) {
1182
			struct i915_request *waiter = wait->request;
1183

1184
			if (waiter &&
1185
			    !i915_request_signaled(waiter) &&
1186
			    intel_wait_check_request(wait, waiter))
1187
				rq = i915_request_get(waiter);
1188

1189 1190
			tsk = wait->tsk;
		}
1191 1192

		engine->breadcrumbs.irq_count++;
1193
	} else {
1194 1195
		if (engine->breadcrumbs.irq_armed)
			__intel_engine_disarm_breadcrumbs(engine);
1196
	}
1197
	spin_unlock(&engine->breadcrumbs.irq_lock);
1198

1199
	if (rq) {
1200 1201
		spin_lock(&rq->lock);
		dma_fence_signal_locked(&rq->fence);
1202
		GEM_BUG_ON(!i915_request_completed(rq));
1203 1204
		spin_unlock(&rq->lock);

1205
		i915_request_put(rq);
1206
	}
1207

1208 1209 1210 1211 1212
	if (tsk && tsk->state & TASK_NORMAL)
		wake_up_process(tsk);

	rcu_read_unlock();

1213
	trace_intel_engine_notify(engine, wait);
1214 1215
}

1216 1217
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
1218
{
1219
	ei->ktime = ktime_get_raw();
1220 1221 1222
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
1223

1224
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1225
{
1226
	memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei));
1227
}
1228

1229 1230
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
1231 1232
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
	const struct intel_rps_ei *prev = &rps->ei;
1233 1234
	struct intel_rps_ei now;
	u32 events = 0;
1235

1236
	if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
1237
		return 0;
1238

1239
	vlv_c0_read(dev_priv, &now);
1240

1241
	if (prev->ktime) {
1242
		u64 time, c0;
1243
		u32 render, media;
1244

1245
		time = ktime_us_delta(now.ktime, prev->ktime);
1246

1247 1248 1249 1250 1251 1252 1253
		time *= dev_priv->czclk_freq;

		/* Workload can be split between render + media,
		 * e.g. SwapBuffers being blitted in X after being rendered in
		 * mesa. To account for this we need to combine both engines
		 * into our activity counter.
		 */
1254 1255 1256
		render = now.render_c0 - prev->render_c0;
		media = now.media_c0 - prev->media_c0;
		c0 = max(render, media);
1257
		c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
1258

C
Chris Wilson 已提交
1259
		if (c0 > time * rps->power.up_threshold)
1260
			events = GEN6_PM_RP_UP_THRESHOLD;
C
Chris Wilson 已提交
1261
		else if (c0 < time * rps->power.down_threshold)
1262
			events = GEN6_PM_RP_DOWN_THRESHOLD;
1263 1264
	}

1265
	rps->ei = now;
1266
	return events;
1267 1268
}

1269
static void gen6_pm_rps_work(struct work_struct *work)
1270
{
1271
	struct drm_i915_private *dev_priv =
1272 1273
		container_of(work, struct drm_i915_private, gt_pm.rps.work);
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1274
	bool client_boost = false;
1275
	int new_delay, adj, min, max;
1276
	u32 pm_iir = 0;
1277

1278
	spin_lock_irq(&dev_priv->irq_lock);
1279 1280 1281
	if (rps->interrupts_enabled) {
		pm_iir = fetch_and_zero(&rps->pm_iir);
		client_boost = atomic_read(&rps->num_waiters);
I
Imre Deak 已提交
1282
	}
1283
	spin_unlock_irq(&dev_priv->irq_lock);
1284

1285
	/* Make sure we didn't queue anything we're not going to process. */
1286
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1287
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1288
		goto out;
1289

1290
	mutex_lock(&dev_priv->pcu_lock);
1291

1292 1293
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

1294 1295 1296 1297
	adj = rps->last_adj;
	new_delay = rps->cur_freq;
	min = rps->min_freq_softlimit;
	max = rps->max_freq_softlimit;
1298
	if (client_boost)
1299 1300 1301
		max = rps->max_freq;
	if (client_boost && new_delay < rps->boost_freq) {
		new_delay = rps->boost_freq;
1302 1303
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1304 1305
		if (adj > 0)
			adj *= 2;
1306 1307
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1308

1309
		if (new_delay >= rps->max_freq_softlimit)
1310
			adj = 0;
1311
	} else if (client_boost) {
1312
		adj = 0;
1313
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1314 1315 1316 1317
		if (rps->cur_freq > rps->efficient_freq)
			new_delay = rps->efficient_freq;
		else if (rps->cur_freq > rps->min_freq_softlimit)
			new_delay = rps->min_freq_softlimit;
1318 1319 1320 1321
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1322 1323
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1324

1325
		if (new_delay <= rps->min_freq_softlimit)
1326
			adj = 0;
1327
	} else { /* unknown event */
1328
		adj = 0;
1329
	}
1330

1331
	rps->last_adj = adj;
1332

1333 1334 1335
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1336
	new_delay += adj;
1337
	new_delay = clamp_t(int, new_delay, min, max);
1338

1339 1340
	if (intel_set_rps(dev_priv, new_delay)) {
		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1341
		rps->last_adj = 0;
1342
	}
1343

1344
	mutex_unlock(&dev_priv->pcu_lock);
1345 1346 1347 1348

out:
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	spin_lock_irq(&dev_priv->irq_lock);
1349
	if (rps->interrupts_enabled)
1350 1351
		gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
	spin_unlock_irq(&dev_priv->irq_lock);
1352 1353
}

1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1366
	struct drm_i915_private *dev_priv =
1367
		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1368
	u32 error_status, row, bank, subbank;
1369
	char *parity_event[6];
1370 1371
	u32 misccpctl;
	u8 slice = 0;
1372 1373 1374 1375 1376

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
1377
	mutex_lock(&dev_priv->drm.struct_mutex);
1378

1379 1380 1381 1382
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1383 1384 1385 1386
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1387
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1388
		i915_reg_t reg;
1389

1390
		slice--;
1391
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
1392
			break;
1393

1394
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1395

1396
		reg = GEN7_L3CDERRST1(slice);
1397

1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1413
		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1414
				   KOBJ_CHANGE, parity_event);
1415

1416 1417
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1418

1419 1420 1421 1422 1423
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1424

1425
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1426

1427 1428
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1429
	spin_lock_irq(&dev_priv->irq_lock);
1430
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1431
	spin_unlock_irq(&dev_priv->irq_lock);
1432

1433
	mutex_unlock(&dev_priv->drm.struct_mutex);
1434 1435
}

1436 1437
static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
					       u32 iir)
1438
{
1439
	if (!HAS_L3_DPF(dev_priv))
1440 1441
		return;

1442
	spin_lock(&dev_priv->irq_lock);
1443
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1444
	spin_unlock(&dev_priv->irq_lock);
1445

1446
	iir &= GT_PARITY_ERROR(dev_priv);
1447 1448 1449 1450 1451 1452
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1453
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1454 1455
}

1456
static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1457 1458
			       u32 gt_iir)
{
1459
	if (gt_iir & GT_RENDER_USER_INTERRUPT)
1460
		notify_ring(dev_priv->engine[RCS]);
1461
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1462
		notify_ring(dev_priv->engine[VCS]);
1463 1464
}

1465
static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1466 1467
			       u32 gt_iir)
{
1468
	if (gt_iir & GT_RENDER_USER_INTERRUPT)
1469
		notify_ring(dev_priv->engine[RCS]);
1470
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1471
		notify_ring(dev_priv->engine[VCS]);
1472
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1473
		notify_ring(dev_priv->engine[BCS]);
1474

1475 1476
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1477 1478
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1479

1480 1481
	if (gt_iir & GT_PARITY_ERROR(dev_priv))
		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1482 1483
}

1484
static void
1485
gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir)
1486
{
1487
	bool tasklet = false;
1488

C
Chris Wilson 已提交
1489 1490
	if (iir & GT_CONTEXT_SWITCH_INTERRUPT)
		tasklet = true;
1491

1492
	if (iir & GT_RENDER_USER_INTERRUPT) {
1493
		notify_ring(engine);
1494
		tasklet |= USES_GUC_SUBMISSION(engine->i915);
1495 1496 1497
	}

	if (tasklet)
C
Chris Wilson 已提交
1498
		tasklet_hi_schedule(&engine->execlists.tasklet);
1499 1500
}

1501
static void gen8_gt_irq_ack(struct drm_i915_private *i915,
1502
			    u32 master_ctl, u32 gt_iir[4])
1503
{
1504 1505
	void __iomem * const regs = i915->regs;

1506 1507 1508 1509 1510 1511 1512 1513
#define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \
		      GEN8_GT_BCS_IRQ | \
		      GEN8_GT_VCS1_IRQ | \
		      GEN8_GT_VCS2_IRQ | \
		      GEN8_GT_VECS_IRQ | \
		      GEN8_GT_PM_IRQ | \
		      GEN8_GT_GUC_IRQ)

1514
	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1515 1516 1517
		gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0));
		if (likely(gt_iir[0]))
			raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]);
1518 1519
	}

1520
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1521 1522 1523
		gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1));
		if (likely(gt_iir[1]))
			raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]);
1524 1525
	}

1526 1527
	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
		gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2));
1528 1529
		if (likely(gt_iir[2]))
			raw_reg_write(regs, GEN8_GT_IIR(2), gt_iir[2]);
1530 1531
	}

1532 1533 1534 1535
	if (master_ctl & GEN8_GT_VECS_IRQ) {
		gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3));
		if (likely(gt_iir[3]))
			raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]);
1536
	}
1537 1538
}

1539
static void gen8_gt_irq_handler(struct drm_i915_private *i915,
1540
				u32 master_ctl, u32 gt_iir[4])
1541
{
1542
	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1543
		gen8_cs_irq_handler(i915->engine[RCS],
1544
				    gt_iir[0] >> GEN8_RCS_IRQ_SHIFT);
1545
		gen8_cs_irq_handler(i915->engine[BCS],
1546
				    gt_iir[0] >> GEN8_BCS_IRQ_SHIFT);
1547 1548
	}

1549
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1550
		gen8_cs_irq_handler(i915->engine[VCS],
1551
				    gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT);
1552
		gen8_cs_irq_handler(i915->engine[VCS2],
1553
				    gt_iir[1] >> GEN8_VCS2_IRQ_SHIFT);
1554 1555
	}

1556
	if (master_ctl & GEN8_GT_VECS_IRQ) {
1557
		gen8_cs_irq_handler(i915->engine[VECS],
1558
				    gt_iir[3] >> GEN8_VECS_IRQ_SHIFT);
1559
	}
1560

1561
	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
1562 1563
		gen6_rps_irq_handler(i915, gt_iir[2]);
		gen9_guc_irq_handler(i915, gt_iir[2]);
1564
	}
1565 1566
}

1567
static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1568
{
1569 1570
	switch (pin) {
	case HPD_PORT_C:
1571
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
1572
	case HPD_PORT_D:
1573
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
1574
	case HPD_PORT_E:
1575
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
1576
	case HPD_PORT_F:
1577 1578 1579 1580 1581 1582
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
	default:
		return false;
	}
}

1583
static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1584
{
1585 1586
	switch (pin) {
	case HPD_PORT_A:
1587
		return val & PORTA_HOTPLUG_LONG_DETECT;
1588
	case HPD_PORT_B:
1589
		return val & PORTB_HOTPLUG_LONG_DETECT;
1590
	case HPD_PORT_C:
1591 1592 1593 1594 1595 1596
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1597
static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1598
{
1599 1600
	switch (pin) {
	case HPD_PORT_A:
1601
		return val & ICP_DDIA_HPD_LONG_DETECT;
1602
	case HPD_PORT_B:
1603 1604 1605 1606 1607 1608
		return val & ICP_DDIB_HPD_LONG_DETECT;
	default:
		return false;
	}
}

1609
static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1610
{
1611 1612
	switch (pin) {
	case HPD_PORT_C:
1613
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1614
	case HPD_PORT_D:
1615
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1616
	case HPD_PORT_E:
1617
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1618
	case HPD_PORT_F:
1619 1620 1621 1622 1623 1624
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
	default:
		return false;
	}
}

1625
static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
1626
{
1627 1628
	switch (pin) {
	case HPD_PORT_E:
1629 1630 1631 1632 1633 1634
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1635
static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1636
{
1637 1638
	switch (pin) {
	case HPD_PORT_A:
1639
		return val & PORTA_HOTPLUG_LONG_DETECT;
1640
	case HPD_PORT_B:
1641
		return val & PORTB_HOTPLUG_LONG_DETECT;
1642
	case HPD_PORT_C:
1643
		return val & PORTC_HOTPLUG_LONG_DETECT;
1644
	case HPD_PORT_D:
1645 1646 1647 1648 1649 1650
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1651
static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1652
{
1653 1654
	switch (pin) {
	case HPD_PORT_A:
1655 1656 1657 1658 1659 1660
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1661
static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1662
{
1663 1664
	switch (pin) {
	case HPD_PORT_B:
1665
		return val & PORTB_HOTPLUG_LONG_DETECT;
1666
	case HPD_PORT_C:
1667
		return val & PORTC_HOTPLUG_LONG_DETECT;
1668
	case HPD_PORT_D:
1669 1670 1671
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1672 1673 1674
	}
}

1675
static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1676
{
1677 1678
	switch (pin) {
	case HPD_PORT_B:
1679
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1680
	case HPD_PORT_C:
1681
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1682
	case HPD_PORT_D:
1683 1684 1685
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1686 1687 1688
	}
}

1689 1690 1691 1692 1693 1694 1695
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1696 1697 1698 1699
static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
			       u32 *pin_mask, u32 *long_mask,
			       u32 hotplug_trigger, u32 dig_hotplug_reg,
			       const u32 hpd[HPD_NUM_PINS],
1700
			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1701
{
1702
	enum hpd_pin pin;
1703

1704 1705
	for_each_hpd_pin(pin) {
		if ((hpd[pin] & hotplug_trigger) == 0)
1706
			continue;
1707

1708
		*pin_mask |= BIT(pin);
1709

1710
		if (long_pulse_detect(pin, dig_hotplug_reg))
1711
			*long_mask |= BIT(pin);
1712 1713
	}

1714 1715
	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1716 1717 1718

}

1719
static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1720
{
1721
	wake_up_all(&dev_priv->gmbus_wait_queue);
1722 1723
}

1724
static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1725
{
1726
	wake_up_all(&dev_priv->gmbus_wait_queue);
1727 1728
}

1729
#if defined(CONFIG_DEBUG_FS)
1730 1731
static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe,
1732 1733 1734
					 u32 crc0, u32 crc1,
					 u32 crc2, u32 crc3,
					 u32 crc4)
1735 1736
{
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
T
Tomeu Vizoso 已提交
1737
	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1738
	u32 crcs[5];
1739

1740
	spin_lock(&pipe_crc->lock);
1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
	/*
	 * For some not yet identified reason, the first CRC is
	 * bonkers. So let's just wait for the next vblank and read
	 * out the buggy result.
	 *
	 * On GEN8+ sometimes the second CRC is bonkers as well, so
	 * don't trust that one either.
	 */
	if (pipe_crc->skipped <= 0 ||
	    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
		pipe_crc->skipped++;
T
Tomeu Vizoso 已提交
1752
		spin_unlock(&pipe_crc->lock);
1753
		return;
T
Tomeu Vizoso 已提交
1754
	}
1755 1756 1757 1758 1759 1760 1761 1762 1763 1764
	spin_unlock(&pipe_crc->lock);

	crcs[0] = crc0;
	crcs[1] = crc1;
	crcs[2] = crc2;
	crcs[3] = crc3;
	crcs[4] = crc4;
	drm_crtc_add_crc_entry(&crtc->base, true,
				drm_crtc_accurate_vblank_count(&crtc->base),
				crcs);
1765
}
1766 1767
#else
static inline void
1768 1769
display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
			     enum pipe pipe,
1770 1771 1772
			     u32 crc0, u32 crc1,
			     u32 crc2, u32 crc3,
			     u32 crc4) {}
1773 1774
#endif

1775

1776 1777
static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
D
Daniel Vetter 已提交
1778
{
1779
	display_pipe_crc_irq_handler(dev_priv, pipe,
1780 1781
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1782 1783
}

1784 1785
static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1786
{
1787
	display_pipe_crc_irq_handler(dev_priv, pipe,
1788 1789 1790 1791 1792
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1793
}
1794

1795 1796
static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
1797
{
1798
	u32 res1, res2;
1799

1800
	if (INTEL_GEN(dev_priv) >= 3)
1801 1802 1803 1804
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

1805
	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1806 1807 1808
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1809

1810
	display_pipe_crc_irq_handler(dev_priv, pipe,
1811 1812 1813 1814
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1815
}
1816

1817 1818 1819 1820
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1821
{
1822 1823
	struct intel_rps *rps = &dev_priv->gt_pm.rps;

1824
	if (pm_iir & dev_priv->pm_rps_events) {
1825
		spin_lock(&dev_priv->irq_lock);
1826
		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1827 1828 1829
		if (rps->interrupts_enabled) {
			rps->pm_iir |= pm_iir & dev_priv->pm_rps_events;
			schedule_work(&rps->work);
I
Imre Deak 已提交
1830
		}
1831
		spin_unlock(&dev_priv->irq_lock);
1832 1833
	}

1834
	if (INTEL_GEN(dev_priv) >= 8)
1835 1836
		return;

1837
	if (HAS_VEBOX(dev_priv)) {
1838
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1839
			notify_ring(dev_priv->engine[VECS]);
B
Ben Widawsky 已提交
1840

1841 1842
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1843
	}
1844 1845
}

1846 1847
static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
{
1848 1849
	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT)
		intel_guc_to_host_event_handler(&dev_priv->guc);
1850 1851
}

1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		I915_WRITE(PIPESTAT(pipe),
			   PIPESTAT_INT_STATUS_MASK |
			   PIPE_FIFO_UNDERRUN_STATUS);

		dev_priv->pipestat_irq_mask[pipe] = 0;
	}
}

1865 1866
static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1867 1868 1869
{
	int pipe;

1870
	spin_lock(&dev_priv->irq_lock);
1871 1872 1873 1874 1875 1876

	if (!dev_priv->display_irqs_enabled) {
		spin_unlock(&dev_priv->irq_lock);
		return;
	}

1877
	for_each_pipe(dev_priv, pipe) {
1878
		i915_reg_t reg;
1879
		u32 status_mask, enable_mask, iir_bit = 0;
1880

1881 1882 1883 1884 1885 1886 1887
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1888 1889

		/* fifo underruns are filterered in the underrun handler. */
1890
		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1891 1892 1893 1894 1895 1896 1897 1898

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1899 1900 1901
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1902 1903
		}
		if (iir & iir_bit)
1904
			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1905

1906
		if (!status_mask)
1907 1908 1909
			continue;

		reg = PIPESTAT(pipe);
1910 1911
		pipe_stats[pipe] = I915_READ(reg) & status_mask;
		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
1912 1913 1914

		/*
		 * Clear the PIPE*STAT regs before the IIR
1915 1916 1917 1918 1919 1920
		 *
		 * Toggle the enable bits to make sure we get an
		 * edge in the ISR pipe event bit if we don't clear
		 * all the enabled status bits. Otherwise the edge
		 * triggered IIR on i965/g4x wouldn't notice that
		 * an interrupt is still pending.
1921
		 */
1922 1923 1924 1925
		if (pipe_stats[pipe]) {
			I915_WRITE(reg, pipe_stats[pipe]);
			I915_WRITE(reg, enable_mask);
		}
1926
	}
1927
	spin_unlock(&dev_priv->irq_lock);
1928 1929
}

1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997
static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(&dev_priv->drm, pipe);

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}
}

static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	bool blc_event = false;
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(&dev_priv->drm, pipe);

		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
			blc_event = true;

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}

	if (blc_event || (iir & I915_ASLE_INTERRUPT))
		intel_opregion_asle_intr(dev_priv);
}

static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	bool blc_event = false;
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(&dev_priv->drm, pipe);

		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
			blc_event = true;

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}

	if (blc_event || (iir & I915_ASLE_INTERRUPT))
		intel_opregion_asle_intr(dev_priv);

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev_priv);
}

1998
static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1999 2000 2001
					    u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;
2002

2003
	for_each_pipe(dev_priv, pipe) {
2004 2005
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(&dev_priv->drm, pipe);
2006 2007

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2008
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2009

2010 2011
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2012 2013 2014
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2015
		gmbus_irq_handler(dev_priv);
2016 2017
}

2018
static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
2019
{
2020 2021 2022 2023 2024 2025 2026 2027 2028
	u32 hotplug_status = 0, hotplug_status_mask;
	int i;

	if (IS_G4X(dev_priv) ||
	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
	else
		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
2029

2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045
	/*
	 * We absolutely have to clear all the pending interrupt
	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
	 * interrupt bit won't have an edge, and the i965/g4x
	 * edge triggered IIR will not notice that an interrupt
	 * is still pending. We can't use PORT_HOTPLUG_EN to
	 * guarantee the edge as the act of toggling the enable
	 * bits can itself generate a new hotplug interrupt :(
	 */
	for (i = 0; i < 10; i++) {
		u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;

		if (tmp == 0)
			return hotplug_status;

		hotplug_status |= tmp;
2046
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2047 2048 2049 2050 2051
	}

	WARN_ONCE(1,
		  "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
		  I915_READ(PORT_HOTPLUG_STAT));
2052

2053 2054 2055
	return hotplug_status;
}

2056
static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
2057 2058 2059
				 u32 hotplug_status)
{
	u32 pin_mask = 0, long_mask = 0;
2060

2061 2062
	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
	    IS_CHERRYVIEW(dev_priv)) {
2063
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
2064

2065
		if (hotplug_trigger) {
2066 2067 2068
			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
					   hotplug_trigger, hotplug_trigger,
					   hpd_status_g4x,
2069 2070
					   i9xx_port_hotplug_long_detect);

2071
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2072
		}
2073 2074

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
2075
			dp_aux_irq_handler(dev_priv);
2076 2077
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
2078

2079
		if (hotplug_trigger) {
2080 2081 2082
			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
					   hotplug_trigger, hotplug_trigger,
					   hpd_status_i915,
2083
					   i9xx_port_hotplug_long_detect);
2084
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2085
		}
2086
	}
2087 2088
}

2089
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
2090
{
2091
	struct drm_device *dev = arg;
2092
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
2093 2094
	irqreturn_t ret = IRQ_NONE;

2095 2096 2097
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2098 2099 2100
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

2101
	do {
2102
		u32 iir, gt_iir, pm_iir;
2103
		u32 pipe_stats[I915_MAX_PIPES] = {};
2104
		u32 hotplug_status = 0;
2105
		u32 ier = 0;
2106

J
Jesse Barnes 已提交
2107 2108
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);
2109
		iir = I915_READ(VLV_IIR);
J
Jesse Barnes 已提交
2110 2111

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
2112
			break;
J
Jesse Barnes 已提交
2113 2114 2115

		ret = IRQ_HANDLED;

2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
		 * bits this time around.
		 */
2129
		I915_WRITE(VLV_MASTER_IER, 0);
2130 2131
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
2132 2133 2134 2135 2136 2137

		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

2138
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
2139
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
2140

2141 2142
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
2143
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
2144

2145 2146 2147 2148
		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
			   I915_LPE_PIPE_B_INTERRUPT))
			intel_lpe_audio_irq_handler(dev_priv);

2149 2150 2151 2152 2153 2154
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);
2155

2156
		I915_WRITE(VLV_IER, ier);
2157
		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
2158

2159
		if (gt_iir)
2160
			snb_gt_irq_handler(dev_priv, gt_iir);
2161 2162 2163
		if (pm_iir)
			gen6_rps_irq_handler(dev_priv, pm_iir);

2164
		if (hotplug_status)
2165
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
2166

2167
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2168
	} while (0);
J
Jesse Barnes 已提交
2169

2170 2171
	enable_rpm_wakeref_asserts(dev_priv);

J
Jesse Barnes 已提交
2172 2173 2174
	return ret;
}

2175 2176
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
2177
	struct drm_device *dev = arg;
2178
	struct drm_i915_private *dev_priv = to_i915(dev);
2179 2180
	irqreturn_t ret = IRQ_NONE;

2181 2182 2183
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2184 2185 2186
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

2187
	do {
2188
		u32 master_ctl, iir;
2189
		u32 pipe_stats[I915_MAX_PIPES] = {};
2190
		u32 hotplug_status = 0;
2191
		u32 gt_iir[4];
2192 2193
		u32 ier = 0;

2194 2195
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
2196

2197 2198
		if (master_ctl == 0 && iir == 0)
			break;
2199

2200 2201
		ret = IRQ_HANDLED;

2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
		 * bits this time around.
		 */
2215
		I915_WRITE(GEN8_MASTER_IRQ, 0);
2216 2217
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
2218

2219
		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2220

2221
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
2222
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
2223

2224 2225
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
2226
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
2227

2228 2229 2230 2231 2232
		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
			   I915_LPE_PIPE_B_INTERRUPT |
			   I915_LPE_PIPE_C_INTERRUPT))
			intel_lpe_audio_irq_handler(dev_priv);

2233 2234 2235 2236 2237 2238 2239
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);

2240
		I915_WRITE(VLV_IER, ier);
2241
		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2242

2243
		gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
2244

2245
		if (hotplug_status)
2246
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
2247

2248
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2249
	} while (0);
2250

2251 2252
	enable_rpm_wakeref_asserts(dev_priv);

2253 2254 2255
	return ret;
}

2256 2257
static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2258 2259 2260 2261
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

2262 2263 2264 2265 2266 2267
	/*
	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
	 * unless we touch the hotplug register, even if hotplug_trigger is
	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
	 * errors.
	 */
2268
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2269 2270 2271 2272 2273 2274 2275 2276
	if (!hotplug_trigger) {
		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
			PORTD_HOTPLUG_STATUS_MASK |
			PORTC_HOTPLUG_STATUS_MASK |
			PORTB_HOTPLUG_STATUS_MASK;
		dig_hotplug_reg &= ~mask;
	}

2277
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2278 2279
	if (!hotplug_trigger)
		return;
2280

2281
	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
2282 2283 2284
			   dig_hotplug_reg, hpd,
			   pch_port_hotplug_long_detect);

2285
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2286 2287
}

2288
static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2289
{
2290
	int pipe;
2291
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
2292

2293
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
2294

2295 2296 2297
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
2298
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2299 2300
				 port_name(port));
	}
2301

2302
	if (pch_iir & SDE_AUX_MASK)
2303
		dp_aux_irq_handler(dev_priv);
2304

2305
	if (pch_iir & SDE_GMBUS)
2306
		gmbus_irq_handler(dev_priv);
2307 2308 2309 2310 2311 2312 2313 2314 2315 2316

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2317
	if (pch_iir & SDE_FDI_MASK)
2318
		for_each_pipe(dev_priv, pipe)
2319 2320 2321
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2322 2323 2324 2325 2326 2327 2328 2329

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2330
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
2331 2332

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2333
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
2334 2335
}

2336
static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
2337 2338
{
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
2339
	enum pipe pipe;
2340

2341 2342 2343
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

2344
	for_each_pipe(dev_priv, pipe) {
2345 2346
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2347

D
Daniel Vetter 已提交
2348
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2349 2350
			if (IS_IVYBRIDGE(dev_priv))
				ivb_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2351
			else
2352
				hsw_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2353 2354
		}
	}
2355

2356 2357 2358
	I915_WRITE(GEN7_ERR_INT, err_int);
}

2359
static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
2360 2361
{
	u32 serr_int = I915_READ(SERR_INT);
2362
	enum pipe pipe;
2363

2364 2365 2366
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2367 2368 2369
	for_each_pipe(dev_priv, pipe)
		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
2370 2371

	I915_WRITE(SERR_INT, serr_int);
2372 2373
}

2374
static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2375 2376
{
	int pipe;
2377
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2378

2379
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
2380

2381 2382 2383 2384 2385 2386
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2387 2388

	if (pch_iir & SDE_AUX_MASK_CPT)
2389
		dp_aux_irq_handler(dev_priv);
2390 2391

	if (pch_iir & SDE_GMBUS_CPT)
2392
		gmbus_irq_handler(dev_priv);
2393 2394 2395 2396 2397 2398 2399 2400

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2401
		for_each_pipe(dev_priv, pipe)
2402 2403 2404
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2405 2406

	if (pch_iir & SDE_ERROR_CPT)
2407
		cpt_serr_int_handler(dev_priv);
2408 2409
}

2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446
static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
{
	u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
	u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
	u32 pin_mask = 0, long_mask = 0;

	if (ddi_hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   ddi_hotplug_trigger,
				   dig_hotplug_reg, hpd_icp,
				   icp_ddi_port_hotplug_long_detect);
	}

	if (tc_hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   tc_hotplug_trigger,
				   dig_hotplug_reg, hpd_icp,
				   icp_tc_port_hotplug_long_detect);
	}

	if (pin_mask)
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);

	if (pch_iir & SDE_GMBUS_ICP)
		gmbus_irq_handler(dev_priv);
}

2447
static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459
{
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

2460 2461
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   hotplug_trigger, dig_hotplug_reg, hpd_spt,
2462
				   spt_port_hotplug_long_detect);
2463 2464 2465 2466 2467 2468 2469 2470
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

2471 2472
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   hotplug2_trigger, dig_hotplug_reg, hpd_spt,
2473 2474 2475 2476
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
2477
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2478 2479

	if (pch_iir & SDE_GMBUS_CPT)
2480
		gmbus_irq_handler(dev_priv);
2481 2482
}

2483 2484
static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2485 2486 2487 2488 2489 2490 2491
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

2492
	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
2493 2494 2495
			   dig_hotplug_reg, hpd,
			   ilk_port_hotplug_long_detect);

2496
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2497 2498
}

2499 2500
static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2501
{
2502
	enum pipe pipe;
2503 2504
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

2505
	if (hotplug_trigger)
2506
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
2507 2508

	if (de_iir & DE_AUX_CHANNEL_A)
2509
		dp_aux_irq_handler(dev_priv);
2510 2511

	if (de_iir & DE_GSE)
2512
		intel_opregion_asle_intr(dev_priv);
2513 2514 2515 2516

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2517
	for_each_pipe(dev_priv, pipe) {
2518 2519
		if (de_iir & DE_PIPE_VBLANK(pipe))
			drm_handle_vblank(&dev_priv->drm, pipe);
2520

2521
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2522
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2523

2524
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
2525
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2526 2527 2528 2529 2530 2531
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

2532 2533
		if (HAS_PCH_CPT(dev_priv))
			cpt_irq_handler(dev_priv, pch_iir);
2534
		else
2535
			ibx_irq_handler(dev_priv, pch_iir);
2536 2537 2538 2539 2540

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

2541
	if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
2542
		ironlake_rps_change_irq_handler(dev_priv);
2543 2544
}

2545 2546
static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2547
{
2548
	enum pipe pipe;
2549 2550
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2551
	if (hotplug_trigger)
2552
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
2553 2554

	if (de_iir & DE_ERR_INT_IVB)
2555
		ivb_err_int_handler(dev_priv);
2556

2557 2558 2559 2560 2561 2562
	if (de_iir & DE_EDP_PSR_INT_HSW) {
		u32 psr_iir = I915_READ(EDP_PSR_IIR);

		intel_psr_irq_handler(dev_priv, psr_iir);
		I915_WRITE(EDP_PSR_IIR, psr_iir);
	}
2563

2564
	if (de_iir & DE_AUX_CHANNEL_A_IVB)
2565
		dp_aux_irq_handler(dev_priv);
2566 2567

	if (de_iir & DE_GSE_IVB)
2568
		intel_opregion_asle_intr(dev_priv);
2569

2570
	for_each_pipe(dev_priv, pipe) {
2571 2572
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
			drm_handle_vblank(&dev_priv->drm, pipe);
2573 2574 2575
	}

	/* check event from PCH */
2576
	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
2577 2578
		u32 pch_iir = I915_READ(SDEIIR);

2579
		cpt_irq_handler(dev_priv, pch_iir);
2580 2581 2582 2583 2584 2585

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2586 2587 2588 2589 2590 2591 2592 2593
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2594
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2595
{
2596
	struct drm_device *dev = arg;
2597
	struct drm_i915_private *dev_priv = to_i915(dev);
2598
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2599
	irqreturn_t ret = IRQ_NONE;
2600

2601 2602 2603
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2604 2605 2606
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

2607 2608 2609 2610
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);

2611 2612 2613 2614 2615
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2616
	if (!HAS_PCH_NOP(dev_priv)) {
2617 2618 2619
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
	}
2620

2621 2622
	/* Find, clear, then process each source of interrupt */

2623
	gt_iir = I915_READ(GTIIR);
2624
	if (gt_iir) {
2625 2626
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2627
		if (INTEL_GEN(dev_priv) >= 6)
2628
			snb_gt_irq_handler(dev_priv, gt_iir);
2629
		else
2630
			ilk_gt_irq_handler(dev_priv, gt_iir);
2631 2632
	}

2633 2634
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2635 2636
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2637 2638
		if (INTEL_GEN(dev_priv) >= 7)
			ivb_display_irq_handler(dev_priv, de_iir);
2639
		else
2640
			ilk_display_irq_handler(dev_priv, de_iir);
2641 2642
	}

2643
	if (INTEL_GEN(dev_priv) >= 6) {
2644 2645 2646 2647
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2648
			gen6_rps_irq_handler(dev_priv, pm_iir);
2649
		}
2650
	}
2651 2652

	I915_WRITE(DEIER, de_ier);
2653
	if (!HAS_PCH_NOP(dev_priv))
2654
		I915_WRITE(SDEIER, sde_ier);
2655

2656 2657 2658
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	enable_rpm_wakeref_asserts(dev_priv);

2659 2660 2661
	return ret;
}

2662 2663
static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2664
				const u32 hpd[HPD_NUM_PINS])
2665
{
2666
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2667

2668 2669
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2670

2671
	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
2672
			   dig_hotplug_reg, hpd,
2673
			   bxt_port_hotplug_long_detect);
2674

2675
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2676 2677
}

2678 2679 2680
static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
{
	u32 pin_mask = 0, long_mask = 0;
2681 2682
	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2683 2684

	if (trigger_tc) {
2685 2686
		u32 dig_hotplug_reg;

2687 2688 2689 2690
		dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
		I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc,
2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702
				   dig_hotplug_reg, hpd_gen11,
				   gen11_port_hotplug_long_detect);
	}

	if (trigger_tbt) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
		I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt,
				   dig_hotplug_reg, hpd_gen11,
2703
				   gen11_port_hotplug_long_detect);
2704 2705 2706
	}

	if (pin_mask)
2707
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2708
	else
2709 2710 2711
		DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir);
}

2712 2713
static irqreturn_t
gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2714 2715
{
	irqreturn_t ret = IRQ_NONE;
2716
	u32 iir;
2717
	enum pipe pipe;
J
Jesse Barnes 已提交
2718

2719
	if (master_ctl & GEN8_DE_MISC_IRQ) {
2720 2721
		iir = I915_READ(GEN8_DE_MISC_IIR);
		if (iir) {
2722 2723
			bool found = false;

2724
			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2725
			ret = IRQ_HANDLED;
2726 2727

			if (iir & GEN8_DE_MISC_GSE) {
2728
				intel_opregion_asle_intr(dev_priv);
2729 2730 2731 2732
				found = true;
			}

			if (iir & GEN8_DE_EDP_PSR) {
2733 2734 2735 2736
				u32 psr_iir = I915_READ(EDP_PSR_IIR);

				intel_psr_irq_handler(dev_priv, psr_iir);
				I915_WRITE(EDP_PSR_IIR, psr_iir);
2737 2738 2739 2740
				found = true;
			}

			if (!found)
2741
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2742
		}
2743 2744
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2745 2746
	}

2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757
	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
		iir = I915_READ(GEN11_DE_HPD_IIR);
		if (iir) {
			I915_WRITE(GEN11_DE_HPD_IIR, iir);
			ret = IRQ_HANDLED;
			gen11_hpd_irq_handler(dev_priv, iir);
		} else {
			DRM_ERROR("The master control interrupt lied, (DE HPD)!\n");
		}
	}

2758
	if (master_ctl & GEN8_DE_PORT_IRQ) {
2759 2760 2761
		iir = I915_READ(GEN8_DE_PORT_IIR);
		if (iir) {
			u32 tmp_mask;
2762
			bool found = false;
2763

2764
			I915_WRITE(GEN8_DE_PORT_IIR, iir);
2765
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2766

2767
			tmp_mask = GEN8_AUX_CHANNEL_A;
2768
			if (INTEL_GEN(dev_priv) >= 9)
2769 2770 2771 2772
				tmp_mask |= GEN9_AUX_CHANNEL_B |
					    GEN9_AUX_CHANNEL_C |
					    GEN9_AUX_CHANNEL_D;

2773 2774 2775
			if (INTEL_GEN(dev_priv) >= 11)
				tmp_mask |= ICL_AUX_CHANNEL_E;

2776 2777
			if (IS_CNL_WITH_PORT_F(dev_priv) ||
			    INTEL_GEN(dev_priv) >= 11)
R
Rodrigo Vivi 已提交
2778 2779
				tmp_mask |= CNL_AUX_CHANNEL_F;

2780
			if (iir & tmp_mask) {
2781
				dp_aux_irq_handler(dev_priv);
2782 2783 2784
				found = true;
			}

2785
			if (IS_GEN9_LP(dev_priv)) {
2786 2787
				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
				if (tmp_mask) {
2788 2789
					bxt_hpd_irq_handler(dev_priv, tmp_mask,
							    hpd_bxt);
2790 2791 2792 2793 2794
					found = true;
				}
			} else if (IS_BROADWELL(dev_priv)) {
				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
				if (tmp_mask) {
2795 2796
					ilk_hpd_irq_handler(dev_priv,
							    tmp_mask, hpd_bdw);
2797 2798
					found = true;
				}
2799 2800
			}

2801
			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
2802
				gmbus_irq_handler(dev_priv);
S
Shashank Sharma 已提交
2803 2804 2805
				found = true;
			}

2806
			if (!found)
2807
				DRM_ERROR("Unexpected DE Port interrupt\n");
2808
		}
2809 2810
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2811 2812
	}

2813
	for_each_pipe(dev_priv, pipe) {
2814
		u32 fault_errors;
2815

2816 2817
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2818

2819 2820 2821 2822 2823
		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (!iir) {
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
			continue;
		}
2824

2825 2826
		ret = IRQ_HANDLED;
		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2827

2828 2829
		if (iir & GEN8_PIPE_VBLANK)
			drm_handle_vblank(&dev_priv->drm, pipe);
2830

2831
		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2832
			hsw_pipe_crc_irq_handler(dev_priv, pipe);
2833

2834 2835
		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2836

2837
		fault_errors = iir;
2838
		if (INTEL_GEN(dev_priv) >= 9)
2839 2840 2841
			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
		else
			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2842

2843
		if (fault_errors)
2844
			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
2845 2846
				  pipe_name(pipe),
				  fault_errors);
2847 2848
	}

2849
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2850
	    master_ctl & GEN8_DE_PCH_IRQ) {
2851 2852 2853 2854 2855
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
2856 2857 2858
		iir = I915_READ(SDEIIR);
		if (iir) {
			I915_WRITE(SDEIIR, iir);
2859
			ret = IRQ_HANDLED;
2860

2861 2862 2863 2864 2865
			if (HAS_PCH_ICP(dev_priv))
				icp_irq_handler(dev_priv, iir);
			else if (HAS_PCH_SPT(dev_priv) ||
				 HAS_PCH_KBP(dev_priv) ||
				 HAS_PCH_CNP(dev_priv))
2866
				spt_irq_handler(dev_priv, iir);
2867
			else
2868
				cpt_irq_handler(dev_priv, iir);
2869 2870 2871 2872 2873 2874 2875
		} else {
			/*
			 * Like on previous PCH there seems to be something
			 * fishy going on with forwarding PCH interrupts.
			 */
			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
		}
2876 2877
	}

2878 2879 2880
	return ret;
}

2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898
static inline u32 gen8_master_intr_disable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);

	/*
	 * Now with master disabled, get a sample of level indications
	 * for this interrupt. Indications will be cleared on related acks.
	 * New indications can and will light up during processing,
	 * and will generate new interrupt after enabling master.
	 */
	return raw_reg_read(regs, GEN8_MASTER_IRQ);
}

static inline void gen8_master_intr_enable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
}

2899 2900
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
2901
	struct drm_i915_private *dev_priv = to_i915(arg);
2902
	void __iomem * const regs = dev_priv->regs;
2903
	u32 master_ctl;
2904
	u32 gt_iir[4];
2905 2906 2907 2908

	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2909 2910 2911
	master_ctl = gen8_master_intr_disable(regs);
	if (!master_ctl) {
		gen8_master_intr_enable(regs);
2912
		return IRQ_NONE;
2913
	}
2914 2915

	/* Find, clear, then process each source of interrupt */
2916
	gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2917 2918 2919 2920 2921 2922 2923

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	if (master_ctl & ~GEN8_GT_IRQS) {
		disable_rpm_wakeref_asserts(dev_priv);
		gen8_de_irq_handler(dev_priv, master_ctl);
		enable_rpm_wakeref_asserts(dev_priv);
	}
2924

2925
	gen8_master_intr_enable(regs);
2926

2927
	gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
2928

2929
	return IRQ_HANDLED;
2930 2931
}

M
Mika Kuoppala 已提交
2932
static u32
2933 2934
gen11_gt_engine_identity(struct drm_i915_private * const i915,
			 const unsigned int bank, const unsigned int bit)
M
Mika Kuoppala 已提交
2935 2936 2937 2938 2939
{
	void __iomem * const regs = i915->regs;
	u32 timeout_ts;
	u32 ident;

2940 2941
	lockdep_assert_held(&i915->irq_lock);

M
Mika Kuoppala 已提交
2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962
	raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit));

	/*
	 * NB: Specs do not specify how long to spin wait,
	 * so we do ~100us as an educated guess.
	 */
	timeout_ts = (local_clock() >> 10) + 100;
	do {
		ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank));
	} while (!(ident & GEN11_INTR_DATA_VALID) &&
		 !time_after32(local_clock() >> 10, timeout_ts));

	if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) {
		DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n",
			  bank, bit, ident);
		return 0;
	}

	raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank),
		      GEN11_INTR_DATA_VALID);

2963 2964 2965 2966 2967 2968 2969
	return ident;
}

static void
gen11_other_irq_handler(struct drm_i915_private * const i915,
			const u8 instance, const u16 iir)
{
2970 2971 2972
	if (instance == OTHER_GTPM_INSTANCE)
		return gen6_rps_irq_handler(i915, iir);

2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013
	WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n",
		  instance, iir);
}

static void
gen11_engine_irq_handler(struct drm_i915_private * const i915,
			 const u8 class, const u8 instance, const u16 iir)
{
	struct intel_engine_cs *engine;

	if (instance <= MAX_ENGINE_INSTANCE)
		engine = i915->engine_class[class][instance];
	else
		engine = NULL;

	if (likely(engine))
		return gen8_cs_irq_handler(engine, iir);

	WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n",
		  class, instance);
}

static void
gen11_gt_identity_handler(struct drm_i915_private * const i915,
			  const u32 identity)
{
	const u8 class = GEN11_INTR_ENGINE_CLASS(identity);
	const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity);
	const u16 intr = GEN11_INTR_ENGINE_INTR(identity);

	if (unlikely(!intr))
		return;

	if (class <= COPY_ENGINE_CLASS)
		return gen11_engine_irq_handler(i915, class, instance, intr);

	if (class == OTHER_CLASS)
		return gen11_other_irq_handler(i915, instance, intr);

	WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n",
		  class, instance, intr);
M
Mika Kuoppala 已提交
3014 3015 3016
}

static void
3017 3018
gen11_gt_bank_handler(struct drm_i915_private * const i915,
		      const unsigned int bank)
M
Mika Kuoppala 已提交
3019 3020
{
	void __iomem * const regs = i915->regs;
3021 3022
	unsigned long intr_dw;
	unsigned int bit;
M
Mika Kuoppala 已提交
3023

3024
	lockdep_assert_held(&i915->irq_lock);
M
Mika Kuoppala 已提交
3025

3026
	intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
M
Mika Kuoppala 已提交
3027

3028 3029 3030 3031
	if (unlikely(!intr_dw)) {
		DRM_ERROR("GT_INTR_DW%u blank!\n", bank);
		return;
	}
M
Mika Kuoppala 已提交
3032

3033 3034 3035
	for_each_set_bit(bit, &intr_dw, 32) {
		const u32 ident = gen11_gt_engine_identity(i915,
							   bank, bit);
M
Mika Kuoppala 已提交
3036

3037 3038
		gen11_gt_identity_handler(i915, ident);
	}
M
Mika Kuoppala 已提交
3039

3040 3041 3042
	/* Clear must be after shared has been served for engine */
	raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw);
}
M
Mika Kuoppala 已提交
3043

3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054
static void
gen11_gt_irq_handler(struct drm_i915_private * const i915,
		     const u32 master_ctl)
{
	unsigned int bank;

	spin_lock(&i915->irq_lock);

	for (bank = 0; bank < 2; bank++) {
		if (master_ctl & GEN11_GT_DW_IRQ(bank))
			gen11_gt_bank_handler(i915, bank);
M
Mika Kuoppala 已提交
3055
	}
3056 3057

	spin_unlock(&i915->irq_lock);
M
Mika Kuoppala 已提交
3058 3059
}

3060 3061
static u32
gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl)
3062 3063
{
	void __iomem * const regs = dev_priv->regs;
3064
	u32 iir;
3065 3066

	if (!(master_ctl & GEN11_GU_MISC_IRQ))
3067 3068 3069 3070 3071
		return 0;

	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
	if (likely(iir))
		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
3072

3073
	return iir;
3074 3075 3076
}

static void
3077
gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv, const u32 iir)
3078 3079 3080 3081 3082
{
	if (iir & GEN11_GU_MISC_GSE)
		intel_opregion_asle_intr(dev_priv);
}

3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100
static inline u32 gen11_master_intr_disable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);

	/*
	 * Now with master disabled, get a sample of level indications
	 * for this interrupt. Indications will be cleared on related acks.
	 * New indications can and will light up during processing,
	 * and will generate new interrupt after enabling master.
	 */
	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
}

static inline void gen11_master_intr_enable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
}

M
Mika Kuoppala 已提交
3101 3102 3103 3104 3105
static irqreturn_t gen11_irq_handler(int irq, void *arg)
{
	struct drm_i915_private * const i915 = to_i915(arg);
	void __iomem * const regs = i915->regs;
	u32 master_ctl;
3106
	u32 gu_misc_iir;
M
Mika Kuoppala 已提交
3107 3108 3109 3110

	if (!intel_irqs_enabled(i915))
		return IRQ_NONE;

3111 3112 3113
	master_ctl = gen11_master_intr_disable(regs);
	if (!master_ctl) {
		gen11_master_intr_enable(regs);
M
Mika Kuoppala 已提交
3114
		return IRQ_NONE;
3115
	}
M
Mika Kuoppala 已提交
3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132

	/* Find, clear, then process each source of interrupt. */
	gen11_gt_irq_handler(i915, master_ctl);

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	if (master_ctl & GEN11_DISPLAY_IRQ) {
		const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);

		disable_rpm_wakeref_asserts(i915);
		/*
		 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
		 * for the display related bits.
		 */
		gen8_de_irq_handler(i915, disp_ctl);
		enable_rpm_wakeref_asserts(i915);
	}

3133
	gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl);
3134

3135
	gen11_master_intr_enable(regs);
M
Mika Kuoppala 已提交
3136

3137
	gen11_gu_misc_irq_handler(i915, gu_misc_iir);
3138

M
Mika Kuoppala 已提交
3139 3140 3141
	return IRQ_HANDLED;
}

3142 3143 3144
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
3145
static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
3146
{
3147
	struct drm_i915_private *dev_priv = to_i915(dev);
3148
	unsigned long irqflags;
3149

3150
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3151
	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
3152
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3153

3154 3155 3156
	return 0;
}

3157
static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
3158
{
3159
	struct drm_i915_private *dev_priv = to_i915(dev);
3160 3161 3162
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3163 3164
	i915_enable_pipestat(dev_priv, pipe,
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
3165 3166 3167 3168 3169
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

3170
static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
3171
{
3172
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
3173
	unsigned long irqflags;
3174
	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
3175
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
3176 3177

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3178
	ilk_enable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
3179 3180
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

3181 3182 3183 3184 3185 3186
	/* Even though there is no DMC, frame counter can get stuck when
	 * PSR is active as no frames are generated.
	 */
	if (HAS_PSR(dev_priv))
		drm_vblank_restore(dev, pipe);

J
Jesse Barnes 已提交
3187 3188 3189
	return 0;
}

3190
static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
3191
{
3192
	struct drm_i915_private *dev_priv = to_i915(dev);
3193 3194 3195
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3196
	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3197
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3198

3199 3200 3201 3202 3203 3204
	/* Even if there is no DMC, frame counter can get stuck when
	 * PSR is active as no frames are generated, so check only for PSR.
	 */
	if (HAS_PSR(dev_priv))
		drm_vblank_restore(dev, pipe);

3205 3206 3207
	return 0;
}

3208 3209 3210
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
3211
static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
3212
{
3213
	struct drm_i915_private *dev_priv = to_i915(dev);
3214
	unsigned long irqflags;
3215

3216
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3217
	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
3218 3219 3220
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3221
static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
3222
{
3223
	struct drm_i915_private *dev_priv = to_i915(dev);
3224 3225 3226
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3227 3228
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
3229 3230 3231
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3232
static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
3233
{
3234
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
3235
	unsigned long irqflags;
3236
	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
3237
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
3238 3239

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3240
	ilk_disable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
3241 3242 3243
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3244
static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
3245
{
3246
	struct drm_i915_private *dev_priv = to_i915(dev);
3247 3248 3249
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3250
	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3251 3252 3253
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3254
static void ibx_irq_reset(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
3255
{
3256
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
3257 3258
		return;

V
Ville Syrjälä 已提交
3259
	GEN3_IRQ_RESET(SDE);
3260

3261
	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3262
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3263
}
3264

P
Paulo Zanoni 已提交
3265 3266 3267 3268 3269 3270 3271 3272 3273 3274
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
3275
	struct drm_i915_private *dev_priv = to_i915(dev);
P
Paulo Zanoni 已提交
3276

3277
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
3278 3279 3280
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3281 3282 3283 3284
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3285
static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
3286
{
V
Ville Syrjälä 已提交
3287
	GEN3_IRQ_RESET(GT);
3288
	if (INTEL_GEN(dev_priv) >= 6)
V
Ville Syrjälä 已提交
3289
		GEN3_IRQ_RESET(GEN6_PM);
3290 3291
}

3292 3293
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
3294 3295 3296 3297 3298
	if (IS_CHERRYVIEW(dev_priv))
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
	else
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);

3299
	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
3300 3301
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

3302
	i9xx_pipestat_irq_reset(dev_priv);
3303

V
Ville Syrjälä 已提交
3304
	GEN3_IRQ_RESET(VLV_);
3305
	dev_priv->irq_mask = ~0u;
3306 3307
}

3308 3309 3310
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
3311
	u32 enable_mask;
3312 3313
	enum pipe pipe;

3314
	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
3315 3316 3317 3318 3319

	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);

3320 3321
	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3322 3323 3324 3325
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_LPE_PIPE_A_INTERRUPT |
		I915_LPE_PIPE_B_INTERRUPT;

3326
	if (IS_CHERRYVIEW(dev_priv))
3327 3328
		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
			I915_LPE_PIPE_C_INTERRUPT;
3329

3330
	WARN_ON(dev_priv->irq_mask != ~0u);
3331

3332 3333
	dev_priv->irq_mask = ~enable_mask;

V
Ville Syrjälä 已提交
3334
	GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
3335 3336 3337 3338 3339 3340
}

/* drm_dma.h hooks
*/
static void ironlake_irq_reset(struct drm_device *dev)
{
3341
	struct drm_i915_private *dev_priv = to_i915(dev);
3342

V
Ville Syrjälä 已提交
3343
	GEN3_IRQ_RESET(DE);
3344
	if (IS_GEN(dev_priv, 7))
3345 3346
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);

3347 3348 3349 3350 3351
	if (IS_HASWELL(dev_priv)) {
		I915_WRITE(EDP_PSR_IMR, 0xffffffff);
		I915_WRITE(EDP_PSR_IIR, 0xffffffff);
	}

3352
	gen5_gt_irq_reset(dev_priv);
3353

3354
	ibx_irq_reset(dev_priv);
3355 3356
}

3357
static void valleyview_irq_reset(struct drm_device *dev)
J
Jesse Barnes 已提交
3358
{
3359
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
3360

3361 3362 3363
	I915_WRITE(VLV_MASTER_IER, 0);
	POSTING_READ(VLV_MASTER_IER);

3364
	gen5_gt_irq_reset(dev_priv);
J
Jesse Barnes 已提交
3365

3366
	spin_lock_irq(&dev_priv->irq_lock);
3367 3368
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3369
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3370 3371
}

3372 3373 3374 3375 3376 3377 3378 3379
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3380
static void gen8_irq_reset(struct drm_device *dev)
3381
{
3382
	struct drm_i915_private *dev_priv = to_i915(dev);
3383 3384
	int pipe;

3385
	gen8_master_intr_disable(dev_priv->regs);
3386

3387
	gen8_gt_irq_reset(dev_priv);
3388

3389 3390 3391
	I915_WRITE(EDP_PSR_IMR, 0xffffffff);
	I915_WRITE(EDP_PSR_IIR, 0xffffffff);

3392
	for_each_pipe(dev_priv, pipe)
3393 3394
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3395
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3396

V
Ville Syrjälä 已提交
3397 3398 3399
	GEN3_IRQ_RESET(GEN8_DE_PORT_);
	GEN3_IRQ_RESET(GEN8_DE_MISC_);
	GEN3_IRQ_RESET(GEN8_PCU_);
3400

3401
	if (HAS_PCH_SPLIT(dev_priv))
3402
		ibx_irq_reset(dev_priv);
3403
}
3404

M
Mika Kuoppala 已提交
3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416
static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	/* Disable RCS, BCS, VCS and VECS class engines. */
	I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0);
	I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE,	  0);

	/* Restore masks irqs on RCS, BCS, VCS and VECS engines. */
	I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK,	~0);
	I915_WRITE(GEN11_BCS_RSVD_INTR_MASK,	~0);
	I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK,	~0);
	I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK,	~0);
	I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK,	~0);
3417 3418 3419

	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
M
Mika Kuoppala 已提交
3420 3421 3422 3423 3424 3425 3426
}

static void gen11_irq_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

3427
	gen11_master_intr_disable(dev_priv->regs);
M
Mika Kuoppala 已提交
3428 3429 3430 3431 3432

	gen11_gt_irq_reset(dev_priv);

	I915_WRITE(GEN11_DISPLAY_INT_CTL, 0);

3433 3434 3435
	I915_WRITE(EDP_PSR_IMR, 0xffffffff);
	I915_WRITE(EDP_PSR_IIR, 0xffffffff);

M
Mika Kuoppala 已提交
3436 3437 3438 3439 3440 3441 3442
	for_each_pipe(dev_priv, pipe)
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);

	GEN3_IRQ_RESET(GEN8_DE_PORT_);
	GEN3_IRQ_RESET(GEN8_DE_MISC_);
3443
	GEN3_IRQ_RESET(GEN11_DE_HPD_);
3444
	GEN3_IRQ_RESET(GEN11_GU_MISC_);
M
Mika Kuoppala 已提交
3445
	GEN3_IRQ_RESET(GEN8_PCU_);
3446 3447 3448

	if (HAS_PCH_ICP(dev_priv))
		GEN3_IRQ_RESET(SDE);
M
Mika Kuoppala 已提交
3449 3450
}

3451
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3452
				     u8 pipe_mask)
3453
{
3454
	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3455
	enum pipe pipe;
3456

3457
	spin_lock_irq(&dev_priv->irq_lock);
3458 3459 3460 3461 3462 3463

	if (!intel_irqs_enabled(dev_priv)) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}

3464 3465 3466 3467
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
				  dev_priv->de_irq_mask[pipe],
				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
3468

3469
	spin_unlock_irq(&dev_priv->irq_lock);
3470 3471
}

3472
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3473
				     u8 pipe_mask)
3474
{
3475 3476
	enum pipe pipe;

3477
	spin_lock_irq(&dev_priv->irq_lock);
3478 3479 3480 3481 3482 3483

	if (!intel_irqs_enabled(dev_priv)) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}

3484 3485
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3486

3487 3488 3489
	spin_unlock_irq(&dev_priv->irq_lock);

	/* make sure we're done processing display irqs */
3490
	synchronize_irq(dev_priv->drm.irq);
3491 3492
}

3493
static void cherryview_irq_reset(struct drm_device *dev)
3494
{
3495
	struct drm_i915_private *dev_priv = to_i915(dev);
3496 3497 3498 3499

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3500
	gen8_gt_irq_reset(dev_priv);
3501

V
Ville Syrjälä 已提交
3502
	GEN3_IRQ_RESET(GEN8_PCU_);
3503

3504
	spin_lock_irq(&dev_priv->irq_lock);
3505 3506
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3507
	spin_unlock_irq(&dev_priv->irq_lock);
3508 3509
}

3510
static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
3511 3512 3513 3514 3515
				  const u32 hpd[HPD_NUM_PINS])
{
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

3516
	for_each_intel_encoder(&dev_priv->drm, encoder)
3517 3518 3519 3520 3521 3522
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

3523
static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3524
{
3525
	u32 hotplug;
3526 3527 3528

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
3529 3530
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
3531
	 */
3532
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3533 3534 3535
	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
		     PORTC_PULSE_DURATION_MASK |
		     PORTD_PULSE_DURATION_MASK);
3536
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3537 3538
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3539 3540 3541 3542
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
3543
	if (HAS_PCH_LPT_LP(dev_priv))
3544
		hotplug |= PORTA_HOTPLUG_ENABLE;
3545
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3546
}
X
Xiong Zhang 已提交
3547

3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564
static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	if (HAS_PCH_IBX(dev_priv)) {
		hotplug_irqs = SDE_HOTPLUG_MASK;
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
	} else {
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
	}

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	ibx_hpd_detection_setup(dev_priv);
}

3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593
static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug;

	hotplug = I915_READ(SHOTPLUG_CTL_DDI);
	hotplug |= ICP_DDIA_HPD_ENABLE |
		   ICP_DDIB_HPD_ENABLE;
	I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);

	hotplug = I915_READ(SHOTPLUG_CTL_TC);
	hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) |
		   ICP_TC_HPD_ENABLE(PORT_TC2) |
		   ICP_TC_HPD_ENABLE(PORT_TC3) |
		   ICP_TC_HPD_ENABLE(PORT_TC4);
	I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
}

static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP;
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp);

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	icp_hpd_detection_setup(dev_priv);
}

3594 3595 3596 3597 3598 3599 3600 3601 3602 3603
static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug;

	hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
	I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3604 3605 3606 3607 3608 3609 3610

	hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
	I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3611 3612 3613 3614 3615 3616 3617
}

static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;
	u32 val;

3618 3619
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11);
	hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK;
3620 3621 3622 3623 3624 3625 3626

	val = I915_READ(GEN11_DE_HPD_IMR);
	val &= ~hotplug_irqs;
	I915_WRITE(GEN11_DE_HPD_IMR, val);
	POSTING_READ(GEN11_DE_HPD_IMR);

	gen11_hpd_detection_setup(dev_priv);
3627 3628 3629

	if (HAS_PCH_ICP(dev_priv))
		icp_hpd_irq_setup(dev_priv);
3630 3631
}

3632
static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3633
{
3634 3635 3636 3637 3638 3639 3640 3641 3642
	u32 val, hotplug;

	/* Display WA #1179 WaHardHangonHotPlug: cnp */
	if (HAS_PCH_CNP(dev_priv)) {
		val = I915_READ(SOUTH_CHICKEN1);
		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
		val |= CHASSIS_CLK_REQ_DURATION(0xf);
		I915_WRITE(SOUTH_CHICKEN1, val);
	}
3643 3644 3645

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3646 3647 3648 3649
	hotplug |= PORTA_HOTPLUG_ENABLE |
		   PORTB_HOTPLUG_ENABLE |
		   PORTC_HOTPLUG_ENABLE |
		   PORTD_HOTPLUG_ENABLE;
3650 3651 3652 3653 3654
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3655 3656
}

3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668
static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	spt_hpd_detection_setup(dev_priv);
}

3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684
static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug;

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 * The pulse duration bits are reserved on HSW+.
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
		   DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
}

3685
static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3686
{
3687
	u32 hotplug_irqs, enabled_irqs;
3688

3689
	if (INTEL_GEN(dev_priv) >= 8) {
3690
		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3691
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
3692 3693

		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3694
	} else if (INTEL_GEN(dev_priv) >= 7) {
3695
		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3696
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
3697 3698

		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3699 3700
	} else {
		hotplug_irqs = DE_DP_A_HOTPLUG;
3701
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3702

3703 3704
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
	}
3705

3706
	ilk_hpd_detection_setup(dev_priv);
3707

3708
	ibx_hpd_irq_setup(dev_priv);
3709 3710
}

3711 3712
static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
				      u32 enabled_irqs)
3713
{
3714
	u32 hotplug;
3715

3716
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3717 3718 3719
	hotplug |= PORTA_HOTPLUG_ENABLE |
		   PORTB_HOTPLUG_ENABLE |
		   PORTC_HOTPLUG_ENABLE;
3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738

	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
		      hotplug, enabled_irqs);
	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;

	/*
	 * For BXT invert bit has to be set based on AOB design
	 * for HPD detection logic, update it based on VBT fields.
	 */
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
		hotplug |= BXT_DDIA_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
		hotplug |= BXT_DDIB_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
		hotplug |= BXT_DDIC_HPD_INVERT;

3739
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3740 3741
}

3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758
static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
}

static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;

	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);

	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
}

P
Paulo Zanoni 已提交
3759 3760
static void ibx_irq_postinstall(struct drm_device *dev)
{
3761
	struct drm_i915_private *dev_priv = to_i915(dev);
3762
	u32 mask;
3763

3764
	if (HAS_PCH_NOP(dev_priv))
D
Daniel Vetter 已提交
3765 3766
		return;

3767
	if (HAS_PCH_IBX(dev_priv))
3768
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3769
	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3770
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3771 3772
	else
		mask = SDE_GMBUS_CPT;
3773

V
Ville Syrjälä 已提交
3774
	gen3_assert_iir_is_zero(dev_priv, SDEIIR);
P
Paulo Zanoni 已提交
3775
	I915_WRITE(SDEIMR, ~mask);
3776 3777 3778

	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
	    HAS_PCH_LPT(dev_priv))
3779
		ibx_hpd_detection_setup(dev_priv);
3780 3781
	else
		spt_hpd_detection_setup(dev_priv);
P
Paulo Zanoni 已提交
3782 3783
}

3784 3785
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
3786
	struct drm_i915_private *dev_priv = to_i915(dev);
3787 3788 3789 3790 3791
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3792
	if (HAS_L3_DPF(dev_priv)) {
3793
		/* L3 parity interrupt is always unmasked. */
3794 3795
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
		gt_irqs |= GT_PARITY_ERROR(dev_priv);
3796 3797 3798
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
3799
	if (IS_GEN(dev_priv, 5)) {
3800
		gt_irqs |= ILK_BSD_USER_INTERRUPT;
3801 3802 3803 3804
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

V
Ville Syrjälä 已提交
3805
	GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3806

3807
	if (INTEL_GEN(dev_priv) >= 6) {
3808 3809 3810 3811
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3812
		if (HAS_VEBOX(dev_priv)) {
3813
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3814 3815
			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
		}
3816

3817
		dev_priv->pm_imr = 0xffffffff;
V
Ville Syrjälä 已提交
3818
		GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
3819 3820 3821
	}
}

3822
static int ironlake_irq_postinstall(struct drm_device *dev)
3823
{
3824
	struct drm_i915_private *dev_priv = to_i915(dev);
3825 3826
	u32 display_mask, extra_mask;

3827
	if (INTEL_GEN(dev_priv) >= 7) {
3828
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3829
				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
3830
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3831 3832
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3833 3834
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3835 3836
				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
				DE_PIPEA_CRC_DONE | DE_POISON);
3837 3838 3839
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3840
	}
3841

3842 3843
	if (IS_HASWELL(dev_priv)) {
		gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR);
3844
		intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
3845 3846 3847
		display_mask |= DE_EDP_PSR_INT_HSW;
	}

3848
	dev_priv->irq_mask = ~display_mask;
3849

P
Paulo Zanoni 已提交
3850 3851
	ibx_irq_pre_postinstall(dev);

V
Ville Syrjälä 已提交
3852
	GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3853

3854
	gen5_gt_irq_postinstall(dev);
3855

3856 3857
	ilk_hpd_detection_setup(dev_priv);

P
Paulo Zanoni 已提交
3858
	ibx_irq_postinstall(dev);
3859

3860
	if (IS_IRONLAKE_M(dev_priv)) {
3861 3862 3863
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3864 3865
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3866
		spin_lock_irq(&dev_priv->irq_lock);
3867
		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3868
		spin_unlock_irq(&dev_priv->irq_lock);
3869 3870
	}

3871 3872 3873
	return 0;
}

3874 3875
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
3876
	lockdep_assert_held(&dev_priv->irq_lock);
3877 3878 3879 3880 3881 3882

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3883 3884
	if (intel_irqs_enabled(dev_priv)) {
		vlv_display_irq_reset(dev_priv);
3885
		vlv_display_irq_postinstall(dev_priv);
3886
	}
3887 3888 3889 3890
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
3891
	lockdep_assert_held(&dev_priv->irq_lock);
3892 3893 3894 3895 3896 3897

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3898
	if (intel_irqs_enabled(dev_priv))
3899
		vlv_display_irq_reset(dev_priv);
3900 3901
}

3902 3903 3904

static int valleyview_irq_postinstall(struct drm_device *dev)
{
3905
	struct drm_i915_private *dev_priv = to_i915(dev);
3906

3907
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3908

3909
	spin_lock_irq(&dev_priv->irq_lock);
3910 3911
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3912 3913
	spin_unlock_irq(&dev_priv->irq_lock);

J
Jesse Barnes 已提交
3914
	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3915
	POSTING_READ(VLV_MASTER_IER);
3916 3917 3918 3919

	return 0;
}

3920 3921 3922
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
3923
	u32 gt_interrupts[] = {
3924
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3925 3926 3927
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3928
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3929 3930 3931
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3932
		0,
3933 3934
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3935 3936
		};

3937 3938
	dev_priv->pm_ier = 0x0;
	dev_priv->pm_imr = ~dev_priv->pm_ier;
3939 3940
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3941 3942
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
3943
	 * is enabled/disabled. Same wil be the case for GuC interrupts.
3944
	 */
3945
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
3946
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3947 3948 3949 3950
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3951 3952
	u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	u32 de_pipe_enables;
3953 3954
	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
	u32 de_port_enables;
3955
	u32 de_misc_masked = GEN8_DE_EDP_PSR;
3956
	enum pipe pipe;
3957

3958 3959 3960
	if (INTEL_GEN(dev_priv) <= 10)
		de_misc_masked |= GEN8_DE_MISC_GSE;

3961
	if (INTEL_GEN(dev_priv) >= 9) {
3962
		de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3963 3964
		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
				  GEN9_AUX_CHANNEL_D;
3965
		if (IS_GEN9_LP(dev_priv))
3966 3967
			de_port_masked |= BXT_DE_PORT_GMBUS;
	} else {
3968
		de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3969
	}
3970

3971 3972 3973
	if (INTEL_GEN(dev_priv) >= 11)
		de_port_masked |= ICL_AUX_CHANNEL_E;

3974
	if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11)
R
Rodrigo Vivi 已提交
3975 3976
		de_port_masked |= CNL_AUX_CHANNEL_F;

3977 3978 3979
	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3980
	de_port_enables = de_port_masked;
3981
	if (IS_GEN9_LP(dev_priv))
3982 3983
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3984 3985
		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;

3986
	gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR);
3987
	intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
3988

M
Mika Kahola 已提交
3989 3990
	for_each_pipe(dev_priv, pipe) {
		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3991

3992
		if (intel_display_power_is_enabled(dev_priv,
3993 3994 3995 3996
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
M
Mika Kahola 已提交
3997
	}
3998

V
Ville Syrjälä 已提交
3999 4000
	GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
	GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
4001

4002 4003
	if (INTEL_GEN(dev_priv) >= 11) {
		u32 de_hpd_masked = 0;
4004 4005
		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
				     GEN11_DE_TBT_HOTPLUG_MASK;
4006 4007 4008 4009

		GEN3_IRQ_INIT(GEN11_DE_HPD_, ~de_hpd_masked, de_hpd_enables);
		gen11_hpd_detection_setup(dev_priv);
	} else if (IS_GEN9_LP(dev_priv)) {
4010
		bxt_hpd_detection_setup(dev_priv);
4011
	} else if (IS_BROADWELL(dev_priv)) {
4012
		ilk_hpd_detection_setup(dev_priv);
4013
	}
4014 4015 4016 4017
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
4018
	struct drm_i915_private *dev_priv = to_i915(dev);
4019

4020
	if (HAS_PCH_SPLIT(dev_priv))
4021
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
4022

4023 4024 4025
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

4026
	if (HAS_PCH_SPLIT(dev_priv))
4027
		ibx_irq_postinstall(dev);
4028

4029
	gen8_master_intr_enable(dev_priv->regs);
4030 4031 4032 4033

	return 0;
}

M
Mika Kuoppala 已提交
4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050
static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT;

	BUILD_BUG_ON(irqs & 0xffff0000);

	/* Enable RCS, BCS, VCS and VECS class interrupts. */
	I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs);
	I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE,	  irqs << 16 | irqs);

	/* Unmask irqs on RCS, BCS, VCS and VECS engines. */
	I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK,	~(irqs << 16));
	I915_WRITE(GEN11_BCS_RSVD_INTR_MASK,	~(irqs << 16));
	I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK,	~(irqs | irqs << 16));
	I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK,	~(irqs | irqs << 16));
	I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK,	~(irqs | irqs << 16));

4051 4052 4053 4054 4055 4056 4057 4058
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
	 * is enabled/disabled.
	 */
	dev_priv->pm_ier = 0x0;
	dev_priv->pm_imr = ~dev_priv->pm_ier;
	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
M
Mika Kuoppala 已提交
4059 4060
}

4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075
static void icp_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	u32 mask = SDE_GMBUS_ICP;

	WARN_ON(I915_READ(SDEIER) != 0);
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);

	gen3_assert_iir_is_zero(dev_priv, SDEIIR);
	I915_WRITE(SDEIMR, ~mask);

	icp_hpd_detection_setup(dev_priv);
}

M
Mika Kuoppala 已提交
4076 4077 4078
static int gen11_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4079
	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
M
Mika Kuoppala 已提交
4080

4081 4082 4083
	if (HAS_PCH_ICP(dev_priv))
		icp_irq_postinstall(dev);

M
Mika Kuoppala 已提交
4084 4085 4086
	gen11_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

4087 4088
	GEN3_IRQ_INIT(GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);

M
Mika Kuoppala 已提交
4089 4090
	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);

4091
	gen11_master_intr_enable(dev_priv->regs);
4092
	POSTING_READ(GEN11_GFX_MSTR_IRQ);
M
Mika Kuoppala 已提交
4093 4094 4095 4096

	return 0;
}

4097 4098
static int cherryview_irq_postinstall(struct drm_device *dev)
{
4099
	struct drm_i915_private *dev_priv = to_i915(dev);
4100 4101 4102

	gen8_gt_irq_postinstall(dev_priv);

4103
	spin_lock_irq(&dev_priv->irq_lock);
4104 4105
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
4106 4107
	spin_unlock_irq(&dev_priv->irq_lock);

4108
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
4109 4110 4111 4112 4113
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

4114
static void i8xx_irq_reset(struct drm_device *dev)
L
Linus Torvalds 已提交
4115
{
4116
	struct drm_i915_private *dev_priv = to_i915(dev);
4117

4118 4119
	i9xx_pipestat_irq_reset(dev_priv);

4120
	GEN2_IRQ_RESET();
C
Chris Wilson 已提交
4121 4122 4123 4124
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
4125
	struct drm_i915_private *dev_priv = to_i915(dev);
4126
	u16 enable_mask;
C
Chris Wilson 已提交
4127

4128 4129
	I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE |
			    I915_ERROR_MEMORY_REFRESH));
C
Chris Wilson 已提交
4130 4131 4132 4133

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4134 4135
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_MASTER_ERROR_INTERRUPT);
C
Chris Wilson 已提交
4136

4137 4138 4139
	enable_mask =
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4140
		I915_MASTER_ERROR_INTERRUPT |
4141 4142 4143
		I915_USER_INTERRUPT;

	GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
C
Chris Wilson 已提交
4144

4145 4146
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4147
	spin_lock_irq(&dev_priv->irq_lock);
4148 4149
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4150
	spin_unlock_irq(&dev_priv->irq_lock);
4151

C
Chris Wilson 已提交
4152 4153 4154
	return 0;
}

4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229
static void i8xx_error_irq_ack(struct drm_i915_private *dev_priv,
			       u16 *eir, u16 *eir_stuck)
{
	u16 emr;

	*eir = I915_READ16(EIR);

	if (*eir)
		I915_WRITE16(EIR, *eir);

	*eir_stuck = I915_READ16(EIR);
	if (*eir_stuck == 0)
		return;

	/*
	 * Toggle all EMR bits to make sure we get an edge
	 * in the ISR master error bit if we don't clear
	 * all the EIR bits. Otherwise the edge triggered
	 * IIR on i965/g4x wouldn't notice that an interrupt
	 * is still pending. Also some EIR bits can't be
	 * cleared except by handling the underlying error
	 * (or by a GPU reset) so we mask any bit that
	 * remains set.
	 */
	emr = I915_READ16(EMR);
	I915_WRITE16(EMR, 0xffff);
	I915_WRITE16(EMR, emr | *eir_stuck);
}

static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
				   u16 eir, u16 eir_stuck)
{
	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);

	if (eir_stuck)
		DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck);
}

static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
			       u32 *eir, u32 *eir_stuck)
{
	u32 emr;

	*eir = I915_READ(EIR);

	I915_WRITE(EIR, *eir);

	*eir_stuck = I915_READ(EIR);
	if (*eir_stuck == 0)
		return;

	/*
	 * Toggle all EMR bits to make sure we get an edge
	 * in the ISR master error bit if we don't clear
	 * all the EIR bits. Otherwise the edge triggered
	 * IIR on i965/g4x wouldn't notice that an interrupt
	 * is still pending. Also some EIR bits can't be
	 * cleared except by handling the underlying error
	 * (or by a GPU reset) so we mask any bit that
	 * remains set.
	 */
	emr = I915_READ(EMR);
	I915_WRITE(EMR, 0xffffffff);
	I915_WRITE(EMR, emr | *eir_stuck);
}

static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
				   u32 eir, u32 eir_stuck)
{
	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);

	if (eir_stuck)
		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck);
}

4230
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
4231
{
4232
	struct drm_device *dev = arg;
4233
	struct drm_i915_private *dev_priv = to_i915(dev);
4234
	irqreturn_t ret = IRQ_NONE;
C
Chris Wilson 已提交
4235

4236 4237 4238
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4239 4240 4241
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4242
	do {
4243
		u32 pipe_stats[I915_MAX_PIPES] = {};
4244
		u16 eir = 0, eir_stuck = 0;
4245
		u16 iir;
4246

4247 4248 4249 4250 4251
		iir = I915_READ16(IIR);
		if (iir == 0)
			break;

		ret = IRQ_HANDLED;
C
Chris Wilson 已提交
4252

4253 4254 4255
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
C
Chris Wilson 已提交
4256

4257 4258 4259
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);

4260
		I915_WRITE16(IIR, iir);
C
Chris Wilson 已提交
4261 4262

		if (iir & I915_USER_INTERRUPT)
4263
			notify_ring(dev_priv->engine[RCS]);
C
Chris Wilson 已提交
4264

4265 4266
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
C
Chris Wilson 已提交
4267

4268 4269
		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
4270 4271

	enable_rpm_wakeref_asserts(dev_priv);
C
Chris Wilson 已提交
4272

4273
	return ret;
C
Chris Wilson 已提交
4274 4275
}

4276
static void i915_irq_reset(struct drm_device *dev)
4277
{
4278
	struct drm_i915_private *dev_priv = to_i915(dev);
4279

4280
	if (I915_HAS_HOTPLUG(dev_priv)) {
4281
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4282 4283 4284
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4285 4286
	i9xx_pipestat_irq_reset(dev_priv);

4287
	GEN3_IRQ_RESET();
4288 4289 4290 4291
}

static int i915_irq_postinstall(struct drm_device *dev)
{
4292
	struct drm_i915_private *dev_priv = to_i915(dev);
4293
	u32 enable_mask;
4294

4295 4296
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
			  I915_ERROR_MEMORY_REFRESH));
4297 4298 4299 4300 4301

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4302 4303
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_MASTER_ERROR_INTERRUPT);
4304 4305 4306 4307 4308

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4309
		I915_MASTER_ERROR_INTERRUPT |
4310 4311
		I915_USER_INTERRUPT;

4312
	if (I915_HAS_HOTPLUG(dev_priv)) {
4313 4314 4315 4316 4317 4318
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

4319
	GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
4320

4321 4322
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4323
	spin_lock_irq(&dev_priv->irq_lock);
4324 4325
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4326
	spin_unlock_irq(&dev_priv->irq_lock);
4327

4328 4329
	i915_enable_asle_pipestat(dev_priv);

4330 4331 4332
	return 0;
}

4333
static irqreturn_t i915_irq_handler(int irq, void *arg)
4334
{
4335
	struct drm_device *dev = arg;
4336
	struct drm_i915_private *dev_priv = to_i915(dev);
4337
	irqreturn_t ret = IRQ_NONE;
4338

4339 4340 4341
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4342 4343 4344
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4345
	do {
4346
		u32 pipe_stats[I915_MAX_PIPES] = {};
4347
		u32 eir = 0, eir_stuck = 0;
4348 4349
		u32 hotplug_status = 0;
		u32 iir;
4350

4351 4352 4353 4354 4355 4356 4357 4358 4359
		iir = I915_READ(IIR);
		if (iir == 0)
			break;

		ret = IRQ_HANDLED;

		if (I915_HAS_HOTPLUG(dev_priv) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4360

4361 4362 4363
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4364

4365 4366 4367
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);

4368
		I915_WRITE(IIR, iir);
4369 4370

		if (iir & I915_USER_INTERRUPT)
4371
			notify_ring(dev_priv->engine[RCS]);
4372

4373 4374
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4375

4376 4377 4378 4379 4380
		if (hotplug_status)
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);

		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
4381

4382 4383
	enable_rpm_wakeref_asserts(dev_priv);

4384 4385 4386
	return ret;
}

4387
static void i965_irq_reset(struct drm_device *dev)
4388
{
4389
	struct drm_i915_private *dev_priv = to_i915(dev);
4390

4391
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4392
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4393

4394 4395
	i9xx_pipestat_irq_reset(dev_priv);

4396
	GEN3_IRQ_RESET();
4397 4398 4399 4400
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4401
	struct drm_i915_private *dev_priv = to_i915(dev);
4402
	u32 enable_mask;
4403 4404
	u32 error_mask;

4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419
	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev_priv)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

4420
	/* Unmask the interrupts that we always want on. */
4421 4422 4423 4424 4425
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PORT_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4426
		  I915_MASTER_ERROR_INTERRUPT);
4427

4428 4429 4430 4431 4432
	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4433
		I915_MASTER_ERROR_INTERRUPT |
4434
		I915_USER_INTERRUPT;
4435

4436
	if (IS_G4X(dev_priv))
4437
		enable_mask |= I915_BSD_USER_INTERRUPT;
4438

4439 4440
	GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);

4441 4442
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4443
	spin_lock_irq(&dev_priv->irq_lock);
4444 4445 4446
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4447
	spin_unlock_irq(&dev_priv->irq_lock);
4448

4449
	i915_enable_asle_pipestat(dev_priv);
4450 4451 4452 4453

	return 0;
}

4454
static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
4455 4456 4457
{
	u32 hotplug_en;

4458
	lockdep_assert_held(&dev_priv->irq_lock);
4459

4460 4461
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
4462
	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4463 4464 4465 4466
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
4467
	if (IS_G4X(dev_priv))
4468 4469 4470 4471
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
4472
	i915_hotplug_interrupt_update_locked(dev_priv,
4473 4474 4475 4476
					     HOTPLUG_INT_EN_MASK |
					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
					     hotplug_en);
4477 4478
}

4479
static irqreturn_t i965_irq_handler(int irq, void *arg)
4480
{
4481
	struct drm_device *dev = arg;
4482
	struct drm_i915_private *dev_priv = to_i915(dev);
4483
	irqreturn_t ret = IRQ_NONE;
4484

4485 4486 4487
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4488 4489 4490
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4491
	do {
4492
		u32 pipe_stats[I915_MAX_PIPES] = {};
4493
		u32 eir = 0, eir_stuck = 0;
4494 4495
		u32 hotplug_status = 0;
		u32 iir;
4496

4497 4498
		iir = I915_READ(IIR);
		if (iir == 0)
4499 4500 4501 4502
			break;

		ret = IRQ_HANDLED;

4503 4504 4505 4506 4507 4508
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);

		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4509

4510 4511 4512
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);

4513
		I915_WRITE(IIR, iir);
4514 4515

		if (iir & I915_USER_INTERRUPT)
4516
			notify_ring(dev_priv->engine[RCS]);
4517

4518
		if (iir & I915_BSD_USER_INTERRUPT)
4519
			notify_ring(dev_priv->engine[VCS]);
4520

4521 4522
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4523

4524 4525 4526 4527 4528
		if (hotplug_status)
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);

		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
4529

4530 4531
	enable_rpm_wakeref_asserts(dev_priv);

4532 4533 4534
	return ret;
}

4535 4536 4537 4538 4539 4540 4541
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4542
void intel_irq_init(struct drm_i915_private *dev_priv)
4543
{
4544
	struct drm_device *dev = &dev_priv->drm;
4545
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4546
	int i;
4547

4548 4549
	intel_hpd_init_work(dev_priv);

4550
	INIT_WORK(&rps->work, gen6_pm_rps_work);
4551

4552
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4553 4554
	for (i = 0; i < MAX_L3_SLICES; ++i)
		dev_priv->l3_parity.remap_info[i] = NULL;
4555

4556
	if (HAS_GUC_SCHED(dev_priv))
4557 4558
		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;

4559
	/* Let's track the enabled rps events */
4560
	if (IS_VALLEYVIEW(dev_priv))
4561
		/* WaGsvRC0ResidencyMethod:vlv */
4562
		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
4563
	else
4564 4565 4566
		dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD |
					   GEN6_PM_RP_DOWN_THRESHOLD |
					   GEN6_PM_RP_DOWN_TIMEOUT);
4567

4568
	rps->pm_intrmsk_mbz = 0;
4569 4570

	/*
4571
	 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
4572 4573 4574 4575
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
	 */
4576
	if (INTEL_GEN(dev_priv) <= 7)
4577
		rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
4578

4579
	if (INTEL_GEN(dev_priv) >= 8)
4580
		rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
4581

4582
	if (IS_GEN(dev_priv, 2)) {
4583
		/* Gen2 doesn't have a hardware frame counter */
4584
		dev->max_vblank_count = 0;
4585
	} else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
4586
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4587
		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4588 4589 4590
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4591 4592
	}

4593 4594 4595 4596 4597
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4598
	if (!IS_GEN(dev_priv, 2))
4599 4600
		dev->vblank_disable_immediate = true;

4601 4602 4603 4604 4605 4606 4607 4608 4609 4610
	/* Most platforms treat the display irq block as an always-on
	 * power domain. vlv/chv can disable it at runtime and need
	 * special care to avoid writing any of the display block registers
	 * outside of the power domain. We defer setting up the display irqs
	 * in this case to the runtime pm.
	 */
	dev_priv->display_irqs_enabled = true;
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		dev_priv->display_irqs_enabled = false;

L
Lyude 已提交
4611
	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4612 4613 4614 4615 4616 4617 4618
	/* If we have MST support, we want to avoid doing short HPD IRQ storm
	 * detection, as short HPD storms will occur as a natural part of
	 * sideband messaging with MST.
	 * On older platforms however, IRQ storms can occur with both long and
	 * short pulses, as seen on some G4x systems.
	 */
	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
L
Lyude 已提交
4619

4620
	dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
4621
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4622

4623
	if (IS_CHERRYVIEW(dev_priv)) {
4624
		dev->driver->irq_handler = cherryview_irq_handler;
4625
		dev->driver->irq_preinstall = cherryview_irq_reset;
4626
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
4627
		dev->driver->irq_uninstall = cherryview_irq_reset;
4628 4629
		dev->driver->enable_vblank = i965_enable_vblank;
		dev->driver->disable_vblank = i965_disable_vblank;
4630
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4631
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4632
		dev->driver->irq_handler = valleyview_irq_handler;
4633
		dev->driver->irq_preinstall = valleyview_irq_reset;
J
Jesse Barnes 已提交
4634
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
4635
		dev->driver->irq_uninstall = valleyview_irq_reset;
4636 4637
		dev->driver->enable_vblank = i965_enable_vblank;
		dev->driver->disable_vblank = i965_disable_vblank;
4638
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
M
Mika Kuoppala 已提交
4639 4640 4641 4642 4643 4644 4645
	} else if (INTEL_GEN(dev_priv) >= 11) {
		dev->driver->irq_handler = gen11_irq_handler;
		dev->driver->irq_preinstall = gen11_irq_reset;
		dev->driver->irq_postinstall = gen11_irq_postinstall;
		dev->driver->irq_uninstall = gen11_irq_reset;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4646
		dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
4647
	} else if (INTEL_GEN(dev_priv) >= 8) {
4648
		dev->driver->irq_handler = gen8_irq_handler;
4649
		dev->driver->irq_preinstall = gen8_irq_reset;
4650
		dev->driver->irq_postinstall = gen8_irq_postinstall;
4651
		dev->driver->irq_uninstall = gen8_irq_reset;
4652 4653
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4654
		if (IS_GEN9_LP(dev_priv))
4655
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4656 4657
		else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
			 HAS_PCH_CNP(dev_priv))
4658 4659
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
4660
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4661
	} else if (HAS_PCH_SPLIT(dev_priv)) {
4662
		dev->driver->irq_handler = ironlake_irq_handler;
4663
		dev->driver->irq_preinstall = ironlake_irq_reset;
4664
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4665
		dev->driver->irq_uninstall = ironlake_irq_reset;
4666 4667
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4668
		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4669
	} else {
4670
		if (IS_GEN(dev_priv, 2)) {
4671
			dev->driver->irq_preinstall = i8xx_irq_reset;
C
Chris Wilson 已提交
4672 4673
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
4674
			dev->driver->irq_uninstall = i8xx_irq_reset;
4675 4676
			dev->driver->enable_vblank = i8xx_enable_vblank;
			dev->driver->disable_vblank = i8xx_disable_vblank;
4677
		} else if (IS_GEN(dev_priv, 3)) {
4678
			dev->driver->irq_preinstall = i915_irq_reset;
4679
			dev->driver->irq_postinstall = i915_irq_postinstall;
4680
			dev->driver->irq_uninstall = i915_irq_reset;
4681
			dev->driver->irq_handler = i915_irq_handler;
4682 4683
			dev->driver->enable_vblank = i8xx_enable_vblank;
			dev->driver->disable_vblank = i8xx_disable_vblank;
C
Chris Wilson 已提交
4684
		} else {
4685
			dev->driver->irq_preinstall = i965_irq_reset;
4686
			dev->driver->irq_postinstall = i965_irq_postinstall;
4687
			dev->driver->irq_uninstall = i965_irq_reset;
4688
			dev->driver->irq_handler = i965_irq_handler;
4689 4690
			dev->driver->enable_vblank = i965_enable_vblank;
			dev->driver->disable_vblank = i965_disable_vblank;
C
Chris Wilson 已提交
4691
		}
4692 4693
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4694 4695
	}
}
4696

4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710
/**
 * intel_irq_fini - deinitializes IRQ support
 * @i915: i915 device instance
 *
 * This function deinitializes all the IRQ support.
 */
void intel_irq_fini(struct drm_i915_private *i915)
{
	int i;

	for (i = 0; i < MAX_L3_SLICES; ++i)
		kfree(i915->l3_parity.remap_info[i]);
}

4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4722 4723 4724 4725 4726 4727 4728
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
4729
	dev_priv->runtime_pm.irqs_enabled = true;
4730

4731
	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
4732 4733
}

4734 4735 4736 4737 4738 4739 4740
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4741 4742
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
4743
	drm_irq_uninstall(&dev_priv->drm);
4744
	intel_hpd_cancel_work(dev_priv);
4745
	dev_priv->runtime_pm.irqs_enabled = false;
4746 4747
}

4748 4749 4750 4751 4752 4753 4754
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4755
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4756
{
4757
	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
4758
	dev_priv->runtime_pm.irqs_enabled = false;
4759
	synchronize_irq(dev_priv->drm.irq);
4760 4761
}

4762 4763 4764 4765 4766 4767 4768
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4769
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4770
{
4771
	dev_priv->runtime_pm.irqs_enabled = true;
4772 4773
	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4774
}