intel_fbc.c 42.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29
/**
 * DOC: Frame Buffer Compression (FBC)
 *
 * FBC tries to save memory bandwidth (and so power consumption) by
 * compressing the amount of memory used by the display. It is total
 * transparent to user space and completely handled in the kernel.
30 31
 *
 * The benefits of FBC are mostly visible with solid backgrounds and
R
Rodrigo Vivi 已提交
32 33
 * variation-less patterns. It comes from keeping the memory footprint small
 * and having fewer memory pages opened and accessed for refreshing the display.
34
 *
R
Rodrigo Vivi 已提交
35 36 37 38
 * i915 is responsible to reserve stolen memory for FBC and configure its
 * offset on proper registers. The hardware takes care of all
 * compress/decompress. However there are many known cases where we have to
 * forcibly disable it to allow proper screen updates.
39 40
 */

41 42
#include <drm/drm_fourcc.h>

R
Rodrigo Vivi 已提交
43
#include "i915_drv.h"
44
#include "i915_trace.h"
45
#include "i915_vgpu.h"
46
#include "intel_de.h"
47
#include "intel_display_types.h"
48
#include "intel_fbc.h"
49
#include "intel_frontbuffer.h"
R
Rodrigo Vivi 已提交
50

51 52 53 54 55
/*
 * For SKL+, the plane source size used by the hardware is based on the value we
 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
 * we wrote to PIPESRC.
 */
56
static void intel_fbc_get_plane_source_size(const struct intel_fbc_state_cache *cache,
57 58 59
					    int *width, int *height)
{
	if (width)
60
		*width = cache->plane.src_w;
61
	if (height)
62
		*height = cache->plane.src_h;
63 64
}

65
static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
66
					const struct intel_fbc_state_cache *cache)
67 68 69
{
	int lines;

70
	intel_fbc_get_plane_source_size(cache, NULL, &lines);
71
	if (DISPLAY_VER(dev_priv) == 7)
72
		lines = min(lines, 2048);
73
	else if (DISPLAY_VER(dev_priv) >= 8)
74
		lines = min(lines, 2560);
75 76

	/* Hardware needs the full buffer stride, not just the active area. */
77
	return lines * cache->fb.stride;
78 79
}

80
static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
81 82 83 84
{
	u32 fbc_ctl;

	/* Disable compression */
85
	fbc_ctl = intel_de_read(dev_priv, FBC_CONTROL);
86 87 88 89
	if ((fbc_ctl & FBC_CTL_EN) == 0)
		return;

	fbc_ctl &= ~FBC_CTL_EN;
90
	intel_de_write(dev_priv, FBC_CONTROL, fbc_ctl);
91 92

	/* Wait for compressing bit to clear */
93 94
	if (intel_de_wait_for_clear(dev_priv, FBC_STATUS,
				    FBC_STAT_COMPRESSING, 10)) {
95
		drm_dbg_kms(&dev_priv->drm, "FBC idle timed out\n");
96 97 98 99
		return;
	}
}

100
static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
101
{
102
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
103 104 105 106
	int cfb_pitch;
	int i;
	u32 fbc_ctl;

107
	/* Note: fbc.threshold == 1 for i8xx */
108 109 110
	cfb_pitch = params->cfb_size / FBC_LL_SIZE;
	if (params->fb.stride < cfb_pitch)
		cfb_pitch = params->fb.stride;
111 112

	/* FBC_CTL wants 32B or 64B units */
113
	if (DISPLAY_VER(dev_priv) == 2)
114 115 116 117 118 119
		cfb_pitch = (cfb_pitch / 32) - 1;
	else
		cfb_pitch = (cfb_pitch / 64) - 1;

	/* Clear old tags */
	for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
120
		intel_de_write(dev_priv, FBC_TAG(i), 0);
121

122
	if (DISPLAY_VER(dev_priv) == 4) {
123 124 125
		u32 fbc_ctl2;

		/* Set it up... */
126
		fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM;
127
		fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.i9xx_plane);
128 129
		if (params->fence_id >= 0)
			fbc_ctl2 |= FBC_CTL_CPU_FENCE;
130 131
		intel_de_write(dev_priv, FBC_CONTROL2, fbc_ctl2);
		intel_de_write(dev_priv, FBC_FENCE_OFF,
132
			       params->fence_y_offset);
133 134 135
	}

	/* enable it... */
136
	fbc_ctl = FBC_CTL_INTERVAL(params->interval);
137
	fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
138
	if (IS_I945GM(dev_priv))
139
		fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
140
	fbc_ctl |= FBC_CTL_STRIDE(cfb_pitch & 0xff);
141
	if (params->fence_id >= 0)
142
		fbc_ctl |= FBC_CTL_FENCENO(params->fence_id);
143
	intel_de_write(dev_priv, FBC_CONTROL, fbc_ctl);
144 145
}

146
static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
147
{
148
	return intel_de_read(dev_priv, FBC_CONTROL) & FBC_CTL_EN;
149 150
}

151
static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
152
{
153
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
154 155
	u32 dpfc_ctl;

156
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane) | DPFC_SR_EN;
157
	if (params->fb.format->cpp[0] == 2)
158 159 160 161
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
	else
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;

162 163
	if (params->fence_id >= 0) {
		dpfc_ctl |= DPFC_CTL_FENCE_EN | params->fence_id;
164
		intel_de_write(dev_priv, DPFC_FENCE_YOFF,
165
			       params->fence_y_offset);
166
	} else {
167
		intel_de_write(dev_priv, DPFC_FENCE_YOFF, 0);
168
	}
169 170

	/* enable it... */
171
	intel_de_write(dev_priv, DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
172 173
}

174
static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
175 176 177 178
{
	u32 dpfc_ctl;

	/* Disable compression */
179
	dpfc_ctl = intel_de_read(dev_priv, DPFC_CONTROL);
180 181
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
182
		intel_de_write(dev_priv, DPFC_CONTROL, dpfc_ctl);
183 184 185
	}
}

186
static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
187
{
188
	return intel_de_read(dev_priv, DPFC_CONTROL) & DPFC_CTL_EN;
189 190
}

191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
static void i8xx_fbc_recompress(struct drm_i915_private *dev_priv)
{
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
	enum i9xx_plane_id i9xx_plane = params->crtc.i9xx_plane;

	spin_lock_irq(&dev_priv->uncore.lock);
	intel_de_write_fw(dev_priv, DSPADDR(i9xx_plane),
			  intel_de_read_fw(dev_priv, DSPADDR(i9xx_plane)));
	spin_unlock_irq(&dev_priv->uncore.lock);
}

static void i965_fbc_recompress(struct drm_i915_private *dev_priv)
{
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
	enum i9xx_plane_id i9xx_plane = params->crtc.i9xx_plane;

	spin_lock_irq(&dev_priv->uncore.lock);
	intel_de_write_fw(dev_priv, DSPSURF(i9xx_plane),
			  intel_de_read_fw(dev_priv, DSPSURF(i9xx_plane)));
	spin_unlock_irq(&dev_priv->uncore.lock);
}

213
/* This function forces a CFB recompression through the nuke operation. */
214
static void snb_fbc_recompress(struct drm_i915_private *dev_priv)
215
{
216 217 218 219
	struct intel_fbc *fbc = &dev_priv->fbc;

	trace_intel_fbc_nuke(fbc->crtc);

220 221
	intel_de_write(dev_priv, MSG_FBC_REND_STATE, FBC_REND_NUKE);
	intel_de_posting_read(dev_priv, MSG_FBC_REND_STATE);
222 223
}

224 225
static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
{
226
	if (DISPLAY_VER(dev_priv) >= 6)
227
		snb_fbc_recompress(dev_priv);
228
	else if (DISPLAY_VER(dev_priv) >= 4)
229 230 231 232 233
		i965_fbc_recompress(dev_priv);
	else
		i8xx_fbc_recompress(dev_priv);
}

234
static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
235
{
236
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
237
	u32 dpfc_ctl;
238
	int threshold = dev_priv->fbc.threshold;
239

240
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane);
241
	if (params->fb.format->cpp[0] == 2)
242
		threshold++;
243

244
	switch (threshold) {
245 246 247 248 249 250 251 252 253 254 255
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}
256

257
	if (params->fence_id >= 0) {
258
		dpfc_ctl |= DPFC_CTL_FENCE_EN;
259
		if (IS_IRONLAKE(dev_priv))
260
			dpfc_ctl |= params->fence_id;
261
		if (IS_SANDYBRIDGE(dev_priv)) {
262 263 264
			intel_de_write(dev_priv, SNB_DPFC_CTL_SA,
				       SNB_CPU_FENCE_ENABLE | params->fence_id);
			intel_de_write(dev_priv, DPFC_CPU_FENCE_OFFSET,
265
				       params->fence_y_offset);
266 267
		}
	} else {
268
		if (IS_SANDYBRIDGE(dev_priv)) {
269 270
			intel_de_write(dev_priv, SNB_DPFC_CTL_SA, 0);
			intel_de_write(dev_priv, DPFC_CPU_FENCE_OFFSET, 0);
271 272
		}
	}
273

274
	intel_de_write(dev_priv, ILK_DPFC_FENCE_YOFF,
275
		       params->fence_y_offset);
276
	/* enable it... */
277
	intel_de_write(dev_priv, ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
278

279
	intel_fbc_recompress(dev_priv);
280 281
}

282
static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
283 284 285 286
{
	u32 dpfc_ctl;

	/* Disable compression */
287
	dpfc_ctl = intel_de_read(dev_priv, ILK_DPFC_CONTROL);
288 289
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
290
		intel_de_write(dev_priv, ILK_DPFC_CONTROL, dpfc_ctl);
291 292 293
	}
}

294
static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
295
{
296
	return intel_de_read(dev_priv, ILK_DPFC_CONTROL) & DPFC_CTL_EN;
297 298
}

299
static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
300
{
301
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
302
	u32 dpfc_ctl;
303
	int threshold = dev_priv->fbc.threshold;
304

305
	/* Display WA #0529: skl, kbl, bxt. */
306
	if (DISPLAY_VER(dev_priv) == 9) {
307
		u32 val = intel_de_read(dev_priv, CHICKEN_MISC_4);
308 309 310

		val &= ~(FBC_STRIDE_OVERRIDE | FBC_STRIDE_MASK);

311
		if (params->gen9_wa_cfb_stride)
312 313
			val |= FBC_STRIDE_OVERRIDE | params->gen9_wa_cfb_stride;

314
		intel_de_write(dev_priv, CHICKEN_MISC_4, val);
315 316
	}

317
	dpfc_ctl = 0;
318
	if (IS_IVYBRIDGE(dev_priv))
319
		dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.i9xx_plane);
320

321
	if (params->fb.format->cpp[0] == 2)
322
		threshold++;
323

324
	switch (threshold) {
325 326 327 328 329 330 331 332 333 334 335 336
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}

337
	if (params->fence_id >= 0) {
338
		dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
339 340 341
		intel_de_write(dev_priv, SNB_DPFC_CTL_SA,
			       SNB_CPU_FENCE_ENABLE | params->fence_id);
		intel_de_write(dev_priv, DPFC_CPU_FENCE_OFFSET,
342
			       params->fence_y_offset);
343
	} else if (dev_priv->ggtt.num_fences) {
344 345
		intel_de_write(dev_priv, SNB_DPFC_CTL_SA, 0);
		intel_de_write(dev_priv, DPFC_CPU_FENCE_OFFSET, 0);
346
	}
347 348 349 350

	if (dev_priv->fbc.false_color)
		dpfc_ctl |= FBC_CTL_FALSE_COLOR;

351
	intel_de_write(dev_priv, ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
352

353
	intel_fbc_recompress(dev_priv);
354 355
}

356 357
static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
{
358
	if (DISPLAY_VER(dev_priv) >= 5)
359 360 361 362 363 364 365 366 367
		return ilk_fbc_is_active(dev_priv);
	else if (IS_GM45(dev_priv))
		return g4x_fbc_is_active(dev_priv);
	else
		return i8xx_fbc_is_active(dev_priv);
}

static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
{
368 369
	struct intel_fbc *fbc = &dev_priv->fbc;

370 371
	trace_intel_fbc_activate(fbc->crtc);

372
	fbc->active = true;
373
	fbc->activated = true;
374

375
	if (DISPLAY_VER(dev_priv) >= 7)
376
		gen7_fbc_activate(dev_priv);
377
	else if (DISPLAY_VER(dev_priv) >= 5)
378 379 380 381 382 383 384 385 386
		ilk_fbc_activate(dev_priv);
	else if (IS_GM45(dev_priv))
		g4x_fbc_activate(dev_priv);
	else
		i8xx_fbc_activate(dev_priv);
}

static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
{
387 388
	struct intel_fbc *fbc = &dev_priv->fbc;

389 390
	trace_intel_fbc_deactivate(fbc->crtc);

391 392
	fbc->active = false;

393
	if (DISPLAY_VER(dev_priv) >= 5)
394 395 396 397 398 399 400
		ilk_fbc_deactivate(dev_priv);
	else if (IS_GM45(dev_priv))
		g4x_fbc_deactivate(dev_priv);
	else
		i8xx_fbc_deactivate(dev_priv);
}

R
Rodrigo Vivi 已提交
401
/**
402
 * intel_fbc_is_active - Is FBC active?
403
 * @dev_priv: i915 device instance
R
Rodrigo Vivi 已提交
404 405
 *
 * This function is used to verify the current state of FBC.
D
Daniel Vetter 已提交
406
 *
R
Rodrigo Vivi 已提交
407
 * FIXME: This should be tracked in the plane config eventually
D
Daniel Vetter 已提交
408
 * instead of queried at runtime for most callers.
R
Rodrigo Vivi 已提交
409
 */
410
bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
411
{
412
	return dev_priv->fbc.active;
413 414
}

415 416
static void intel_fbc_deactivate(struct drm_i915_private *dev_priv,
				 const char *reason)
P
Paulo Zanoni 已提交
417
{
418 419
	struct intel_fbc *fbc = &dev_priv->fbc;

420
	drm_WARN_ON(&dev_priv->drm, !mutex_is_locked(&fbc->lock));
P
Paulo Zanoni 已提交
421

422
	if (fbc->active)
423
		intel_fbc_hw_deactivate(dev_priv);
424 425

	fbc->no_fbc_reason = reason;
426 427
}

428 429
static u64 intel_fbc_cfb_base_max(struct drm_i915_private *i915)
{
430
	if (DISPLAY_VER(i915) >= 5 || IS_G4X(i915))
431 432 433 434 435
		return BIT_ULL(28);
	else
		return BIT_ULL(32);
}

436
static int find_compression_threshold(struct drm_i915_private *dev_priv,
437
				      struct drm_mm_node *node,
438 439
				      unsigned int size,
				      unsigned int fb_cpp)
440 441 442
{
	int compression_threshold = 1;
	int ret;
443 444 445 446 447 448
	u64 end;

	/* The FBC hardware for BDW/SKL doesn't have access to the stolen
	 * reserved range size, so it always assumes the maximum (8mb) is used.
	 * If we enable FBC using a CFB on that memory range we'll get FIFO
	 * underruns, even if that range is not reserved by the BIOS. */
449
	if (IS_BROADWELL(dev_priv) || (DISPLAY_VER(dev_priv) == 9 &&
450
				       !IS_BROXTON(dev_priv)))
451
		end = resource_size(&dev_priv->dsm) - 8 * 1024 * 1024;
452
	else
453
		end = U64_MAX;
454

455 456
	end = min(end, intel_fbc_cfb_base_max(dev_priv));

457 458 459 460 461 462 463 464
	/* HACK: This code depends on what we will do in *_enable_fbc. If that
	 * code changes, this code needs to change as well.
	 *
	 * The enable_fbc code will attempt to use one of our 2 compression
	 * thresholds, therefore, in that case, we only have 1 resort.
	 */

	/* Try to over-allocate to reduce reallocations and fragmentation. */
465 466
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
						   4096, 0, end);
467 468 469 470 471 472 473 474 475
	if (ret == 0)
		return compression_threshold;

again:
	/* HW's ability to limit the CFB is 1:4 */
	if (compression_threshold > 4 ||
	    (fb_cpp == 2 && compression_threshold == 2))
		return 0;

476 477
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
						   4096, 0, end);
478
	if (ret && DISPLAY_VER(dev_priv) <= 4) {
479 480 481 482 483 484 485 486 487
		return 0;
	} else if (ret) {
		compression_threshold <<= 1;
		goto again;
	} else {
		return compression_threshold;
	}
}

488 489
static int intel_fbc_alloc_cfb(struct drm_i915_private *dev_priv,
			       unsigned int size, unsigned int fb_cpp)
490
{
491
	struct intel_fbc *fbc = &dev_priv->fbc;
492
	struct drm_mm_node *compressed_llb;
493
	int ret;
494

495 496
	drm_WARN_ON(&dev_priv->drm,
		    drm_mm_node_allocated(&fbc->compressed_fb));
497

498
	ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
499 500 501 502
					 size, fb_cpp);
	if (!ret)
		goto err_llb;
	else if (ret > 1) {
503 504
		drm_info_once(&dev_priv->drm,
			      "Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");
505 506
	}

507
	fbc->threshold = ret;
508

509
	if (DISPLAY_VER(dev_priv) >= 5)
510 511
		intel_de_write(dev_priv, ILK_DPFC_CB_BASE,
			       fbc->compressed_fb.start);
512
	else if (IS_GM45(dev_priv)) {
513 514
		intel_de_write(dev_priv, DPFC_CB_BASE,
			       fbc->compressed_fb.start);
515 516 517 518 519 520 521 522 523 524
	} else {
		compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
		if (!compressed_llb)
			goto err_fb;

		ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
						  4096, 4096);
		if (ret)
			goto err_fb;

525
		fbc->compressed_llb = compressed_llb;
526

527 528 529 530 531 532
		GEM_BUG_ON(range_overflows_end_t(u64, dev_priv->dsm.start,
						 fbc->compressed_fb.start,
						 U32_MAX));
		GEM_BUG_ON(range_overflows_end_t(u64, dev_priv->dsm.start,
						 fbc->compressed_llb->start,
						 U32_MAX));
533 534 535 536
		intel_de_write(dev_priv, FBC_CFB_BASE,
			       dev_priv->dsm.start + fbc->compressed_fb.start);
		intel_de_write(dev_priv, FBC_LL_BASE,
			       dev_priv->dsm.start + compressed_llb->start);
537 538
	}

539 540 541
	drm_dbg_kms(&dev_priv->drm,
		    "reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
		    fbc->compressed_fb.size, fbc->threshold);
542 543 544 545 546

	return 0;

err_fb:
	kfree(compressed_llb);
547
	i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
548
err_llb:
549
	if (drm_mm_initialized(&dev_priv->mm.stolen))
550
		drm_info_once(&dev_priv->drm, "not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
551 552 553
	return -ENOSPC;
}

554
static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
555
{
556 557
	struct intel_fbc *fbc = &dev_priv->fbc;

558 559 560
	if (WARN_ON(intel_fbc_hw_is_active(dev_priv)))
		return;

561 562
	if (!drm_mm_node_allocated(&fbc->compressed_fb))
		return;
563 564 565 566

	if (fbc->compressed_llb) {
		i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
		kfree(fbc->compressed_llb);
567
	}
568 569

	i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
570 571
}

572
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
573
{
574 575
	struct intel_fbc *fbc = &dev_priv->fbc;

576
	if (!HAS_FBC(dev_priv))
577 578
		return;

579
	mutex_lock(&fbc->lock);
580
	__intel_fbc_cleanup_cfb(dev_priv);
581
	mutex_unlock(&fbc->lock);
P
Paulo Zanoni 已提交
582 583
}

584
static bool stride_is_valid(struct drm_i915_private *dev_priv,
585
			    u64 modifier, unsigned int stride)
586
{
587
	/* This should have been caught earlier. */
588
	if (drm_WARN_ON_ONCE(&dev_priv->drm, (stride & (64 - 1)) != 0))
589
		return false;
590 591

	/* Below are the additional FBC restrictions. */
592 593
	if (stride < 512)
		return false;
594

595
	if (DISPLAY_VER(dev_priv) == 2 || DISPLAY_VER(dev_priv) == 3)
596 597
		return stride == 4096 || stride == 8192;

598
	if (DISPLAY_VER(dev_priv) == 4 && !IS_G4X(dev_priv) && stride < 2048)
599 600
		return false;

601
	/* Display WA #1105: skl,bxt,kbl,cfl,glk */
602
	if ((DISPLAY_VER(dev_priv) == 9 || IS_GEMINILAKE(dev_priv)) &&
603 604 605
	    modifier == DRM_FORMAT_MOD_LINEAR && stride & 511)
		return false;

606 607 608 609 610 611
	if (stride > 16384)
		return false;

	return true;
}

612
static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
613
				  u32 pixel_format)
614
{
615
	switch (pixel_format) {
616 617 618 619 620 621
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_XBGR8888:
		return true;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_RGB565:
		/* 16bpp not supported on gen2 */
622
		if (DISPLAY_VER(dev_priv) == 2)
623 624 625 626 627 628 629 630 631 632
			return false;
		/* WaFbcOnly1to1Ratio:ctg */
		if (IS_G4X(dev_priv))
			return false;
		return true;
	default:
		return false;
	}
}

633 634 635
static bool rotation_is_valid(struct drm_i915_private *dev_priv,
			      u32 pixel_format, unsigned int rotation)
{
636
	if (DISPLAY_VER(dev_priv) >= 9 && pixel_format == DRM_FORMAT_RGB565 &&
637 638
	    drm_rotation_90_or_270(rotation))
		return false;
639
	else if (DISPLAY_VER(dev_priv) <= 4 && !IS_G4X(dev_priv) &&
640 641 642 643 644 645
		 rotation != DRM_MODE_ROTATE_0)
		return false;

	return true;
}

646 647 648
/*
 * For some reason, the hardware tracking starts looking at whatever we
 * programmed as the display plane base address register. It does not look at
649 650
 * the X and Y offset registers. That's why we include the src x/y offsets
 * instead of just looking at the plane size.
651 652
 */
static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
653
{
654
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
655
	struct intel_fbc *fbc = &dev_priv->fbc;
656
	unsigned int effective_w, effective_h, max_w, max_h;
657

658
	if (DISPLAY_VER(dev_priv) >= 10) {
659 660
		max_w = 5120;
		max_h = 4096;
661
	} else if (DISPLAY_VER(dev_priv) >= 8 || IS_HASWELL(dev_priv)) {
662 663
		max_w = 4096;
		max_h = 4096;
664
	} else if (IS_G4X(dev_priv) || DISPLAY_VER(dev_priv) >= 5) {
665 666 667 668 669 670 671
		max_w = 4096;
		max_h = 2048;
	} else {
		max_w = 2048;
		max_h = 1536;
	}

672 673
	intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
					&effective_h);
674 675
	effective_w += fbc->state_cache.plane.adjusted_x;
	effective_h += fbc->state_cache.plane.adjusted_y;
676 677

	return effective_w <= max_w && effective_h <= max_h;
678 679
}

680
static bool tiling_is_valid(struct drm_i915_private *dev_priv,
681
			    u64 modifier)
682 683 684
{
	switch (modifier) {
	case DRM_FORMAT_MOD_LINEAR:
685
		if (DISPLAY_VER(dev_priv) >= 9)
686 687 688 689 690 691 692 693 694 695
			return true;
		return false;
	case I915_FORMAT_MOD_X_TILED:
	case I915_FORMAT_MOD_Y_TILED:
		return true;
	default:
		return false;
	}
}

696
static void intel_fbc_update_state_cache(struct intel_crtc *crtc,
697 698
					 const struct intel_crtc_state *crtc_state,
					 const struct intel_plane_state *plane_state)
699
{
700
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
701
	struct intel_fbc *fbc = &dev_priv->fbc;
702
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
703
	struct drm_framebuffer *fb = plane_state->hw.fb;
704

705 706 707
	cache->plane.visible = plane_state->uapi.visible;
	if (!cache->plane.visible)
		return;
708

709
	cache->crtc.mode_flags = crtc_state->hw.adjusted_mode.flags;
710
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
711
		cache->crtc.hsw_bdw_pixel_rate = crtc_state->pixel_rate;
712

713
	cache->plane.rotation = plane_state->hw.rotation;
714 715 716 717 718
	/*
	 * Src coordinates are already rotated by 270 degrees for
	 * the 90/270 degree plane rotation cases (to match the
	 * GTT mapping), hence no need to account for rotation here.
	 */
719 720
	cache->plane.src_w = drm_rect_width(&plane_state->uapi.src) >> 16;
	cache->plane.src_h = drm_rect_height(&plane_state->uapi.src) >> 16;
721 722
	cache->plane.adjusted_x = plane_state->view.color_plane[0].x;
	cache->plane.adjusted_y = plane_state->view.color_plane[0].y;
723

724
	cache->plane.pixel_blend_mode = plane_state->hw.pixel_blend_mode;
725

726
	cache->fb.format = fb->format;
727
	cache->fb.modifier = fb->modifier;
728

729
	/* FIXME is this correct? */
730
	cache->fb.stride = plane_state->view.color_plane[0].stride;
731 732 733
	if (drm_rotation_90_or_270(plane_state->hw.rotation))
		cache->fb.stride *= fb->format->cpp[0];

734 735
	/* FBC1 compression interval: arbitrary choice of 1 second */
	cache->interval = drm_mode_vrefresh(&crtc_state->hw.adjusted_mode);
736

737 738
	cache->fence_y_offset = intel_plane_fence_y_offset(plane_state);

739 740
	drm_WARN_ON(&dev_priv->drm, plane_state->flags & PLANE_HAS_FENCE &&
		    !plane_state->vma->fence);
741 742 743 744 745 746

	if (plane_state->flags & PLANE_HAS_FENCE &&
	    plane_state->vma->fence)
		cache->fence_id = plane_state->vma->fence->id;
	else
		cache->fence_id = -1;
747 748

	cache->psr2_active = crtc_state->has_psr2;
749 750
}

751 752 753 754 755 756 757 758
static bool intel_fbc_cfb_size_changed(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;

	return intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
		fbc->compressed_fb.size * fbc->threshold;
}

759 760 761 762 763
static u16 intel_fbc_gen9_wa_cfb_stride(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;

764
	if ((DISPLAY_VER(dev_priv) == 9) &&
765 766 767 768 769 770 771 772 773 774 775 776 777
	    cache->fb.modifier != I915_FORMAT_MOD_X_TILED)
		return DIV_ROUND_UP(cache->plane.src_w, 32 * fbc->threshold) * 8;
	else
		return 0;
}

static bool intel_fbc_gen9_wa_cfb_stride_changed(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;

	return fbc->params.gen9_wa_cfb_stride != intel_fbc_gen9_wa_cfb_stride(dev_priv);
}

778 779 780 781 782 783 784 785 786
static bool intel_fbc_can_enable(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;

	if (intel_vgpu_active(dev_priv)) {
		fbc->no_fbc_reason = "VGPU is active";
		return false;
	}

787
	if (!dev_priv->params.enable_fbc) {
788 789 790 791 792 793 794 795 796 797 798 799
		fbc->no_fbc_reason = "disabled per module param or by default";
		return false;
	}

	if (fbc->underrun_detected) {
		fbc->no_fbc_reason = "underrun detected";
		return false;
	}

	return true;
}

800 801
static bool intel_fbc_can_activate(struct intel_crtc *crtc)
{
802
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
803 804 805
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;

806 807 808
	if (!intel_fbc_can_enable(dev_priv))
		return false;

809 810 811 812 813
	if (!cache->plane.visible) {
		fbc->no_fbc_reason = "primary plane not visible";
		return false;
	}

814 815 816 817 818 819 820 821
	/* We don't need to use a state cache here since this information is
	 * global for all CRTC.
	 */
	if (fbc->underrun_detected) {
		fbc->no_fbc_reason = "underrun detected";
		return false;
	}

822
	if (cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) {
823
		fbc->no_fbc_reason = "incompatible mode";
824
		return false;
825 826
	}

827
	if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
828
		fbc->no_fbc_reason = "mode too large for compression";
829
		return false;
830
	}
831

832 833 834 835 836 837
	/* The use of a CPU fence is one of two ways to detect writes by the
	 * CPU to the scanout and trigger updates to the FBC.
	 *
	 * The other method is by software tracking (see
	 * intel_fbc_invalidate/flush()), it will manually notify FBC and nuke
	 * the current compressed buffer and recompress it.
838 839
	 *
	 * Note that is possible for a tiled surface to be unmappable (and
840
	 * so have no fence associated with it) due to aperture constraints
841
	 * at the time of pinning.
842 843 844 845
	 *
	 * FIXME with 90/270 degree rotation we should use the fence on
	 * the normal GTT view (the rotated view doesn't even have a
	 * fence). Would need changes to the FBC fence Y offset as well.
846
	 * For now this will effectively disable FBC with 90/270 degree
847
	 * rotation.
848
	 */
849
	if (DISPLAY_VER(dev_priv) < 9 && cache->fence_id < 0) {
850 851
		fbc->no_fbc_reason = "framebuffer not tiled or fenced";
		return false;
852
	}
853

854 855 856 857 858
	if (!pixel_format_is_valid(dev_priv, cache->fb.format->format)) {
		fbc->no_fbc_reason = "pixel format is invalid";
		return false;
	}

859 860
	if (!rotation_is_valid(dev_priv, cache->fb.format->format,
			       cache->plane.rotation)) {
861
		fbc->no_fbc_reason = "rotation unsupported";
862
		return false;
863 864
	}

865 866 867 868 869
	if (!tiling_is_valid(dev_priv, cache->fb.modifier)) {
		fbc->no_fbc_reason = "tiling unsupported";
		return false;
	}

870
	if (!stride_is_valid(dev_priv, cache->fb.modifier, cache->fb.stride)) {
871
		fbc->no_fbc_reason = "framebuffer stride not supported";
872
		return false;
873 874
	}

875 876 877 878 879 880
	if (cache->plane.pixel_blend_mode != DRM_MODE_BLEND_PIXEL_NONE &&
	    cache->fb.format->has_alpha) {
		fbc->no_fbc_reason = "per-pixel alpha blending is incompatible with FBC";
		return false;
	}

881 882
	/* WaFbcExceedCdClockThreshold:hsw,bdw */
	if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
883
	    cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk.hw.cdclk * 95 / 100) {
884
		fbc->no_fbc_reason = "pixel rate is too big";
885
		return false;
886 887
	}

888 889 890 891 892 893 894 895 896 897
	/* It is possible for the required CFB size change without a
	 * crtc->disable + crtc->enable since it is possible to change the
	 * stride without triggering a full modeset. Since we try to
	 * over-allocate the CFB, there's a chance we may keep FBC enabled even
	 * if this happens, but if we exceed the current CFB size we'll have to
	 * disable FBC. Notice that it would be possible to disable FBC, wait
	 * for a frame, free the stolen node, then try to reenable FBC in case
	 * we didn't get any invalidate/deactivate calls, but this would require
	 * a lot of tracking just for a specific case. If we conclude it's an
	 * important case, we can implement it later. */
898
	if (intel_fbc_cfb_size_changed(dev_priv)) {
899
		fbc->no_fbc_reason = "CFB requirements changed";
900 901 902
		return false;
	}

903 904 905 906 907
	/*
	 * Work around a problem on GEN9+ HW, where enabling FBC on a plane
	 * having a Y offset that isn't divisible by 4 causes FIFO underrun
	 * and screen flicker.
	 */
908
	if (DISPLAY_VER(dev_priv) >= 9 &&
909 910 911 912 913
	    (fbc->state_cache.plane.adjusted_y & 3)) {
		fbc->no_fbc_reason = "plane Y offset is misaligned";
		return false;
	}

914
	/* Wa_22010751166: icl, ehl, tgl, dg1, rkl */
915
	if (DISPLAY_VER(dev_priv) >= 11 &&
916 917 918 919 920
	    (cache->plane.src_h + cache->plane.adjusted_y) % 4) {
		fbc->no_fbc_reason = "plane height + offset is non-modulo of 4";
		return false;
	}

921 922 923 924 925 926 927 928 929 930
	/*
	 * Tigerlake is not supporting FBC with PSR2.
	 * Recommendation is to keep this combination disabled
	 * Bspec: 50422 HSD: 14010260002
	 */
	if (fbc->state_cache.psr2_active && IS_TIGERLAKE(dev_priv)) {
		fbc->no_fbc_reason = "not supported with PSR2";
		return false;
	}

931 932 933
	return true;
}

934 935 936
static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
				     struct intel_fbc_reg_params *params)
{
937
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
938 939
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
940 941 942 943 944 945

	/* Since all our fields are integer types, use memset here so the
	 * comparison function can rely on memcmp because the padding will be
	 * zero. */
	memset(params, 0, sizeof(*params));

946
	params->fence_id = cache->fence_id;
947
	params->fence_y_offset = cache->fence_y_offset;
948

949 950
	params->interval = cache->interval;

951
	params->crtc.pipe = crtc->pipe;
V
Ville Syrjälä 已提交
952
	params->crtc.i9xx_plane = to_intel_plane(crtc->base.primary)->i9xx_plane;
953

954
	params->fb.format = cache->fb.format;
955
	params->fb.modifier = cache->fb.modifier;
956
	params->fb.stride = cache->fb.stride;
957

958
	params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
959

960
	params->gen9_wa_cfb_stride = cache->gen9_wa_cfb_stride;
961 962

	params->plane_visible = cache->plane.visible;
963 964
}

965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
static bool intel_fbc_can_flip_nuke(const struct intel_crtc_state *crtc_state)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	const struct intel_fbc *fbc = &dev_priv->fbc;
	const struct intel_fbc_state_cache *cache = &fbc->state_cache;
	const struct intel_fbc_reg_params *params = &fbc->params;

	if (drm_atomic_crtc_needs_modeset(&crtc_state->uapi))
		return false;

	if (!params->plane_visible)
		return false;

	if (!intel_fbc_can_activate(crtc))
		return false;

	if (params->fb.format != cache->fb.format)
		return false;

985 986 987
	if (params->fb.modifier != cache->fb.modifier)
		return false;

988 989 990 991 992 993 994 995 996 997 998 999
	if (params->fb.stride != cache->fb.stride)
		return false;

	if (params->cfb_size != intel_fbc_calculate_cfb_size(dev_priv, cache))
		return false;

	if (params->gen9_wa_cfb_stride != cache->gen9_wa_cfb_stride)
		return false;

	return true;
}

1000 1001
bool intel_fbc_pre_update(struct intel_atomic_state *state,
			  struct intel_crtc *crtc)
1002
{
1003 1004 1005 1006 1007
	struct intel_plane *plane = to_intel_plane(crtc->base.primary);
	const struct intel_crtc_state *crtc_state =
		intel_atomic_get_new_crtc_state(state, crtc);
	const struct intel_plane_state *plane_state =
		intel_atomic_get_new_plane_state(state, plane);
1008
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1009
	struct intel_fbc *fbc = &dev_priv->fbc;
1010
	const char *reason = "update pending";
1011
	bool need_vblank_wait = false;
1012

1013
	if (!plane->has_fbc || !plane_state)
1014 1015
		return need_vblank_wait;

1016
	mutex_lock(&fbc->lock);
1017

V
Ville Syrjälä 已提交
1018
	if (fbc->crtc != crtc)
1019
		goto unlock;
1020

1021
	intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
1022
	fbc->flip_pending = true;
1023

1024
	if (!intel_fbc_can_flip_nuke(crtc_state)) {
1025
		intel_fbc_deactivate(dev_priv, reason);
1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040

		/*
		 * Display WA #1198: glk+
		 * Need an extra vblank wait between FBC disable and most plane
		 * updates. Bspec says this is only needed for plane disable, but
		 * that is not true. Touching most plane registers will cause the
		 * corruption to appear. Also SKL/derivatives do not seem to be
		 * affected.
		 *
		 * TODO: could optimize this a bit by sampling the frame
		 * counter when we disable FBC (if it was already done earlier)
		 * and skipping the extra vblank wait before the plane update
		 * if at least one frame has already passed.
		 */
		if (fbc->activated &&
1041
		    DISPLAY_VER(dev_priv) >= 10)
1042 1043 1044
			need_vblank_wait = true;
		fbc->activated = false;
	}
1045 1046
unlock:
	mutex_unlock(&fbc->lock);
1047 1048

	return need_vblank_wait;
1049 1050
}

1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
/**
 * __intel_fbc_disable - disable FBC
 * @dev_priv: i915 device instance
 *
 * This is the low level function that actually disables FBC. Callers should
 * grab the FBC lock.
 */
static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_crtc *crtc = fbc->crtc;

1063 1064 1065
	drm_WARN_ON(&dev_priv->drm, !mutex_is_locked(&fbc->lock));
	drm_WARN_ON(&dev_priv->drm, !fbc->crtc);
	drm_WARN_ON(&dev_priv->drm, fbc->active);
1066

1067 1068
	drm_dbg_kms(&dev_priv->drm, "Disabling FBC on pipe %c\n",
		    pipe_name(crtc->pipe));
1069 1070 1071 1072 1073 1074

	__intel_fbc_cleanup_cfb(dev_priv);

	fbc->crtc = NULL;
}

1075
static void __intel_fbc_post_update(struct intel_crtc *crtc)
1076
{
1077
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1078 1079
	struct intel_fbc *fbc = &dev_priv->fbc;

1080
	drm_WARN_ON(&dev_priv->drm, !mutex_is_locked(&fbc->lock));
1081

V
Ville Syrjälä 已提交
1082
	if (fbc->crtc != crtc)
1083 1084
		return;

1085 1086
	fbc->flip_pending = false;

1087
	if (!dev_priv->params.enable_fbc) {
1088 1089 1090 1091 1092 1093
		intel_fbc_deactivate(dev_priv, "disabled at runtime per module param");
		__intel_fbc_disable(dev_priv);

		return;
	}

1094
	intel_fbc_get_reg_params(crtc, &fbc->params);
1095

1096
	if (!intel_fbc_can_activate(crtc))
1097 1098
		return;

1099
	if (!fbc->busy_bits)
1100
		intel_fbc_hw_activate(dev_priv);
1101
	else
1102
		intel_fbc_deactivate(dev_priv, "frontbuffer write");
P
Paulo Zanoni 已提交
1103 1104
}

1105 1106
void intel_fbc_post_update(struct intel_atomic_state *state,
			   struct intel_crtc *crtc)
P
Paulo Zanoni 已提交
1107
{
1108
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1109 1110 1111
	struct intel_plane *plane = to_intel_plane(crtc->base.primary);
	const struct intel_plane_state *plane_state =
		intel_atomic_get_new_plane_state(state, plane);
1112
	struct intel_fbc *fbc = &dev_priv->fbc;
1113

1114
	if (!plane->has_fbc || !plane_state)
1115 1116
		return;

1117
	mutex_lock(&fbc->lock);
1118
	__intel_fbc_post_update(crtc);
1119
	mutex_unlock(&fbc->lock);
1120 1121
}

1122 1123
static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
{
V
Ville Syrjälä 已提交
1124
	if (fbc->crtc)
1125 1126 1127 1128 1129
		return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
	else
		return fbc->possible_framebuffer_bits;
}

1130 1131 1132 1133
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin)
{
1134
	struct intel_fbc *fbc = &dev_priv->fbc;
1135

1136
	if (!HAS_FBC(dev_priv))
1137 1138
		return;

1139
	if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
1140 1141
		return;

1142
	mutex_lock(&fbc->lock);
P
Paulo Zanoni 已提交
1143

1144
	fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
1145

V
Ville Syrjälä 已提交
1146
	if (fbc->crtc && fbc->busy_bits)
1147
		intel_fbc_deactivate(dev_priv, "frontbuffer write");
P
Paulo Zanoni 已提交
1148

1149
	mutex_unlock(&fbc->lock);
1150 1151 1152
}

void intel_fbc_flush(struct drm_i915_private *dev_priv,
1153
		     unsigned int frontbuffer_bits, enum fb_op_origin origin)
1154
{
1155 1156
	struct intel_fbc *fbc = &dev_priv->fbc;

1157
	if (!HAS_FBC(dev_priv))
1158 1159
		return;

1160 1161 1162 1163 1164 1165 1166 1167
	/*
	 * GTT tracking does not nuke the entire cfb
	 * so don't clear busy_bits set for some other
	 * reason.
	 */
	if (origin == ORIGIN_GTT)
		return;

1168
	mutex_lock(&fbc->lock);
1169

1170
	fbc->busy_bits &= ~frontbuffer_bits;
1171

1172
	if (origin == ORIGIN_FLIP)
1173 1174
		goto out;

V
Ville Syrjälä 已提交
1175
	if (!fbc->busy_bits && fbc->crtc &&
1176
	    (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
1177
		if (fbc->active)
1178
			intel_fbc_recompress(dev_priv);
1179
		else if (!fbc->flip_pending)
1180
			__intel_fbc_post_update(fbc->crtc);
1181
	}
P
Paulo Zanoni 已提交
1182

1183
out:
1184
	mutex_unlock(&fbc->lock);
1185 1186
}

1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
/**
 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
 * @dev_priv: i915 device instance
 * @state: the atomic state structure
 *
 * This function looks at the proposed state for CRTCs and planes, then chooses
 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
 * true.
 *
 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
 */
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1200
			   struct intel_atomic_state *state)
1201 1202
{
	struct intel_fbc *fbc = &dev_priv->fbc;
1203 1204
	struct intel_plane *plane;
	struct intel_plane_state *plane_state;
1205
	bool crtc_chosen = false;
1206
	int i;
1207 1208 1209

	mutex_lock(&fbc->lock);

1210 1211
	/* Does this atomic commit involve the CRTC currently tied to FBC? */
	if (fbc->crtc &&
1212
	    !intel_atomic_get_new_crtc_state(state, fbc->crtc))
1213 1214
		goto out;

1215 1216 1217
	if (!intel_fbc_can_enable(dev_priv))
		goto out;

1218 1219 1220 1221
	/* Simply choose the first CRTC that is compatible and has a visible
	 * plane. We could go for fancier schemes such as checking the plane
	 * size, but this would just affect the few platforms that don't tie FBC
	 * to pipe or plane A. */
1222 1223
	for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
		struct intel_crtc_state *crtc_state;
1224
		struct intel_crtc *crtc = to_intel_crtc(plane_state->hw.crtc);
1225

1226
		if (!plane->has_fbc)
1227 1228
			continue;

1229
		if (!plane_state->uapi.visible)
1230 1231
			continue;

1232
		crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
1233

1234
		crtc_state->enable_fbc = true;
1235
		crtc_chosen = true;
1236
		break;
1237 1238
	}

1239 1240 1241
	if (!crtc_chosen)
		fbc->no_fbc_reason = "no suitable CRTC for FBC";

1242 1243 1244 1245
out:
	mutex_unlock(&fbc->lock);
}

1246 1247 1248
/**
 * intel_fbc_enable: tries to enable FBC on the CRTC
 * @crtc: the CRTC
1249
 * @state: corresponding &drm_crtc_state for @crtc
1250
 *
1251
 * This function checks if the given CRTC was chosen for FBC, then enables it if
1252 1253 1254
 * possible. Notice that it doesn't activate FBC. It is valid to call
 * intel_fbc_enable multiple times for the same pipe without an
 * intel_fbc_disable in the middle, as long as it is deactivated.
1255
 */
1256 1257
void intel_fbc_enable(struct intel_atomic_state *state,
		      struct intel_crtc *crtc)
1258
{
1259
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1260 1261 1262 1263 1264
	struct intel_plane *plane = to_intel_plane(crtc->base.primary);
	const struct intel_crtc_state *crtc_state =
		intel_atomic_get_new_crtc_state(state, crtc);
	const struct intel_plane_state *plane_state =
		intel_atomic_get_new_plane_state(state, plane);
1265
	struct intel_fbc *fbc = &dev_priv->fbc;
1266
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
1267

1268
	if (!plane->has_fbc || !plane_state)
1269 1270
		return;

1271
	mutex_lock(&fbc->lock);
1272

V
Ville Syrjälä 已提交
1273
	if (fbc->crtc) {
1274
		if (fbc->crtc != crtc ||
1275 1276
		    (!intel_fbc_cfb_size_changed(dev_priv) &&
		     !intel_fbc_gen9_wa_cfb_stride_changed(dev_priv)))
1277
			goto out;
1278

1279 1280
		__intel_fbc_disable(dev_priv);
	}
1281

1282
	drm_WARN_ON(&dev_priv->drm, fbc->active);
1283

1284
	intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
1285 1286 1287 1288 1289 1290 1291

	/* FIXME crtc_state->enable_fbc lies :( */
	if (!cache->plane.visible)
		goto out;

	if (intel_fbc_alloc_cfb(dev_priv,
				intel_fbc_calculate_cfb_size(dev_priv, cache),
1292
				plane_state->hw.fb->format->cpp[0])) {
1293
		cache->plane.visible = false;
1294
		fbc->no_fbc_reason = "not enough stolen memory";
1295 1296 1297
		goto out;
	}

1298
	cache->gen9_wa_cfb_stride = intel_fbc_gen9_wa_cfb_stride(dev_priv);
1299

1300 1301
	drm_dbg_kms(&dev_priv->drm, "Enabling FBC on pipe %c\n",
		    pipe_name(crtc->pipe));
1302
	fbc->no_fbc_reason = "FBC enabled but not active yet\n";
1303

1304
	fbc->crtc = crtc;
1305
out:
1306
	mutex_unlock(&fbc->lock);
1307 1308 1309
}

/**
1310
 * intel_fbc_disable - disable FBC if it's associated with crtc
1311 1312 1313 1314
 * @crtc: the CRTC
 *
 * This function disables FBC if it's associated with the provided CRTC.
 */
1315
void intel_fbc_disable(struct intel_crtc *crtc)
1316
{
1317
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1318
	struct intel_plane *plane = to_intel_plane(crtc->base.primary);
1319
	struct intel_fbc *fbc = &dev_priv->fbc;
1320

1321
	if (!plane->has_fbc)
1322 1323
		return;

1324
	mutex_lock(&fbc->lock);
1325
	if (fbc->crtc == crtc)
1326
		__intel_fbc_disable(dev_priv);
1327
	mutex_unlock(&fbc->lock);
1328 1329 1330
}

/**
1331
 * intel_fbc_global_disable - globally disable FBC
1332 1333 1334 1335
 * @dev_priv: i915 device instance
 *
 * This function disables FBC regardless of which CRTC is associated with it.
 */
1336
void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
1337
{
1338 1339
	struct intel_fbc *fbc = &dev_priv->fbc;

1340
	if (!HAS_FBC(dev_priv))
1341 1342
		return;

1343
	mutex_lock(&fbc->lock);
V
Ville Syrjälä 已提交
1344
	if (fbc->crtc) {
1345
		drm_WARN_ON(&dev_priv->drm, fbc->crtc->active);
1346
		__intel_fbc_disable(dev_priv);
1347
	}
1348
	mutex_unlock(&fbc->lock);
1349 1350
}

1351 1352 1353 1354 1355 1356 1357 1358 1359
static void intel_fbc_underrun_work_fn(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, fbc.underrun_work);
	struct intel_fbc *fbc = &dev_priv->fbc;

	mutex_lock(&fbc->lock);

	/* Maybe we were scheduled twice. */
V
Ville Syrjälä 已提交
1360
	if (fbc->underrun_detected || !fbc->crtc)
1361 1362
		goto out;

1363
	drm_dbg_kms(&dev_priv->drm, "Disabling FBC due to FIFO underrun.\n");
1364 1365
	fbc->underrun_detected = true;

1366
	intel_fbc_deactivate(dev_priv, "FIFO underrun");
1367 1368 1369 1370
out:
	mutex_unlock(&fbc->lock);
}

1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
/*
 * intel_fbc_reset_underrun - reset FBC fifo underrun status.
 * @dev_priv: i915 device instance
 *
 * See intel_fbc_handle_fifo_underrun_irq(). For automated testing we
 * want to re-enable FBC after an underrun to increase test coverage.
 */
int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv)
{
	int ret;

	cancel_work_sync(&dev_priv->fbc.underrun_work);

	ret = mutex_lock_interruptible(&dev_priv->fbc.lock);
	if (ret)
		return ret;

	if (dev_priv->fbc.underrun_detected) {
1389 1390
		drm_dbg_kms(&dev_priv->drm,
			    "Re-allowing FBC after fifo underrun\n");
1391 1392 1393 1394 1395 1396 1397 1398 1399
		dev_priv->fbc.no_fbc_reason = "FIFO underrun cleared";
	}

	dev_priv->fbc.underrun_detected = false;
	mutex_unlock(&dev_priv->fbc.lock);

	return 0;
}

1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
/**
 * intel_fbc_handle_fifo_underrun_irq - disable FBC when we get a FIFO underrun
 * @dev_priv: i915 device instance
 *
 * Without FBC, most underruns are harmless and don't really cause too many
 * problems, except for an annoying message on dmesg. With FBC, underruns can
 * become black screens or even worse, especially when paired with bad
 * watermarks. So in order for us to be on the safe side, completely disable FBC
 * in case we ever detect a FIFO underrun on any pipe. An underrun on any pipe
 * already suggests that watermarks may be bad, so try to be as safe as
 * possible.
 *
 * This function is called from the IRQ handler.
 */
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;

1418
	if (!HAS_FBC(dev_priv))
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
		return;

	/* There's no guarantee that underrun_detected won't be set to true
	 * right after this check and before the work is scheduled, but that's
	 * not a problem since we'll check it again under the work function
	 * while FBC is locked. This check here is just to prevent us from
	 * unnecessarily scheduling the work, and it relies on the fact that we
	 * never switch underrun_detect back to false after it's true. */
	if (READ_ONCE(fbc->underrun_detected))
		return;

	schedule_work(&fbc->underrun_work);
}

1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
/*
 * The DDX driver changes its behavior depending on the value it reads from
 * i915.enable_fbc, so sanitize it by translating the default value into either
 * 0 or 1 in order to allow it to know what's going on.
 *
 * Notice that this is done at driver initialization and we still allow user
 * space to change the value during runtime without sanitizing it again. IGT
 * relies on being able to change i915.enable_fbc at runtime.
 */
static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv)
{
1444 1445
	if (dev_priv->params.enable_fbc >= 0)
		return !!dev_priv->params.enable_fbc;
1446

1447 1448 1449
	if (!HAS_FBC(dev_priv))
		return 0;

1450
	if (IS_BROADWELL(dev_priv) || DISPLAY_VER(dev_priv) >= 9)
1451 1452 1453 1454 1455
		return 1;

	return 0;
}

1456 1457 1458
static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv)
{
	/* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */
1459
	if (intel_vtd_active() &&
1460
	    (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) {
1461 1462
		drm_info(&dev_priv->drm,
			 "Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n");
1463 1464 1465 1466 1467 1468
		return true;
	}

	return false;
}

R
Rodrigo Vivi 已提交
1469 1470 1471 1472 1473 1474
/**
 * intel_fbc_init - Initialize FBC
 * @dev_priv: the i915 device
 *
 * This function might be called during PM init process.
 */
1475 1476
void intel_fbc_init(struct drm_i915_private *dev_priv)
{
1477
	struct intel_fbc *fbc = &dev_priv->fbc;
1478

1479
	INIT_WORK(&fbc->underrun_work, intel_fbc_underrun_work_fn);
1480 1481
	mutex_init(&fbc->lock);
	fbc->active = false;
P
Paulo Zanoni 已提交
1482

1483 1484 1485
	if (!drm_mm_initialized(&dev_priv->mm.stolen))
		mkwrite_device_info(dev_priv)->display.has_fbc = false;

1486
	if (need_fbc_vtd_wa(dev_priv))
1487
		mkwrite_device_info(dev_priv)->display.has_fbc = false;
1488

1489
	dev_priv->params.enable_fbc = intel_sanitize_fbc_option(dev_priv);
1490
	drm_dbg_kms(&dev_priv->drm, "Sanitized enable_fbc value: %d\n",
1491
		    dev_priv->params.enable_fbc);
1492

1493
	if (!HAS_FBC(dev_priv)) {
1494
		fbc->no_fbc_reason = "unsupported by this chipset";
1495 1496 1497
		return;
	}

1498
	/* We still don't have any sort of hardware state readout for FBC, so
1499 1500
	 * deactivate it in case the BIOS activated it to make sure software
	 * matches the hardware state. */
1501 1502
	if (intel_fbc_hw_is_active(dev_priv))
		intel_fbc_hw_deactivate(dev_priv);
1503
}