intel_fbc.c 38.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29
/**
 * DOC: Frame Buffer Compression (FBC)
 *
 * FBC tries to save memory bandwidth (and so power consumption) by
 * compressing the amount of memory used by the display. It is total
 * transparent to user space and completely handled in the kernel.
30 31
 *
 * The benefits of FBC are mostly visible with solid backgrounds and
R
Rodrigo Vivi 已提交
32 33
 * variation-less patterns. It comes from keeping the memory footprint small
 * and having fewer memory pages opened and accessed for refreshing the display.
34
 *
R
Rodrigo Vivi 已提交
35 36 37 38
 * i915 is responsible to reserve stolen memory for FBC and configure its
 * offset on proper registers. The hardware takes care of all
 * compress/decompress. However there are many known cases where we have to
 * forcibly disable it to allow proper screen updates.
39 40
 */

41 42
#include <drm/drm_fourcc.h>

R
Rodrigo Vivi 已提交
43
#include "i915_drv.h"
44
#include "i915_trace.h"
45
#include "intel_display_types.h"
46
#include "intel_fbc.h"
47
#include "intel_frontbuffer.h"
R
Rodrigo Vivi 已提交
48

49 50 51 52 53 54 55 56
/*
 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
 * origin so the x and y offsets can actually fit the registers. As a
 * consequence, the fence doesn't really start exactly at the display plane
 * address we program because it starts at the real start of the buffer, so we
 * have to take this into consideration here.
 */
57
static unsigned int get_crtc_fence_y_offset(struct intel_fbc *fbc)
58
{
59
	return fbc->state_cache.plane.y - fbc->state_cache.plane.adjusted_y;
60 61
}

62 63 64 65 66
/*
 * For SKL+, the plane source size used by the hardware is based on the value we
 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
 * we wrote to PIPESRC.
 */
67
static void intel_fbc_get_plane_source_size(const struct intel_fbc_state_cache *cache,
68 69 70
					    int *width, int *height)
{
	if (width)
71
		*width = cache->plane.src_w;
72
	if (height)
73
		*height = cache->plane.src_h;
74 75
}

76
static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
77
					const struct intel_fbc_state_cache *cache)
78 79 80
{
	int lines;

81
	intel_fbc_get_plane_source_size(cache, NULL, &lines);
82
	if (IS_GEN(dev_priv, 7))
83
		lines = min(lines, 2048);
84 85
	else if (INTEL_GEN(dev_priv) >= 8)
		lines = min(lines, 2560);
86 87

	/* Hardware needs the full buffer stride, not just the active area. */
88
	return lines * cache->fb.stride;
89 90
}

91
static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
92 93 94 95
{
	u32 fbc_ctl;

	/* Disable compression */
96
	fbc_ctl = intel_de_read(dev_priv, FBC_CONTROL);
97 98 99 100
	if ((fbc_ctl & FBC_CTL_EN) == 0)
		return;

	fbc_ctl &= ~FBC_CTL_EN;
101
	intel_de_write(dev_priv, FBC_CONTROL, fbc_ctl);
102 103

	/* Wait for compressing bit to clear */
104 105
	if (intel_de_wait_for_clear(dev_priv, FBC_STATUS,
				    FBC_STAT_COMPRESSING, 10)) {
106 107 108 109 110
		DRM_DEBUG_KMS("FBC idle timed out\n");
		return;
	}
}

111
static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
112
{
113
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
114 115 116 117
	int cfb_pitch;
	int i;
	u32 fbc_ctl;

118
	/* Note: fbc.threshold == 1 for i8xx */
119 120 121
	cfb_pitch = params->cfb_size / FBC_LL_SIZE;
	if (params->fb.stride < cfb_pitch)
		cfb_pitch = params->fb.stride;
122 123

	/* FBC_CTL wants 32B or 64B units */
124
	if (IS_GEN(dev_priv, 2))
125 126 127 128 129 130
		cfb_pitch = (cfb_pitch / 32) - 1;
	else
		cfb_pitch = (cfb_pitch / 64) - 1;

	/* Clear old tags */
	for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
131
		intel_de_write(dev_priv, FBC_TAG(i), 0);
132

133
	if (IS_GEN(dev_priv, 4)) {
134 135 136
		u32 fbc_ctl2;

		/* Set it up... */
137
		fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM;
138
		fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.i9xx_plane);
139 140
		if (params->fence_id >= 0)
			fbc_ctl2 |= FBC_CTL_CPU_FENCE;
141 142 143
		intel_de_write(dev_priv, FBC_CONTROL2, fbc_ctl2);
		intel_de_write(dev_priv, FBC_FENCE_OFF,
			       params->crtc.fence_y_offset);
144 145 146
	}

	/* enable it... */
147
	fbc_ctl = intel_de_read(dev_priv, FBC_CONTROL);
148 149
	fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
	fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
150
	if (IS_I945GM(dev_priv))
151 152
		fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
	fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
153 154
	if (params->fence_id >= 0)
		fbc_ctl |= params->fence_id;
155
	intel_de_write(dev_priv, FBC_CONTROL, fbc_ctl);
156 157
}

158
static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
159
{
160
	return intel_de_read(dev_priv, FBC_CONTROL) & FBC_CTL_EN;
161 162
}

163
static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
164
{
165
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
166 167
	u32 dpfc_ctl;

168
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane) | DPFC_SR_EN;
169
	if (params->fb.format->cpp[0] == 2)
170 171 172 173
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
	else
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;

174 175
	if (params->fence_id >= 0) {
		dpfc_ctl |= DPFC_CTL_FENCE_EN | params->fence_id;
176 177
		intel_de_write(dev_priv, DPFC_FENCE_YOFF,
			       params->crtc.fence_y_offset);
178
	} else {
179
		intel_de_write(dev_priv, DPFC_FENCE_YOFF, 0);
180
	}
181 182

	/* enable it... */
183
	intel_de_write(dev_priv, DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
184 185
}

186
static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
187 188 189 190
{
	u32 dpfc_ctl;

	/* Disable compression */
191
	dpfc_ctl = intel_de_read(dev_priv, DPFC_CONTROL);
192 193
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
194
		intel_de_write(dev_priv, DPFC_CONTROL, dpfc_ctl);
195 196 197
	}
}

198
static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
199
{
200
	return intel_de_read(dev_priv, DPFC_CONTROL) & DPFC_CTL_EN;
201 202
}

203 204
/* This function forces a CFB recompression through the nuke operation. */
static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
205
{
206 207 208 209
	struct intel_fbc *fbc = &dev_priv->fbc;

	trace_intel_fbc_nuke(fbc->crtc);

210 211
	intel_de_write(dev_priv, MSG_FBC_REND_STATE, FBC_REND_NUKE);
	intel_de_posting_read(dev_priv, MSG_FBC_REND_STATE);
212 213
}

214
static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
215
{
216
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
217
	u32 dpfc_ctl;
218
	int threshold = dev_priv->fbc.threshold;
219

220
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane);
221
	if (params->fb.format->cpp[0] == 2)
222
		threshold++;
223

224
	switch (threshold) {
225 226 227 228 229 230 231 232 233 234 235
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}
236

237
	if (params->fence_id >= 0) {
238
		dpfc_ctl |= DPFC_CTL_FENCE_EN;
239
		if (IS_GEN(dev_priv, 5))
240
			dpfc_ctl |= params->fence_id;
241
		if (IS_GEN(dev_priv, 6)) {
242 243 244 245
			intel_de_write(dev_priv, SNB_DPFC_CTL_SA,
				       SNB_CPU_FENCE_ENABLE | params->fence_id);
			intel_de_write(dev_priv, DPFC_CPU_FENCE_OFFSET,
				       params->crtc.fence_y_offset);
246 247
		}
	} else {
248
		if (IS_GEN(dev_priv, 6)) {
249 250
			intel_de_write(dev_priv, SNB_DPFC_CTL_SA, 0);
			intel_de_write(dev_priv, DPFC_CPU_FENCE_OFFSET, 0);
251 252
		}
	}
253

254 255
	intel_de_write(dev_priv, ILK_DPFC_FENCE_YOFF,
		       params->crtc.fence_y_offset);
256
	/* enable it... */
257
	intel_de_write(dev_priv, ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
258

259
	intel_fbc_recompress(dev_priv);
260 261
}

262
static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
263 264 265 266
{
	u32 dpfc_ctl;

	/* Disable compression */
267
	dpfc_ctl = intel_de_read(dev_priv, ILK_DPFC_CONTROL);
268 269
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
270
		intel_de_write(dev_priv, ILK_DPFC_CONTROL, dpfc_ctl);
271 272 273
	}
}

274
static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
275
{
276
	return intel_de_read(dev_priv, ILK_DPFC_CONTROL) & DPFC_CTL_EN;
277 278
}

279
static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
280
{
281
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
282
	u32 dpfc_ctl;
283
	int threshold = dev_priv->fbc.threshold;
284

285
	/* Display WA #0529: skl, kbl, bxt. */
286
	if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv)) {
287
		u32 val = intel_de_read(dev_priv, CHICKEN_MISC_4);
288 289 290

		val &= ~(FBC_STRIDE_OVERRIDE | FBC_STRIDE_MASK);

291
		if (params->gen9_wa_cfb_stride)
292 293
			val |= FBC_STRIDE_OVERRIDE | params->gen9_wa_cfb_stride;

294
		intel_de_write(dev_priv, CHICKEN_MISC_4, val);
295 296
	}

297
	dpfc_ctl = 0;
298
	if (IS_IVYBRIDGE(dev_priv))
299
		dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.i9xx_plane);
300

301
	if (params->fb.format->cpp[0] == 2)
302
		threshold++;
303

304
	switch (threshold) {
305 306 307 308 309 310 311 312 313 314 315 316
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}

317
	if (params->fence_id >= 0) {
318
		dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
319 320 321 322
		intel_de_write(dev_priv, SNB_DPFC_CTL_SA,
			       SNB_CPU_FENCE_ENABLE | params->fence_id);
		intel_de_write(dev_priv, DPFC_CPU_FENCE_OFFSET,
			       params->crtc.fence_y_offset);
323
	} else {
324 325
		intel_de_write(dev_priv, SNB_DPFC_CTL_SA, 0);
		intel_de_write(dev_priv, DPFC_CPU_FENCE_OFFSET, 0);
326
	}
327 328 329 330

	if (dev_priv->fbc.false_color)
		dpfc_ctl |= FBC_CTL_FALSE_COLOR;

331
	if (IS_IVYBRIDGE(dev_priv)) {
332
		/* WaFbcAsynchFlipDisableFbcQueue:ivb */
333 334
		intel_de_write(dev_priv, ILK_DISPLAY_CHICKEN1,
			       intel_de_read(dev_priv, ILK_DISPLAY_CHICKEN1) | ILK_FBCQ_DIS);
335
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
336
		/* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
337 338
		intel_de_write(dev_priv, CHICKEN_PIPESL_1(params->crtc.pipe),
			       intel_de_read(dev_priv, CHICKEN_PIPESL_1(params->crtc.pipe)) | HSW_FBCQ_DIS);
339 340
	}

341 342
	if (INTEL_GEN(dev_priv) >= 11)
		/* Wa_1409120013:icl,ehl,tgl */
343 344
		intel_de_write(dev_priv, ILK_DPFC_CHICKEN,
			       ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL);
M
Matt Roper 已提交
345

346
	intel_de_write(dev_priv, ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
347

348
	intel_fbc_recompress(dev_priv);
349 350
}

351 352
static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
{
353
	if (INTEL_GEN(dev_priv) >= 5)
354 355 356 357 358 359 360 361 362
		return ilk_fbc_is_active(dev_priv);
	else if (IS_GM45(dev_priv))
		return g4x_fbc_is_active(dev_priv);
	else
		return i8xx_fbc_is_active(dev_priv);
}

static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
{
363 364
	struct intel_fbc *fbc = &dev_priv->fbc;

365 366
	trace_intel_fbc_activate(fbc->crtc);

367
	fbc->active = true;
368
	fbc->activated = true;
369

370
	if (INTEL_GEN(dev_priv) >= 7)
371
		gen7_fbc_activate(dev_priv);
372
	else if (INTEL_GEN(dev_priv) >= 5)
373 374 375 376 377 378 379 380 381
		ilk_fbc_activate(dev_priv);
	else if (IS_GM45(dev_priv))
		g4x_fbc_activate(dev_priv);
	else
		i8xx_fbc_activate(dev_priv);
}

static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
{
382 383
	struct intel_fbc *fbc = &dev_priv->fbc;

384 385
	trace_intel_fbc_deactivate(fbc->crtc);

386 387
	fbc->active = false;

388
	if (INTEL_GEN(dev_priv) >= 5)
389 390 391 392 393 394 395
		ilk_fbc_deactivate(dev_priv);
	else if (IS_GM45(dev_priv))
		g4x_fbc_deactivate(dev_priv);
	else
		i8xx_fbc_deactivate(dev_priv);
}

R
Rodrigo Vivi 已提交
396
/**
397
 * intel_fbc_is_active - Is FBC active?
398
 * @dev_priv: i915 device instance
R
Rodrigo Vivi 已提交
399 400
 *
 * This function is used to verify the current state of FBC.
D
Daniel Vetter 已提交
401
 *
R
Rodrigo Vivi 已提交
402
 * FIXME: This should be tracked in the plane config eventually
D
Daniel Vetter 已提交
403
 * instead of queried at runtime for most callers.
R
Rodrigo Vivi 已提交
404
 */
405
bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
406
{
407
	return dev_priv->fbc.active;
408 409
}

410 411
static void intel_fbc_deactivate(struct drm_i915_private *dev_priv,
				 const char *reason)
P
Paulo Zanoni 已提交
412
{
413 414 415
	struct intel_fbc *fbc = &dev_priv->fbc;

	WARN_ON(!mutex_is_locked(&fbc->lock));
P
Paulo Zanoni 已提交
416

417
	if (fbc->active)
418
		intel_fbc_hw_deactivate(dev_priv);
419 420

	fbc->no_fbc_reason = reason;
421 422
}

423
static int find_compression_threshold(struct drm_i915_private *dev_priv,
424
				      struct drm_mm_node *node,
425 426
				      unsigned int size,
				      unsigned int fb_cpp)
427 428 429
{
	int compression_threshold = 1;
	int ret;
430 431 432 433 434 435
	u64 end;

	/* The FBC hardware for BDW/SKL doesn't have access to the stolen
	 * reserved range size, so it always assumes the maximum (8mb) is used.
	 * If we enable FBC using a CFB on that memory range we'll get FIFO
	 * underruns, even if that range is not reserved by the BIOS. */
436
	if (IS_BROADWELL(dev_priv) || IS_GEN9_BC(dev_priv))
437
		end = resource_size(&dev_priv->dsm) - 8 * 1024 * 1024;
438
	else
439
		end = U64_MAX;
440 441 442 443 444 445 446 447 448

	/* HACK: This code depends on what we will do in *_enable_fbc. If that
	 * code changes, this code needs to change as well.
	 *
	 * The enable_fbc code will attempt to use one of our 2 compression
	 * thresholds, therefore, in that case, we only have 1 resort.
	 */

	/* Try to over-allocate to reduce reallocations and fragmentation. */
449 450
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
						   4096, 0, end);
451 452 453 454 455 456 457 458 459
	if (ret == 0)
		return compression_threshold;

again:
	/* HW's ability to limit the CFB is 1:4 */
	if (compression_threshold > 4 ||
	    (fb_cpp == 2 && compression_threshold == 2))
		return 0;

460 461
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
						   4096, 0, end);
462
	if (ret && INTEL_GEN(dev_priv) <= 4) {
463 464 465 466 467 468 469 470 471
		return 0;
	} else if (ret) {
		compression_threshold <<= 1;
		goto again;
	} else {
		return compression_threshold;
	}
}

472 473
static int intel_fbc_alloc_cfb(struct drm_i915_private *dev_priv,
			       unsigned int size, unsigned int fb_cpp)
474
{
475
	struct intel_fbc *fbc = &dev_priv->fbc;
476
	struct drm_mm_node *uninitialized_var(compressed_llb);
477
	int ret;
478

479
	WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
480

481
	ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
482 483 484 485 486 487 488 489
					 size, fb_cpp);
	if (!ret)
		goto err_llb;
	else if (ret > 1) {
		DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");

	}

490
	fbc->threshold = ret;
491

492
	if (INTEL_GEN(dev_priv) >= 5)
493 494
		intel_de_write(dev_priv, ILK_DPFC_CB_BASE,
			       fbc->compressed_fb.start);
495
	else if (IS_GM45(dev_priv)) {
496 497
		intel_de_write(dev_priv, DPFC_CB_BASE,
			       fbc->compressed_fb.start);
498 499 500 501 502 503 504 505 506 507
	} else {
		compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
		if (!compressed_llb)
			goto err_fb;

		ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
						  4096, 4096);
		if (ret)
			goto err_fb;

508
		fbc->compressed_llb = compressed_llb;
509

510 511 512 513 514 515
		GEM_BUG_ON(range_overflows_t(u64, dev_priv->dsm.start,
					     fbc->compressed_fb.start,
					     U32_MAX));
		GEM_BUG_ON(range_overflows_t(u64, dev_priv->dsm.start,
					     fbc->compressed_llb->start,
					     U32_MAX));
516 517 518 519
		intel_de_write(dev_priv, FBC_CFB_BASE,
			       dev_priv->dsm.start + fbc->compressed_fb.start);
		intel_de_write(dev_priv, FBC_LL_BASE,
			       dev_priv->dsm.start + compressed_llb->start);
520 521
	}

522
	DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
523
		      fbc->compressed_fb.size, fbc->threshold);
524 525 526 527 528

	return 0;

err_fb:
	kfree(compressed_llb);
529
	i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
530
err_llb:
531 532
	if (drm_mm_initialized(&dev_priv->mm.stolen))
		pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
533 534 535
	return -ENOSPC;
}

536
static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
537
{
538 539 540 541 542 543 544 545
	struct intel_fbc *fbc = &dev_priv->fbc;

	if (drm_mm_node_allocated(&fbc->compressed_fb))
		i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);

	if (fbc->compressed_llb) {
		i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
		kfree(fbc->compressed_llb);
546 547 548
	}
}

549
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
550
{
551 552
	struct intel_fbc *fbc = &dev_priv->fbc;

553
	if (!HAS_FBC(dev_priv))
554 555
		return;

556
	mutex_lock(&fbc->lock);
557
	__intel_fbc_cleanup_cfb(dev_priv);
558
	mutex_unlock(&fbc->lock);
P
Paulo Zanoni 已提交
559 560
}

561 562 563
static bool stride_is_valid(struct drm_i915_private *dev_priv,
			    unsigned int stride)
{
564 565 566
	/* This should have been caught earlier. */
	if (WARN_ON_ONCE((stride & (64 - 1)) != 0))
		return false;
567 568

	/* Below are the additional FBC restrictions. */
569 570
	if (stride < 512)
		return false;
571

572
	if (IS_GEN(dev_priv, 2) || IS_GEN(dev_priv, 3))
573 574
		return stride == 4096 || stride == 8192;

575
	if (IS_GEN(dev_priv, 4) && !IS_G4X(dev_priv) && stride < 2048)
576 577 578 579 580 581 582 583
		return false;

	if (stride > 16384)
		return false;

	return true;
}

584
static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
585
				  u32 pixel_format)
586
{
587
	switch (pixel_format) {
588 589 590 591 592 593
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_XBGR8888:
		return true;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_RGB565:
		/* 16bpp not supported on gen2 */
594
		if (IS_GEN(dev_priv, 2))
595 596 597 598 599 600 601 602 603 604
			return false;
		/* WaFbcOnly1to1Ratio:ctg */
		if (IS_G4X(dev_priv))
			return false;
		return true;
	default:
		return false;
	}
}

605 606 607 608 609 610 611
/*
 * For some reason, the hardware tracking starts looking at whatever we
 * programmed as the display plane base address register. It does not look at
 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
 * variables instead of just looking at the pipe/plane size.
 */
static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
612
{
613
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
614
	struct intel_fbc *fbc = &dev_priv->fbc;
615
	unsigned int effective_w, effective_h, max_w, max_h;
616

617 618 619 620
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
		max_w = 5120;
		max_h = 4096;
	} else if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv)) {
621 622
		max_w = 4096;
		max_h = 4096;
623
	} else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
624 625 626 627 628 629 630
		max_w = 4096;
		max_h = 2048;
	} else {
		max_w = 2048;
		max_h = 1536;
	}

631 632
	intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
					&effective_h);
633 634
	effective_w += fbc->state_cache.plane.adjusted_x;
	effective_h += fbc->state_cache.plane.adjusted_y;
635 636

	return effective_w <= max_w && effective_h <= max_h;
637 638
}

639
static void intel_fbc_update_state_cache(struct intel_crtc *crtc,
640 641
					 const struct intel_crtc_state *crtc_state,
					 const struct intel_plane_state *plane_state)
642
{
643
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
644
	struct intel_fbc *fbc = &dev_priv->fbc;
645
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
646
	struct drm_framebuffer *fb = plane_state->hw.fb;
647

648 649 650
	cache->plane.visible = plane_state->uapi.visible;
	if (!cache->plane.visible)
		return;
651

652
	cache->crtc.mode_flags = crtc_state->hw.adjusted_mode.flags;
653
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
654
		cache->crtc.hsw_bdw_pixel_rate = crtc_state->pixel_rate;
655

656
	cache->plane.rotation = plane_state->hw.rotation;
657 658 659 660 661
	/*
	 * Src coordinates are already rotated by 270 degrees for
	 * the 90/270 degree plane rotation cases (to match the
	 * GTT mapping), hence no need to account for rotation here.
	 */
662 663
	cache->plane.src_w = drm_rect_width(&plane_state->uapi.src) >> 16;
	cache->plane.src_h = drm_rect_height(&plane_state->uapi.src) >> 16;
664 665
	cache->plane.adjusted_x = plane_state->color_plane[0].x;
	cache->plane.adjusted_y = plane_state->color_plane[0].y;
666
	cache->plane.y = plane_state->uapi.src.y1 >> 16;
667

668
	cache->plane.pixel_blend_mode = plane_state->hw.pixel_blend_mode;
669

670
	cache->fb.format = fb->format;
671
	cache->fb.stride = fb->pitches[0];
672

673 674 675 676 677 678 679 680
	WARN_ON(plane_state->flags & PLANE_HAS_FENCE &&
		!plane_state->vma->fence);

	if (plane_state->flags & PLANE_HAS_FENCE &&
	    plane_state->vma->fence)
		cache->fence_id = plane_state->vma->fence->id;
	else
		cache->fence_id = -1;
681 682
}

683 684 685 686 687 688 689 690
static bool intel_fbc_cfb_size_changed(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;

	return intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
		fbc->compressed_fb.size * fbc->threshold;
}

691 692
static bool intel_fbc_can_activate(struct intel_crtc *crtc)
{
693
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
694 695 696
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;

697 698 699 700 701
	if (!cache->plane.visible) {
		fbc->no_fbc_reason = "primary plane not visible";
		return false;
	}

702 703 704 705 706 707 708 709
	/* We don't need to use a state cache here since this information is
	 * global for all CRTC.
	 */
	if (fbc->underrun_detected) {
		fbc->no_fbc_reason = "underrun detected";
		return false;
	}

710
	if (cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) {
711
		fbc->no_fbc_reason = "incompatible mode";
712
		return false;
713 714
	}

715
	if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
716
		fbc->no_fbc_reason = "mode too large for compression";
717
		return false;
718
	}
719

720 721
	/* The use of a CPU fence is mandatory in order to detect writes
	 * by the CPU to the scanout and trigger updates to the FBC.
722 723 724 725
	 *
	 * Note that is possible for a tiled surface to be unmappable (and
	 * so have no fence associated with it) due to aperture constaints
	 * at the time of pinning.
726 727 728 729 730 731
	 *
	 * FIXME with 90/270 degree rotation we should use the fence on
	 * the normal GTT view (the rotated view doesn't even have a
	 * fence). Would need changes to the FBC fence Y offset as well.
	 * For now this will effecively disable FBC with 90/270 degree
	 * rotation.
732
	 */
733
	if (cache->fence_id < 0) {
734 735
		fbc->no_fbc_reason = "framebuffer not tiled or fenced";
		return false;
736
	}
737
	if (INTEL_GEN(dev_priv) <= 4 && !IS_G4X(dev_priv) &&
738
	    cache->plane.rotation != DRM_MODE_ROTATE_0) {
739
		fbc->no_fbc_reason = "rotation unsupported";
740
		return false;
741 742
	}

743
	if (!stride_is_valid(dev_priv, cache->fb.stride)) {
744
		fbc->no_fbc_reason = "framebuffer stride not supported";
745
		return false;
746 747
	}

748
	if (!pixel_format_is_valid(dev_priv, cache->fb.format->format)) {
749
		fbc->no_fbc_reason = "pixel format is invalid";
750
		return false;
751 752
	}

753 754 755 756 757 758
	if (cache->plane.pixel_blend_mode != DRM_MODE_BLEND_PIXEL_NONE &&
	    cache->fb.format->has_alpha) {
		fbc->no_fbc_reason = "per-pixel alpha blending is incompatible with FBC";
		return false;
	}

759 760
	/* WaFbcExceedCdClockThreshold:hsw,bdw */
	if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
761
	    cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk.hw.cdclk * 95 / 100) {
762
		fbc->no_fbc_reason = "pixel rate is too big";
763
		return false;
764 765
	}

766 767 768 769 770 771 772 773 774 775
	/* It is possible for the required CFB size change without a
	 * crtc->disable + crtc->enable since it is possible to change the
	 * stride without triggering a full modeset. Since we try to
	 * over-allocate the CFB, there's a chance we may keep FBC enabled even
	 * if this happens, but if we exceed the current CFB size we'll have to
	 * disable FBC. Notice that it would be possible to disable FBC, wait
	 * for a frame, free the stolen node, then try to reenable FBC in case
	 * we didn't get any invalidate/deactivate calls, but this would require
	 * a lot of tracking just for a specific case. If we conclude it's an
	 * important case, we can implement it later. */
776
	if (intel_fbc_cfb_size_changed(dev_priv)) {
777
		fbc->no_fbc_reason = "CFB requirements changed";
778 779 780
		return false;
	}

781 782 783 784 785
	/*
	 * Work around a problem on GEN9+ HW, where enabling FBC on a plane
	 * having a Y offset that isn't divisible by 4 causes FIFO underrun
	 * and screen flicker.
	 */
786
	if (INTEL_GEN(dev_priv) >= 9 &&
787 788 789 790 791
	    (fbc->state_cache.plane.adjusted_y & 3)) {
		fbc->no_fbc_reason = "plane Y offset is misaligned";
		return false;
	}

792 793 794
	return true;
}

795
static bool intel_fbc_can_enable(struct drm_i915_private *dev_priv)
796
{
797
	struct intel_fbc *fbc = &dev_priv->fbc;
798

799
	if (intel_vgpu_active(dev_priv)) {
800
		fbc->no_fbc_reason = "VGPU is active";
801 802 803
		return false;
	}

804
	if (!i915_modparams.enable_fbc) {
805
		fbc->no_fbc_reason = "disabled per module param or by default";
806 807 808
		return false;
	}

809 810 811 812 813
	if (fbc->underrun_detected) {
		fbc->no_fbc_reason = "underrun detected";
		return false;
	}

814 815 816
	return true;
}

817 818 819
static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
				     struct intel_fbc_reg_params *params)
{
820
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
821 822
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
823 824 825 826 827 828

	/* Since all our fields are integer types, use memset here so the
	 * comparison function can rely on memcmp because the padding will be
	 * zero. */
	memset(params, 0, sizeof(*params));

829
	params->fence_id = cache->fence_id;
830

831
	params->crtc.pipe = crtc->pipe;
V
Ville Syrjälä 已提交
832
	params->crtc.i9xx_plane = to_intel_plane(crtc->base.primary)->i9xx_plane;
833
	params->crtc.fence_y_offset = get_crtc_fence_y_offset(fbc);
834

835
	params->fb.format = cache->fb.format;
836
	params->fb.stride = cache->fb.stride;
837

838
	params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
839

840
	params->gen9_wa_cfb_stride = cache->gen9_wa_cfb_stride;
841 842

	params->plane_visible = cache->plane.visible;
843 844
}

845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876
static bool intel_fbc_can_flip_nuke(const struct intel_crtc_state *crtc_state)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	const struct intel_fbc *fbc = &dev_priv->fbc;
	const struct intel_fbc_state_cache *cache = &fbc->state_cache;
	const struct intel_fbc_reg_params *params = &fbc->params;

	if (drm_atomic_crtc_needs_modeset(&crtc_state->uapi))
		return false;

	if (!params->plane_visible)
		return false;

	if (!intel_fbc_can_activate(crtc))
		return false;

	if (params->fb.format != cache->fb.format)
		return false;

	if (params->fb.stride != cache->fb.stride)
		return false;

	if (params->cfb_size != intel_fbc_calculate_cfb_size(dev_priv, cache))
		return false;

	if (params->gen9_wa_cfb_stride != cache->gen9_wa_cfb_stride)
		return false;

	return true;
}

877 878
bool intel_fbc_pre_update(struct intel_atomic_state *state,
			  struct intel_crtc *crtc)
879
{
880 881 882 883 884
	struct intel_plane *plane = to_intel_plane(crtc->base.primary);
	const struct intel_crtc_state *crtc_state =
		intel_atomic_get_new_crtc_state(state, crtc);
	const struct intel_plane_state *plane_state =
		intel_atomic_get_new_plane_state(state, plane);
885
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
886
	struct intel_fbc *fbc = &dev_priv->fbc;
887
	const char *reason = "update pending";
888
	bool need_vblank_wait = false;
889

890
	if (!plane->has_fbc || !plane_state)
891 892
		return need_vblank_wait;

893
	mutex_lock(&fbc->lock);
894

V
Ville Syrjälä 已提交
895
	if (fbc->crtc != crtc)
896
		goto unlock;
897

898
	intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
899
	fbc->flip_pending = true;
900

901
	if (!intel_fbc_can_flip_nuke(crtc_state)) {
902
		intel_fbc_deactivate(dev_priv, reason);
903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921

		/*
		 * Display WA #1198: glk+
		 * Need an extra vblank wait between FBC disable and most plane
		 * updates. Bspec says this is only needed for plane disable, but
		 * that is not true. Touching most plane registers will cause the
		 * corruption to appear. Also SKL/derivatives do not seem to be
		 * affected.
		 *
		 * TODO: could optimize this a bit by sampling the frame
		 * counter when we disable FBC (if it was already done earlier)
		 * and skipping the extra vblank wait before the plane update
		 * if at least one frame has already passed.
		 */
		if (fbc->activated &&
		    (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)))
			need_vblank_wait = true;
		fbc->activated = false;
	}
922 923
unlock:
	mutex_unlock(&fbc->lock);
924 925

	return need_vblank_wait;
926 927
}

928 929 930 931 932 933 934 935 936 937 938 939 940
/**
 * __intel_fbc_disable - disable FBC
 * @dev_priv: i915 device instance
 *
 * This is the low level function that actually disables FBC. Callers should
 * grab the FBC lock.
 */
static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_crtc *crtc = fbc->crtc;

	WARN_ON(!mutex_is_locked(&fbc->lock));
V
Ville Syrjälä 已提交
941
	WARN_ON(!fbc->crtc);
942 943 944 945 946 947 948 949 950
	WARN_ON(fbc->active);

	DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));

	__intel_fbc_cleanup_cfb(dev_priv);

	fbc->crtc = NULL;
}

951
static void __intel_fbc_post_update(struct intel_crtc *crtc)
952
{
953
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
954 955 956 957
	struct intel_fbc *fbc = &dev_priv->fbc;

	WARN_ON(!mutex_is_locked(&fbc->lock));

V
Ville Syrjälä 已提交
958
	if (fbc->crtc != crtc)
959 960
		return;

961 962
	fbc->flip_pending = false;

963 964 965 966 967 968 969
	if (!i915_modparams.enable_fbc) {
		intel_fbc_deactivate(dev_priv, "disabled at runtime per module param");
		__intel_fbc_disable(dev_priv);

		return;
	}

970
	intel_fbc_get_reg_params(crtc, &fbc->params);
971

972
	if (!intel_fbc_can_activate(crtc))
973 974
		return;

975
	if (!fbc->busy_bits)
976
		intel_fbc_hw_activate(dev_priv);
977
	else
978
		intel_fbc_deactivate(dev_priv, "frontbuffer write");
P
Paulo Zanoni 已提交
979 980
}

981 982
void intel_fbc_post_update(struct intel_atomic_state *state,
			   struct intel_crtc *crtc)
P
Paulo Zanoni 已提交
983
{
984
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
985 986 987
	struct intel_plane *plane = to_intel_plane(crtc->base.primary);
	const struct intel_plane_state *plane_state =
		intel_atomic_get_new_plane_state(state, plane);
988
	struct intel_fbc *fbc = &dev_priv->fbc;
989

990
	if (!plane->has_fbc || !plane_state)
991 992
		return;

993
	mutex_lock(&fbc->lock);
994
	__intel_fbc_post_update(crtc);
995
	mutex_unlock(&fbc->lock);
996 997
}

998 999
static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
{
V
Ville Syrjälä 已提交
1000
	if (fbc->crtc)
1001 1002 1003 1004 1005
		return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
	else
		return fbc->possible_framebuffer_bits;
}

1006 1007 1008 1009
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin)
{
1010
	struct intel_fbc *fbc = &dev_priv->fbc;
1011

1012
	if (!HAS_FBC(dev_priv))
1013 1014
		return;

1015
	if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
1016 1017
		return;

1018
	mutex_lock(&fbc->lock);
P
Paulo Zanoni 已提交
1019

1020
	fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
1021

V
Ville Syrjälä 已提交
1022
	if (fbc->crtc && fbc->busy_bits)
1023
		intel_fbc_deactivate(dev_priv, "frontbuffer write");
P
Paulo Zanoni 已提交
1024

1025
	mutex_unlock(&fbc->lock);
1026 1027 1028
}

void intel_fbc_flush(struct drm_i915_private *dev_priv,
1029
		     unsigned int frontbuffer_bits, enum fb_op_origin origin)
1030
{
1031 1032
	struct intel_fbc *fbc = &dev_priv->fbc;

1033
	if (!HAS_FBC(dev_priv))
1034 1035
		return;

1036
	mutex_lock(&fbc->lock);
1037

1038
	fbc->busy_bits &= ~frontbuffer_bits;
1039

1040 1041 1042
	if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
		goto out;

V
Ville Syrjälä 已提交
1043
	if (!fbc->busy_bits && fbc->crtc &&
1044
	    (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
1045
		if (fbc->active)
1046
			intel_fbc_recompress(dev_priv);
1047
		else if (!fbc->flip_pending)
1048
			__intel_fbc_post_update(fbc->crtc);
1049
	}
P
Paulo Zanoni 已提交
1050

1051
out:
1052
	mutex_unlock(&fbc->lock);
1053 1054
}

1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
/**
 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
 * @dev_priv: i915 device instance
 * @state: the atomic state structure
 *
 * This function looks at the proposed state for CRTCs and planes, then chooses
 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
 * true.
 *
 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
 */
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1068
			   struct intel_atomic_state *state)
1069 1070
{
	struct intel_fbc *fbc = &dev_priv->fbc;
1071 1072
	struct intel_plane *plane;
	struct intel_plane_state *plane_state;
1073
	bool crtc_chosen = false;
1074
	int i;
1075 1076 1077

	mutex_lock(&fbc->lock);

1078 1079
	/* Does this atomic commit involve the CRTC currently tied to FBC? */
	if (fbc->crtc &&
1080
	    !intel_atomic_get_new_crtc_state(state, fbc->crtc))
1081 1082
		goto out;

1083 1084 1085
	if (!intel_fbc_can_enable(dev_priv))
		goto out;

1086 1087 1088 1089
	/* Simply choose the first CRTC that is compatible and has a visible
	 * plane. We could go for fancier schemes such as checking the plane
	 * size, but this would just affect the few platforms that don't tie FBC
	 * to pipe or plane A. */
1090 1091
	for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
		struct intel_crtc_state *crtc_state;
1092
		struct intel_crtc *crtc = to_intel_crtc(plane_state->hw.crtc);
1093

1094
		if (!plane->has_fbc)
1095 1096
			continue;

1097
		if (!plane_state->uapi.visible)
1098 1099
			continue;

1100
		crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
1101

1102
		crtc_state->enable_fbc = true;
1103
		crtc_chosen = true;
1104
		break;
1105 1106
	}

1107 1108 1109
	if (!crtc_chosen)
		fbc->no_fbc_reason = "no suitable CRTC for FBC";

1110 1111 1112 1113
out:
	mutex_unlock(&fbc->lock);
}

1114 1115 1116
/**
 * intel_fbc_enable: tries to enable FBC on the CRTC
 * @crtc: the CRTC
1117
 * @state: corresponding &drm_crtc_state for @crtc
1118
 *
1119
 * This function checks if the given CRTC was chosen for FBC, then enables it if
1120 1121 1122
 * possible. Notice that it doesn't activate FBC. It is valid to call
 * intel_fbc_enable multiple times for the same pipe without an
 * intel_fbc_disable in the middle, as long as it is deactivated.
1123
 */
1124 1125
void intel_fbc_enable(struct intel_atomic_state *state,
		      struct intel_crtc *crtc)
1126
{
1127
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1128 1129 1130 1131 1132
	struct intel_plane *plane = to_intel_plane(crtc->base.primary);
	const struct intel_crtc_state *crtc_state =
		intel_atomic_get_new_crtc_state(state, crtc);
	const struct intel_plane_state *plane_state =
		intel_atomic_get_new_plane_state(state, plane);
1133
	struct intel_fbc *fbc = &dev_priv->fbc;
1134
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
1135

1136
	if (!plane->has_fbc || !plane_state)
1137 1138
		return;

1139
	mutex_lock(&fbc->lock);
1140

V
Ville Syrjälä 已提交
1141
	if (fbc->crtc) {
1142 1143 1144
		if (fbc->crtc != crtc ||
		    !intel_fbc_cfb_size_changed(dev_priv))
			goto out;
1145

1146 1147
		__intel_fbc_disable(dev_priv);
	}
1148

1149
	WARN_ON(fbc->active);
1150

1151
	intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
1152 1153 1154 1155 1156 1157 1158

	/* FIXME crtc_state->enable_fbc lies :( */
	if (!cache->plane.visible)
		goto out;

	if (intel_fbc_alloc_cfb(dev_priv,
				intel_fbc_calculate_cfb_size(dev_priv, cache),
1159
				plane_state->hw.fb->format->cpp[0])) {
1160
		cache->plane.visible = false;
1161
		fbc->no_fbc_reason = "not enough stolen memory";
1162 1163 1164
		goto out;
	}

1165
	if ((IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv)) &&
1166
	    plane_state->hw.fb->modifier != I915_FORMAT_MOD_X_TILED)
1167 1168 1169 1170 1171
		cache->gen9_wa_cfb_stride =
			DIV_ROUND_UP(cache->plane.src_w, 32 * fbc->threshold) * 8;
	else
		cache->gen9_wa_cfb_stride = 0;

1172
	DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
1173
	fbc->no_fbc_reason = "FBC enabled but not active yet\n";
1174

1175
	fbc->crtc = crtc;
1176
out:
1177
	mutex_unlock(&fbc->lock);
1178 1179 1180
}

/**
1181
 * intel_fbc_disable - disable FBC if it's associated with crtc
1182 1183 1184 1185
 * @crtc: the CRTC
 *
 * This function disables FBC if it's associated with the provided CRTC.
 */
1186
void intel_fbc_disable(struct intel_crtc *crtc)
1187
{
1188
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1189
	struct intel_plane *plane = to_intel_plane(crtc->base.primary);
1190
	struct intel_fbc *fbc = &dev_priv->fbc;
1191

1192
	if (!plane->has_fbc)
1193 1194
		return;

1195
	mutex_lock(&fbc->lock);
1196
	if (fbc->crtc == crtc)
1197
		__intel_fbc_disable(dev_priv);
1198
	mutex_unlock(&fbc->lock);
1199 1200 1201
}

/**
1202
 * intel_fbc_global_disable - globally disable FBC
1203 1204 1205 1206
 * @dev_priv: i915 device instance
 *
 * This function disables FBC regardless of which CRTC is associated with it.
 */
1207
void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
1208
{
1209 1210
	struct intel_fbc *fbc = &dev_priv->fbc;

1211
	if (!HAS_FBC(dev_priv))
1212 1213
		return;

1214
	mutex_lock(&fbc->lock);
V
Ville Syrjälä 已提交
1215
	if (fbc->crtc) {
1216
		WARN_ON(fbc->crtc->active);
1217
		__intel_fbc_disable(dev_priv);
1218
	}
1219
	mutex_unlock(&fbc->lock);
1220 1221
}

1222 1223 1224 1225 1226 1227 1228 1229 1230
static void intel_fbc_underrun_work_fn(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, fbc.underrun_work);
	struct intel_fbc *fbc = &dev_priv->fbc;

	mutex_lock(&fbc->lock);

	/* Maybe we were scheduled twice. */
V
Ville Syrjälä 已提交
1231
	if (fbc->underrun_detected || !fbc->crtc)
1232 1233 1234 1235 1236
		goto out;

	DRM_DEBUG_KMS("Disabling FBC due to FIFO underrun.\n");
	fbc->underrun_detected = true;

1237
	intel_fbc_deactivate(dev_priv, "FIFO underrun");
1238 1239 1240 1241
out:
	mutex_unlock(&fbc->lock);
}

1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
/*
 * intel_fbc_reset_underrun - reset FBC fifo underrun status.
 * @dev_priv: i915 device instance
 *
 * See intel_fbc_handle_fifo_underrun_irq(). For automated testing we
 * want to re-enable FBC after an underrun to increase test coverage.
 */
int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv)
{
	int ret;

	cancel_work_sync(&dev_priv->fbc.underrun_work);

	ret = mutex_lock_interruptible(&dev_priv->fbc.lock);
	if (ret)
		return ret;

	if (dev_priv->fbc.underrun_detected) {
		DRM_DEBUG_KMS("Re-allowing FBC after fifo underrun\n");
		dev_priv->fbc.no_fbc_reason = "FIFO underrun cleared";
	}

	dev_priv->fbc.underrun_detected = false;
	mutex_unlock(&dev_priv->fbc.lock);

	return 0;
}

1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
/**
 * intel_fbc_handle_fifo_underrun_irq - disable FBC when we get a FIFO underrun
 * @dev_priv: i915 device instance
 *
 * Without FBC, most underruns are harmless and don't really cause too many
 * problems, except for an annoying message on dmesg. With FBC, underruns can
 * become black screens or even worse, especially when paired with bad
 * watermarks. So in order for us to be on the safe side, completely disable FBC
 * in case we ever detect a FIFO underrun on any pipe. An underrun on any pipe
 * already suggests that watermarks may be bad, so try to be as safe as
 * possible.
 *
 * This function is called from the IRQ handler.
 */
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;

1288
	if (!HAS_FBC(dev_priv))
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
		return;

	/* There's no guarantee that underrun_detected won't be set to true
	 * right after this check and before the work is scheduled, but that's
	 * not a problem since we'll check it again under the work function
	 * while FBC is locked. This check here is just to prevent us from
	 * unnecessarily scheduling the work, and it relies on the fact that we
	 * never switch underrun_detect back to false after it's true. */
	if (READ_ONCE(fbc->underrun_detected))
		return;

	schedule_work(&fbc->underrun_work);
}

1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
/*
 * The DDX driver changes its behavior depending on the value it reads from
 * i915.enable_fbc, so sanitize it by translating the default value into either
 * 0 or 1 in order to allow it to know what's going on.
 *
 * Notice that this is done at driver initialization and we still allow user
 * space to change the value during runtime without sanitizing it again. IGT
 * relies on being able to change i915.enable_fbc at runtime.
 */
static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv)
{
1314 1315
	if (i915_modparams.enable_fbc >= 0)
		return !!i915_modparams.enable_fbc;
1316

1317 1318 1319
	if (!HAS_FBC(dev_priv))
		return 0;

P
Paulo Zanoni 已提交
1320
	if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9)
1321 1322 1323 1324 1325
		return 1;

	return 0;
}

1326 1327 1328
static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv)
{
	/* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */
1329
	if (intel_vtd_active() &&
1330 1331 1332 1333 1334 1335 1336 1337
	    (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) {
		DRM_INFO("Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n");
		return true;
	}

	return false;
}

R
Rodrigo Vivi 已提交
1338 1339 1340 1341 1342 1343
/**
 * intel_fbc_init - Initialize FBC
 * @dev_priv: the i915 device
 *
 * This function might be called during PM init process.
 */
1344 1345
void intel_fbc_init(struct drm_i915_private *dev_priv)
{
1346
	struct intel_fbc *fbc = &dev_priv->fbc;
1347

1348
	INIT_WORK(&fbc->underrun_work, intel_fbc_underrun_work_fn);
1349 1350
	mutex_init(&fbc->lock);
	fbc->active = false;
P
Paulo Zanoni 已提交
1351

1352 1353 1354
	if (!drm_mm_initialized(&dev_priv->mm.stolen))
		mkwrite_device_info(dev_priv)->display.has_fbc = false;

1355
	if (need_fbc_vtd_wa(dev_priv))
1356
		mkwrite_device_info(dev_priv)->display.has_fbc = false;
1357

1358 1359 1360
	i915_modparams.enable_fbc = intel_sanitize_fbc_option(dev_priv);
	DRM_DEBUG_KMS("Sanitized enable_fbc value: %d\n",
		      i915_modparams.enable_fbc);
1361

1362
	if (!HAS_FBC(dev_priv)) {
1363
		fbc->no_fbc_reason = "unsupported by this chipset";
1364 1365 1366
		return;
	}

1367
	/* This value was pulled out of someone's hat */
1368
	if (INTEL_GEN(dev_priv) <= 4 && !IS_GM45(dev_priv))
1369 1370
		intel_de_write(dev_priv, FBC_CONTROL,
		               500 << FBC_CTL_INTERVAL_SHIFT);
1371

1372
	/* We still don't have any sort of hardware state readout for FBC, so
1373 1374
	 * deactivate it in case the BIOS activated it to make sure software
	 * matches the hardware state. */
1375 1376
	if (intel_fbc_hw_is_active(dev_priv))
		intel_fbc_hw_deactivate(dev_priv);
1377
}