intel_fbc.c 42.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29
/**
 * DOC: Frame Buffer Compression (FBC)
 *
 * FBC tries to save memory bandwidth (and so power consumption) by
 * compressing the amount of memory used by the display. It is total
 * transparent to user space and completely handled in the kernel.
30 31
 *
 * The benefits of FBC are mostly visible with solid backgrounds and
R
Rodrigo Vivi 已提交
32 33
 * variation-less patterns. It comes from keeping the memory footprint small
 * and having fewer memory pages opened and accessed for refreshing the display.
34
 *
R
Rodrigo Vivi 已提交
35 36 37 38
 * i915 is responsible to reserve stolen memory for FBC and configure its
 * offset on proper registers. The hardware takes care of all
 * compress/decompress. However there are many known cases where we have to
 * forcibly disable it to allow proper screen updates.
39 40
 */

41 42
#include <drm/drm_fourcc.h>

R
Rodrigo Vivi 已提交
43
#include "i915_drv.h"
44
#include "i915_trace.h"
45
#include "i915_vgpu.h"
46
#include "intel_display_types.h"
47
#include "intel_fbc.h"
48
#include "intel_frontbuffer.h"
R
Rodrigo Vivi 已提交
49

50 51 52 53 54
/*
 * For SKL+, the plane source size used by the hardware is based on the value we
 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
 * we wrote to PIPESRC.
 */
55
static void intel_fbc_get_plane_source_size(const struct intel_fbc_state_cache *cache,
56 57 58
					    int *width, int *height)
{
	if (width)
59
		*width = cache->plane.src_w;
60
	if (height)
61
		*height = cache->plane.src_h;
62 63
}

64
static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
65
					const struct intel_fbc_state_cache *cache)
66 67 68
{
	int lines;

69
	intel_fbc_get_plane_source_size(cache, NULL, &lines);
70
	if (IS_GEN(dev_priv, 7))
71
		lines = min(lines, 2048);
72 73
	else if (INTEL_GEN(dev_priv) >= 8)
		lines = min(lines, 2560);
74 75

	/* Hardware needs the full buffer stride, not just the active area. */
76
	return lines * cache->fb.stride;
77 78
}

79
static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
80 81 82 83
{
	u32 fbc_ctl;

	/* Disable compression */
84
	fbc_ctl = intel_de_read(dev_priv, FBC_CONTROL);
85 86 87 88
	if ((fbc_ctl & FBC_CTL_EN) == 0)
		return;

	fbc_ctl &= ~FBC_CTL_EN;
89
	intel_de_write(dev_priv, FBC_CONTROL, fbc_ctl);
90 91

	/* Wait for compressing bit to clear */
92 93
	if (intel_de_wait_for_clear(dev_priv, FBC_STATUS,
				    FBC_STAT_COMPRESSING, 10)) {
94
		drm_dbg_kms(&dev_priv->drm, "FBC idle timed out\n");
95 96 97 98
		return;
	}
}

99
static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
100
{
101
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
102 103 104 105
	int cfb_pitch;
	int i;
	u32 fbc_ctl;

106
	/* Note: fbc.threshold == 1 for i8xx */
107 108 109
	cfb_pitch = params->cfb_size / FBC_LL_SIZE;
	if (params->fb.stride < cfb_pitch)
		cfb_pitch = params->fb.stride;
110 111

	/* FBC_CTL wants 32B or 64B units */
112
	if (IS_GEN(dev_priv, 2))
113 114 115 116 117 118
		cfb_pitch = (cfb_pitch / 32) - 1;
	else
		cfb_pitch = (cfb_pitch / 64) - 1;

	/* Clear old tags */
	for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
119
		intel_de_write(dev_priv, FBC_TAG(i), 0);
120

121
	if (IS_GEN(dev_priv, 4)) {
122 123 124
		u32 fbc_ctl2;

		/* Set it up... */
125
		fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM;
126
		fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.i9xx_plane);
127 128
		if (params->fence_id >= 0)
			fbc_ctl2 |= FBC_CTL_CPU_FENCE;
129 130
		intel_de_write(dev_priv, FBC_CONTROL2, fbc_ctl2);
		intel_de_write(dev_priv, FBC_FENCE_OFF,
131
			       params->fence_y_offset);
132 133 134
	}

	/* enable it... */
135
	fbc_ctl = FBC_CTL_INTERVAL(params->interval);
136
	fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
137
	if (IS_I945GM(dev_priv))
138
		fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
139
	fbc_ctl |= FBC_CTL_STRIDE(cfb_pitch & 0xff);
140
	if (params->fence_id >= 0)
141
		fbc_ctl |= FBC_CTL_FENCENO(params->fence_id);
142
	intel_de_write(dev_priv, FBC_CONTROL, fbc_ctl);
143 144
}

145
static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
146
{
147
	return intel_de_read(dev_priv, FBC_CONTROL) & FBC_CTL_EN;
148 149
}

150
static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
151
{
152
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
153 154
	u32 dpfc_ctl;

155
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane) | DPFC_SR_EN;
156
	if (params->fb.format->cpp[0] == 2)
157 158 159 160
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
	else
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;

161 162
	if (params->fence_id >= 0) {
		dpfc_ctl |= DPFC_CTL_FENCE_EN | params->fence_id;
163
		intel_de_write(dev_priv, DPFC_FENCE_YOFF,
164
			       params->fence_y_offset);
165
	} else {
166
		intel_de_write(dev_priv, DPFC_FENCE_YOFF, 0);
167
	}
168 169

	/* enable it... */
170
	intel_de_write(dev_priv, DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
171 172
}

173
static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
174 175 176 177
{
	u32 dpfc_ctl;

	/* Disable compression */
178
	dpfc_ctl = intel_de_read(dev_priv, DPFC_CONTROL);
179 180
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
181
		intel_de_write(dev_priv, DPFC_CONTROL, dpfc_ctl);
182 183 184
	}
}

185
static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
186
{
187
	return intel_de_read(dev_priv, DPFC_CONTROL) & DPFC_CTL_EN;
188 189
}

190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
static void i8xx_fbc_recompress(struct drm_i915_private *dev_priv)
{
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
	enum i9xx_plane_id i9xx_plane = params->crtc.i9xx_plane;

	spin_lock_irq(&dev_priv->uncore.lock);
	intel_de_write_fw(dev_priv, DSPADDR(i9xx_plane),
			  intel_de_read_fw(dev_priv, DSPADDR(i9xx_plane)));
	spin_unlock_irq(&dev_priv->uncore.lock);
}

static void i965_fbc_recompress(struct drm_i915_private *dev_priv)
{
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
	enum i9xx_plane_id i9xx_plane = params->crtc.i9xx_plane;

	spin_lock_irq(&dev_priv->uncore.lock);
	intel_de_write_fw(dev_priv, DSPSURF(i9xx_plane),
			  intel_de_read_fw(dev_priv, DSPSURF(i9xx_plane)));
	spin_unlock_irq(&dev_priv->uncore.lock);
}

212
/* This function forces a CFB recompression through the nuke operation. */
213
static void snb_fbc_recompress(struct drm_i915_private *dev_priv)
214
{
215 216 217 218
	struct intel_fbc *fbc = &dev_priv->fbc;

	trace_intel_fbc_nuke(fbc->crtc);

219 220
	intel_de_write(dev_priv, MSG_FBC_REND_STATE, FBC_REND_NUKE);
	intel_de_posting_read(dev_priv, MSG_FBC_REND_STATE);
221 222
}

223 224 225 226 227 228 229 230 231 232
static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
{
	if (INTEL_GEN(dev_priv) >= 6)
		snb_fbc_recompress(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 4)
		i965_fbc_recompress(dev_priv);
	else
		i8xx_fbc_recompress(dev_priv);
}

233
static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
234
{
235
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
236
	u32 dpfc_ctl;
237
	int threshold = dev_priv->fbc.threshold;
238

239
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane);
240
	if (params->fb.format->cpp[0] == 2)
241
		threshold++;
242

243
	switch (threshold) {
244 245 246 247 248 249 250 251 252 253 254
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}
255

256
	if (params->fence_id >= 0) {
257
		dpfc_ctl |= DPFC_CTL_FENCE_EN;
258
		if (IS_IRONLAKE(dev_priv))
259
			dpfc_ctl |= params->fence_id;
260
		if (IS_SANDYBRIDGE(dev_priv)) {
261 262 263
			intel_de_write(dev_priv, SNB_DPFC_CTL_SA,
				       SNB_CPU_FENCE_ENABLE | params->fence_id);
			intel_de_write(dev_priv, DPFC_CPU_FENCE_OFFSET,
264
				       params->fence_y_offset);
265 266
		}
	} else {
267
		if (IS_SANDYBRIDGE(dev_priv)) {
268 269
			intel_de_write(dev_priv, SNB_DPFC_CTL_SA, 0);
			intel_de_write(dev_priv, DPFC_CPU_FENCE_OFFSET, 0);
270 271
		}
	}
272

273
	intel_de_write(dev_priv, ILK_DPFC_FENCE_YOFF,
274
		       params->fence_y_offset);
275
	/* enable it... */
276
	intel_de_write(dev_priv, ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
277

278
	intel_fbc_recompress(dev_priv);
279 280
}

281
static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
282 283 284 285
{
	u32 dpfc_ctl;

	/* Disable compression */
286
	dpfc_ctl = intel_de_read(dev_priv, ILK_DPFC_CONTROL);
287 288
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
289
		intel_de_write(dev_priv, ILK_DPFC_CONTROL, dpfc_ctl);
290 291 292
	}
}

293
static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
294
{
295
	return intel_de_read(dev_priv, ILK_DPFC_CONTROL) & DPFC_CTL_EN;
296 297
}

298
static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
299
{
300
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
301
	u32 dpfc_ctl;
302
	int threshold = dev_priv->fbc.threshold;
303

304
	/* Display WA #0529: skl, kbl, bxt. */
305
	if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv)) {
306
		u32 val = intel_de_read(dev_priv, CHICKEN_MISC_4);
307 308 309

		val &= ~(FBC_STRIDE_OVERRIDE | FBC_STRIDE_MASK);

310
		if (params->gen9_wa_cfb_stride)
311 312
			val |= FBC_STRIDE_OVERRIDE | params->gen9_wa_cfb_stride;

313
		intel_de_write(dev_priv, CHICKEN_MISC_4, val);
314 315
	}

316
	dpfc_ctl = 0;
317
	if (IS_IVYBRIDGE(dev_priv))
318
		dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.i9xx_plane);
319

320
	if (params->fb.format->cpp[0] == 2)
321
		threshold++;
322

323
	switch (threshold) {
324 325 326 327 328 329 330 331 332 333 334 335
	case 4:
	case 3:
		dpfc_ctl |= DPFC_CTL_LIMIT_4X;
		break;
	case 2:
		dpfc_ctl |= DPFC_CTL_LIMIT_2X;
		break;
	case 1:
		dpfc_ctl |= DPFC_CTL_LIMIT_1X;
		break;
	}

336
	if (params->fence_id >= 0) {
337
		dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
338 339 340
		intel_de_write(dev_priv, SNB_DPFC_CTL_SA,
			       SNB_CPU_FENCE_ENABLE | params->fence_id);
		intel_de_write(dev_priv, DPFC_CPU_FENCE_OFFSET,
341
			       params->fence_y_offset);
342
	} else if (dev_priv->ggtt.num_fences) {
343 344
		intel_de_write(dev_priv, SNB_DPFC_CTL_SA, 0);
		intel_de_write(dev_priv, DPFC_CPU_FENCE_OFFSET, 0);
345
	}
346 347 348 349

	if (dev_priv->fbc.false_color)
		dpfc_ctl |= FBC_CTL_FALSE_COLOR;

350
	intel_de_write(dev_priv, ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
351

352
	intel_fbc_recompress(dev_priv);
353 354
}

355 356
static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
{
357
	if (INTEL_GEN(dev_priv) >= 5)
358 359 360 361 362 363 364 365 366
		return ilk_fbc_is_active(dev_priv);
	else if (IS_GM45(dev_priv))
		return g4x_fbc_is_active(dev_priv);
	else
		return i8xx_fbc_is_active(dev_priv);
}

static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
{
367 368
	struct intel_fbc *fbc = &dev_priv->fbc;

369 370
	trace_intel_fbc_activate(fbc->crtc);

371
	fbc->active = true;
372
	fbc->activated = true;
373

374
	if (INTEL_GEN(dev_priv) >= 7)
375
		gen7_fbc_activate(dev_priv);
376
	else if (INTEL_GEN(dev_priv) >= 5)
377 378 379 380 381 382 383 384 385
		ilk_fbc_activate(dev_priv);
	else if (IS_GM45(dev_priv))
		g4x_fbc_activate(dev_priv);
	else
		i8xx_fbc_activate(dev_priv);
}

static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
{
386 387
	struct intel_fbc *fbc = &dev_priv->fbc;

388 389
	trace_intel_fbc_deactivate(fbc->crtc);

390 391
	fbc->active = false;

392
	if (INTEL_GEN(dev_priv) >= 5)
393 394 395 396 397 398 399
		ilk_fbc_deactivate(dev_priv);
	else if (IS_GM45(dev_priv))
		g4x_fbc_deactivate(dev_priv);
	else
		i8xx_fbc_deactivate(dev_priv);
}

R
Rodrigo Vivi 已提交
400
/**
401
 * intel_fbc_is_active - Is FBC active?
402
 * @dev_priv: i915 device instance
R
Rodrigo Vivi 已提交
403 404
 *
 * This function is used to verify the current state of FBC.
D
Daniel Vetter 已提交
405
 *
R
Rodrigo Vivi 已提交
406
 * FIXME: This should be tracked in the plane config eventually
D
Daniel Vetter 已提交
407
 * instead of queried at runtime for most callers.
R
Rodrigo Vivi 已提交
408
 */
409
bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
410
{
411
	return dev_priv->fbc.active;
412 413
}

414 415
static void intel_fbc_deactivate(struct drm_i915_private *dev_priv,
				 const char *reason)
P
Paulo Zanoni 已提交
416
{
417 418
	struct intel_fbc *fbc = &dev_priv->fbc;

419
	drm_WARN_ON(&dev_priv->drm, !mutex_is_locked(&fbc->lock));
P
Paulo Zanoni 已提交
420

421
	if (fbc->active)
422
		intel_fbc_hw_deactivate(dev_priv);
423 424

	fbc->no_fbc_reason = reason;
425 426
}

427 428 429 430 431 432 433 434
static u64 intel_fbc_cfb_base_max(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 5 || IS_G4X(i915))
		return BIT_ULL(28);
	else
		return BIT_ULL(32);
}

435
static int find_compression_threshold(struct drm_i915_private *dev_priv,
436
				      struct drm_mm_node *node,
437 438
				      unsigned int size,
				      unsigned int fb_cpp)
439 440 441
{
	int compression_threshold = 1;
	int ret;
442 443 444 445 446 447
	u64 end;

	/* The FBC hardware for BDW/SKL doesn't have access to the stolen
	 * reserved range size, so it always assumes the maximum (8mb) is used.
	 * If we enable FBC using a CFB on that memory range we'll get FIFO
	 * underruns, even if that range is not reserved by the BIOS. */
448
	if (IS_BROADWELL(dev_priv) || IS_GEN9_BC(dev_priv))
449
		end = resource_size(&dev_priv->dsm) - 8 * 1024 * 1024;
450
	else
451
		end = U64_MAX;
452

453 454
	end = min(end, intel_fbc_cfb_base_max(dev_priv));

455 456 457 458 459 460 461 462
	/* HACK: This code depends on what we will do in *_enable_fbc. If that
	 * code changes, this code needs to change as well.
	 *
	 * The enable_fbc code will attempt to use one of our 2 compression
	 * thresholds, therefore, in that case, we only have 1 resort.
	 */

	/* Try to over-allocate to reduce reallocations and fragmentation. */
463 464
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
						   4096, 0, end);
465 466 467 468 469 470 471 472 473
	if (ret == 0)
		return compression_threshold;

again:
	/* HW's ability to limit the CFB is 1:4 */
	if (compression_threshold > 4 ||
	    (fb_cpp == 2 && compression_threshold == 2))
		return 0;

474 475
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
						   4096, 0, end);
476
	if (ret && INTEL_GEN(dev_priv) <= 4) {
477 478 479 480 481 482 483 484 485
		return 0;
	} else if (ret) {
		compression_threshold <<= 1;
		goto again;
	} else {
		return compression_threshold;
	}
}

486 487
static int intel_fbc_alloc_cfb(struct drm_i915_private *dev_priv,
			       unsigned int size, unsigned int fb_cpp)
488
{
489
	struct intel_fbc *fbc = &dev_priv->fbc;
490
	struct drm_mm_node *compressed_llb;
491
	int ret;
492

493 494
	drm_WARN_ON(&dev_priv->drm,
		    drm_mm_node_allocated(&fbc->compressed_fb));
495

496
	ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
497 498 499 500
					 size, fb_cpp);
	if (!ret)
		goto err_llb;
	else if (ret > 1) {
501 502
		drm_info_once(&dev_priv->drm,
			      "Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");
503 504
	}

505
	fbc->threshold = ret;
506

507
	if (INTEL_GEN(dev_priv) >= 5)
508 509
		intel_de_write(dev_priv, ILK_DPFC_CB_BASE,
			       fbc->compressed_fb.start);
510
	else if (IS_GM45(dev_priv)) {
511 512
		intel_de_write(dev_priv, DPFC_CB_BASE,
			       fbc->compressed_fb.start);
513 514 515 516 517 518 519 520 521 522
	} else {
		compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
		if (!compressed_llb)
			goto err_fb;

		ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
						  4096, 4096);
		if (ret)
			goto err_fb;

523
		fbc->compressed_llb = compressed_llb;
524

525 526 527 528 529 530
		GEM_BUG_ON(range_overflows_end_t(u64, dev_priv->dsm.start,
						 fbc->compressed_fb.start,
						 U32_MAX));
		GEM_BUG_ON(range_overflows_end_t(u64, dev_priv->dsm.start,
						 fbc->compressed_llb->start,
						 U32_MAX));
531 532 533 534
		intel_de_write(dev_priv, FBC_CFB_BASE,
			       dev_priv->dsm.start + fbc->compressed_fb.start);
		intel_de_write(dev_priv, FBC_LL_BASE,
			       dev_priv->dsm.start + compressed_llb->start);
535 536
	}

537 538 539
	drm_dbg_kms(&dev_priv->drm,
		    "reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
		    fbc->compressed_fb.size, fbc->threshold);
540 541 542 543 544

	return 0;

err_fb:
	kfree(compressed_llb);
545
	i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
546
err_llb:
547
	if (drm_mm_initialized(&dev_priv->mm.stolen))
548
		drm_info_once(&dev_priv->drm, "not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
549 550 551
	return -ENOSPC;
}

552
static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
553
{
554 555
	struct intel_fbc *fbc = &dev_priv->fbc;

556 557 558
	if (WARN_ON(intel_fbc_hw_is_active(dev_priv)))
		return;

559 560
	if (!drm_mm_node_allocated(&fbc->compressed_fb))
		return;
561 562 563 564

	if (fbc->compressed_llb) {
		i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
		kfree(fbc->compressed_llb);
565
	}
566 567

	i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
568 569
}

570
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
571
{
572 573
	struct intel_fbc *fbc = &dev_priv->fbc;

574
	if (!HAS_FBC(dev_priv))
575 576
		return;

577
	mutex_lock(&fbc->lock);
578
	__intel_fbc_cleanup_cfb(dev_priv);
579
	mutex_unlock(&fbc->lock);
P
Paulo Zanoni 已提交
580 581
}

582
static bool stride_is_valid(struct drm_i915_private *dev_priv,
583
			    u64 modifier, unsigned int stride)
584
{
585
	/* This should have been caught earlier. */
586
	if (drm_WARN_ON_ONCE(&dev_priv->drm, (stride & (64 - 1)) != 0))
587
		return false;
588 589

	/* Below are the additional FBC restrictions. */
590 591
	if (stride < 512)
		return false;
592

593
	if (IS_GEN(dev_priv, 2) || IS_GEN(dev_priv, 3))
594 595
		return stride == 4096 || stride == 8192;

596
	if (IS_GEN(dev_priv, 4) && !IS_G4X(dev_priv) && stride < 2048)
597 598
		return false;

599 600 601 602 603
	/* Display WA #1105: skl,bxt,kbl,cfl,glk */
	if (IS_GEN(dev_priv, 9) &&
	    modifier == DRM_FORMAT_MOD_LINEAR && stride & 511)
		return false;

604 605 606 607 608 609
	if (stride > 16384)
		return false;

	return true;
}

610
static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
611
				  u32 pixel_format)
612
{
613
	switch (pixel_format) {
614 615 616 617 618 619
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_XBGR8888:
		return true;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_RGB565:
		/* 16bpp not supported on gen2 */
620
		if (IS_GEN(dev_priv, 2))
621 622 623 624 625 626 627 628 629 630
			return false;
		/* WaFbcOnly1to1Ratio:ctg */
		if (IS_G4X(dev_priv))
			return false;
		return true;
	default:
		return false;
	}
}

631 632 633 634 635 636 637 638 639 640 641 642 643
static bool rotation_is_valid(struct drm_i915_private *dev_priv,
			      u32 pixel_format, unsigned int rotation)
{
	if (INTEL_GEN(dev_priv) >= 9 && pixel_format == DRM_FORMAT_RGB565 &&
	    drm_rotation_90_or_270(rotation))
		return false;
	else if (INTEL_GEN(dev_priv) <= 4 && !IS_G4X(dev_priv) &&
		 rotation != DRM_MODE_ROTATE_0)
		return false;

	return true;
}

644 645 646
/*
 * For some reason, the hardware tracking starts looking at whatever we
 * programmed as the display plane base address register. It does not look at
647 648
 * the X and Y offset registers. That's why we include the src x/y offsets
 * instead of just looking at the plane size.
649 650
 */
static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
651
{
652
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
653
	struct intel_fbc *fbc = &dev_priv->fbc;
654
	unsigned int effective_w, effective_h, max_w, max_h;
655

656 657 658 659
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
		max_w = 5120;
		max_h = 4096;
	} else if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv)) {
660 661
		max_w = 4096;
		max_h = 4096;
662
	} else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
663 664 665 666 667 668 669
		max_w = 4096;
		max_h = 2048;
	} else {
		max_w = 2048;
		max_h = 1536;
	}

670 671
	intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
					&effective_h);
672 673
	effective_w += fbc->state_cache.plane.adjusted_x;
	effective_h += fbc->state_cache.plane.adjusted_y;
674 675

	return effective_w <= max_w && effective_h <= max_h;
676 677
}

678
static bool tiling_is_valid(struct drm_i915_private *dev_priv,
679
			    u64 modifier)
680 681 682 683 684 685 686 687 688 689 690 691 692 693
{
	switch (modifier) {
	case DRM_FORMAT_MOD_LINEAR:
		if (INTEL_GEN(dev_priv) >= 9)
			return true;
		return false;
	case I915_FORMAT_MOD_X_TILED:
	case I915_FORMAT_MOD_Y_TILED:
		return true;
	default:
		return false;
	}
}

694
static void intel_fbc_update_state_cache(struct intel_crtc *crtc,
695 696
					 const struct intel_crtc_state *crtc_state,
					 const struct intel_plane_state *plane_state)
697
{
698
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
699
	struct intel_fbc *fbc = &dev_priv->fbc;
700
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
701
	struct drm_framebuffer *fb = plane_state->hw.fb;
702

703 704 705
	cache->plane.visible = plane_state->uapi.visible;
	if (!cache->plane.visible)
		return;
706

707
	cache->crtc.mode_flags = crtc_state->hw.adjusted_mode.flags;
708
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
709
		cache->crtc.hsw_bdw_pixel_rate = crtc_state->pixel_rate;
710

711
	cache->plane.rotation = plane_state->hw.rotation;
712 713 714 715 716
	/*
	 * Src coordinates are already rotated by 270 degrees for
	 * the 90/270 degree plane rotation cases (to match the
	 * GTT mapping), hence no need to account for rotation here.
	 */
717 718
	cache->plane.src_w = drm_rect_width(&plane_state->uapi.src) >> 16;
	cache->plane.src_h = drm_rect_height(&plane_state->uapi.src) >> 16;
719 720
	cache->plane.adjusted_x = plane_state->color_plane[0].x;
	cache->plane.adjusted_y = plane_state->color_plane[0].y;
721

722
	cache->plane.pixel_blend_mode = plane_state->hw.pixel_blend_mode;
723

724
	cache->fb.format = fb->format;
725
	cache->fb.modifier = fb->modifier;
726

727 728 729 730 731
	/* FIXME is this correct? */
	cache->fb.stride = plane_state->color_plane[0].stride;
	if (drm_rotation_90_or_270(plane_state->hw.rotation))
		cache->fb.stride *= fb->format->cpp[0];

732 733
	/* FBC1 compression interval: arbitrary choice of 1 second */
	cache->interval = drm_mode_vrefresh(&crtc_state->hw.adjusted_mode);
734

735 736
	cache->fence_y_offset = intel_plane_fence_y_offset(plane_state);

737 738
	drm_WARN_ON(&dev_priv->drm, plane_state->flags & PLANE_HAS_FENCE &&
		    !plane_state->vma->fence);
739 740 741 742 743 744

	if (plane_state->flags & PLANE_HAS_FENCE &&
	    plane_state->vma->fence)
		cache->fence_id = plane_state->vma->fence->id;
	else
		cache->fence_id = -1;
745 746

	cache->psr2_active = crtc_state->has_psr2;
747 748
}

749 750 751 752 753 754 755 756
static bool intel_fbc_cfb_size_changed(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;

	return intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
		fbc->compressed_fb.size * fbc->threshold;
}

757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
static u16 intel_fbc_gen9_wa_cfb_stride(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;

	if ((IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv)) &&
	    cache->fb.modifier != I915_FORMAT_MOD_X_TILED)
		return DIV_ROUND_UP(cache->plane.src_w, 32 * fbc->threshold) * 8;
	else
		return 0;
}

static bool intel_fbc_gen9_wa_cfb_stride_changed(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;

	return fbc->params.gen9_wa_cfb_stride != intel_fbc_gen9_wa_cfb_stride(dev_priv);
}

776 777 778 779 780 781 782 783 784
static bool intel_fbc_can_enable(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;

	if (intel_vgpu_active(dev_priv)) {
		fbc->no_fbc_reason = "VGPU is active";
		return false;
	}

785
	if (!dev_priv->params.enable_fbc) {
786 787 788 789 790 791 792 793 794 795 796 797
		fbc->no_fbc_reason = "disabled per module param or by default";
		return false;
	}

	if (fbc->underrun_detected) {
		fbc->no_fbc_reason = "underrun detected";
		return false;
	}

	return true;
}

798 799
static bool intel_fbc_can_activate(struct intel_crtc *crtc)
{
800
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
801 802 803
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;

804 805 806
	if (!intel_fbc_can_enable(dev_priv))
		return false;

807 808 809 810 811
	if (!cache->plane.visible) {
		fbc->no_fbc_reason = "primary plane not visible";
		return false;
	}

812 813 814 815 816 817 818 819
	/* We don't need to use a state cache here since this information is
	 * global for all CRTC.
	 */
	if (fbc->underrun_detected) {
		fbc->no_fbc_reason = "underrun detected";
		return false;
	}

820
	if (cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) {
821
		fbc->no_fbc_reason = "incompatible mode";
822
		return false;
823 824
	}

825
	if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
826
		fbc->no_fbc_reason = "mode too large for compression";
827
		return false;
828
	}
829

830 831 832 833 834 835
	/* The use of a CPU fence is one of two ways to detect writes by the
	 * CPU to the scanout and trigger updates to the FBC.
	 *
	 * The other method is by software tracking (see
	 * intel_fbc_invalidate/flush()), it will manually notify FBC and nuke
	 * the current compressed buffer and recompress it.
836 837
	 *
	 * Note that is possible for a tiled surface to be unmappable (and
838
	 * so have no fence associated with it) due to aperture constraints
839
	 * at the time of pinning.
840 841 842 843
	 *
	 * FIXME with 90/270 degree rotation we should use the fence on
	 * the normal GTT view (the rotated view doesn't even have a
	 * fence). Would need changes to the FBC fence Y offset as well.
844
	 * For now this will effectively disable FBC with 90/270 degree
845
	 * rotation.
846
	 */
847
	if (INTEL_GEN(dev_priv) < 9 && cache->fence_id < 0) {
848 849
		fbc->no_fbc_reason = "framebuffer not tiled or fenced";
		return false;
850
	}
851

852 853 854 855 856
	if (!pixel_format_is_valid(dev_priv, cache->fb.format->format)) {
		fbc->no_fbc_reason = "pixel format is invalid";
		return false;
	}

857 858
	if (!rotation_is_valid(dev_priv, cache->fb.format->format,
			       cache->plane.rotation)) {
859
		fbc->no_fbc_reason = "rotation unsupported";
860
		return false;
861 862
	}

863 864 865 866 867
	if (!tiling_is_valid(dev_priv, cache->fb.modifier)) {
		fbc->no_fbc_reason = "tiling unsupported";
		return false;
	}

868
	if (!stride_is_valid(dev_priv, cache->fb.modifier, cache->fb.stride)) {
869
		fbc->no_fbc_reason = "framebuffer stride not supported";
870
		return false;
871 872
	}

873 874 875 876 877 878
	if (cache->plane.pixel_blend_mode != DRM_MODE_BLEND_PIXEL_NONE &&
	    cache->fb.format->has_alpha) {
		fbc->no_fbc_reason = "per-pixel alpha blending is incompatible with FBC";
		return false;
	}

879 880
	/* WaFbcExceedCdClockThreshold:hsw,bdw */
	if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
881
	    cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk.hw.cdclk * 95 / 100) {
882
		fbc->no_fbc_reason = "pixel rate is too big";
883
		return false;
884 885
	}

886 887 888 889 890 891 892 893 894 895
	/* It is possible for the required CFB size change without a
	 * crtc->disable + crtc->enable since it is possible to change the
	 * stride without triggering a full modeset. Since we try to
	 * over-allocate the CFB, there's a chance we may keep FBC enabled even
	 * if this happens, but if we exceed the current CFB size we'll have to
	 * disable FBC. Notice that it would be possible to disable FBC, wait
	 * for a frame, free the stolen node, then try to reenable FBC in case
	 * we didn't get any invalidate/deactivate calls, but this would require
	 * a lot of tracking just for a specific case. If we conclude it's an
	 * important case, we can implement it later. */
896
	if (intel_fbc_cfb_size_changed(dev_priv)) {
897
		fbc->no_fbc_reason = "CFB requirements changed";
898 899 900
		return false;
	}

901 902 903 904 905
	/*
	 * Work around a problem on GEN9+ HW, where enabling FBC on a plane
	 * having a Y offset that isn't divisible by 4 causes FIFO underrun
	 * and screen flicker.
	 */
906
	if (INTEL_GEN(dev_priv) >= 9 &&
907 908 909 910 911
	    (fbc->state_cache.plane.adjusted_y & 3)) {
		fbc->no_fbc_reason = "plane Y offset is misaligned";
		return false;
	}

912 913 914 915 916 917 918
	/* Wa_22010751166: icl, ehl, tgl, dg1, rkl */
	if (INTEL_GEN(dev_priv) >= 11 &&
	    (cache->plane.src_h + cache->plane.adjusted_y) % 4) {
		fbc->no_fbc_reason = "plane height + offset is non-modulo of 4";
		return false;
	}

919 920 921 922 923 924 925 926 927 928
	/*
	 * Tigerlake is not supporting FBC with PSR2.
	 * Recommendation is to keep this combination disabled
	 * Bspec: 50422 HSD: 14010260002
	 */
	if (fbc->state_cache.psr2_active && IS_TIGERLAKE(dev_priv)) {
		fbc->no_fbc_reason = "not supported with PSR2";
		return false;
	}

929 930 931
	return true;
}

932 933 934
static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
				     struct intel_fbc_reg_params *params)
{
935
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
936 937
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
938 939 940 941 942 943

	/* Since all our fields are integer types, use memset here so the
	 * comparison function can rely on memcmp because the padding will be
	 * zero. */
	memset(params, 0, sizeof(*params));

944
	params->fence_id = cache->fence_id;
945
	params->fence_y_offset = cache->fence_y_offset;
946

947 948
	params->interval = cache->interval;

949
	params->crtc.pipe = crtc->pipe;
V
Ville Syrjälä 已提交
950
	params->crtc.i9xx_plane = to_intel_plane(crtc->base.primary)->i9xx_plane;
951

952
	params->fb.format = cache->fb.format;
953
	params->fb.modifier = cache->fb.modifier;
954
	params->fb.stride = cache->fb.stride;
955

956
	params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
957

958
	params->gen9_wa_cfb_stride = cache->gen9_wa_cfb_stride;
959 960

	params->plane_visible = cache->plane.visible;
961 962
}

963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982
static bool intel_fbc_can_flip_nuke(const struct intel_crtc_state *crtc_state)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	const struct intel_fbc *fbc = &dev_priv->fbc;
	const struct intel_fbc_state_cache *cache = &fbc->state_cache;
	const struct intel_fbc_reg_params *params = &fbc->params;

	if (drm_atomic_crtc_needs_modeset(&crtc_state->uapi))
		return false;

	if (!params->plane_visible)
		return false;

	if (!intel_fbc_can_activate(crtc))
		return false;

	if (params->fb.format != cache->fb.format)
		return false;

983 984 985
	if (params->fb.modifier != cache->fb.modifier)
		return false;

986 987 988 989 990 991 992 993 994 995 996 997
	if (params->fb.stride != cache->fb.stride)
		return false;

	if (params->cfb_size != intel_fbc_calculate_cfb_size(dev_priv, cache))
		return false;

	if (params->gen9_wa_cfb_stride != cache->gen9_wa_cfb_stride)
		return false;

	return true;
}

998 999
bool intel_fbc_pre_update(struct intel_atomic_state *state,
			  struct intel_crtc *crtc)
1000
{
1001 1002 1003 1004 1005
	struct intel_plane *plane = to_intel_plane(crtc->base.primary);
	const struct intel_crtc_state *crtc_state =
		intel_atomic_get_new_crtc_state(state, crtc);
	const struct intel_plane_state *plane_state =
		intel_atomic_get_new_plane_state(state, plane);
1006
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1007
	struct intel_fbc *fbc = &dev_priv->fbc;
1008
	const char *reason = "update pending";
1009
	bool need_vblank_wait = false;
1010

1011
	if (!plane->has_fbc || !plane_state)
1012 1013
		return need_vblank_wait;

1014
	mutex_lock(&fbc->lock);
1015

V
Ville Syrjälä 已提交
1016
	if (fbc->crtc != crtc)
1017
		goto unlock;
1018

1019
	intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
1020
	fbc->flip_pending = true;
1021

1022
	if (!intel_fbc_can_flip_nuke(crtc_state)) {
1023
		intel_fbc_deactivate(dev_priv, reason);
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042

		/*
		 * Display WA #1198: glk+
		 * Need an extra vblank wait between FBC disable and most plane
		 * updates. Bspec says this is only needed for plane disable, but
		 * that is not true. Touching most plane registers will cause the
		 * corruption to appear. Also SKL/derivatives do not seem to be
		 * affected.
		 *
		 * TODO: could optimize this a bit by sampling the frame
		 * counter when we disable FBC (if it was already done earlier)
		 * and skipping the extra vblank wait before the plane update
		 * if at least one frame has already passed.
		 */
		if (fbc->activated &&
		    (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)))
			need_vblank_wait = true;
		fbc->activated = false;
	}
1043 1044
unlock:
	mutex_unlock(&fbc->lock);
1045 1046

	return need_vblank_wait;
1047 1048
}

1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
/**
 * __intel_fbc_disable - disable FBC
 * @dev_priv: i915 device instance
 *
 * This is the low level function that actually disables FBC. Callers should
 * grab the FBC lock.
 */
static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_crtc *crtc = fbc->crtc;

1061 1062 1063
	drm_WARN_ON(&dev_priv->drm, !mutex_is_locked(&fbc->lock));
	drm_WARN_ON(&dev_priv->drm, !fbc->crtc);
	drm_WARN_ON(&dev_priv->drm, fbc->active);
1064

1065 1066
	drm_dbg_kms(&dev_priv->drm, "Disabling FBC on pipe %c\n",
		    pipe_name(crtc->pipe));
1067 1068 1069 1070 1071 1072

	__intel_fbc_cleanup_cfb(dev_priv);

	fbc->crtc = NULL;
}

1073
static void __intel_fbc_post_update(struct intel_crtc *crtc)
1074
{
1075
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1076 1077
	struct intel_fbc *fbc = &dev_priv->fbc;

1078
	drm_WARN_ON(&dev_priv->drm, !mutex_is_locked(&fbc->lock));
1079

V
Ville Syrjälä 已提交
1080
	if (fbc->crtc != crtc)
1081 1082
		return;

1083 1084
	fbc->flip_pending = false;

1085
	if (!dev_priv->params.enable_fbc) {
1086 1087 1088 1089 1090 1091
		intel_fbc_deactivate(dev_priv, "disabled at runtime per module param");
		__intel_fbc_disable(dev_priv);

		return;
	}

1092
	intel_fbc_get_reg_params(crtc, &fbc->params);
1093

1094
	if (!intel_fbc_can_activate(crtc))
1095 1096
		return;

1097
	if (!fbc->busy_bits)
1098
		intel_fbc_hw_activate(dev_priv);
1099
	else
1100
		intel_fbc_deactivate(dev_priv, "frontbuffer write");
P
Paulo Zanoni 已提交
1101 1102
}

1103 1104
void intel_fbc_post_update(struct intel_atomic_state *state,
			   struct intel_crtc *crtc)
P
Paulo Zanoni 已提交
1105
{
1106
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1107 1108 1109
	struct intel_plane *plane = to_intel_plane(crtc->base.primary);
	const struct intel_plane_state *plane_state =
		intel_atomic_get_new_plane_state(state, plane);
1110
	struct intel_fbc *fbc = &dev_priv->fbc;
1111

1112
	if (!plane->has_fbc || !plane_state)
1113 1114
		return;

1115
	mutex_lock(&fbc->lock);
1116
	__intel_fbc_post_update(crtc);
1117
	mutex_unlock(&fbc->lock);
1118 1119
}

1120 1121
static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
{
V
Ville Syrjälä 已提交
1122
	if (fbc->crtc)
1123 1124 1125 1126 1127
		return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
	else
		return fbc->possible_framebuffer_bits;
}

1128 1129 1130 1131
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin)
{
1132
	struct intel_fbc *fbc = &dev_priv->fbc;
1133

1134
	if (!HAS_FBC(dev_priv))
1135 1136
		return;

1137
	if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
1138 1139
		return;

1140
	mutex_lock(&fbc->lock);
P
Paulo Zanoni 已提交
1141

1142
	fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
1143

V
Ville Syrjälä 已提交
1144
	if (fbc->crtc && fbc->busy_bits)
1145
		intel_fbc_deactivate(dev_priv, "frontbuffer write");
P
Paulo Zanoni 已提交
1146

1147
	mutex_unlock(&fbc->lock);
1148 1149 1150
}

void intel_fbc_flush(struct drm_i915_private *dev_priv,
1151
		     unsigned int frontbuffer_bits, enum fb_op_origin origin)
1152
{
1153 1154
	struct intel_fbc *fbc = &dev_priv->fbc;

1155
	if (!HAS_FBC(dev_priv))
1156 1157
		return;

1158 1159 1160 1161 1162 1163 1164 1165
	/*
	 * GTT tracking does not nuke the entire cfb
	 * so don't clear busy_bits set for some other
	 * reason.
	 */
	if (origin == ORIGIN_GTT)
		return;

1166
	mutex_lock(&fbc->lock);
1167

1168
	fbc->busy_bits &= ~frontbuffer_bits;
1169

1170
	if (origin == ORIGIN_FLIP)
1171 1172
		goto out;

V
Ville Syrjälä 已提交
1173
	if (!fbc->busy_bits && fbc->crtc &&
1174
	    (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
1175
		if (fbc->active)
1176
			intel_fbc_recompress(dev_priv);
1177
		else if (!fbc->flip_pending)
1178
			__intel_fbc_post_update(fbc->crtc);
1179
	}
P
Paulo Zanoni 已提交
1180

1181
out:
1182
	mutex_unlock(&fbc->lock);
1183 1184
}

1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
/**
 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
 * @dev_priv: i915 device instance
 * @state: the atomic state structure
 *
 * This function looks at the proposed state for CRTCs and planes, then chooses
 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
 * true.
 *
 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
 */
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1198
			   struct intel_atomic_state *state)
1199 1200
{
	struct intel_fbc *fbc = &dev_priv->fbc;
1201 1202
	struct intel_plane *plane;
	struct intel_plane_state *plane_state;
1203
	bool crtc_chosen = false;
1204
	int i;
1205 1206 1207

	mutex_lock(&fbc->lock);

1208 1209
	/* Does this atomic commit involve the CRTC currently tied to FBC? */
	if (fbc->crtc &&
1210
	    !intel_atomic_get_new_crtc_state(state, fbc->crtc))
1211 1212
		goto out;

1213 1214 1215
	if (!intel_fbc_can_enable(dev_priv))
		goto out;

1216 1217 1218 1219
	/* Simply choose the first CRTC that is compatible and has a visible
	 * plane. We could go for fancier schemes such as checking the plane
	 * size, but this would just affect the few platforms that don't tie FBC
	 * to pipe or plane A. */
1220 1221
	for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
		struct intel_crtc_state *crtc_state;
1222
		struct intel_crtc *crtc = to_intel_crtc(plane_state->hw.crtc);
1223

1224
		if (!plane->has_fbc)
1225 1226
			continue;

1227
		if (!plane_state->uapi.visible)
1228 1229
			continue;

1230
		crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
1231

1232
		crtc_state->enable_fbc = true;
1233
		crtc_chosen = true;
1234
		break;
1235 1236
	}

1237 1238 1239
	if (!crtc_chosen)
		fbc->no_fbc_reason = "no suitable CRTC for FBC";

1240 1241 1242 1243
out:
	mutex_unlock(&fbc->lock);
}

1244 1245 1246
/**
 * intel_fbc_enable: tries to enable FBC on the CRTC
 * @crtc: the CRTC
1247
 * @state: corresponding &drm_crtc_state for @crtc
1248
 *
1249
 * This function checks if the given CRTC was chosen for FBC, then enables it if
1250 1251 1252
 * possible. Notice that it doesn't activate FBC. It is valid to call
 * intel_fbc_enable multiple times for the same pipe without an
 * intel_fbc_disable in the middle, as long as it is deactivated.
1253
 */
1254 1255
void intel_fbc_enable(struct intel_atomic_state *state,
		      struct intel_crtc *crtc)
1256
{
1257
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1258 1259 1260 1261 1262
	struct intel_plane *plane = to_intel_plane(crtc->base.primary);
	const struct intel_crtc_state *crtc_state =
		intel_atomic_get_new_crtc_state(state, crtc);
	const struct intel_plane_state *plane_state =
		intel_atomic_get_new_plane_state(state, plane);
1263
	struct intel_fbc *fbc = &dev_priv->fbc;
1264
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
1265

1266
	if (!plane->has_fbc || !plane_state)
1267 1268
		return;

1269
	mutex_lock(&fbc->lock);
1270

V
Ville Syrjälä 已提交
1271
	if (fbc->crtc) {
1272
		if (fbc->crtc != crtc ||
1273 1274
		    (!intel_fbc_cfb_size_changed(dev_priv) &&
		     !intel_fbc_gen9_wa_cfb_stride_changed(dev_priv)))
1275
			goto out;
1276

1277 1278
		__intel_fbc_disable(dev_priv);
	}
1279

1280
	drm_WARN_ON(&dev_priv->drm, fbc->active);
1281

1282
	intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
1283 1284 1285 1286 1287 1288 1289

	/* FIXME crtc_state->enable_fbc lies :( */
	if (!cache->plane.visible)
		goto out;

	if (intel_fbc_alloc_cfb(dev_priv,
				intel_fbc_calculate_cfb_size(dev_priv, cache),
1290
				plane_state->hw.fb->format->cpp[0])) {
1291
		cache->plane.visible = false;
1292
		fbc->no_fbc_reason = "not enough stolen memory";
1293 1294 1295
		goto out;
	}

1296
	cache->gen9_wa_cfb_stride = intel_fbc_gen9_wa_cfb_stride(dev_priv);
1297

1298 1299
	drm_dbg_kms(&dev_priv->drm, "Enabling FBC on pipe %c\n",
		    pipe_name(crtc->pipe));
1300
	fbc->no_fbc_reason = "FBC enabled but not active yet\n";
1301

1302
	fbc->crtc = crtc;
1303
out:
1304
	mutex_unlock(&fbc->lock);
1305 1306 1307
}

/**
1308
 * intel_fbc_disable - disable FBC if it's associated with crtc
1309 1310 1311 1312
 * @crtc: the CRTC
 *
 * This function disables FBC if it's associated with the provided CRTC.
 */
1313
void intel_fbc_disable(struct intel_crtc *crtc)
1314
{
1315
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1316
	struct intel_plane *plane = to_intel_plane(crtc->base.primary);
1317
	struct intel_fbc *fbc = &dev_priv->fbc;
1318

1319
	if (!plane->has_fbc)
1320 1321
		return;

1322
	mutex_lock(&fbc->lock);
1323
	if (fbc->crtc == crtc)
1324
		__intel_fbc_disable(dev_priv);
1325
	mutex_unlock(&fbc->lock);
1326 1327 1328
}

/**
1329
 * intel_fbc_global_disable - globally disable FBC
1330 1331 1332 1333
 * @dev_priv: i915 device instance
 *
 * This function disables FBC regardless of which CRTC is associated with it.
 */
1334
void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
1335
{
1336 1337
	struct intel_fbc *fbc = &dev_priv->fbc;

1338
	if (!HAS_FBC(dev_priv))
1339 1340
		return;

1341
	mutex_lock(&fbc->lock);
V
Ville Syrjälä 已提交
1342
	if (fbc->crtc) {
1343
		drm_WARN_ON(&dev_priv->drm, fbc->crtc->active);
1344
		__intel_fbc_disable(dev_priv);
1345
	}
1346
	mutex_unlock(&fbc->lock);
1347 1348
}

1349 1350 1351 1352 1353 1354 1355 1356 1357
static void intel_fbc_underrun_work_fn(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, fbc.underrun_work);
	struct intel_fbc *fbc = &dev_priv->fbc;

	mutex_lock(&fbc->lock);

	/* Maybe we were scheduled twice. */
V
Ville Syrjälä 已提交
1358
	if (fbc->underrun_detected || !fbc->crtc)
1359 1360
		goto out;

1361
	drm_dbg_kms(&dev_priv->drm, "Disabling FBC due to FIFO underrun.\n");
1362 1363
	fbc->underrun_detected = true;

1364
	intel_fbc_deactivate(dev_priv, "FIFO underrun");
1365 1366 1367 1368
out:
	mutex_unlock(&fbc->lock);
}

1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
/*
 * intel_fbc_reset_underrun - reset FBC fifo underrun status.
 * @dev_priv: i915 device instance
 *
 * See intel_fbc_handle_fifo_underrun_irq(). For automated testing we
 * want to re-enable FBC after an underrun to increase test coverage.
 */
int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv)
{
	int ret;

	cancel_work_sync(&dev_priv->fbc.underrun_work);

	ret = mutex_lock_interruptible(&dev_priv->fbc.lock);
	if (ret)
		return ret;

	if (dev_priv->fbc.underrun_detected) {
1387 1388
		drm_dbg_kms(&dev_priv->drm,
			    "Re-allowing FBC after fifo underrun\n");
1389 1390 1391 1392 1393 1394 1395 1396 1397
		dev_priv->fbc.no_fbc_reason = "FIFO underrun cleared";
	}

	dev_priv->fbc.underrun_detected = false;
	mutex_unlock(&dev_priv->fbc.lock);

	return 0;
}

1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
/**
 * intel_fbc_handle_fifo_underrun_irq - disable FBC when we get a FIFO underrun
 * @dev_priv: i915 device instance
 *
 * Without FBC, most underruns are harmless and don't really cause too many
 * problems, except for an annoying message on dmesg. With FBC, underruns can
 * become black screens or even worse, especially when paired with bad
 * watermarks. So in order for us to be on the safe side, completely disable FBC
 * in case we ever detect a FIFO underrun on any pipe. An underrun on any pipe
 * already suggests that watermarks may be bad, so try to be as safe as
 * possible.
 *
 * This function is called from the IRQ handler.
 */
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;

1416
	if (!HAS_FBC(dev_priv))
1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
		return;

	/* There's no guarantee that underrun_detected won't be set to true
	 * right after this check and before the work is scheduled, but that's
	 * not a problem since we'll check it again under the work function
	 * while FBC is locked. This check here is just to prevent us from
	 * unnecessarily scheduling the work, and it relies on the fact that we
	 * never switch underrun_detect back to false after it's true. */
	if (READ_ONCE(fbc->underrun_detected))
		return;

	schedule_work(&fbc->underrun_work);
}

1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
/*
 * The DDX driver changes its behavior depending on the value it reads from
 * i915.enable_fbc, so sanitize it by translating the default value into either
 * 0 or 1 in order to allow it to know what's going on.
 *
 * Notice that this is done at driver initialization and we still allow user
 * space to change the value during runtime without sanitizing it again. IGT
 * relies on being able to change i915.enable_fbc at runtime.
 */
static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv)
{
1442 1443
	if (dev_priv->params.enable_fbc >= 0)
		return !!dev_priv->params.enable_fbc;
1444

1445 1446 1447
	if (!HAS_FBC(dev_priv))
		return 0;

P
Paulo Zanoni 已提交
1448
	if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9)
1449 1450 1451 1452 1453
		return 1;

	return 0;
}

1454 1455 1456
static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv)
{
	/* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */
1457
	if (intel_vtd_active() &&
1458
	    (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) {
1459 1460
		drm_info(&dev_priv->drm,
			 "Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n");
1461 1462 1463 1464 1465 1466
		return true;
	}

	return false;
}

R
Rodrigo Vivi 已提交
1467 1468 1469 1470 1471 1472
/**
 * intel_fbc_init - Initialize FBC
 * @dev_priv: the i915 device
 *
 * This function might be called during PM init process.
 */
1473 1474
void intel_fbc_init(struct drm_i915_private *dev_priv)
{
1475
	struct intel_fbc *fbc = &dev_priv->fbc;
1476

1477
	INIT_WORK(&fbc->underrun_work, intel_fbc_underrun_work_fn);
1478 1479
	mutex_init(&fbc->lock);
	fbc->active = false;
P
Paulo Zanoni 已提交
1480

1481 1482 1483
	if (!drm_mm_initialized(&dev_priv->mm.stolen))
		mkwrite_device_info(dev_priv)->display.has_fbc = false;

1484
	if (need_fbc_vtd_wa(dev_priv))
1485
		mkwrite_device_info(dev_priv)->display.has_fbc = false;
1486

1487
	dev_priv->params.enable_fbc = intel_sanitize_fbc_option(dev_priv);
1488
	drm_dbg_kms(&dev_priv->drm, "Sanitized enable_fbc value: %d\n",
1489
		    dev_priv->params.enable_fbc);
1490

1491
	if (!HAS_FBC(dev_priv)) {
1492
		fbc->no_fbc_reason = "unsupported by this chipset";
1493 1494 1495
		return;
	}

1496
	/* We still don't have any sort of hardware state readout for FBC, so
1497 1498
	 * deactivate it in case the BIOS activated it to make sure software
	 * matches the hardware state. */
1499 1500
	if (intel_fbc_hw_is_active(dev_priv))
		intel_fbc_hw_deactivate(dev_priv);
1501
}