intel_ringbuffer.c 90.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <linux/log2.h>
31
#include <drm/drmP.h>
32
#include "i915_drv.h"
33
#include <drm/i915_drm.h>
34
#include "i915_trace.h"
35
#include "intel_drv.h"
36

37
int __intel_ring_space(int head, int tail, int size)
38
{
39 40
	int space = head - tail;
	if (space <= 0)
41
		space += size;
42
	return space - I915_RING_FREE_SPACE;
43 44
}

45 46 47 48 49 50 51 52 53 54 55
void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
{
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
	}

	ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
					    ringbuf->tail, ringbuf->size);
}

56
bool intel_engine_stopped(struct intel_engine_cs *engine)
57
{
58
	struct drm_i915_private *dev_priv = engine->dev->dev_private;
59
	return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
60
}
61

62
static void __intel_ring_advance(struct intel_engine_cs *engine)
63
{
64
	struct intel_ringbuffer *ringbuf = engine->buffer;
65
	ringbuf->tail &= ringbuf->size - 1;
66
	if (intel_engine_stopped(engine))
67
		return;
68
	engine->write_tail(engine, ringbuf->tail);
69 70
}

71
static int
72
gen2_render_ring_flush(struct drm_i915_gem_request *req,
73 74 75
		       u32	invalidate_domains,
		       u32	flush_domains)
{
76
	struct intel_engine_cs *engine = req->engine;
77 78 79 80
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
81
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
82 83 84 85 86
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

87
	ret = intel_ring_begin(req, 2);
88 89 90
	if (ret)
		return ret;

91 92 93
	intel_ring_emit(engine, cmd);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
94 95 96 97 98

	return 0;
}

static int
99
gen4_render_ring_flush(struct drm_i915_gem_request *req,
100 101
		       u32	invalidate_domains,
		       u32	flush_domains)
102
{
103
	struct intel_engine_cs *engine = req->engine;
104
	struct drm_device *dev = engine->dev;
105
	u32 cmd;
106
	int ret;
107

108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
137
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
138 139 140
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
141

142 143 144
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
145

146
	ret = intel_ring_begin(req, 2);
147 148
	if (ret)
		return ret;
149

150 151 152
	intel_ring_emit(engine, cmd);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
153 154

	return 0;
155 156
}

157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
195
intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
196
{
197
	struct intel_engine_cs *engine = req->engine;
198
	u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
199 200
	int ret;

201
	ret = intel_ring_begin(req, 6);
202 203 204
	if (ret)
		return ret;

205 206
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
207
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
208 209 210 211 212
	intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(engine, 0); /* low dword */
	intel_ring_emit(engine, 0); /* high dword */
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
213

214
	ret = intel_ring_begin(req, 6);
215 216 217
	if (ret)
		return ret;

218 219 220 221 222 223 224
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
225 226 227 228 229

	return 0;
}

static int
230 231
gen6_render_ring_flush(struct drm_i915_gem_request *req,
		       u32 invalidate_domains, u32 flush_domains)
232
{
233
	struct intel_engine_cs *engine = req->engine;
234
	u32 flags = 0;
235
	u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
236 237
	int ret;

238
	/* Force SNB workarounds for PIPE_CONTROL flushes */
239
	ret = intel_emit_post_sync_nonzero_flush(req);
240 241 242
	if (ret)
		return ret;

243 244 245 246
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
247 248 249 250 251 252 253
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
254
		flags |= PIPE_CONTROL_CS_STALL;
255 256 257 258 259 260 261 262 263 264 265
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
266
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
267
	}
268

269
	ret = intel_ring_begin(req, 4);
270 271 272
	if (ret)
		return ret;

273 274 275 276 277
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(engine, flags);
	intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(engine, 0);
	intel_ring_advance(engine);
278 279 280 281

	return 0;
}

282
static int
283
gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
284
{
285
	struct intel_engine_cs *engine = req->engine;
286 287
	int ret;

288
	ret = intel_ring_begin(req, 4);
289 290 291
	if (ret)
		return ret;

292 293
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
294
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
295 296 297
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, 0);
	intel_ring_advance(engine);
298 299 300 301

	return 0;
}

302
static int
303
gen7_render_ring_flush(struct drm_i915_gem_request *req,
304 305
		       u32 invalidate_domains, u32 flush_domains)
{
306
	struct intel_engine_cs *engine = req->engine;
307
	u32 flags = 0;
308
	u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
309 310
	int ret;

311 312 313 314 315 316 317 318 319 320
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

321 322 323 324 325 326 327
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
328
		flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
329
		flags |= PIPE_CONTROL_FLUSH_ENABLE;
330 331 332 333 334 335 336 337
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
338
		flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
339 340 341 342
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
343
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
344

345 346
		flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;

347 348 349
		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
350
		gen7_render_ring_cs_stall_wa(req);
351 352
	}

353
	ret = intel_ring_begin(req, 4);
354 355 356
	if (ret)
		return ret;

357 358 359 360 361
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(engine, flags);
	intel_ring_emit(engine, scratch_addr);
	intel_ring_emit(engine, 0);
	intel_ring_advance(engine);
362 363 364 365

	return 0;
}

366
static int
367
gen8_emit_pipe_control(struct drm_i915_gem_request *req,
368 369
		       u32 flags, u32 scratch_addr)
{
370
	struct intel_engine_cs *engine = req->engine;
371 372
	int ret;

373
	ret = intel_ring_begin(req, 6);
374 375 376
	if (ret)
		return ret;

377 378 379 380 381 382 383
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(engine, flags);
	intel_ring_emit(engine, scratch_addr);
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, 0);
	intel_ring_advance(engine);
384 385 386 387

	return 0;
}

B
Ben Widawsky 已提交
388
static int
389
gen8_render_ring_flush(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
390 391 392
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
393
	u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
394
	int ret;
B
Ben Widawsky 已提交
395 396 397 398 399 400

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
401
		flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
402
		flags |= PIPE_CONTROL_FLUSH_ENABLE;
B
Ben Widawsky 已提交
403 404 405 406 407 408 409 410 411 412
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
413 414

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
415
		ret = gen8_emit_pipe_control(req,
416 417 418 419 420
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
421 422
	}

423
	return gen8_emit_pipe_control(req, flags, scratch_addr);
B
Ben Widawsky 已提交
424 425
}

426
static void ring_write_tail(struct intel_engine_cs *engine,
427
			    u32 value)
428
{
429 430
	struct drm_i915_private *dev_priv = engine->dev->dev_private;
	I915_WRITE_TAIL(engine, value);
431 432
}

433
u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
434
{
435
	struct drm_i915_private *dev_priv = engine->dev->dev_private;
436
	u64 acthd;
437

438 439 440 441 442
	if (INTEL_INFO(engine->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
					 RING_ACTHD_UDW(engine->mmio_base));
	else if (INTEL_INFO(engine->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(engine->mmio_base));
443 444 445 446
	else
		acthd = I915_READ(ACTHD);

	return acthd;
447 448
}

449
static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
450
{
451
	struct drm_i915_private *dev_priv = engine->dev->dev_private;
452 453 454
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
455
	if (INTEL_INFO(engine->dev)->gen >= 4)
456 457 458 459
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

460
static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
461
{
462 463
	struct drm_device *dev = engine->dev;
	struct drm_i915_private *dev_priv = engine->dev->dev_private;
464
	i915_reg_t mmio;
465 466 467 468 469

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
470
		switch (engine->id) {
471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488
		case RCS:
			mmio = RENDER_HWS_PGA_GEN7;
			break;
		case BCS:
			mmio = BLT_HWS_PGA_GEN7;
			break;
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
		case VCS:
			mmio = BSD_HWS_PGA_GEN7;
			break;
		case VECS:
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
		}
489 490
	} else if (IS_GEN6(engine->dev)) {
		mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
491 492
	} else {
		/* XXX: gen8 returns to sanity */
493
		mmio = RING_HWS_PGA(engine->mmio_base);
494 495
	}

496
	I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
497 498 499 500 501 502 503 504 505 506
	POSTING_READ(mmio);

	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
507
		i915_reg_t reg = RING_INSTPM(engine->mmio_base);
508 509

		/* ring should be idle before issuing a sync flush*/
510
		WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
511 512 513 514 515 516 517

		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
518
				  engine->name);
519 520 521
	}
}

522
static bool stop_ring(struct intel_engine_cs *engine)
523
{
524
	struct drm_i915_private *dev_priv = to_i915(engine->dev);
525

526 527 528 529 530
	if (!IS_GEN2(engine->dev)) {
		I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
		if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n",
				  engine->name);
531 532 533 534
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
535
			if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
536
				return false;
537 538
		}
	}
539

540 541 542
	I915_WRITE_CTL(engine, 0);
	I915_WRITE_HEAD(engine, 0);
	engine->write_tail(engine, 0);
543

544 545 546
	if (!IS_GEN2(engine->dev)) {
		(void)I915_READ_CTL(engine);
		I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
547
	}
548

549
	return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
550
}
551

552 553 554 555 556
void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
{
	memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
}

557
static int init_ring_common(struct intel_engine_cs *engine)
558
{
559
	struct drm_device *dev = engine->dev;
560
	struct drm_i915_private *dev_priv = dev->dev_private;
561
	struct intel_ringbuffer *ringbuf = engine->buffer;
562
	struct drm_i915_gem_object *obj = ringbuf->obj;
563 564
	int ret = 0;

565
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
566

567
	if (!stop_ring(engine)) {
568
		/* G45 ring initialization often fails to reset head to zero */
569 570
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
571 572 573 574 575
			      engine->name,
			      I915_READ_CTL(engine),
			      I915_READ_HEAD(engine),
			      I915_READ_TAIL(engine),
			      I915_READ_START(engine));
576

577
		if (!stop_ring(engine)) {
578 579
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
580 581 582 583 584
				  engine->name,
				  I915_READ_CTL(engine),
				  I915_READ_HEAD(engine),
				  I915_READ_TAIL(engine),
				  I915_READ_START(engine));
585 586
			ret = -EIO;
			goto out;
587
		}
588 589
	}

590
	if (I915_NEED_GFX_HWS(dev))
591
		intel_ring_setup_status_page(engine);
592
	else
593
		ring_setup_phys_status_page(engine);
594

595
	/* Enforce ordering by reading HEAD register back */
596
	I915_READ_HEAD(engine);
597

598 599 600 601
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
602
	I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
603 604

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
605
	if (I915_READ_HEAD(engine))
606
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
607 608 609
			  engine->name, I915_READ_HEAD(engine));
	I915_WRITE_HEAD(engine, 0);
	(void)I915_READ_HEAD(engine);
610

611
	I915_WRITE_CTL(engine,
612
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
613
			| RING_VALID);
614 615

	/* If the head is still not zero, the ring is dead */
616 617 618
	if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
		     I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
		     (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
619
		DRM_ERROR("%s initialization failed "
620
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
621 622 623 624 625 626
			  engine->name,
			  I915_READ_CTL(engine),
			  I915_READ_CTL(engine) & RING_VALID,
			  I915_READ_HEAD(engine), I915_READ_TAIL(engine),
			  I915_READ_START(engine),
			  (unsigned long)i915_gem_obj_ggtt_offset(obj));
627 628
		ret = -EIO;
		goto out;
629 630
	}

631
	ringbuf->last_retired_head = -1;
632 633
	ringbuf->head = I915_READ_HEAD(engine);
	ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
634
	intel_ring_update_space(ringbuf);
635

636
	intel_engine_init_hangcheck(engine);
637

638
out:
639
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
640 641

	return ret;
642 643
}

644
void
645
intel_fini_pipe_control(struct intel_engine_cs *engine)
646
{
647
	struct drm_device *dev = engine->dev;
648

649
	if (engine->scratch.obj == NULL)
650 651 652
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
653 654
		kunmap(sg_page(engine->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(engine->scratch.obj);
655 656
	}

657 658
	drm_gem_object_unreference(&engine->scratch.obj->base);
	engine->scratch.obj = NULL;
659 660 661
}

int
662
intel_init_pipe_control(struct intel_engine_cs *engine)
663 664 665
{
	int ret;

666
	WARN_ON(engine->scratch.obj);
667

668 669
	engine->scratch.obj = i915_gem_alloc_object(engine->dev, 4096);
	if (engine->scratch.obj == NULL) {
670 671 672 673
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
674

675 676
	ret = i915_gem_object_set_cache_level(engine->scratch.obj,
					      I915_CACHE_LLC);
677 678
	if (ret)
		goto err_unref;
679

680
	ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
681 682 683
	if (ret)
		goto err_unref;

684 685 686
	engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
	engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
	if (engine->scratch.cpu_page == NULL) {
687
		ret = -ENOMEM;
688
		goto err_unpin;
689
	}
690

691
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
692
			 engine->name, engine->scratch.gtt_offset);
693 694 695
	return 0;

err_unpin:
696
	i915_gem_object_ggtt_unpin(engine->scratch.obj);
697
err_unref:
698
	drm_gem_object_unreference(&engine->scratch.obj->base);
699 700 701 702
err:
	return ret;
}

703
static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
704
{
705
	int ret, i;
706
	struct intel_engine_cs *engine = req->engine;
707
	struct drm_device *dev = engine->dev;
708
	struct drm_i915_private *dev_priv = dev->dev_private;
709
	struct i915_workarounds *w = &dev_priv->workarounds;
710

711
	if (w->count == 0)
712
		return 0;
713

714
	engine->gpu_caches_dirty = true;
715
	ret = intel_ring_flush_all_caches(req);
716 717
	if (ret)
		return ret;
718

719
	ret = intel_ring_begin(req, (w->count * 2 + 2));
720 721 722
	if (ret)
		return ret;

723
	intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
724
	for (i = 0; i < w->count; i++) {
725 726
		intel_ring_emit_reg(engine, w->reg[i].addr);
		intel_ring_emit(engine, w->reg[i].value);
727
	}
728
	intel_ring_emit(engine, MI_NOOP);
729

730
	intel_ring_advance(engine);
731

732
	engine->gpu_caches_dirty = true;
733
	ret = intel_ring_flush_all_caches(req);
734 735
	if (ret)
		return ret;
736

737
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
738

739
	return 0;
740 741
}

742
static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
743 744 745
{
	int ret;

746
	ret = intel_ring_workarounds_emit(req);
747 748 749
	if (ret != 0)
		return ret;

750
	ret = i915_gem_render_state_init(req);
751
	if (ret)
752
		return ret;
753

754
	return 0;
755 756
}

757
static int wa_add(struct drm_i915_private *dev_priv,
758 759
		  i915_reg_t addr,
		  const u32 mask, const u32 val)
760 761 762 763 764 765 766 767 768 769 770 771 772
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
773 774
}

775
#define WA_REG(addr, mask, val) do { \
776
		const int r = wa_add(dev_priv, (addr), (mask), (val)); \
777 778
		if (r) \
			return r; \
779
	} while (0)
780 781

#define WA_SET_BIT_MASKED(addr, mask) \
782
	WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
783 784

#define WA_CLR_BIT_MASKED(addr, mask) \
785
	WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
786

787
#define WA_SET_FIELD_MASKED(addr, mask, value) \
788
	WA_REG(addr, mask, _MASKED_FIELD(mask, value))
789

790 791
#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
792

793
#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
794

795 796
static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
				 i915_reg_t reg)
797
{
798
	struct drm_i915_private *dev_priv = engine->dev->dev_private;
799
	struct i915_workarounds *wa = &dev_priv->workarounds;
800
	const uint32_t index = wa->hw_whitelist_count[engine->id];
801 802 803 804

	if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
		return -EINVAL;

805
	WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
806
		 i915_mmio_reg_offset(reg));
807
	wa->hw_whitelist_count[engine->id]++;
808 809 810 811

	return 0;
}

812
static int gen8_init_workarounds(struct intel_engine_cs *engine)
813
{
814
	struct drm_device *dev = engine->dev;
815 816 817
	struct drm_i915_private *dev_priv = dev->dev_private;

	WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
818

819 820 821
	/* WaDisableAsyncFlipPerfMode:bdw,chv */
	WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);

822 823 824 825
	/* WaDisablePartialInstShootdown:bdw,chv */
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);

826 827 828 829 830
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:bdw,chv */
831
	/* WaHdcDisableFetchWhenMasked:bdw,chv */
832
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
833
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED |
834 835
			  HDC_FORCE_NON_COHERENT);

836 837 838 839 840 841 842 843 844 845
	/* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
	 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
	 *  polygons in the same 8x4 pixel/sample area to be processed without
	 *  stalling waiting for the earlier ones to write to Hierarchical Z
	 *  buffer."
	 *
	 * This optimization is off by default for BDW and CHV; turn it on.
	 */
	WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);

846 847 848
	/* Wa4x4STCOptimizationDisable:bdw,chv */
	WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);

849 850 851 852 853 854 855 856 857 858 859 860
	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);

861 862 863
	return 0;
}

864
static int bdw_init_workarounds(struct intel_engine_cs *engine)
865
{
866
	int ret;
867
	struct drm_device *dev = engine->dev;
868
	struct drm_i915_private *dev_priv = dev->dev_private;
869

870
	ret = gen8_init_workarounds(engine);
871 872 873
	if (ret)
		return ret;

874
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
875
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
876

877
	/* WaDisableDopClockGating:bdw */
878 879
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
880

881 882
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
883

884
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
885 886 887
			  /* WaForceContextSaveRestoreNonCoherent:bdw */
			  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
			  /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
888
			  (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
889 890 891 892

	return 0;
}

893
static int chv_init_workarounds(struct intel_engine_cs *engine)
894
{
895
	int ret;
896
	struct drm_device *dev = engine->dev;
897 898
	struct drm_i915_private *dev_priv = dev->dev_private;

899
	ret = gen8_init_workarounds(engine);
900 901 902
	if (ret)
		return ret;

903
	/* WaDisableThreadStallDopClockGating:chv */
904
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
905

906 907 908
	/* Improve HiZ throughput on CHV. */
	WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);

909 910 911
	return 0;
}

912
static int gen9_init_workarounds(struct intel_engine_cs *engine)
913
{
914
	struct drm_device *dev = engine->dev;
915
	struct drm_i915_private *dev_priv = dev->dev_private;
916
	int ret;
917

918
	/* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl */
919 920 921
	I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
		   GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);

922
	/* WaDisableKillLogic:bxt,skl,kbl */
923 924 925
	I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
		   ECOCHK_DIS_TLB);

926 927
	/* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl */
	/* WaDisablePartialInstShootdown:skl,bxt,kbl */
928
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
929
			  FLOW_CONTROL_ENABLE |
930 931
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);

932
	/* Syncing dependencies between camera and graphics:skl,bxt,kbl */
933 934 935
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);

936 937 938
	/* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
	if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
	    IS_BXT_REVID(dev, 0, BXT_REVID_A1))
939 940
		WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
				  GEN9_DG_MIRROR_FIX_ENABLE);
941

942 943 944
	/* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
	if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
	    IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
945 946
		WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
				  GEN9_RHWO_OPTIMIZATION_DISABLE);
947 948 949 950 951
		/*
		 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
		 * but we do that in per ctx batchbuffer as there is an issue
		 * with this register not getting restored on ctx restore
		 */
952 953
	}

954 955
	/* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl */
	/* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl */
956 957 958
	WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
			  GEN9_ENABLE_YV12_BUGFIX |
			  GEN9_ENABLE_GPGPU_PREEMPTION);
959

960 961
	/* Wa4x4STCOptimizationDisable:skl,bxt,kbl */
	/* WaDisablePartialResolveInVc:skl,bxt,kbl */
962 963
	WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
					 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
964

965
	/* WaCcsTlbPrefetchDisable:skl,bxt,kbl */
966 967 968
	WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
			  GEN9_CCS_TLB_PREFETCH_ENABLE);

969
	/* WaDisableMaskBasedCammingInRCC:skl,bxt */
970 971
	if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
	    IS_BXT_REVID(dev, 0, BXT_REVID_A1))
972 973 974
		WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
				  PIXEL_MASK_CAMMING_DISABLE);

975 976 977 978
	/* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl */
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
			  HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
979

980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000
	/* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
	 * both tied to WaForceContextSaveRestoreNonCoherent
	 * in some hsds for skl. We keep the tie for all gen9. The
	 * documentation is a bit hazy and so we want to get common behaviour,
	 * even though there is no clear evidence we would need both on kbl/bxt.
	 * This area has been source of system hangs so we play it safe
	 * and mimic the skl regardless of what bspec says.
	 *
	 * Use Force Non-Coherent whenever executing a 3D context. This
	 * is a workaround for a possible hang in the unlikely event
	 * a TLB invalidation occurs during a PSD flush.
	 */

	/* WaForceEnableNonCoherent:skl,bxt,kbl */
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT);

	/* WaDisableHDCInvalidation:skl,bxt,kbl */
	I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
		   BDW_DISABLE_HDC_INVALIDATION);

1001 1002 1003 1004
	/* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl */
	if (IS_SKYLAKE(dev_priv) ||
	    IS_KABYLAKE(dev_priv) ||
	    IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
1005 1006 1007
		WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
				  GEN8_SAMPLER_POWER_BYPASS_DIS);

1008
	/* WaDisableSTUnitPowerOptimization:skl,bxt,kbl */
1009 1010
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);

1011
	/* WaOCLCoherentLineFlush:skl,bxt,kbl */
1012 1013 1014
	I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
				    GEN8_LQSC_FLUSH_COHERENT_LINES));

1015 1016 1017 1018 1019
	/* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt */
	ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
	if (ret)
		return ret;

1020
	/* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl */
1021
	ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
1022 1023 1024
	if (ret)
		return ret;

1025
	/* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl */
1026
	ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
1027 1028 1029
	if (ret)
		return ret;

1030 1031 1032
	return 0;
}

1033
static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
1034
{
1035
	struct drm_device *dev = engine->dev;
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 vals[3] = { 0, 0, 0 };
	unsigned int i;

	for (i = 0; i < 3; i++) {
		u8 ss;

		/*
		 * Only consider slices where one, and only one, subslice has 7
		 * EUs
		 */
1047
		if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
			continue;

		/*
		 * subslice_7eu[i] != 0 (because of the check above) and
		 * ss_max == 4 (maximum number of subslices possible per slice)
		 *
		 * ->    0 <= ss <= 3;
		 */
		ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
		vals[i] = 3 - ss;
	}

	if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
		return 0;

	/* Tune IZ hashing. See intel_device_info_runtime_init() */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN9_IZ_HASHING_MASK(2) |
			    GEN9_IZ_HASHING_MASK(1) |
			    GEN9_IZ_HASHING_MASK(0),
			    GEN9_IZ_HASHING(2, vals[2]) |
			    GEN9_IZ_HASHING(1, vals[1]) |
			    GEN9_IZ_HASHING(0, vals[0]));

	return 0;
}

1075
static int skl_init_workarounds(struct intel_engine_cs *engine)
1076
{
1077
	int ret;
1078
	struct drm_device *dev = engine->dev;
1079 1080
	struct drm_i915_private *dev_priv = dev->dev_private;

1081
	ret = gen9_init_workarounds(engine);
1082 1083
	if (ret)
		return ret;
1084

1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
	/*
	 * Actual WA is to disable percontext preemption granularity control
	 * until D0 which is the default case so this is equivalent to
	 * !WaDisablePerCtxtPreemptionGranularityControl:skl
	 */
	if (IS_SKL_REVID(dev, SKL_REVID_E0, REVID_FOREVER)) {
		I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
			   _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
	}

1095
	if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
1096 1097 1098 1099 1100 1101 1102 1103
		/* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
		I915_WRITE(FF_SLICE_CS_CHICKEN2,
			   _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
	}

	/* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
	 * involving this register should also be added to WA batch as required.
	 */
1104
	if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
1105 1106 1107 1108 1109
		/* WaDisableLSQCROPERFforOCL:skl */
		I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
			   GEN8_LQSC_RO_PERF_DIS);

	/* WaEnableGapsTsvCreditFix:skl */
1110
	if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
1111 1112 1113 1114
		I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
					   GEN9_GAPS_TSV_CREDIT_DISABLE));
	}

1115
	/* WaDisablePowerCompilerClockGating:skl */
1116
	if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
1117 1118 1119
		WA_SET_BIT_MASKED(HIZ_CHICKEN,
				  BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);

1120 1121
	/* WaBarrierPerformanceFixDisable:skl */
	if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
1122 1123 1124 1125
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FENCE_DEST_SLM_DISABLE |
				  HDC_BARRIER_PERFORMANCE_DISABLE);

1126
	/* WaDisableSbeCacheDispatchPortSharing:skl */
1127
	if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
1128 1129 1130 1131
		WA_SET_BIT_MASKED(
			GEN7_HALF_SLICE_CHICKEN1,
			GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);

1132 1133 1134
	/* WaDisableGafsUnitClkGating:skl */
	WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);

1135
	/* WaDisableLSQCROPERFforOCL:skl */
1136
	ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1137 1138 1139
	if (ret)
		return ret;

1140
	return skl_tune_iz_hashing(engine);
1141 1142
}

1143
static int bxt_init_workarounds(struct intel_engine_cs *engine)
1144
{
1145
	int ret;
1146
	struct drm_device *dev = engine->dev;
1147 1148
	struct drm_i915_private *dev_priv = dev->dev_private;

1149
	ret = gen9_init_workarounds(engine);
1150 1151
	if (ret)
		return ret;
1152

1153 1154
	/* WaStoreMultiplePTEenable:bxt */
	/* This is a requirement according to Hardware specification */
T
Tim Gore 已提交
1155
	if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
1156 1157 1158
		I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);

	/* WaSetClckGatingDisableMedia:bxt */
T
Tim Gore 已提交
1159
	if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
1160 1161 1162 1163
		I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
					    ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
	}

1164 1165 1166 1167
	/* WaDisableThreadStallDopClockGating:bxt */
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  STALL_DOP_GATING_DISABLE);

1168
	/* WaDisableSbeCacheDispatchPortSharing:bxt */
1169
	if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
1170 1171 1172 1173 1174
		WA_SET_BIT_MASKED(
			GEN7_HALF_SLICE_CHICKEN1,
			GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
	}

1175 1176 1177
	/* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
	/* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
	/* WaDisableObjectLevelPreemtionForInstanceId:bxt */
1178
	/* WaDisableLSQCROPERFforOCL:bxt */
1179
	if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
1180
		ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
1181 1182
		if (ret)
			return ret;
1183

1184
		ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1185 1186
		if (ret)
			return ret;
1187 1188
	}

1189 1190 1191
	return 0;
}

1192 1193
static int kbl_init_workarounds(struct intel_engine_cs *engine)
{
1194
	struct drm_i915_private *dev_priv = engine->dev->dev_private;
1195 1196 1197 1198 1199 1200
	int ret;

	ret = gen9_init_workarounds(engine);
	if (ret)
		return ret;

1201 1202 1203 1204
	/* WaEnableGapsTsvCreditFix:kbl */
	I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
				   GEN9_GAPS_TSV_CREDIT_DISABLE));

1205 1206 1207 1208 1209
	/* WaDisableDynamicCreditSharing:kbl */
	if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
		WA_SET_BIT(GAMT_CHKN_BIT_REG,
			   GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING);

1210 1211 1212 1213 1214
	/* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
	if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FENCE_DEST_SLM_DISABLE);

1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
	/* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
	 * involving this register should also be added to WA batch as required.
	 */
	if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_E0))
		/* WaDisableLSQCROPERFforOCL:kbl */
		I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
			   GEN8_LQSC_RO_PERF_DIS);

	/* WaDisableLSQCROPERFforOCL:kbl */
	ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
	if (ret)
		return ret;

1228 1229 1230
	return 0;
}

1231
int init_workarounds_ring(struct intel_engine_cs *engine)
1232
{
1233
	struct drm_device *dev = engine->dev;
1234 1235
	struct drm_i915_private *dev_priv = dev->dev_private;

1236
	WARN_ON(engine->id != RCS);
1237 1238

	dev_priv->workarounds.count = 0;
1239
	dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
1240 1241

	if (IS_BROADWELL(dev))
1242
		return bdw_init_workarounds(engine);
1243 1244

	if (IS_CHERRYVIEW(dev))
1245
		return chv_init_workarounds(engine);
1246

1247
	if (IS_SKYLAKE(dev))
1248
		return skl_init_workarounds(engine);
1249 1250

	if (IS_BROXTON(dev))
1251
		return bxt_init_workarounds(engine);
1252

1253 1254 1255
	if (IS_KABYLAKE(dev_priv))
		return kbl_init_workarounds(engine);

1256 1257 1258
	return 0;
}

1259
static int init_render_ring(struct intel_engine_cs *engine)
1260
{
1261
	struct drm_device *dev = engine->dev;
1262
	struct drm_i915_private *dev_priv = dev->dev_private;
1263
	int ret = init_ring_common(engine);
1264 1265
	if (ret)
		return ret;
1266

1267 1268
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
1269
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
1270 1271 1272 1273

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
1274
	 *
1275
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
1276
	 */
1277
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
1278 1279
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

1280
	/* Required for the hardware to program scanline values for waiting */
1281
	/* WaEnableFlushTlbInvalidationMode:snb */
1282 1283
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
1284
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
1285

1286
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
1287 1288
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
1289
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
1290
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
1291

1292
	if (IS_GEN6(dev)) {
1293 1294 1295 1296 1297 1298
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
1299
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
1300 1301
	}

1302
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
1303
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1304

1305
	if (HAS_L3_DPF(dev))
1306
		I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
1307

1308
	return init_workarounds_ring(engine);
1309 1310
}

1311
static void render_ring_cleanup(struct intel_engine_cs *engine)
1312
{
1313
	struct drm_device *dev = engine->dev;
1314 1315 1316 1317 1318 1319 1320
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
1321

1322
	intel_fini_pipe_control(engine);
1323 1324
}

1325
static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
1326 1327 1328
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
1329
	struct intel_engine_cs *signaller = signaller_req->engine;
1330 1331 1332
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
1333 1334
	enum intel_engine_id id;
	int ret, num_rings;
1335 1336 1337 1338 1339

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

1340
	ret = intel_ring_begin(signaller_req, num_dwords);
1341 1342 1343
	if (ret)
		return ret;

1344
	for_each_engine_id(waiter, dev_priv, id) {
1345
		u32 seqno;
1346
		u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
1347 1348 1349
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1350
		seqno = i915_gem_request_get_seqno(signaller_req);
1351 1352 1353 1354 1355 1356
		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1357
		intel_ring_emit(signaller, seqno);
1358 1359
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1360
					   MI_SEMAPHORE_TARGET(waiter->hw_id));
1361 1362 1363 1364 1365 1366
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1367
static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
1368 1369 1370
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
1371
	struct intel_engine_cs *signaller = signaller_req->engine;
1372 1373 1374
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
1375 1376
	enum intel_engine_id id;
	int ret, num_rings;
1377 1378 1379 1380 1381

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

1382
	ret = intel_ring_begin(signaller_req, num_dwords);
1383 1384 1385
	if (ret)
		return ret;

1386
	for_each_engine_id(waiter, dev_priv, id) {
1387
		u32 seqno;
1388
		u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
1389 1390 1391
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1392
		seqno = i915_gem_request_get_seqno(signaller_req);
1393 1394 1395 1396 1397
		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1398
		intel_ring_emit(signaller, seqno);
1399
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1400
					   MI_SEMAPHORE_TARGET(waiter->hw_id));
1401 1402 1403 1404 1405 1406
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1407
static int gen6_signal(struct drm_i915_gem_request *signaller_req,
1408
		       unsigned int num_dwords)
1409
{
1410
	struct intel_engine_cs *signaller = signaller_req->engine;
1411 1412
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1413
	struct intel_engine_cs *useless;
1414 1415
	enum intel_engine_id id;
	int ret, num_rings;
1416

1417 1418 1419 1420
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
1421

1422
	ret = intel_ring_begin(signaller_req, num_dwords);
1423 1424 1425
	if (ret)
		return ret;

1426 1427
	for_each_engine_id(useless, dev_priv, id) {
		i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[id];
1428 1429

		if (i915_mmio_reg_valid(mbox_reg)) {
1430
			u32 seqno = i915_gem_request_get_seqno(signaller_req);
1431

1432
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1433
			intel_ring_emit_reg(signaller, mbox_reg);
1434
			intel_ring_emit(signaller, seqno);
1435 1436
		}
	}
1437

1438 1439 1440 1441
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1442
	return 0;
1443 1444
}

1445 1446
/**
 * gen6_add_request - Update the semaphore mailbox registers
1447 1448
 *
 * @request - request to write to the ring
1449 1450 1451 1452
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1453
static int
1454
gen6_add_request(struct drm_i915_gem_request *req)
1455
{
1456
	struct intel_engine_cs *engine = req->engine;
1457
	int ret;
1458

1459 1460
	if (engine->semaphore.signal)
		ret = engine->semaphore.signal(req, 4);
B
Ben Widawsky 已提交
1461
	else
1462
		ret = intel_ring_begin(req, 4);
B
Ben Widawsky 已提交
1463

1464 1465 1466
	if (ret)
		return ret;

1467 1468 1469 1470 1471 1472
	intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
	intel_ring_emit(engine,
			I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	intel_ring_emit(engine, MI_USER_INTERRUPT);
	__intel_ring_advance(engine);
1473 1474 1475 1476

	return 0;
}

1477 1478 1479 1480 1481 1482 1483
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

1484 1485 1486 1487 1488 1489 1490
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1491 1492

static int
1493
gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
1494 1495 1496
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
1497
	struct intel_engine_cs *waiter = waiter_req->engine;
1498 1499 1500
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

1501
	ret = intel_ring_begin(waiter_req, 4);
1502 1503 1504 1505 1506
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
1507
				MI_SEMAPHORE_POLL |
1508 1509 1510 1511 1512 1513 1514 1515 1516 1517
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

1518
static int
1519
gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
1520
	       struct intel_engine_cs *signaller,
1521
	       u32 seqno)
1522
{
1523
	struct intel_engine_cs *waiter = waiter_req->engine;
1524 1525 1526
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1527 1528
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1529

1530 1531 1532 1533 1534 1535
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1536
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1537

1538
	ret = intel_ring_begin(waiter_req, 4);
1539 1540 1541
	if (ret)
		return ret;

1542 1543
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
1544
		intel_ring_emit(waiter, dw1 | wait_mbox);
1545 1546 1547 1548 1549 1550 1551 1552 1553
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1554
	intel_ring_advance(waiter);
1555 1556 1557 1558

	return 0;
}

1559 1560
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1561 1562
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1563 1564 1565 1566 1567 1568
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1569
pc_render_add_request(struct drm_i915_gem_request *req)
1570
{
1571
	struct intel_engine_cs *engine = req->engine;
1572
	u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1573 1574 1575 1576 1577 1578 1579 1580 1581 1582
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
1583
	ret = intel_ring_begin(req, 32);
1584 1585 1586
	if (ret)
		return ret;

1587 1588
	intel_ring_emit(engine,
			GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1589 1590
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1591 1592 1593 1594 1595
	intel_ring_emit(engine,
			engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	intel_ring_emit(engine, 0);
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1596
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1597
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1598
	scratch_addr += 2 * CACHELINE_BYTES;
1599
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1600
	scratch_addr += 2 * CACHELINE_BYTES;
1601
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1602
	scratch_addr += 2 * CACHELINE_BYTES;
1603
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1604
	scratch_addr += 2 * CACHELINE_BYTES;
1605
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1606

1607 1608
	intel_ring_emit(engine,
			GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1609 1610
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1611
			PIPE_CONTROL_NOTIFY);
1612 1613 1614 1615 1616
	intel_ring_emit(engine,
			engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	intel_ring_emit(engine, 0);
	__intel_ring_advance(engine);
1617 1618 1619 1620

	return 0;
}

1621 1622
static void
gen6_seqno_barrier(struct intel_engine_cs *engine)
1623
{
1624 1625
	struct drm_i915_private *dev_priv = engine->dev->dev_private;

1626 1627
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
1628 1629 1630 1631 1632 1633 1634 1635 1636
	 * ACTHD) before reading the status page.
	 *
	 * Note that this effectively stalls the read by the time it takes to
	 * do a memory transaction, which more or less ensures that the write
	 * from the GPU has sufficient time to invalidate the CPU cacheline.
	 * Alternatively we could delay the interrupt from the CS ring to give
	 * the write time to land, but that would incur a delay after every
	 * batch i.e. much more frequent than a delay when waiting for the
	 * interrupt (with the same net latency).
1637 1638 1639
	 *
	 * Also note that to prevent whole machine hangs on gen7, we have to
	 * take the spinlock to guard against concurrent cacheline access.
1640
	 */
1641
	spin_lock_irq(&dev_priv->uncore.lock);
1642
	POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
1643
	spin_unlock_irq(&dev_priv->uncore.lock);
1644 1645
}

1646
static u32
1647
ring_get_seqno(struct intel_engine_cs *engine)
1648
{
1649
	return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
1650 1651
}

M
Mika Kuoppala 已提交
1652
static void
1653
ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
M
Mika Kuoppala 已提交
1654
{
1655
	intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
M
Mika Kuoppala 已提交
1656 1657
}

1658
static u32
1659
pc_render_get_seqno(struct intel_engine_cs *engine)
1660
{
1661
	return engine->scratch.cpu_page[0];
1662 1663
}

M
Mika Kuoppala 已提交
1664
static void
1665
pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
M
Mika Kuoppala 已提交
1666
{
1667
	engine->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1668 1669
}

1670
static bool
1671
gen5_ring_get_irq(struct intel_engine_cs *engine)
1672
{
1673
	struct drm_device *dev = engine->dev;
1674
	struct drm_i915_private *dev_priv = dev->dev_private;
1675
	unsigned long flags;
1676

1677
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1678 1679
		return false;

1680
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1681 1682
	if (engine->irq_refcount++ == 0)
		gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
1683
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1684 1685 1686 1687 1688

	return true;
}

static void
1689
gen5_ring_put_irq(struct intel_engine_cs *engine)
1690
{
1691
	struct drm_device *dev = engine->dev;
1692
	struct drm_i915_private *dev_priv = dev->dev_private;
1693
	unsigned long flags;
1694

1695
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1696 1697
	if (--engine->irq_refcount == 0)
		gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
1698
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1699 1700
}

1701
static bool
1702
i9xx_ring_get_irq(struct intel_engine_cs *engine)
1703
{
1704
	struct drm_device *dev = engine->dev;
1705
	struct drm_i915_private *dev_priv = dev->dev_private;
1706
	unsigned long flags;
1707

1708
	if (!intel_irqs_enabled(dev_priv))
1709 1710
		return false;

1711
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1712 1713
	if (engine->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~engine->irq_enable_mask;
1714 1715 1716
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1717
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1718 1719

	return true;
1720 1721
}

1722
static void
1723
i9xx_ring_put_irq(struct intel_engine_cs *engine)
1724
{
1725
	struct drm_device *dev = engine->dev;
1726
	struct drm_i915_private *dev_priv = dev->dev_private;
1727
	unsigned long flags;
1728

1729
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1730 1731
	if (--engine->irq_refcount == 0) {
		dev_priv->irq_mask |= engine->irq_enable_mask;
1732 1733 1734
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1735
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1736 1737
}

C
Chris Wilson 已提交
1738
static bool
1739
i8xx_ring_get_irq(struct intel_engine_cs *engine)
C
Chris Wilson 已提交
1740
{
1741
	struct drm_device *dev = engine->dev;
1742
	struct drm_i915_private *dev_priv = dev->dev_private;
1743
	unsigned long flags;
C
Chris Wilson 已提交
1744

1745
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1746 1747
		return false;

1748
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1749 1750
	if (engine->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~engine->irq_enable_mask;
C
Chris Wilson 已提交
1751 1752 1753
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1754
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1755 1756 1757 1758 1759

	return true;
}

static void
1760
i8xx_ring_put_irq(struct intel_engine_cs *engine)
C
Chris Wilson 已提交
1761
{
1762
	struct drm_device *dev = engine->dev;
1763
	struct drm_i915_private *dev_priv = dev->dev_private;
1764
	unsigned long flags;
C
Chris Wilson 已提交
1765

1766
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1767 1768
	if (--engine->irq_refcount == 0) {
		dev_priv->irq_mask |= engine->irq_enable_mask;
C
Chris Wilson 已提交
1769 1770 1771
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1772
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1773 1774
}

1775
static int
1776
bsd_ring_flush(struct drm_i915_gem_request *req,
1777 1778
	       u32     invalidate_domains,
	       u32     flush_domains)
1779
{
1780
	struct intel_engine_cs *engine = req->engine;
1781 1782
	int ret;

1783
	ret = intel_ring_begin(req, 2);
1784 1785 1786
	if (ret)
		return ret;

1787 1788 1789
	intel_ring_emit(engine, MI_FLUSH);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
1790
	return 0;
1791 1792
}

1793
static int
1794
i9xx_add_request(struct drm_i915_gem_request *req)
1795
{
1796
	struct intel_engine_cs *engine = req->engine;
1797 1798
	int ret;

1799
	ret = intel_ring_begin(req, 4);
1800 1801
	if (ret)
		return ret;
1802

1803 1804 1805 1806 1807 1808
	intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
	intel_ring_emit(engine,
			I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	intel_ring_emit(engine, MI_USER_INTERRUPT);
	__intel_ring_advance(engine);
1809

1810
	return 0;
1811 1812
}

1813
static bool
1814
gen6_ring_get_irq(struct intel_engine_cs *engine)
1815
{
1816
	struct drm_device *dev = engine->dev;
1817
	struct drm_i915_private *dev_priv = dev->dev_private;
1818
	unsigned long flags;
1819

1820 1821
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1822

1823
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1824 1825 1826 1827
	if (engine->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && engine->id == RCS)
			I915_WRITE_IMR(engine,
				       ~(engine->irq_enable_mask |
1828
					 GT_PARITY_ERROR(dev)));
1829
		else
1830 1831
			I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
		gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
1832
	}
1833
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1834 1835 1836 1837 1838

	return true;
}

static void
1839
gen6_ring_put_irq(struct intel_engine_cs *engine)
1840
{
1841
	struct drm_device *dev = engine->dev;
1842
	struct drm_i915_private *dev_priv = dev->dev_private;
1843
	unsigned long flags;
1844

1845
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1846 1847 1848
	if (--engine->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && engine->id == RCS)
			I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
1849
		else
1850 1851
			I915_WRITE_IMR(engine, ~0);
		gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
1852
	}
1853
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1854 1855
}

B
Ben Widawsky 已提交
1856
static bool
1857
hsw_vebox_get_irq(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
1858
{
1859
	struct drm_device *dev = engine->dev;
B
Ben Widawsky 已提交
1860 1861 1862
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1863
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1864 1865
		return false;

1866
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1867 1868 1869
	if (engine->irq_refcount++ == 0) {
		I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
		gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
B
Ben Widawsky 已提交
1870
	}
1871
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1872 1873 1874 1875 1876

	return true;
}

static void
1877
hsw_vebox_put_irq(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
1878
{
1879
	struct drm_device *dev = engine->dev;
B
Ben Widawsky 已提交
1880 1881 1882
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1883
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1884 1885 1886
	if (--engine->irq_refcount == 0) {
		I915_WRITE_IMR(engine, ~0);
		gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
B
Ben Widawsky 已提交
1887
	}
1888
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1889 1890
}

1891
static bool
1892
gen8_ring_get_irq(struct intel_engine_cs *engine)
1893
{
1894
	struct drm_device *dev = engine->dev;
1895 1896 1897
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1898
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1899 1900 1901
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1902 1903 1904 1905
	if (engine->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && engine->id == RCS) {
			I915_WRITE_IMR(engine,
				       ~(engine->irq_enable_mask |
1906 1907
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
1908
			I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1909
		}
1910
		POSTING_READ(RING_IMR(engine->mmio_base));
1911 1912 1913 1914 1915 1916 1917
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1918
gen8_ring_put_irq(struct intel_engine_cs *engine)
1919
{
1920
	struct drm_device *dev = engine->dev;
1921 1922 1923 1924
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1925 1926 1927
	if (--engine->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && engine->id == RCS) {
			I915_WRITE_IMR(engine,
1928 1929
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
1930
			I915_WRITE_IMR(engine, ~0);
1931
		}
1932
		POSTING_READ(RING_IMR(engine->mmio_base));
1933 1934 1935 1936
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1937
static int
1938
i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
1939
			 u64 offset, u32 length,
1940
			 unsigned dispatch_flags)
1941
{
1942
	struct intel_engine_cs *engine = req->engine;
1943
	int ret;
1944

1945
	ret = intel_ring_begin(req, 2);
1946 1947 1948
	if (ret)
		return ret;

1949
	intel_ring_emit(engine,
1950 1951
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1952 1953
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
1954 1955
	intel_ring_emit(engine, offset);
	intel_ring_advance(engine);
1956

1957 1958 1959
	return 0;
}

1960 1961
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1962 1963
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1964
static int
1965
i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
1966 1967
			 u64 offset, u32 len,
			 unsigned dispatch_flags)
1968
{
1969
	struct intel_engine_cs *engine = req->engine;
1970
	u32 cs_offset = engine->scratch.gtt_offset;
1971
	int ret;
1972

1973
	ret = intel_ring_begin(req, 6);
1974 1975
	if (ret)
		return ret;
1976

1977
	/* Evict the invalid PTE TLBs */
1978 1979 1980 1981 1982 1983 1984
	intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(engine, cs_offset);
	intel_ring_emit(engine, 0xdeadbeef);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
1985

1986
	if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
1987 1988 1989
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1990
		ret = intel_ring_begin(req, 6 + 2);
1991 1992
		if (ret)
			return ret;
1993 1994 1995 1996 1997

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
		intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(engine,
				BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
		intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
		intel_ring_emit(engine, cs_offset);
		intel_ring_emit(engine, 4096);
		intel_ring_emit(engine, offset);

		intel_ring_emit(engine, MI_FLUSH);
		intel_ring_emit(engine, MI_NOOP);
		intel_ring_advance(engine);
2009 2010

		/* ... and execute it. */
2011
		offset = cs_offset;
2012
	}
2013

2014
	ret = intel_ring_begin(req, 2);
2015 2016 2017
	if (ret)
		return ret;

2018 2019 2020 2021
	intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
	intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					  0 : MI_BATCH_NON_SECURE));
	intel_ring_advance(engine);
2022

2023 2024 2025 2026
	return 0;
}

static int
2027
i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
2028
			 u64 offset, u32 len,
2029
			 unsigned dispatch_flags)
2030
{
2031
	struct intel_engine_cs *engine = req->engine;
2032 2033
	int ret;

2034
	ret = intel_ring_begin(req, 2);
2035 2036 2037
	if (ret)
		return ret;

2038 2039 2040 2041
	intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
	intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					  0 : MI_BATCH_NON_SECURE));
	intel_ring_advance(engine);
2042 2043 2044 2045

	return 0;
}

2046
static void cleanup_phys_status_page(struct intel_engine_cs *engine)
2047
{
2048
	struct drm_i915_private *dev_priv = to_i915(engine->dev);
2049 2050 2051 2052

	if (!dev_priv->status_page_dmah)
		return;

2053 2054
	drm_pci_free(engine->dev, dev_priv->status_page_dmah);
	engine->status_page.page_addr = NULL;
2055 2056
}

2057
static void cleanup_status_page(struct intel_engine_cs *engine)
2058
{
2059
	struct drm_i915_gem_object *obj;
2060

2061
	obj = engine->status_page.obj;
2062
	if (obj == NULL)
2063 2064
		return;

2065
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
2066
	i915_gem_object_ggtt_unpin(obj);
2067
	drm_gem_object_unreference(&obj->base);
2068
	engine->status_page.obj = NULL;
2069 2070
}

2071
static int init_status_page(struct intel_engine_cs *engine)
2072
{
2073
	struct drm_i915_gem_object *obj = engine->status_page.obj;
2074

2075
	if (obj == NULL) {
2076
		unsigned flags;
2077
		int ret;
2078

2079
		obj = i915_gem_alloc_object(engine->dev, 4096);
2080 2081 2082 2083
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
2084

2085 2086 2087 2088
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

2089
		flags = 0;
2090
		if (!HAS_LLC(engine->dev))
2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
2103 2104 2105 2106 2107 2108
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

2109
		engine->status_page.obj = obj;
2110
	}
2111

2112 2113 2114
	engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
	engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
	memset(engine->status_page.page_addr, 0, PAGE_SIZE);
2115

2116
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
2117
			engine->name, engine->status_page.gfx_addr);
2118 2119 2120 2121

	return 0;
}

2122
static int init_phys_status_page(struct intel_engine_cs *engine)
2123
{
2124
	struct drm_i915_private *dev_priv = engine->dev->dev_private;
2125 2126 2127

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
2128
			drm_pci_alloc(engine->dev, PAGE_SIZE, PAGE_SIZE);
2129 2130 2131 2132
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

2133 2134
	engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(engine->status_page.page_addr, 0, PAGE_SIZE);
2135 2136 2137 2138

	return 0;
}

2139
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2140
{
2141
	if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
2142
		i915_gem_object_unpin_map(ringbuf->obj);
2143 2144
	else
		iounmap(ringbuf->virtual_start);
2145
	ringbuf->virtual_start = NULL;
2146
	ringbuf->vma = NULL;
2147
	i915_gem_object_ggtt_unpin(ringbuf->obj);
2148 2149 2150 2151 2152 2153
}

int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
				     struct intel_ringbuffer *ringbuf)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
2154
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2155
	struct drm_i915_gem_object *obj = ringbuf->obj;
2156 2157
	/* Ring wraparound at offset 0 sometimes hangs. No idea why. */
	unsigned flags = PIN_OFFSET_BIAS | 4096;
2158
	void *addr;
2159 2160
	int ret;

2161
	if (HAS_LLC(dev_priv) && !obj->stolen) {
2162
		ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, flags);
2163 2164
		if (ret)
			return ret;
2165

2166
		ret = i915_gem_object_set_to_cpu_domain(obj, true);
2167 2168
		if (ret)
			goto err_unpin;
2169

2170 2171 2172
		addr = i915_gem_object_pin_map(obj);
		if (IS_ERR(addr)) {
			ret = PTR_ERR(addr);
2173
			goto err_unpin;
2174 2175
		}
	} else {
2176 2177
		ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE,
					    flags | PIN_MAPPABLE);
2178 2179
		if (ret)
			return ret;
2180

2181
		ret = i915_gem_object_set_to_gtt_domain(obj, true);
2182 2183
		if (ret)
			goto err_unpin;
2184

2185 2186 2187
		/* Access through the GTT requires the device to be awake. */
		assert_rpm_wakelock_held(dev_priv);

2188 2189 2190
		addr = ioremap_wc(ggtt->mappable_base +
				  i915_gem_obj_ggtt_offset(obj), ringbuf->size);
		if (addr == NULL) {
2191 2192
			ret = -ENOMEM;
			goto err_unpin;
2193
		}
2194 2195
	}

2196
	ringbuf->virtual_start = addr;
2197
	ringbuf->vma = i915_gem_obj_to_ggtt(obj);
2198
	return 0;
2199 2200 2201 2202

err_unpin:
	i915_gem_object_ggtt_unpin(obj);
	return ret;
2203 2204
}

2205
static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2206
{
2207 2208 2209 2210
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

2211 2212
static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
				      struct intel_ringbuffer *ringbuf)
2213
{
2214
	struct drm_i915_gem_object *obj;
2215

2216 2217
	obj = NULL;
	if (!HAS_LLC(dev))
2218
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
2219
	if (obj == NULL)
2220
		obj = i915_gem_alloc_object(dev, ringbuf->size);
2221 2222
	if (obj == NULL)
		return -ENOMEM;
2223

2224 2225 2226
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

2227
	ringbuf->obj = obj;
2228

2229
	return 0;
2230 2231
}

2232 2233 2234 2235 2236 2237 2238
struct intel_ringbuffer *
intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
{
	struct intel_ringbuffer *ring;
	int ret;

	ring = kzalloc(sizeof(*ring), GFP_KERNEL);
2239 2240 2241
	if (ring == NULL) {
		DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
				 engine->name);
2242
		return ERR_PTR(-ENOMEM);
2243
	}
2244

2245
	ring->engine = engine;
2246
	list_add(&ring->link, &engine->buffers);
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261

	ring->size = size;
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = size;
	if (IS_I830(engine->dev) || IS_845G(engine->dev))
		ring->effective_size -= 2 * CACHELINE_BYTES;

	ring->last_retired_head = -1;
	intel_ring_update_space(ring);

	ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
	if (ret) {
2262 2263 2264
		DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
				 engine->name, ret);
		list_del(&ring->link);
2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
		kfree(ring);
		return ERR_PTR(ret);
	}

	return ring;
}

void
intel_ringbuffer_free(struct intel_ringbuffer *ring)
{
	intel_destroy_ringbuffer_obj(ring);
2276
	list_del(&ring->link);
2277 2278 2279
	kfree(ring);
}

2280
static int intel_init_ring_buffer(struct drm_device *dev,
2281
				  struct intel_engine_cs *engine)
2282
{
2283
	struct intel_ringbuffer *ringbuf;
2284 2285
	int ret;

2286
	WARN_ON(engine->buffer);
2287

2288 2289 2290 2291 2292 2293 2294 2295
	engine->dev = dev;
	INIT_LIST_HEAD(&engine->active_list);
	INIT_LIST_HEAD(&engine->request_list);
	INIT_LIST_HEAD(&engine->execlist_queue);
	INIT_LIST_HEAD(&engine->buffers);
	i915_gem_batch_pool_init(dev, &engine->batch_pool);
	memset(engine->semaphore.sync_seqno, 0,
	       sizeof(engine->semaphore.sync_seqno));
2296

2297
	init_waitqueue_head(&engine->irq_queue);
2298

2299
	ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
2300 2301 2302 2303
	if (IS_ERR(ringbuf)) {
		ret = PTR_ERR(ringbuf);
		goto error;
	}
2304
	engine->buffer = ringbuf;
2305

2306
	if (I915_NEED_GFX_HWS(dev)) {
2307
		ret = init_status_page(engine);
2308
		if (ret)
2309
			goto error;
2310
	} else {
2311 2312
		WARN_ON(engine->id != RCS);
		ret = init_phys_status_page(engine);
2313
		if (ret)
2314
			goto error;
2315 2316
	}

2317 2318 2319
	ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
	if (ret) {
		DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2320
				engine->name, ret);
2321 2322
		intel_destroy_ringbuffer_obj(ringbuf);
		goto error;
2323
	}
2324

2325
	ret = i915_cmd_parser_init_ring(engine);
2326
	if (ret)
2327 2328 2329
		goto error;

	return 0;
2330

2331
error:
2332
	intel_cleanup_engine(engine);
2333
	return ret;
2334 2335
}

2336
void intel_cleanup_engine(struct intel_engine_cs *engine)
2337
{
2338
	struct drm_i915_private *dev_priv;
2339

2340
	if (!intel_engine_initialized(engine))
2341 2342
		return;

2343
	dev_priv = to_i915(engine->dev);
2344

2345
	if (engine->buffer) {
2346
		intel_stop_engine(engine);
2347
		WARN_ON(!IS_GEN2(engine->dev) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
2348

2349 2350 2351
		intel_unpin_ringbuffer_obj(engine->buffer);
		intel_ringbuffer_free(engine->buffer);
		engine->buffer = NULL;
2352
	}
2353

2354 2355
	if (engine->cleanup)
		engine->cleanup(engine);
Z
Zou Nan hai 已提交
2356

2357 2358
	if (I915_NEED_GFX_HWS(engine->dev)) {
		cleanup_status_page(engine);
2359
	} else {
2360 2361
		WARN_ON(engine->id != RCS);
		cleanup_phys_status_page(engine);
2362
	}
2363

2364 2365 2366
	i915_cmd_parser_fini_ring(engine);
	i915_gem_batch_pool_fini(&engine->batch_pool);
	engine->dev = NULL;
2367 2368
}

2369
int intel_engine_idle(struct intel_engine_cs *engine)
2370
{
2371
	struct drm_i915_gem_request *req;
2372 2373

	/* Wait upon the last request to be completed */
2374
	if (list_empty(&engine->request_list))
2375 2376
		return 0;

2377 2378 2379
	req = list_entry(engine->request_list.prev,
			 struct drm_i915_gem_request,
			 list);
2380 2381 2382

	/* Make sure we do not trigger any retires */
	return __i915_wait_request(req,
2383
				   req->i915->mm.interruptible,
2384
				   NULL, NULL);
2385 2386
}

2387
int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
2388
{
2389
	request->ringbuf = request->engine->buffer;
2390
	return 0;
2391 2392
}

2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407
int intel_ring_reserve_space(struct drm_i915_gem_request *request)
{
	/*
	 * The first call merely notes the reserve request and is common for
	 * all back ends. The subsequent localised _begin() call actually
	 * ensures that the reservation is available. Without the begin, if
	 * the request creator immediately submitted the request without
	 * adding any commands to it then there might not actually be
	 * sufficient room for the submission commands.
	 */
	intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);

	return intel_ring_begin(request, 0);
}

2408 2409
void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
{
2410
	GEM_BUG_ON(ringbuf->reserved_size);
2411 2412 2413 2414 2415
	ringbuf->reserved_size = size;
}

void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
{
2416
	GEM_BUG_ON(!ringbuf->reserved_size);
2417 2418 2419 2420 2421
	ringbuf->reserved_size   = 0;
}

void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
{
2422 2423
	GEM_BUG_ON(!ringbuf->reserved_size);
	ringbuf->reserved_size   = 0;
2424 2425 2426 2427
}

void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
{
2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
	GEM_BUG_ON(ringbuf->reserved_size);
}

static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
{
	struct intel_ringbuffer *ringbuf = req->ringbuf;
	struct intel_engine_cs *engine = req->engine;
	struct drm_i915_gem_request *target;

	intel_ring_update_space(ringbuf);
	if (ringbuf->space >= bytes)
		return 0;

	/*
	 * Space is reserved in the ringbuffer for finalising the request,
	 * as that cannot be allowed to fail. During request finalisation,
	 * reserved_space is set to 0 to stop the overallocation and the
	 * assumption is that then we never need to wait (which has the
	 * risk of failing with EINTR).
	 *
	 * See also i915_gem_request_alloc() and i915_add_request().
	 */
	GEM_BUG_ON(!ringbuf->reserved_size);

	list_for_each_entry(target, &engine->request_list, list) {
		unsigned space;

2455
		/*
2456 2457 2458
		 * The request queue is per-engine, so can contain requests
		 * from multiple ringbuffers. Here, we must ignore any that
		 * aren't from the ringbuffer we're considering.
2459
		 */
2460 2461 2462 2463 2464 2465 2466 2467
		if (target->ringbuf != ringbuf)
			continue;

		/* Would completion of this request free enough space? */
		space = __intel_ring_space(target->postfix, ringbuf->tail,
					   ringbuf->size);
		if (space >= bytes)
			break;
2468
	}
2469

2470 2471 2472 2473
	if (WARN_ON(&target->list == &engine->request_list))
		return -ENOSPC;

	return i915_wait_request(target);
2474 2475
}

2476
int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
M
Mika Kuoppala 已提交
2477
{
2478
	struct intel_ringbuffer *ringbuf = req->ringbuf;
2479
	int remain_actual = ringbuf->size - ringbuf->tail;
2480 2481 2482
	int remain_usable = ringbuf->effective_size - ringbuf->tail;
	int bytes = num_dwords * sizeof(u32);
	int total_bytes, wait_bytes;
2483
	bool need_wrap = false;
2484

2485
	total_bytes = bytes + ringbuf->reserved_size;
2486

2487 2488 2489 2490 2491 2492 2493
	if (unlikely(bytes > remain_usable)) {
		/*
		 * Not enough space for the basic request. So need to flush
		 * out the remainder and then wait for base + reserved.
		 */
		wait_bytes = remain_actual + total_bytes;
		need_wrap = true;
2494 2495 2496 2497 2498 2499 2500 2501
	} else if (unlikely(total_bytes > remain_usable)) {
		/*
		 * The base request will fit but the reserved space
		 * falls off the end. So we don't need an immediate wrap
		 * and only need to effectively wait for the reserved
		 * size space from the start of ringbuffer.
		 */
		wait_bytes = remain_actual + ringbuf->reserved_size;
2502
	} else {
2503 2504
		/* No wrapping required, just waiting. */
		wait_bytes = total_bytes;
M
Mika Kuoppala 已提交
2505 2506
	}

2507 2508
	if (wait_bytes > ringbuf->space) {
		int ret = wait_for_space(req, wait_bytes);
M
Mika Kuoppala 已提交
2509 2510
		if (unlikely(ret))
			return ret;
2511

2512
		intel_ring_update_space(ringbuf);
2513 2514
		if (unlikely(ringbuf->space < wait_bytes))
			return -EAGAIN;
M
Mika Kuoppala 已提交
2515 2516
	}

2517 2518 2519
	if (unlikely(need_wrap)) {
		GEM_BUG_ON(remain_actual > ringbuf->space);
		GEM_BUG_ON(ringbuf->tail + remain_actual > ringbuf->size);
2520

2521 2522 2523 2524 2525 2526
		/* Fill the tail with MI_NOOP */
		memset(ringbuf->virtual_start + ringbuf->tail,
		       0, remain_actual);
		ringbuf->tail = 0;
		ringbuf->space -= remain_actual;
	}
2527

2528 2529
	ringbuf->space -= bytes;
	GEM_BUG_ON(ringbuf->space < 0);
2530
	return 0;
2531
}
2532

2533
/* Align the ring tail to a cacheline boundary */
2534
int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
2535
{
2536
	struct intel_engine_cs *engine = req->engine;
2537
	int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2538 2539 2540 2541 2542
	int ret;

	if (num_dwords == 0)
		return 0;

2543
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2544
	ret = intel_ring_begin(req, num_dwords);
2545 2546 2547 2548
	if (ret)
		return ret;

	while (num_dwords--)
2549
		intel_ring_emit(engine, MI_NOOP);
2550

2551
	intel_ring_advance(engine);
2552 2553 2554 2555

	return 0;
}

2556
void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
2557
{
2558
	struct drm_i915_private *dev_priv = to_i915(engine->dev);
2559

2560 2561 2562 2563 2564 2565 2566 2567
	/* Our semaphore implementation is strictly monotonic (i.e. we proceed
	 * so long as the semaphore value in the register/page is greater
	 * than the sync value), so whenever we reset the seqno,
	 * so long as we reset the tracking semaphore value to 0, it will
	 * always be before the next request's seqno. If we don't reset
	 * the semaphore value, then when the seqno moves backwards all
	 * future waits will complete instantly (causing rendering corruption).
	 */
2568
	if (INTEL_INFO(dev_priv)->gen == 6 || INTEL_INFO(dev_priv)->gen == 7) {
2569 2570
		I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
2571
		if (HAS_VEBOX(dev_priv))
2572
			I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
2573
	}
2574 2575 2576 2577 2578 2579 2580 2581
	if (dev_priv->semaphore_obj) {
		struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
		struct page *page = i915_gem_object_get_dirty_page(obj, 0);
		void *semaphores = kmap(page);
		memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
		       0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
		kunmap(page);
	}
2582 2583
	memset(engine->semaphore.sync_seqno, 0,
	       sizeof(engine->semaphore.sync_seqno));
2584

2585
	engine->set_seqno(engine, seqno);
2586
	engine->last_submitted_seqno = seqno;
2587

2588
	engine->hangcheck.seqno = seqno;
2589
}
2590

2591
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
2592
				     u32 value)
2593
{
2594
	struct drm_i915_private *dev_priv = engine->dev->dev_private;
2595 2596

       /* Every tail move must follow the sequence below */
2597 2598 2599 2600

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2601
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2602 2603 2604 2605
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2606

2607
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2608
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2609 2610 2611
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2612

2613
	/* Now that the ring is fully powered up, update the tail */
2614 2615
	I915_WRITE_TAIL(engine, value);
	POSTING_READ(RING_TAIL(engine->mmio_base));
2616 2617 2618 2619

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2620
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2621
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2622 2623
}

2624
static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
2625
			       u32 invalidate, u32 flush)
2626
{
2627
	struct intel_engine_cs *engine = req->engine;
2628
	uint32_t cmd;
2629 2630
	int ret;

2631
	ret = intel_ring_begin(req, 4);
2632 2633 2634
	if (ret)
		return ret;

2635
	cmd = MI_FLUSH_DW;
2636
	if (INTEL_INFO(engine->dev)->gen >= 8)
B
Ben Widawsky 已提交
2637
		cmd += 1;
2638 2639 2640 2641 2642 2643 2644 2645

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2646 2647 2648 2649 2650 2651
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2652
	if (invalidate & I915_GEM_GPU_DOMAINS)
2653 2654
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;

2655 2656 2657 2658 2659 2660
	intel_ring_emit(engine, cmd);
	intel_ring_emit(engine,
			I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
	if (INTEL_INFO(engine->dev)->gen >= 8) {
		intel_ring_emit(engine, 0); /* upper addr */
		intel_ring_emit(engine, 0); /* value */
B
Ben Widawsky 已提交
2661
	} else  {
2662 2663
		intel_ring_emit(engine, 0);
		intel_ring_emit(engine, MI_NOOP);
B
Ben Widawsky 已提交
2664
	}
2665
	intel_ring_advance(engine);
2666
	return 0;
2667 2668
}

2669
static int
2670
gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
2671
			      u64 offset, u32 len,
2672
			      unsigned dispatch_flags)
2673
{
2674
	struct intel_engine_cs *engine = req->engine;
2675
	bool ppgtt = USES_PPGTT(engine->dev) &&
2676
			!(dispatch_flags & I915_DISPATCH_SECURE);
2677 2678
	int ret;

2679
	ret = intel_ring_begin(req, 4);
2680 2681 2682 2683
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
2684
	intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
2685 2686
			(dispatch_flags & I915_DISPATCH_RS ?
			 MI_BATCH_RESOURCE_STREAMER : 0));
2687 2688 2689 2690
	intel_ring_emit(engine, lower_32_bits(offset));
	intel_ring_emit(engine, upper_32_bits(offset));
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
2691 2692 2693 2694

	return 0;
}

2695
static int
2696
hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
2697 2698
			     u64 offset, u32 len,
			     unsigned dispatch_flags)
2699
{
2700
	struct intel_engine_cs *engine = req->engine;
2701 2702
	int ret;

2703
	ret = intel_ring_begin(req, 2);
2704 2705 2706
	if (ret)
		return ret;

2707
	intel_ring_emit(engine,
2708
			MI_BATCH_BUFFER_START |
2709
			(dispatch_flags & I915_DISPATCH_SECURE ?
2710 2711 2712
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
			(dispatch_flags & I915_DISPATCH_RS ?
			 MI_BATCH_RESOURCE_STREAMER : 0));
2713
	/* bit0-7 is the length on GEN6+ */
2714 2715
	intel_ring_emit(engine, offset);
	intel_ring_advance(engine);
2716 2717 2718 2719

	return 0;
}

2720
static int
2721
gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
2722
			      u64 offset, u32 len,
2723
			      unsigned dispatch_flags)
2724
{
2725
	struct intel_engine_cs *engine = req->engine;
2726
	int ret;
2727

2728
	ret = intel_ring_begin(req, 2);
2729 2730
	if (ret)
		return ret;
2731

2732
	intel_ring_emit(engine,
2733
			MI_BATCH_BUFFER_START |
2734 2735
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
2736
	/* bit0-7 is the length on GEN6+ */
2737 2738
	intel_ring_emit(engine, offset);
	intel_ring_advance(engine);
2739

2740
	return 0;
2741 2742
}

2743 2744
/* Blitter support (SandyBridge+) */

2745
static int gen6_ring_flush(struct drm_i915_gem_request *req,
2746
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2747
{
2748
	struct intel_engine_cs *engine = req->engine;
2749
	struct drm_device *dev = engine->dev;
2750
	uint32_t cmd;
2751 2752
	int ret;

2753
	ret = intel_ring_begin(req, 4);
2754 2755 2756
	if (ret)
		return ret;

2757
	cmd = MI_FLUSH_DW;
2758
	if (INTEL_INFO(dev)->gen >= 8)
B
Ben Widawsky 已提交
2759
		cmd += 1;
2760 2761 2762 2763 2764 2765 2766 2767

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2768 2769 2770 2771 2772 2773
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2774
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2775
		cmd |= MI_INVALIDATE_TLB;
2776 2777 2778
	intel_ring_emit(engine, cmd);
	intel_ring_emit(engine,
			I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2779
	if (INTEL_INFO(dev)->gen >= 8) {
2780 2781
		intel_ring_emit(engine, 0); /* upper addr */
		intel_ring_emit(engine, 0); /* value */
B
Ben Widawsky 已提交
2782
	} else  {
2783 2784
		intel_ring_emit(engine, 0);
		intel_ring_emit(engine, MI_NOOP);
B
Ben Widawsky 已提交
2785
	}
2786
	intel_ring_advance(engine);
R
Rodrigo Vivi 已提交
2787

2788
	return 0;
Z
Zou Nan hai 已提交
2789 2790
}

2791 2792
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2793
	struct drm_i915_private *dev_priv = dev->dev_private;
2794
	struct intel_engine_cs *engine = &dev_priv->engine[RCS];
2795 2796
	struct drm_i915_gem_object *obj;
	int ret;
2797

2798 2799 2800
	engine->name = "render ring";
	engine->id = RCS;
	engine->exec_id = I915_EXEC_RENDER;
2801
	engine->hw_id = 0;
2802
	engine->mmio_base = RENDER_RING_BASE;
2803

B
Ben Widawsky 已提交
2804
	if (INTEL_INFO(dev)->gen >= 8) {
2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2821

2822 2823 2824 2825 2826 2827
		engine->init_context = intel_rcs_ctx_init;
		engine->add_request = gen6_add_request;
		engine->flush = gen8_render_ring_flush;
		engine->irq_get = gen8_ring_get_irq;
		engine->irq_put = gen8_ring_put_irq;
		engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2828 2829
		engine->irq_seqno_barrier = gen6_seqno_barrier;
		engine->get_seqno = ring_get_seqno;
2830
		engine->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2831
		if (i915_semaphore_is_enabled(dev)) {
2832
			WARN_ON(!dev_priv->semaphore_obj);
2833 2834 2835
			engine->semaphore.sync_to = gen8_ring_sync;
			engine->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT(engine);
B
Ben Widawsky 已提交
2836 2837
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2838 2839 2840
		engine->init_context = intel_rcs_ctx_init;
		engine->add_request = gen6_add_request;
		engine->flush = gen7_render_ring_flush;
2841
		if (INTEL_INFO(dev)->gen == 6)
2842 2843 2844 2845
			engine->flush = gen6_render_ring_flush;
		engine->irq_get = gen6_ring_get_irq;
		engine->irq_put = gen6_ring_put_irq;
		engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2846 2847
		engine->irq_seqno_barrier = gen6_seqno_barrier;
		engine->get_seqno = ring_get_seqno;
2848
		engine->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2849
		if (i915_semaphore_is_enabled(dev)) {
2850 2851
			engine->semaphore.sync_to = gen6_ring_sync;
			engine->semaphore.signal = gen6_signal;
B
Ben Widawsky 已提交
2852 2853 2854 2855 2856 2857 2858
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
2859 2860 2861 2862 2863 2864 2865 2866 2867 2868
			engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2869
		}
2870
	} else if (IS_GEN5(dev)) {
2871 2872 2873 2874 2875 2876 2877
		engine->add_request = pc_render_add_request;
		engine->flush = gen4_render_ring_flush;
		engine->get_seqno = pc_render_get_seqno;
		engine->set_seqno = pc_render_set_seqno;
		engine->irq_get = gen5_ring_get_irq;
		engine->irq_put = gen5_ring_put_irq;
		engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2878
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2879
	} else {
2880
		engine->add_request = i9xx_add_request;
2881
		if (INTEL_INFO(dev)->gen < 4)
2882
			engine->flush = gen2_render_ring_flush;
2883
		else
2884 2885 2886
			engine->flush = gen4_render_ring_flush;
		engine->get_seqno = ring_get_seqno;
		engine->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2887
		if (IS_GEN2(dev)) {
2888 2889
			engine->irq_get = i8xx_ring_get_irq;
			engine->irq_put = i8xx_ring_put_irq;
C
Chris Wilson 已提交
2890
		} else {
2891 2892
			engine->irq_get = i9xx_ring_get_irq;
			engine->irq_put = i9xx_ring_put_irq;
C
Chris Wilson 已提交
2893
		}
2894
		engine->irq_enable_mask = I915_USER_INTERRUPT;
2895
	}
2896
	engine->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2897

2898
	if (IS_HASWELL(dev))
2899
		engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2900
	else if (IS_GEN8(dev))
2901
		engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2902
	else if (INTEL_INFO(dev)->gen >= 6)
2903
		engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2904
	else if (INTEL_INFO(dev)->gen >= 4)
2905
		engine->dispatch_execbuffer = i965_dispatch_execbuffer;
2906
	else if (IS_I830(dev) || IS_845G(dev))
2907
		engine->dispatch_execbuffer = i830_dispatch_execbuffer;
2908
	else
2909 2910 2911
		engine->dispatch_execbuffer = i915_dispatch_execbuffer;
	engine->init_hw = init_render_ring;
	engine->cleanup = render_ring_cleanup;
2912

2913 2914
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
2915
		obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
2916 2917 2918 2919 2920
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2921
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2922 2923 2924 2925 2926 2927
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2928 2929
		engine->scratch.obj = obj;
		engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2930 2931
	}

2932
	ret = intel_init_ring_buffer(dev, engine);
2933 2934 2935 2936
	if (ret)
		return ret;

	if (INTEL_INFO(dev)->gen >= 5) {
2937
		ret = intel_init_pipe_control(engine);
2938 2939 2940 2941 2942
		if (ret)
			return ret;
	}

	return 0;
2943 2944 2945 2946
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2947
	struct drm_i915_private *dev_priv = dev->dev_private;
2948
	struct intel_engine_cs *engine = &dev_priv->engine[VCS];
2949

2950 2951 2952
	engine->name = "bsd ring";
	engine->id = VCS;
	engine->exec_id = I915_EXEC_BSD;
2953
	engine->hw_id = 1;
2954

2955
	engine->write_tail = ring_write_tail;
2956
	if (INTEL_INFO(dev)->gen >= 6) {
2957
		engine->mmio_base = GEN6_BSD_RING_BASE;
2958 2959
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
2960 2961 2962
			engine->write_tail = gen6_bsd_ring_write_tail;
		engine->flush = gen6_bsd_ring_flush;
		engine->add_request = gen6_add_request;
2963 2964
		engine->irq_seqno_barrier = gen6_seqno_barrier;
		engine->get_seqno = ring_get_seqno;
2965
		engine->set_seqno = ring_set_seqno;
2966
		if (INTEL_INFO(dev)->gen >= 8) {
2967
			engine->irq_enable_mask =
2968
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2969 2970 2971
			engine->irq_get = gen8_ring_get_irq;
			engine->irq_put = gen8_ring_put_irq;
			engine->dispatch_execbuffer =
2972
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2973
			if (i915_semaphore_is_enabled(dev)) {
2974 2975 2976
				engine->semaphore.sync_to = gen8_ring_sync;
				engine->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT(engine);
B
Ben Widawsky 已提交
2977
			}
2978
		} else {
2979 2980 2981 2982
			engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			engine->irq_get = gen6_ring_get_irq;
			engine->irq_put = gen6_ring_put_irq;
			engine->dispatch_execbuffer =
2983
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2984
			if (i915_semaphore_is_enabled(dev)) {
2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996
				engine->semaphore.sync_to = gen6_ring_sync;
				engine->semaphore.signal = gen6_signal;
				engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2997
			}
2998
		}
2999
	} else {
3000 3001 3002 3003 3004
		engine->mmio_base = BSD_RING_BASE;
		engine->flush = bsd_ring_flush;
		engine->add_request = i9xx_add_request;
		engine->get_seqno = ring_get_seqno;
		engine->set_seqno = ring_set_seqno;
3005
		if (IS_GEN5(dev)) {
3006 3007 3008
			engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
			engine->irq_get = gen5_ring_get_irq;
			engine->irq_put = gen5_ring_put_irq;
3009
		} else {
3010 3011 3012
			engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
			engine->irq_get = i9xx_ring_get_irq;
			engine->irq_put = i9xx_ring_put_irq;
3013
		}
3014
		engine->dispatch_execbuffer = i965_dispatch_execbuffer;
3015
	}
3016
	engine->init_hw = init_ring_common;
3017

3018
	return intel_init_ring_buffer(dev, engine);
3019
}
3020

3021
/**
3022
 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
3023 3024 3025 3026
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3027
	struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
3028 3029 3030 3031

	engine->name = "bsd2 ring";
	engine->id = VCS2;
	engine->exec_id = I915_EXEC_BSD;
3032
	engine->hw_id = 4;
3033 3034 3035 3036 3037

	engine->write_tail = ring_write_tail;
	engine->mmio_base = GEN8_BSD2_RING_BASE;
	engine->flush = gen6_bsd_ring_flush;
	engine->add_request = gen6_add_request;
3038 3039
	engine->irq_seqno_barrier = gen6_seqno_barrier;
	engine->get_seqno = ring_get_seqno;
3040 3041
	engine->set_seqno = ring_set_seqno;
	engine->irq_enable_mask =
3042
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
3043 3044 3045
	engine->irq_get = gen8_ring_get_irq;
	engine->irq_put = gen8_ring_put_irq;
	engine->dispatch_execbuffer =
3046
			gen8_ring_dispatch_execbuffer;
3047
	if (i915_semaphore_is_enabled(dev)) {
3048 3049 3050
		engine->semaphore.sync_to = gen8_ring_sync;
		engine->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT(engine);
3051
	}
3052
	engine->init_hw = init_ring_common;
3053

3054
	return intel_init_ring_buffer(dev, engine);
3055 3056
}

3057 3058
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
3059
	struct drm_i915_private *dev_priv = dev->dev_private;
3060
	struct intel_engine_cs *engine = &dev_priv->engine[BCS];
3061 3062 3063 3064

	engine->name = "blitter ring";
	engine->id = BCS;
	engine->exec_id = I915_EXEC_BLT;
3065
	engine->hw_id = 2;
3066 3067 3068 3069 3070

	engine->mmio_base = BLT_RING_BASE;
	engine->write_tail = ring_write_tail;
	engine->flush = gen6_ring_flush;
	engine->add_request = gen6_add_request;
3071 3072
	engine->irq_seqno_barrier = gen6_seqno_barrier;
	engine->get_seqno = ring_get_seqno;
3073
	engine->set_seqno = ring_set_seqno;
3074
	if (INTEL_INFO(dev)->gen >= 8) {
3075
		engine->irq_enable_mask =
3076
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
3077 3078 3079
		engine->irq_get = gen8_ring_get_irq;
		engine->irq_put = gen8_ring_put_irq;
		engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
3080
		if (i915_semaphore_is_enabled(dev)) {
3081 3082 3083
			engine->semaphore.sync_to = gen8_ring_sync;
			engine->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT(engine);
B
Ben Widawsky 已提交
3084
		}
3085
	} else {
3086 3087 3088 3089
		engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		engine->irq_get = gen6_ring_get_irq;
		engine->irq_put = gen6_ring_put_irq;
		engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
3090
		if (i915_semaphore_is_enabled(dev)) {
3091 3092
			engine->semaphore.signal = gen6_signal;
			engine->semaphore.sync_to = gen6_ring_sync;
B
Ben Widawsky 已提交
3093 3094 3095 3096 3097 3098 3099
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
3100 3101 3102 3103 3104 3105 3106 3107 3108 3109
			engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
3110
		}
3111
	}
3112
	engine->init_hw = init_ring_common;
3113

3114
	return intel_init_ring_buffer(dev, engine);
3115
}
3116

B
Ben Widawsky 已提交
3117 3118
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
3119
	struct drm_i915_private *dev_priv = dev->dev_private;
3120
	struct intel_engine_cs *engine = &dev_priv->engine[VECS];
B
Ben Widawsky 已提交
3121

3122 3123 3124
	engine->name = "video enhancement ring";
	engine->id = VECS;
	engine->exec_id = I915_EXEC_VEBOX;
3125
	engine->hw_id = 3;
B
Ben Widawsky 已提交
3126

3127 3128 3129 3130
	engine->mmio_base = VEBOX_RING_BASE;
	engine->write_tail = ring_write_tail;
	engine->flush = gen6_ring_flush;
	engine->add_request = gen6_add_request;
3131 3132
	engine->irq_seqno_barrier = gen6_seqno_barrier;
	engine->get_seqno = ring_get_seqno;
3133
	engine->set_seqno = ring_set_seqno;
3134 3135

	if (INTEL_INFO(dev)->gen >= 8) {
3136
		engine->irq_enable_mask =
3137
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
3138 3139 3140
		engine->irq_get = gen8_ring_get_irq;
		engine->irq_put = gen8_ring_put_irq;
		engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
3141
		if (i915_semaphore_is_enabled(dev)) {
3142 3143 3144
			engine->semaphore.sync_to = gen8_ring_sync;
			engine->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT(engine);
B
Ben Widawsky 已提交
3145
		}
3146
	} else {
3147 3148 3149 3150
		engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		engine->irq_get = hsw_vebox_get_irq;
		engine->irq_put = hsw_vebox_put_irq;
		engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
3151
		if (i915_semaphore_is_enabled(dev)) {
3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163
			engine->semaphore.sync_to = gen6_ring_sync;
			engine->semaphore.signal = gen6_signal;
			engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
3164
		}
3165
	}
3166
	engine->init_hw = init_ring_common;
B
Ben Widawsky 已提交
3167

3168
	return intel_init_ring_buffer(dev, engine);
B
Ben Widawsky 已提交
3169 3170
}

3171
int
3172
intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
3173
{
3174
	struct intel_engine_cs *engine = req->engine;
3175 3176
	int ret;

3177
	if (!engine->gpu_caches_dirty)
3178 3179
		return 0;

3180
	ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
3181 3182 3183
	if (ret)
		return ret;

3184
	trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
3185

3186
	engine->gpu_caches_dirty = false;
3187 3188 3189 3190
	return 0;
}

int
3191
intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
3192
{
3193
	struct intel_engine_cs *engine = req->engine;
3194 3195 3196 3197
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
3198
	if (engine->gpu_caches_dirty)
3199 3200
		flush_domains = I915_GEM_GPU_DOMAINS;

3201
	ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
3202 3203 3204
	if (ret)
		return ret;

3205
	trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
3206

3207
	engine->gpu_caches_dirty = false;
3208 3209
	return 0;
}
3210 3211

void
3212
intel_stop_engine(struct intel_engine_cs *engine)
3213 3214 3215
{
	int ret;

3216
	if (!intel_engine_initialized(engine))
3217 3218
		return;

3219
	ret = intel_engine_idle(engine);
3220
	if (ret)
3221
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
3222
			  engine->name, ret);
3223

3224
	stop_ring(engine);
3225
}