ocelot.c 46.3 KB
Newer Older
1 2 3 4 5 6 7
// SPDX-License-Identifier: (GPL-2.0 OR MIT)
/*
 * Microsemi Ocelot Switch driver
 *
 * Copyright (c) 2017 Microsemi Corporation
 */
#include <linux/if_bridge.h>
8
#include <soc/mscc/ocelot_vcap.h>
9
#include "ocelot.h"
10
#include "ocelot_vcap.h"
11

12 13 14
#define TABLE_UPDATE_SLEEP_US 10
#define TABLE_UPDATE_TIMEOUT_US 100000

15 16 17 18 19 20
struct ocelot_mact_entry {
	u8 mac[ETH_ALEN];
	u16 vid;
	enum macaccess_entry_type type;
};

21
static inline u32 ocelot_mact_read_macaccess(struct ocelot *ocelot)
22
{
23 24
	return ocelot_read(ocelot, ANA_TABLES_MACACCESS);
}
25

26 27 28
static inline int ocelot_mact_wait_for_completion(struct ocelot *ocelot)
{
	u32 val;
29

30 31 32 33 34
	return readx_poll_timeout(ocelot_mact_read_macaccess,
		ocelot, val,
		(val & ANA_TABLES_MACACCESS_MAC_TABLE_CMD_M) ==
		MACACCESS_CMD_IDLE,
		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
}

static void ocelot_mact_select(struct ocelot *ocelot,
			       const unsigned char mac[ETH_ALEN],
			       unsigned int vid)
{
	u32 macl = 0, mach = 0;

	/* Set the MAC address to handle and the vlan associated in a format
	 * understood by the hardware.
	 */
	mach |= vid    << 16;
	mach |= mac[0] << 8;
	mach |= mac[1] << 0;
	macl |= mac[2] << 24;
	macl |= mac[3] << 16;
	macl |= mac[4] << 8;
	macl |= mac[5] << 0;

	ocelot_write(ocelot, macl, ANA_TABLES_MACLDATA);
	ocelot_write(ocelot, mach, ANA_TABLES_MACHDATA);

}

59 60 61
int ocelot_mact_learn(struct ocelot *ocelot, int port,
		      const unsigned char mac[ETH_ALEN],
		      unsigned int vid, enum macaccess_entry_type type)
62
{
63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
	u32 cmd = ANA_TABLES_MACACCESS_VALID |
		ANA_TABLES_MACACCESS_DEST_IDX(port) |
		ANA_TABLES_MACACCESS_ENTRYTYPE(type) |
		ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_LEARN);
	unsigned int mc_ports;

	/* Set MAC_CPU_COPY if the CPU port is used by a multicast entry */
	if (type == ENTRYTYPE_MACv4)
		mc_ports = (mac[1] << 8) | mac[2];
	else if (type == ENTRYTYPE_MACv6)
		mc_ports = (mac[0] << 8) | mac[1];
	else
		mc_ports = 0;

	if (mc_ports & BIT(ocelot->num_phys_ports))
		cmd |= ANA_TABLES_MACACCESS_MAC_CPU_COPY;

80 81 82
	ocelot_mact_select(ocelot, mac, vid);

	/* Issue a write command */
83
	ocelot_write(ocelot, cmd, ANA_TABLES_MACACCESS);
84 85 86

	return ocelot_mact_wait_for_completion(ocelot);
}
87
EXPORT_SYMBOL(ocelot_mact_learn);
88

89 90
int ocelot_mact_forget(struct ocelot *ocelot,
		       const unsigned char mac[ETH_ALEN], unsigned int vid)
91 92 93 94 95 96 97 98 99 100
{
	ocelot_mact_select(ocelot, mac, vid);

	/* Issue a forget command */
	ocelot_write(ocelot,
		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_FORGET),
		     ANA_TABLES_MACACCESS);

	return ocelot_mact_wait_for_completion(ocelot);
}
101
EXPORT_SYMBOL(ocelot_mact_forget);
102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118

static void ocelot_mact_init(struct ocelot *ocelot)
{
	/* Configure the learning mode entries attributes:
	 * - Do not copy the frame to the CPU extraction queues.
	 * - Use the vlan and mac_cpoy for dmac lookup.
	 */
	ocelot_rmw(ocelot, 0,
		   ANA_AGENCTRL_LEARN_CPU_COPY | ANA_AGENCTRL_IGNORE_DMAC_FLAGS
		   | ANA_AGENCTRL_LEARN_FWD_KILL
		   | ANA_AGENCTRL_LEARN_IGNORE_VLAN,
		   ANA_AGENCTRL);

	/* Clear the MAC table */
	ocelot_write(ocelot, MACACCESS_CMD_INIT, ANA_TABLES_MACACCESS);
}

119
static void ocelot_vcap_enable(struct ocelot *ocelot, int port)
120 121 122
{
	ocelot_write_gix(ocelot, ANA_PORT_VCAP_S2_CFG_S2_ENA |
			 ANA_PORT_VCAP_S2_CFG_S2_IP6_CFG(0xa),
123
			 ANA_PORT_VCAP_S2_CFG, port);
124 125 126

	ocelot_write_gix(ocelot, ANA_PORT_VCAP_CFG_S1_ENA,
			 ANA_PORT_VCAP_CFG, port);
127 128 129 130

	ocelot_rmw_gix(ocelot, REW_PORT_CFG_ES0_EN,
		       REW_PORT_CFG_ES0_EN,
		       REW_PORT_CFG, port);
131 132
}

133
static inline u32 ocelot_vlant_read_vlanaccess(struct ocelot *ocelot)
134
{
135 136
	return ocelot_read(ocelot, ANA_TABLES_VLANACCESS);
}
137

138 139 140 141 142 143 144 145 146 147
static inline int ocelot_vlant_wait_for_completion(struct ocelot *ocelot)
{
	u32 val;

	return readx_poll_timeout(ocelot_vlant_read_vlanaccess,
		ocelot,
		val,
		(val & ANA_TABLES_VLANACCESS_VLAN_TBL_CMD_M) ==
		ANA_TABLES_VLANACCESS_CMD_IDLE,
		TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
148 149
}

150 151 152 153 154 155 156 157 158 159 160 161 162
static int ocelot_vlant_set_mask(struct ocelot *ocelot, u16 vid, u32 mask)
{
	/* Select the VID to configure */
	ocelot_write(ocelot, ANA_TABLES_VLANTIDX_V_INDEX(vid),
		     ANA_TABLES_VLANTIDX);
	/* Set the vlan port members mask and issue a write command */
	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_VLAN_PORT_MASK(mask) |
			     ANA_TABLES_VLANACCESS_CMD_WRITE,
		     ANA_TABLES_VLANACCESS);

	return ocelot_vlant_wait_for_completion(ocelot);
}

163 164
static void ocelot_port_set_native_vlan(struct ocelot *ocelot, int port,
					struct ocelot_vlan native_vlan)
165
{
166
	struct ocelot_port *ocelot_port = ocelot->ports[port];
167
	u32 val = 0;
168

169 170
	ocelot_port->native_vlan = native_vlan;

171
	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_VID(native_vlan.vid),
172 173
		       REW_PORT_VLAN_CFG_PORT_VID_M,
		       REW_PORT_VLAN_CFG, port);
174

175
	if (ocelot_port->vlan_aware) {
176
		if (native_vlan.valid)
177
			/* Tag all frames except when VID == DEFAULT_VLAN */
178
			val = REW_TAG_CFG_TAG_CFG(1);
179 180
		else
			/* Tag all frames */
181
			val = REW_TAG_CFG_TAG_CFG(3);
182 183 184
	} else {
		/* Port tagging disabled. */
		val = REW_TAG_CFG_TAG_CFG(0);
185 186 187
	}
	ocelot_rmw_gix(ocelot, val,
		       REW_TAG_CFG_TAG_CFG_M,
188 189 190
		       REW_TAG_CFG, port);
}

191
/* Default vlan to clasify for untagged frames (may be zero) */
192 193
static void ocelot_port_set_pvid(struct ocelot *ocelot, int port,
				 struct ocelot_vlan pvid_vlan)
194 195
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
196
	u32 val = 0;
197

198
	ocelot_port->pvid_vlan = pvid_vlan;
199 200

	if (!ocelot_port->vlan_aware)
201
		pvid_vlan.vid = 0;
202 203

	ocelot_rmw_gix(ocelot,
204
		       ANA_PORT_VLAN_CFG_VLAN_VID(pvid_vlan.vid),
205 206
		       ANA_PORT_VLAN_CFG_VLAN_VID_M,
		       ANA_PORT_VLAN_CFG, port);
207 208 209 210 211 212 213 214 215 216 217 218 219 220

	/* If there's no pvid, we should drop not only untagged traffic (which
	 * happens automatically), but also 802.1p traffic which gets
	 * classified to VLAN 0, but that is always in our RX filter, so it
	 * would get accepted were it not for this setting.
	 */
	if (!pvid_vlan.valid && ocelot_port->vlan_aware)
		val = ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
		      ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA;

	ocelot_rmw_gix(ocelot, val,
		       ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
		       ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA,
		       ANA_PORT_DROP_CFG, port);
221 222
}

223
int ocelot_port_vlan_filtering(struct ocelot *ocelot, int port,
224
			       bool vlan_aware)
225
{
226
	struct ocelot_vcap_block *block = &ocelot->block[VCAP_IS1];
227
	struct ocelot_port *ocelot_port = ocelot->ports[port];
228
	struct ocelot_vcap_filter *filter;
229
	u32 val;
230

231 232 233 234 235 236
	list_for_each_entry(filter, &block->rules, list) {
		if (filter->ingress_port_mask & BIT(port) &&
		    filter->action.vid_replace_ena) {
			dev_err(ocelot->dev,
				"Cannot change VLAN state with vlan modify rules active\n");
			return -EBUSY;
237 238
		}
	}
239

240
	ocelot_port->vlan_aware = vlan_aware;
241

242 243 244 245 246 247 248 249 250
	if (vlan_aware)
		val = ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
		      ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1);
	else
		val = 0;
	ocelot_rmw_gix(ocelot, val,
		       ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
		       ANA_PORT_VLAN_CFG_VLAN_POP_CNT_M,
		       ANA_PORT_VLAN_CFG, port);
251

252 253
	ocelot_port_set_pvid(ocelot, port, ocelot_port->pvid_vlan);
	ocelot_port_set_native_vlan(ocelot, port, ocelot_port->native_vlan);
254 255

	return 0;
256
}
257
EXPORT_SYMBOL(ocelot_port_vlan_filtering);
258

259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276
int ocelot_vlan_prepare(struct ocelot *ocelot, int port, u16 vid, bool pvid,
			bool untagged)
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];

	/* Deny changing the native VLAN, but always permit deleting it */
	if (untagged && ocelot_port->native_vlan.vid != vid &&
	    ocelot_port->native_vlan.valid) {
		dev_err(ocelot->dev,
			"Port already has a native VLAN: %d\n",
			ocelot_port->native_vlan.vid);
		return -EBUSY;
	}

	return 0;
}
EXPORT_SYMBOL(ocelot_vlan_prepare);

277 278
int ocelot_vlan_add(struct ocelot *ocelot, int port, u16 vid, bool pvid,
		    bool untagged)
279 280 281 282
{
	int ret;

	/* Make the port a member of the VLAN */
283
	ocelot->vlan_mask[vid] |= BIT(port);
284 285 286 287 288
	ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
	if (ret)
		return ret;

	/* Default ingress vlan classification */
289 290 291 292
	if (pvid) {
		struct ocelot_vlan pvid_vlan;

		pvid_vlan.vid = vid;
293
		pvid_vlan.valid = true;
294 295
		ocelot_port_set_pvid(ocelot, port, pvid_vlan);
	}
296 297

	/* Untagged egress vlan clasification */
298
	if (untagged) {
299 300 301
		struct ocelot_vlan native_vlan;

		native_vlan.vid = vid;
302
		native_vlan.valid = true;
303
		ocelot_port_set_native_vlan(ocelot, port, native_vlan);
304
	}
305 306 307

	return 0;
}
308
EXPORT_SYMBOL(ocelot_vlan_add);
309

310
int ocelot_vlan_del(struct ocelot *ocelot, int port, u16 vid)
311 312 313
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
	int ret;
314 315

	/* Stop the port from being a member of the vlan */
316
	ocelot->vlan_mask[vid] &= ~BIT(port);
317 318 319 320
	ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
	if (ret)
		return ret;

321 322 323 324 325 326 327
	/* Ingress */
	if (ocelot_port->pvid_vlan.vid == vid) {
		struct ocelot_vlan pvid_vlan = {0};

		ocelot_port_set_pvid(ocelot, port, pvid_vlan);
	}

328
	/* Egress */
329
	if (ocelot_port->native_vlan.vid == vid) {
330
		struct ocelot_vlan native_vlan = {0};
331 332 333

		ocelot_port_set_native_vlan(ocelot, port, native_vlan);
	}
334 335 336

	return 0;
}
337
EXPORT_SYMBOL(ocelot_vlan_del);
338

339 340
static void ocelot_vlan_init(struct ocelot *ocelot)
{
341 342
	u16 port, vid;

343 344 345 346
	/* Clear VLAN table, by default all ports are members of all VLANs */
	ocelot_write(ocelot, ANA_TABLES_VLANACCESS_CMD_INIT,
		     ANA_TABLES_VLANACCESS);
	ocelot_vlant_wait_for_completion(ocelot);
347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363

	/* Configure the port VLAN memberships */
	for (vid = 1; vid < VLAN_N_VID; vid++) {
		ocelot->vlan_mask[vid] = 0;
		ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
	}

	/* Because VLAN filtering is enabled, we need VID 0 to get untagged
	 * traffic.  It is added automatically if 8021q module is loaded, but
	 * we can't rely on it since module may be not loaded.
	 */
	ocelot->vlan_mask[0] = GENMASK(ocelot->num_phys_ports - 1, 0);
	ocelot_vlant_set_mask(ocelot, 0, ocelot->vlan_mask[0]);

	/* Set vlan ingress filter mask to all ports but the CPU port by
	 * default.
	 */
364 365
	ocelot_write(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0),
		     ANA_VLANMASK);
366 367 368 369 370

	for (port = 0; port < ocelot->num_phys_ports; port++) {
		ocelot_write_gix(ocelot, 0, REW_PORT_VLAN_CFG, port);
		ocelot_write_gix(ocelot, 0, REW_TAG_CFG, port);
	}
371 372
}

373 374
void ocelot_adjust_link(struct ocelot *ocelot, int port,
			struct phy_device *phydev)
375
{
376
	struct ocelot_port *ocelot_port = ocelot->ports[port];
377
	int speed, mode = 0;
378

379
	switch (phydev->speed) {
380 381 382 383 384 385 386 387 388 389 390 391 392 393 394
	case SPEED_10:
		speed = OCELOT_SPEED_10;
		break;
	case SPEED_100:
		speed = OCELOT_SPEED_100;
		break;
	case SPEED_1000:
		speed = OCELOT_SPEED_1000;
		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
		break;
	case SPEED_2500:
		speed = OCELOT_SPEED_2500;
		mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
		break;
	default:
395 396
		dev_err(ocelot->dev, "Unsupported PHY speed on port %d: %d\n",
			port, phydev->speed);
397 398 399
		return;
	}

400
	phy_print_status(phydev);
401

402
	if (!phydev->link)
403 404 405
		return;

	/* Only full duplex supported for now */
406
	ocelot_port_writel(ocelot_port, DEV_MAC_MODE_CFG_FDX_ENA |
407 408
			   mode, DEV_MAC_MODE_CFG);

409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425
	/* Disable HDX fast control */
	ocelot_port_writel(ocelot_port, DEV_PORT_MISC_HDX_FAST_DIS,
			   DEV_PORT_MISC);

	/* SGMII only for now */
	ocelot_port_writel(ocelot_port, PCS1G_MODE_CFG_SGMII_MODE_ENA,
			   PCS1G_MODE_CFG);
	ocelot_port_writel(ocelot_port, PCS1G_SD_CFG_SD_SEL, PCS1G_SD_CFG);

	/* Enable PCS */
	ocelot_port_writel(ocelot_port, PCS1G_CFG_PCS_ENA, PCS1G_CFG);

	/* No aneg on SGMII */
	ocelot_port_writel(ocelot_port, 0, PCS1G_ANEG_CFG);

	/* No loopback */
	ocelot_port_writel(ocelot_port, 0, PCS1G_LB_CFG);
426 427

	/* Enable MAC module */
428
	ocelot_port_writel(ocelot_port, DEV_MAC_ENA_CFG_RX_ENA |
429 430 431 432
			   DEV_MAC_ENA_CFG_TX_ENA, DEV_MAC_ENA_CFG);

	/* Take MAC, Port, Phy (intern) and PCS (SGMII/Serdes) clock out of
	 * reset */
433
	ocelot_port_writel(ocelot_port, DEV_CLOCK_CFG_LINK_SPEED(speed),
434 435 436 437
			   DEV_CLOCK_CFG);

	/* No PFC */
	ocelot_write_gix(ocelot, ANA_PFC_PFC_CFG_FC_LINK_SPEED(speed),
438
			 ANA_PFC_PFC_CFG, port);
439 440

	/* Core: Enable port for frame transfer */
441 442
	ocelot_fields_write(ocelot, port,
			    QSYS_SWITCH_PORT_MODE_PORT_ENA, 1);
443 444 445 446 447 448 449

	/* Flow control */
	ocelot_write_rix(ocelot, SYS_MAC_FC_CFG_PAUSE_VAL_CFG(0xffff) |
			 SYS_MAC_FC_CFG_RX_FC_ENA | SYS_MAC_FC_CFG_TX_FC_ENA |
			 SYS_MAC_FC_CFG_ZERO_PAUSE_ENA |
			 SYS_MAC_FC_CFG_FC_LATENCY_CFG(0x7) |
			 SYS_MAC_FC_CFG_FC_LINK_SPEED(speed),
450 451
			 SYS_MAC_FC_CFG, port);
	ocelot_write_rix(ocelot, 0, ANA_POL_FLOWC, port);
452
}
453
EXPORT_SYMBOL(ocelot_adjust_link);
454

455 456
void ocelot_port_enable(struct ocelot *ocelot, int port,
			struct phy_device *phy)
457 458 459 460 461 462
{
	/* Enable receiving frames on the port, and activate auto-learning of
	 * MAC addresses.
	 */
	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_LEARNAUTO |
			 ANA_PORT_PORT_CFG_RECV_ENA |
463 464
			 ANA_PORT_PORT_CFG_PORTID_VAL(port),
			 ANA_PORT_PORT_CFG, port);
465
}
466
EXPORT_SYMBOL(ocelot_port_enable);
467

468
void ocelot_port_disable(struct ocelot *ocelot, int port)
469 470 471 472
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];

	ocelot_port_writel(ocelot_port, 0, DEV_MAC_ENA_CFG);
473
	ocelot_fields_write(ocelot, port, QSYS_SWITCH_PORT_MODE_PORT_ENA, 0);
474
}
475
EXPORT_SYMBOL(ocelot_port_disable);
476

477 478
void ocelot_port_add_txtstamp_skb(struct ocelot *ocelot, int port,
				  struct sk_buff *clone)
479
{
480
	struct ocelot_port *ocelot_port = ocelot->ports[port];
481

482
	spin_lock(&ocelot_port->ts_id_lock);
483

484 485 486 487 488
	skb_shinfo(clone)->tx_flags |= SKBTX_IN_PROGRESS;
	/* Store timestamp ID in cb[0] of sk_buff */
	clone->cb[0] = ocelot_port->ts_id;
	ocelot_port->ts_id = (ocelot_port->ts_id + 1) % 4;
	skb_queue_tail(&ocelot_port->tx_skbs, clone);
489

490
	spin_unlock(&ocelot_port->ts_id_lock);
491 492 493
}
EXPORT_SYMBOL(ocelot_port_add_txtstamp_skb);

494 495
static void ocelot_get_hwtimestamp(struct ocelot *ocelot,
				   struct timespec64 *ts)
496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519
{
	unsigned long flags;
	u32 val;

	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);

	/* Read current PTP time to get seconds */
	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);

	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE);
	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
	ts->tv_sec = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);

	/* Read packet HW timestamp from FIFO */
	val = ocelot_read(ocelot, SYS_PTP_TXSTAMP);
	ts->tv_nsec = SYS_PTP_TXSTAMP_PTP_TXSTAMP(val);

	/* Sec has incremented since the ts was registered */
	if ((ts->tv_sec & 0x1) != !!(val & SYS_PTP_TXSTAMP_PTP_TXSTAMP_SEC))
		ts->tv_sec--;

	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
}
520 521 522 523 524 525

void ocelot_get_txtstamp(struct ocelot *ocelot)
{
	int budget = OCELOT_PTP_QUEUE_SZ;

	while (budget--) {
526
		struct sk_buff *skb, *skb_tmp, *skb_match = NULL;
527 528 529
		struct skb_shared_hwtstamps shhwtstamps;
		struct ocelot_port *port;
		struct timespec64 ts;
530
		unsigned long flags;
531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547
		u32 val, id, txport;

		val = ocelot_read(ocelot, SYS_PTP_STATUS);

		/* Check if a timestamp can be retrieved */
		if (!(val & SYS_PTP_STATUS_PTP_MESS_VLD))
			break;

		WARN_ON(val & SYS_PTP_STATUS_PTP_OVFL);

		/* Retrieve the ts ID and Tx port */
		id = SYS_PTP_STATUS_PTP_MESS_ID_X(val);
		txport = SYS_PTP_STATUS_PTP_MESS_TXPORT_X(val);

		/* Retrieve its associated skb */
		port = ocelot->ports[txport];

548
		spin_lock_irqsave(&port->tx_skbs.lock, flags);
549

550 551 552 553 554
		skb_queue_walk_safe(&port->tx_skbs, skb, skb_tmp) {
			if (skb->cb[0] != id)
				continue;
			__skb_unlink(skb, &port->tx_skbs);
			skb_match = skb;
555
			break;
556 557
		}

558 559
		spin_unlock_irqrestore(&port->tx_skbs.lock, flags);

560 561
		/* Get the h/w timestamp */
		ocelot_get_hwtimestamp(ocelot, &ts);
562

563
		if (unlikely(!skb_match))
564 565 566 567 568
			continue;

		/* Set the timestamp into the skb */
		memset(&shhwtstamps, 0, sizeof(shhwtstamps));
		shhwtstamps.hwtstamp = ktime_set(ts.tv_sec, ts.tv_nsec);
569
		skb_complete_tx_timestamp(skb_match, &shhwtstamps);
570 571 572

		/* Next ts */
		ocelot_write(ocelot, SYS_PTP_NXT_PTP_NXT, SYS_PTP_NXT);
573 574 575
	}
}
EXPORT_SYMBOL(ocelot_get_txtstamp);
576

577
int ocelot_fdb_add(struct ocelot *ocelot, int port,
578
		   const unsigned char *addr, u16 vid)
579
{
580 581 582 583
	int pgid = port;

	if (port == ocelot->npi)
		pgid = PGID_CPU;
584

585
	return ocelot_mact_learn(ocelot, pgid, addr, vid, ENTRYTYPE_LOCKED);
586
}
587
EXPORT_SYMBOL(ocelot_fdb_add);
588

589 590
int ocelot_fdb_del(struct ocelot *ocelot, int port,
		   const unsigned char *addr, u16 vid)
591
{
592 593
	return ocelot_mact_forget(ocelot, addr, vid);
}
594
EXPORT_SYMBOL(ocelot_fdb_del);
595

596 597
int ocelot_port_fdb_do_dump(const unsigned char *addr, u16 vid,
			    bool is_static, void *data)
598
{
599
	struct ocelot_dump_ctx *dump = data;
600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
	u32 portid = NETLINK_CB(dump->cb->skb).portid;
	u32 seq = dump->cb->nlh->nlmsg_seq;
	struct nlmsghdr *nlh;
	struct ndmsg *ndm;

	if (dump->idx < dump->cb->args[2])
		goto skip;

	nlh = nlmsg_put(dump->skb, portid, seq, RTM_NEWNEIGH,
			sizeof(*ndm), NLM_F_MULTI);
	if (!nlh)
		return -EMSGSIZE;

	ndm = nlmsg_data(nlh);
	ndm->ndm_family  = AF_BRIDGE;
	ndm->ndm_pad1    = 0;
	ndm->ndm_pad2    = 0;
	ndm->ndm_flags   = NTF_SELF;
	ndm->ndm_type    = 0;
	ndm->ndm_ifindex = dump->dev->ifindex;
620
	ndm->ndm_state   = is_static ? NUD_NOARP : NUD_REACHABLE;
621

622
	if (nla_put(dump->skb, NDA_LLADDR, ETH_ALEN, addr))
623 624
		goto nla_put_failure;

625
	if (vid && nla_put_u16(dump->skb, NDA_VLAN, vid))
626 627 628 629 630 631 632 633 634 635 636 637
		goto nla_put_failure;

	nlmsg_end(dump->skb, nlh);

skip:
	dump->idx++;
	return 0;

nla_put_failure:
	nlmsg_cancel(dump->skb, nlh);
	return -EMSGSIZE;
}
638
EXPORT_SYMBOL(ocelot_port_fdb_do_dump);
639

640 641
static int ocelot_mact_read(struct ocelot *ocelot, int port, int row, int col,
			    struct ocelot_mact_entry *entry)
642 643
{
	u32 val, dst, macl, mach;
644
	char mac[ETH_ALEN];
645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666

	/* Set row and column to read from */
	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_M_INDEX, row);
	ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_BUCKET, col);

	/* Issue a read command */
	ocelot_write(ocelot,
		     ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_READ),
		     ANA_TABLES_MACACCESS);

	if (ocelot_mact_wait_for_completion(ocelot))
		return -ETIMEDOUT;

	/* Read the entry flags */
	val = ocelot_read(ocelot, ANA_TABLES_MACACCESS);
	if (!(val & ANA_TABLES_MACACCESS_VALID))
		return -EINVAL;

	/* If the entry read has another port configured as its destination,
	 * do not report it.
	 */
	dst = (val & ANA_TABLES_MACACCESS_DEST_IDX_M) >> 3;
667
	if (dst != port)
668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686
		return -EINVAL;

	/* Get the entry's MAC address and VLAN id */
	macl = ocelot_read(ocelot, ANA_TABLES_MACLDATA);
	mach = ocelot_read(ocelot, ANA_TABLES_MACHDATA);

	mac[0] = (mach >> 8)  & 0xff;
	mac[1] = (mach >> 0)  & 0xff;
	mac[2] = (macl >> 24) & 0xff;
	mac[3] = (macl >> 16) & 0xff;
	mac[4] = (macl >> 8)  & 0xff;
	mac[5] = (macl >> 0)  & 0xff;

	entry->vid = (mach >> 16) & 0xfff;
	ether_addr_copy(entry->mac, mac);

	return 0;
}

687 688
int ocelot_fdb_dump(struct ocelot *ocelot, int port,
		    dsa_fdb_dump_cb_t *cb, void *data)
689
{
690
	int i, j;
691

692 693
	/* Loop through all the mac tables entries. */
	for (i = 0; i < ocelot->num_mact_rows; i++) {
694
		for (j = 0; j < 4; j++) {
695 696 697 698 699
			struct ocelot_mact_entry entry;
			bool is_static;
			int ret;

			ret = ocelot_mact_read(ocelot, port, i, j, &entry);
700 701 702 703 704 705
			/* If the entry is invalid (wrong port, invalid...),
			 * skip it.
			 */
			if (ret == -EINVAL)
				continue;
			else if (ret)
706 707 708
				return ret;

			is_static = (entry.type == ENTRYTYPE_LOCKED);
709

710
			ret = cb(entry.mac, entry.vid, is_static, data);
711
			if (ret)
712
				return ret;
713 714 715
		}
	}

716 717
	return 0;
}
718
EXPORT_SYMBOL(ocelot_fdb_dump);
719

720
int ocelot_hwstamp_get(struct ocelot *ocelot, int port, struct ifreq *ifr)
721 722 723 724
{
	return copy_to_user(ifr->ifr_data, &ocelot->hwtstamp_config,
			    sizeof(ocelot->hwtstamp_config)) ? -EFAULT : 0;
}
725
EXPORT_SYMBOL(ocelot_hwstamp_get);
726

727
int ocelot_hwstamp_set(struct ocelot *ocelot, int port, struct ifreq *ifr)
728
{
729
	struct ocelot_port *ocelot_port = ocelot->ports[port];
730 731 732 733 734 735 736 737 738 739 740 741
	struct hwtstamp_config cfg;

	if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
		return -EFAULT;

	/* reserved for future extensions */
	if (cfg.flags)
		return -EINVAL;

	/* Tx type sanity check */
	switch (cfg.tx_type) {
	case HWTSTAMP_TX_ON:
742
		ocelot_port->ptp_cmd = IFH_REW_OP_TWO_STEP_PTP;
743 744 745 746 747
		break;
	case HWTSTAMP_TX_ONESTEP_SYNC:
		/* IFH_REW_OP_ONE_STEP_PTP updates the correctional field, we
		 * need to update the origin time.
		 */
748
		ocelot_port->ptp_cmd = IFH_REW_OP_ORIGIN_PTP;
749 750
		break;
	case HWTSTAMP_TX_OFF:
751
		ocelot_port->ptp_cmd = 0;
752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789
		break;
	default:
		return -ERANGE;
	}

	mutex_lock(&ocelot->ptp_lock);

	switch (cfg.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_SOME:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_NTP_ALL:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
		cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
		break;
	default:
		mutex_unlock(&ocelot->ptp_lock);
		return -ERANGE;
	}

	/* Commit back the result & save it */
	memcpy(&ocelot->hwtstamp_config, &cfg, sizeof(cfg));
	mutex_unlock(&ocelot->ptp_lock);

	return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
}
790
EXPORT_SYMBOL(ocelot_hwstamp_set);
791

792
void ocelot_get_strings(struct ocelot *ocelot, int port, u32 sset, u8 *data)
793 794 795 796 797 798 799 800 801 802
{
	int i;

	if (sset != ETH_SS_STATS)
		return;

	for (i = 0; i < ocelot->num_stats; i++)
		memcpy(data + i * ETH_GSTRING_LEN, ocelot->stats_layout[i].name,
		       ETH_GSTRING_LEN);
}
803
EXPORT_SYMBOL(ocelot_get_strings);
804

805
static void ocelot_update_stats(struct ocelot *ocelot)
806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829
{
	int i, j;

	mutex_lock(&ocelot->stats_lock);

	for (i = 0; i < ocelot->num_phys_ports; i++) {
		/* Configure the port to read the stats from */
		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(i), SYS_STAT_CFG);

		for (j = 0; j < ocelot->num_stats; j++) {
			u32 val;
			unsigned int idx = i * ocelot->num_stats + j;

			val = ocelot_read_rix(ocelot, SYS_COUNT_RX_OCTETS,
					      ocelot->stats_layout[j].offset);

			if (val < (ocelot->stats[idx] & U32_MAX))
				ocelot->stats[idx] += (u64)1 << 32;

			ocelot->stats[idx] = (ocelot->stats[idx] &
					      ~(u64)U32_MAX) + val;
		}
	}

830 831 832 833 834 835 836 837 838 839 840
	mutex_unlock(&ocelot->stats_lock);
}

static void ocelot_check_stats_work(struct work_struct *work)
{
	struct delayed_work *del_work = to_delayed_work(work);
	struct ocelot *ocelot = container_of(del_work, struct ocelot,
					     stats_work);

	ocelot_update_stats(ocelot);

841 842 843 844
	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
			   OCELOT_STATS_CHECK_DELAY);
}

845
void ocelot_get_ethtool_stats(struct ocelot *ocelot, int port, u64 *data)
846 847 848 849
{
	int i;

	/* check and update now */
850
	ocelot_update_stats(ocelot);
851 852 853

	/* Copy all counters */
	for (i = 0; i < ocelot->num_stats; i++)
854
		*data++ = ocelot->stats[port * ocelot->num_stats + i];
855
}
856
EXPORT_SYMBOL(ocelot_get_ethtool_stats);
857

858
int ocelot_get_sset_count(struct ocelot *ocelot, int port, int sset)
859
{
860 861
	if (sset != ETH_SS_STATS)
		return -EOPNOTSUPP;
862

863 864
	return ocelot->num_stats;
}
865
EXPORT_SYMBOL(ocelot_get_sset_count);
866

867 868
int ocelot_get_ts_info(struct ocelot *ocelot, int port,
		       struct ethtool_ts_info *info)
869
{
870 871
	info->phc_index = ocelot->ptp_clock ?
			  ptp_clock_index(ocelot->ptp_clock) : -1;
872 873 874 875 876 877
	if (info->phc_index == -1) {
		info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE |
					 SOF_TIMESTAMPING_RX_SOFTWARE |
					 SOF_TIMESTAMPING_SOFTWARE;
		return 0;
	}
878 879 880 881 882 883 884 885 886 887 888 889
	info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE |
				 SOF_TIMESTAMPING_RX_SOFTWARE |
				 SOF_TIMESTAMPING_SOFTWARE |
				 SOF_TIMESTAMPING_TX_HARDWARE |
				 SOF_TIMESTAMPING_RX_HARDWARE |
				 SOF_TIMESTAMPING_RAW_HARDWARE;
	info->tx_types = BIT(HWTSTAMP_TX_OFF) | BIT(HWTSTAMP_TX_ON) |
			 BIT(HWTSTAMP_TX_ONESTEP_SYNC);
	info->rx_filters = BIT(HWTSTAMP_FILTER_NONE) | BIT(HWTSTAMP_FILTER_ALL);

	return 0;
}
890
EXPORT_SYMBOL(ocelot_get_ts_info);
891

892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909
static u32 ocelot_get_bond_mask(struct ocelot *ocelot, struct net_device *bond)
{
	u32 mask = 0;
	int port;

	for (port = 0; port < ocelot->num_phys_ports; port++) {
		struct ocelot_port *ocelot_port = ocelot->ports[port];

		if (!ocelot_port)
			continue;

		if (ocelot_port->bond == bond)
			mask |= BIT(port);
	}

	return mask;
}

910
static u32 ocelot_get_dsa_8021q_cpu_mask(struct ocelot *ocelot)
911
{
912
	u32 mask = 0;
913 914
	int port;

915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941
	for (port = 0; port < ocelot->num_phys_ports; port++) {
		struct ocelot_port *ocelot_port = ocelot->ports[port];

		if (!ocelot_port)
			continue;

		if (ocelot_port->is_dsa_8021q_cpu)
			mask |= BIT(port);
	}

	return mask;
}

void ocelot_apply_bridge_fwd_mask(struct ocelot *ocelot)
{
	unsigned long cpu_fwd_mask;
	int port;

	/* If a DSA tag_8021q CPU exists, it needs to be included in the
	 * regular forwarding path of the front ports regardless of whether
	 * those are bridged or standalone.
	 * If DSA tag_8021q is not used, this returns 0, which is fine because
	 * the hardware-based CPU port module can be a destination for packets
	 * even if it isn't part of PGID_SRC.
	 */
	cpu_fwd_mask = ocelot_get_dsa_8021q_cpu_mask(ocelot);

942 943 944 945
	/* Apply FWD mask. The loop is needed to add/remove the current port as
	 * a source for the other ports.
	 */
	for (port = 0; port < ocelot->num_phys_ports; port++) {
946 947 948 949 950 951 952 953 954 955 956 957 958 959
		struct ocelot_port *ocelot_port = ocelot->ports[port];
		unsigned long mask;

		if (!ocelot_port) {
			/* Unused ports can't send anywhere */
			mask = 0;
		} else if (ocelot_port->is_dsa_8021q_cpu) {
			/* The DSA tag_8021q CPU ports need to be able to
			 * forward packets to all other ports except for
			 * themselves
			 */
			mask = GENMASK(ocelot->num_phys_ports - 1, 0);
			mask &= ~cpu_fwd_mask;
		} else if (ocelot->bridge_fwd_mask & BIT(port)) {
960 961
			int lag;

962 963
			mask = ocelot->bridge_fwd_mask & ~BIT(port);

964 965 966 967 968 969 970 971 972 973 974 975
			for (lag = 0; lag < ocelot->num_phys_ports; lag++) {
				unsigned long bond_mask = ocelot->lags[lag];

				if (!bond_mask)
					continue;

				if (bond_mask & BIT(port)) {
					mask &= ~bond_mask;
					break;
				}
			}
		} else {
976 977 978 979 980
			/* Standalone ports forward only to DSA tag_8021q CPU
			 * ports (if those exist), or to the hardware CPU port
			 * module otherwise.
			 */
			mask = cpu_fwd_mask;
981
		}
982 983

		ocelot_write_rix(ocelot, mask, ANA_PGID_PGID, PGID_SRC + port);
984 985
	}
}
986
EXPORT_SYMBOL(ocelot_apply_bridge_fwd_mask);
987

988
void ocelot_bridge_stp_state_set(struct ocelot *ocelot, int port, u8 state)
989 990 991
{
	u32 port_cfg;

992 993
	if (!(BIT(port) & ocelot->bridge_mask))
		return;
994

995
	port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port);
996 997 998

	switch (state) {
	case BR_STATE_FORWARDING:
999
		ocelot->bridge_fwd_mask |= BIT(port);
1000
		fallthrough;
1001 1002 1003 1004 1005 1006
	case BR_STATE_LEARNING:
		port_cfg |= ANA_PORT_PORT_CFG_LEARN_ENA;
		break;

	default:
		port_cfg &= ~ANA_PORT_PORT_CFG_LEARN_ENA;
1007
		ocelot->bridge_fwd_mask &= ~BIT(port);
1008 1009 1010
		break;
	}

1011
	ocelot_write_gix(ocelot, port_cfg, ANA_PORT_PORT_CFG, port);
1012

1013
	ocelot_apply_bridge_fwd_mask(ocelot);
1014
}
1015
EXPORT_SYMBOL(ocelot_bridge_stp_state_set);
1016

1017
void ocelot_set_ageing_time(struct ocelot *ocelot, unsigned int msecs)
1018
{
1019 1020 1021 1022 1023 1024 1025 1026 1027
	unsigned int age_period = ANA_AUTOAGE_AGE_PERIOD(msecs / 2000);

	/* Setting AGE_PERIOD to zero effectively disables automatic aging,
	 * which is clearly not what our intention is. So avoid that.
	 */
	if (!age_period)
		age_period = 1;

	ocelot_rmw(ocelot, age_period, ANA_AUTOAGE_AGE_PERIOD_M, ANA_AUTOAGE);
1028
}
1029
EXPORT_SYMBOL(ocelot_set_ageing_time);
1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044

static struct ocelot_multicast *ocelot_multicast_get(struct ocelot *ocelot,
						     const unsigned char *addr,
						     u16 vid)
{
	struct ocelot_multicast *mc;

	list_for_each_entry(mc, &ocelot->multicast, list) {
		if (ether_addr_equal(mc->addr, addr) && mc->vid == vid)
			return mc;
	}

	return NULL;
}

1045 1046 1047 1048 1049 1050
static enum macaccess_entry_type ocelot_classify_mdb(const unsigned char *addr)
{
	if (addr[0] == 0x01 && addr[1] == 0x00 && addr[2] == 0x5e)
		return ENTRYTYPE_MACv4;
	if (addr[0] == 0x33 && addr[1] == 0x33)
		return ENTRYTYPE_MACv6;
1051
	return ENTRYTYPE_LOCKED;
1052 1053
}

1054 1055
static struct ocelot_pgid *ocelot_pgid_alloc(struct ocelot *ocelot, int index,
					     unsigned long ports)
1056
{
1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
	struct ocelot_pgid *pgid;

	pgid = kzalloc(sizeof(*pgid), GFP_KERNEL);
	if (!pgid)
		return ERR_PTR(-ENOMEM);

	pgid->ports = ports;
	pgid->index = index;
	refcount_set(&pgid->refcount, 1);
	list_add_tail(&pgid->list, &ocelot->pgids);

	return pgid;
}

static void ocelot_pgid_free(struct ocelot *ocelot, struct ocelot_pgid *pgid)
{
	if (!refcount_dec_and_test(&pgid->refcount))
		return;

	list_del(&pgid->list);
	kfree(pgid);
}

static struct ocelot_pgid *ocelot_mdb_get_pgid(struct ocelot *ocelot,
					       const struct ocelot_multicast *mc)
{
	struct ocelot_pgid *pgid;
	int index;
1085 1086 1087 1088 1089 1090

	/* According to VSC7514 datasheet 3.9.1.5 IPv4 Multicast Entries and
	 * 3.9.1.6 IPv6 Multicast Entries, "Instead of a lookup in the
	 * destination mask table (PGID), the destination set is programmed as
	 * part of the entry MAC address.", and the DEST_IDX is set to 0.
	 */
1091 1092
	if (mc->entry_type == ENTRYTYPE_MACv4 ||
	    mc->entry_type == ENTRYTYPE_MACv6)
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
		return ocelot_pgid_alloc(ocelot, 0, mc->ports);

	list_for_each_entry(pgid, &ocelot->pgids, list) {
		/* When searching for a nonreserved multicast PGID, ignore the
		 * dummy PGID of zero that we have for MACv4/MACv6 entries
		 */
		if (pgid->index && pgid->ports == mc->ports) {
			refcount_inc(&pgid->refcount);
			return pgid;
		}
	}
1104

1105 1106
	/* Search for a free index in the nonreserved multicast PGID area */
	for_each_nonreserved_multicast_dest_pgid(ocelot, index) {
1107 1108
		bool used = false;

1109 1110
		list_for_each_entry(pgid, &ocelot->pgids, list) {
			if (pgid->index == index) {
1111 1112 1113 1114 1115 1116
				used = true;
				break;
			}
		}

		if (!used)
1117
			return ocelot_pgid_alloc(ocelot, index, mc->ports);
1118 1119
	}

1120
	return ERR_PTR(-ENOSPC);
1121 1122 1123
}

static void ocelot_encode_ports_to_mdb(unsigned char *addr,
1124
				       struct ocelot_multicast *mc)
1125
{
1126
	ether_addr_copy(addr, mc->addr);
1127

1128
	if (mc->entry_type == ENTRYTYPE_MACv4) {
1129 1130 1131
		addr[0] = 0;
		addr[1] = mc->ports >> 8;
		addr[2] = mc->ports & 0xff;
1132
	} else if (mc->entry_type == ENTRYTYPE_MACv6) {
1133 1134 1135 1136 1137
		addr[0] = mc->ports >> 8;
		addr[1] = mc->ports & 0xff;
	}
}

1138 1139
int ocelot_port_mdb_add(struct ocelot *ocelot, int port,
			const struct switchdev_obj_port_mdb *mdb)
1140 1141
{
	unsigned char addr[ETH_ALEN];
1142
	struct ocelot_multicast *mc;
1143
	struct ocelot_pgid *pgid;
1144 1145
	u16 vid = mdb->vid;

1146 1147 1148
	if (port == ocelot->npi)
		port = ocelot->num_phys_ports;

1149 1150
	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
	if (!mc) {
1151
		/* New entry */
1152 1153 1154 1155 1156 1157 1158 1159
		mc = devm_kzalloc(ocelot->dev, sizeof(*mc), GFP_KERNEL);
		if (!mc)
			return -ENOMEM;

		mc->entry_type = ocelot_classify_mdb(mdb->addr);
		ether_addr_copy(mc->addr, mdb->addr);
		mc->vid = vid;

1160
		list_add_tail(&mc->list, &ocelot->multicast);
1161
	} else {
1162 1163 1164 1165
		/* Existing entry. Clean up the current port mask from
		 * hardware now, because we'll be modifying it.
		 */
		ocelot_pgid_free(ocelot, mc->pgid);
1166
		ocelot_encode_ports_to_mdb(addr, mc);
1167 1168 1169
		ocelot_mact_forget(ocelot, addr, vid);
	}

1170
	mc->ports |= BIT(port);
1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181

	pgid = ocelot_mdb_get_pgid(ocelot, mc);
	if (IS_ERR(pgid)) {
		dev_err(ocelot->dev,
			"Cannot allocate PGID for mdb %pM vid %d\n",
			mc->addr, mc->vid);
		devm_kfree(ocelot->dev, mc);
		return PTR_ERR(pgid);
	}
	mc->pgid = pgid;

1182
	ocelot_encode_ports_to_mdb(addr, mc);
1183

1184 1185 1186 1187 1188 1189
	if (mc->entry_type != ENTRYTYPE_MACv4 &&
	    mc->entry_type != ENTRYTYPE_MACv6)
		ocelot_write_rix(ocelot, pgid->ports, ANA_PGID_PGID,
				 pgid->index);

	return ocelot_mact_learn(ocelot, pgid->index, addr, vid,
1190
				 mc->entry_type);
1191
}
1192
EXPORT_SYMBOL(ocelot_port_mdb_add);
1193

1194 1195
int ocelot_port_mdb_del(struct ocelot *ocelot, int port,
			const struct switchdev_obj_port_mdb *mdb)
1196 1197
{
	unsigned char addr[ETH_ALEN];
1198
	struct ocelot_multicast *mc;
1199
	struct ocelot_pgid *pgid;
1200 1201
	u16 vid = mdb->vid;

1202 1203 1204
	if (port == ocelot->npi)
		port = ocelot->num_phys_ports;

1205 1206 1207 1208
	mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
	if (!mc)
		return -ENOENT;

1209
	ocelot_encode_ports_to_mdb(addr, mc);
1210 1211
	ocelot_mact_forget(ocelot, addr, vid);

1212
	ocelot_pgid_free(ocelot, mc->pgid);
1213
	mc->ports &= ~BIT(port);
1214 1215 1216 1217 1218 1219
	if (!mc->ports) {
		list_del(&mc->list);
		devm_kfree(ocelot->dev, mc);
		return 0;
	}

1220 1221 1222 1223 1224 1225
	/* We have a PGID with fewer ports now */
	pgid = ocelot_mdb_get_pgid(ocelot, mc);
	if (IS_ERR(pgid))
		return PTR_ERR(pgid);
	mc->pgid = pgid;

1226
	ocelot_encode_ports_to_mdb(addr, mc);
1227

1228 1229 1230 1231 1232 1233
	if (mc->entry_type != ENTRYTYPE_MACv4 &&
	    mc->entry_type != ENTRYTYPE_MACv6)
		ocelot_write_rix(ocelot, pgid->ports, ANA_PGID_PGID,
				 pgid->index);

	return ocelot_mact_learn(ocelot, pgid->index, addr, vid,
1234
				 mc->entry_type);
1235
}
1236
EXPORT_SYMBOL(ocelot_port_mdb_del);
1237

1238 1239
int ocelot_port_bridge_join(struct ocelot *ocelot, int port,
			    struct net_device *bridge)
1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
{
	if (!ocelot->bridge_mask) {
		ocelot->hw_bridge_dev = bridge;
	} else {
		if (ocelot->hw_bridge_dev != bridge)
			/* This is adding the port to a second bridge, this is
			 * unsupported */
			return -ENODEV;
	}

1250
	ocelot->bridge_mask |= BIT(port);
1251 1252 1253

	return 0;
}
1254
EXPORT_SYMBOL(ocelot_port_bridge_join);
1255

1256 1257
int ocelot_port_bridge_leave(struct ocelot *ocelot, int port,
			     struct net_device *bridge)
1258
{
1259
	struct ocelot_vlan pvid = {0}, native_vlan = {0};
1260 1261
	int ret;

1262
	ocelot->bridge_mask &= ~BIT(port);
1263 1264 1265

	if (!ocelot->bridge_mask)
		ocelot->hw_bridge_dev = NULL;
1266

1267
	ret = ocelot_port_vlan_filtering(ocelot, port, false);
1268 1269 1270
	if (ret)
		return ret;

1271
	ocelot_port_set_pvid(ocelot, port, pvid);
1272 1273 1274
	ocelot_port_set_native_vlan(ocelot, port, native_vlan);

	return 0;
1275
}
1276
EXPORT_SYMBOL(ocelot_port_bridge_leave);
1277

1278 1279 1280 1281 1282
static void ocelot_set_aggr_pgids(struct ocelot *ocelot)
{
	int i, port, lag;

	/* Reset destination and aggregation PGIDS */
1283
	for_each_unicast_dest_pgid(ocelot, port)
1284 1285
		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);

1286
	for_each_aggr_pgid(ocelot, i)
1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
		ocelot_write_rix(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0),
				 ANA_PGID_PGID, i);

	/* Now, set PGIDs for each LAG */
	for (lag = 0; lag < ocelot->num_phys_ports; lag++) {
		unsigned long bond_mask;
		int aggr_count = 0;
		u8 aggr_idx[16];

		bond_mask = ocelot->lags[lag];
		if (!bond_mask)
			continue;

		for_each_set_bit(port, &bond_mask, ocelot->num_phys_ports) {
			// Destination mask
			ocelot_write_rix(ocelot, bond_mask,
					 ANA_PGID_PGID, port);
			aggr_idx[aggr_count] = port;
			aggr_count++;
		}

1308
		for_each_aggr_pgid(ocelot, i) {
1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
			u32 ac;

			ac = ocelot_read_rix(ocelot, ANA_PGID_PGID, i);
			ac &= ~bond_mask;
			ac |= BIT(aggr_idx[i % aggr_count]);
			ocelot_write_rix(ocelot, ac, ANA_PGID_PGID, i);
		}
	}
}

static void ocelot_setup_lag(struct ocelot *ocelot, int lag)
{
	unsigned long bond_mask = ocelot->lags[lag];
	unsigned int p;

	for_each_set_bit(p, &bond_mask, ocelot->num_phys_ports) {
		u32 port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, p);

		port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M;

		/* Use lag port as logical port for port i */
		ocelot_write_gix(ocelot, port_cfg |
				 ANA_PORT_PORT_CFG_PORTID_VAL(lag),
				 ANA_PORT_PORT_CFG, p);
	}
}

1336
int ocelot_port_lag_join(struct ocelot *ocelot, int port,
1337 1338
			 struct net_device *bond,
			 struct netdev_lag_upper_info *info)
1339 1340
{
	u32 bond_mask = 0;
1341
	int lag, lp;
1342

1343 1344 1345
	if (info->tx_type != NETDEV_LAG_TX_TYPE_HASH)
		return -EOPNOTSUPP;

1346
	ocelot->ports[port]->bond = bond;
1347

1348
	bond_mask = ocelot_get_bond_mask(ocelot, bond);
1349 1350 1351 1352 1353 1354

	lp = __ffs(bond_mask);

	/* If the new port is the lowest one, use it as the logical port from
	 * now on
	 */
1355 1356 1357 1358
	if (port == lp) {
		lag = port;
		ocelot->lags[port] = bond_mask;
		bond_mask &= ~BIT(port);
1359 1360 1361 1362 1363 1364
		if (bond_mask) {
			lp = __ffs(bond_mask);
			ocelot->lags[lp] = 0;
		}
	} else {
		lag = lp;
1365
		ocelot->lags[lp] |= BIT(port);
1366 1367 1368
	}

	ocelot_setup_lag(ocelot, lag);
1369
	ocelot_apply_bridge_fwd_mask(ocelot);
1370 1371 1372 1373
	ocelot_set_aggr_pgids(ocelot);

	return 0;
}
1374
EXPORT_SYMBOL(ocelot_port_lag_join);
1375

1376 1377
void ocelot_port_lag_leave(struct ocelot *ocelot, int port,
			   struct net_device *bond)
1378 1379 1380 1381
{
	u32 port_cfg;
	int i;

1382 1383
	ocelot->ports[port]->bond = NULL;

1384 1385
	/* Remove port from any lag */
	for (i = 0; i < ocelot->num_phys_ports; i++)
1386
		ocelot->lags[i] &= ~BIT(port);
1387 1388 1389 1390

	/* if it was the logical port of the lag, move the lag config to the
	 * next port
	 */
1391 1392
	if (ocelot->lags[port]) {
		int n = __ffs(ocelot->lags[port]);
1393

1394 1395
		ocelot->lags[n] = ocelot->lags[port];
		ocelot->lags[port] = 0;
1396 1397 1398 1399

		ocelot_setup_lag(ocelot, n);
	}

1400
	port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port);
1401
	port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M;
1402 1403
	ocelot_write_gix(ocelot, port_cfg | ANA_PORT_PORT_CFG_PORTID_VAL(port),
			 ANA_PORT_PORT_CFG, port);
1404

1405
	ocelot_apply_bridge_fwd_mask(ocelot);
1406 1407
	ocelot_set_aggr_pgids(ocelot);
}
1408
EXPORT_SYMBOL(ocelot_port_lag_leave);
1409

1410 1411
/* Configure the maximum SDU (L2 payload) on RX to the value specified in @sdu.
 * The length of VLAN tags is accounted for automatically via DEV_MAC_TAGS_CFG.
1412 1413 1414
 * In the special case that it's the NPI port that we're configuring, the
 * length of the tag and optional prefix needs to be accounted for privately,
 * in order to be able to sustain communication at the requested @sdu.
1415
 */
1416
void ocelot_port_set_maxlen(struct ocelot *ocelot, int port, size_t sdu)
1417 1418
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];
1419
	int maxlen = sdu + ETH_HLEN + ETH_FCS_LEN;
1420
	int pause_start, pause_stop;
1421
	int atop, atop_tot;
1422

1423 1424 1425
	if (port == ocelot->npi) {
		maxlen += OCELOT_TAG_LEN;

1426
		if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_SHORT)
1427
			maxlen += OCELOT_SHORT_PREFIX_LEN;
1428
		else if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_LONG)
1429 1430 1431
			maxlen += OCELOT_LONG_PREFIX_LEN;
	}

1432
	ocelot_port_writel(ocelot_port, maxlen, DEV_MAC_MAXLEN_CFG);
1433

1434 1435 1436
	/* Set Pause watermark hysteresis */
	pause_start = 6 * maxlen / OCELOT_BUFFER_CELL_SZ;
	pause_stop = 4 * maxlen / OCELOT_BUFFER_CELL_SZ;
1437 1438 1439 1440
	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_START,
			    pause_start);
	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_STOP,
			    pause_stop);
1441

1442
	/* Tail dropping watermarks */
1443
	atop_tot = (ocelot->packet_buffer_size - 9 * maxlen) /
1444
		   OCELOT_BUFFER_CELL_SZ;
1445 1446 1447
	atop = (9 * maxlen) / OCELOT_BUFFER_CELL_SZ;
	ocelot_write_rix(ocelot, ocelot->ops->wm_enc(atop), SYS_ATOP, port);
	ocelot_write(ocelot, ocelot->ops->wm_enc(atop_tot), SYS_ATOP_TOT_CFG);
1448
}
1449 1450 1451 1452 1453 1454 1455 1456 1457
EXPORT_SYMBOL(ocelot_port_set_maxlen);

int ocelot_get_max_mtu(struct ocelot *ocelot, int port)
{
	int max_mtu = 65535 - ETH_HLEN - ETH_FCS_LEN;

	if (port == ocelot->npi) {
		max_mtu -= OCELOT_TAG_LEN;

1458
		if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_SHORT)
1459
			max_mtu -= OCELOT_SHORT_PREFIX_LEN;
1460
		else if (ocelot->npi_inj_prefix == OCELOT_TAG_PREFIX_LONG)
1461 1462 1463 1464 1465 1466
			max_mtu -= OCELOT_LONG_PREFIX_LEN;
	}

	return max_mtu;
}
EXPORT_SYMBOL(ocelot_get_max_mtu);
1467

1468
void ocelot_init_port(struct ocelot *ocelot, int port)
1469 1470 1471
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];

1472
	skb_queue_head_init(&ocelot_port->tx_skbs);
1473
	spin_lock_init(&ocelot_port->ts_id_lock);
1474 1475 1476

	/* Basic L2 initialization */

1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
	/* Set MAC IFG Gaps
	 * FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 0
	 * !FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 5
	 */
	ocelot_port_writel(ocelot_port, DEV_MAC_IFG_CFG_TX_IFG(5),
			   DEV_MAC_IFG_CFG);

	/* Load seed (0) and set MAC HDX late collision  */
	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67) |
			   DEV_MAC_HDX_CFG_SEED_LOAD,
			   DEV_MAC_HDX_CFG);
	mdelay(1);
	ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67),
			   DEV_MAC_HDX_CFG);

	/* Set Max Length and maximum tags allowed */
1493
	ocelot_port_set_maxlen(ocelot, port, ETH_DATA_LEN);
1494 1495
	ocelot_port_writel(ocelot_port, DEV_MAC_TAGS_CFG_TAG_ID(ETH_P_8021AD) |
			   DEV_MAC_TAGS_CFG_VLAN_AWR_ENA |
1496
			   DEV_MAC_TAGS_CFG_VLAN_DBL_AWR_ENA |
1497 1498 1499 1500 1501 1502 1503
			   DEV_MAC_TAGS_CFG_VLAN_LEN_AWR_ENA,
			   DEV_MAC_TAGS_CFG);

	/* Set SMAC of Pause frame (00:00:00:00:00:00) */
	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_HIGH_CFG);
	ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_LOW_CFG);

1504
	/* Enable transmission of pause frames */
1505
	ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 1);
1506

1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
	/* Drop frames with multicast source address */
	ocelot_rmw_gix(ocelot, ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
		       ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
		       ANA_PORT_DROP_CFG, port);

	/* Set default VLAN and tag type to 8021Q. */
	ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_TPID(ETH_P_8021Q),
		       REW_PORT_VLAN_CFG_PORT_TPID_M,
		       REW_PORT_VLAN_CFG, port);

	/* Enable vcap lookups */
	ocelot_vcap_enable(ocelot, port);
}
1520
EXPORT_SYMBOL(ocelot_init_port);
1521

1522 1523 1524
/* Configure and enable the CPU port module, which is a set of queues
 * accessible through register MMIO, frame DMA or Ethernet (in case
 * NPI mode is used).
1525
 */
1526
static void ocelot_cpu_port_init(struct ocelot *ocelot)
1527
{
1528 1529 1530
	int cpu = ocelot->num_phys_ports;

	/* The unicast destination PGID for the CPU port module is unused */
1531
	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, cpu);
1532 1533 1534 1535
	/* Instead set up a multicast destination PGID for traffic copied to
	 * the CPU. Whitelisted MAC addresses like the port netdevice MAC
	 * addresses will be copied to the CPU via this PGID.
	 */
1536 1537 1538 1539 1540
	ocelot_write_rix(ocelot, BIT(cpu), ANA_PGID_PGID, PGID_CPU);
	ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_RECV_ENA |
			 ANA_PORT_PORT_CFG_PORTID_VAL(cpu),
			 ANA_PORT_PORT_CFG, cpu);

1541
	/* Enable CPU port module */
1542
	ocelot_fields_write(ocelot, cpu, QSYS_SWITCH_PORT_MODE_PORT_ENA, 1);
1543
	/* CPU port Injection/Extraction configuration */
1544
	ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_XTR_HDR,
1545
			    OCELOT_TAG_PREFIX_NONE);
1546
	ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_INJ_HDR,
1547
			    OCELOT_TAG_PREFIX_NONE);
1548 1549 1550 1551 1552 1553 1554 1555

	/* Configure the CPU port to be VLAN aware */
	ocelot_write_gix(ocelot, ANA_PORT_VLAN_CFG_VLAN_VID(0) |
				 ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
				 ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1),
			 ANA_PORT_VLAN_CFG, cpu);
}

1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
static void ocelot_detect_features(struct ocelot *ocelot)
{
	int mmgt, eq_ctrl;

	/* For Ocelot, Felix, Seville, Serval etc, SYS:MMGT:MMGT:FREECNT holds
	 * the number of 240-byte free memory words (aka 4-cell chunks) and not
	 * 192 bytes as the documentation incorrectly says.
	 */
	mmgt = ocelot_read(ocelot, SYS_MMGT);
	ocelot->packet_buffer_size = 240 * SYS_MMGT_FREECNT(mmgt);

	eq_ctrl = ocelot_read(ocelot, QSYS_EQ_CTRL);
	ocelot->num_frame_refs = QSYS_MMGT_EQ_CTRL_FP_FREE_CNT(eq_ctrl);
}

1571 1572 1573
int ocelot_init(struct ocelot *ocelot)
{
	char queue_name[32];
1574 1575
	int i, ret;
	u32 port;
1576

1577 1578 1579 1580 1581 1582 1583 1584
	if (ocelot->ops->reset) {
		ret = ocelot->ops->reset(ocelot);
		if (ret) {
			dev_err(ocelot->dev, "Switch reset failed\n");
			return ret;
		}
	}

1585 1586 1587 1588 1589
	ocelot->lags = devm_kcalloc(ocelot->dev, ocelot->num_phys_ports,
				    sizeof(u32), GFP_KERNEL);
	if (!ocelot->lags)
		return -ENOMEM;

1590 1591 1592 1593 1594 1595 1596
	ocelot->stats = devm_kcalloc(ocelot->dev,
				     ocelot->num_phys_ports * ocelot->num_stats,
				     sizeof(u64), GFP_KERNEL);
	if (!ocelot->stats)
		return -ENOMEM;

	mutex_init(&ocelot->stats_lock);
1597 1598
	mutex_init(&ocelot->ptp_lock);
	spin_lock_init(&ocelot->ptp_clock_lock);
1599 1600 1601 1602 1603 1604
	snprintf(queue_name, sizeof(queue_name), "%s-stats",
		 dev_name(ocelot->dev));
	ocelot->stats_queue = create_singlethread_workqueue(queue_name);
	if (!ocelot->stats_queue)
		return -ENOMEM;

1605 1606 1607 1608 1609 1610
	ocelot->owq = alloc_ordered_workqueue("ocelot-owq", 0);
	if (!ocelot->owq) {
		destroy_workqueue(ocelot->stats_queue);
		return -ENOMEM;
	}

1611
	INIT_LIST_HEAD(&ocelot->multicast);
1612
	INIT_LIST_HEAD(&ocelot->pgids);
1613
	ocelot_detect_features(ocelot);
1614 1615
	ocelot_mact_init(ocelot);
	ocelot_vlan_init(ocelot);
1616
	ocelot_vcap_init(ocelot);
1617
	ocelot_cpu_port_init(ocelot);
1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632

	for (port = 0; port < ocelot->num_phys_ports; port++) {
		/* Clear all counters (5 groups) */
		ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port) |
				     SYS_STAT_CFG_STAT_CLEAR_SHOT(0x7f),
			     SYS_STAT_CFG);
	}

	/* Only use S-Tag */
	ocelot_write(ocelot, ETH_P_8021AD, SYS_VLAN_ETYPE_CFG);

	/* Aggregation mode */
	ocelot_write(ocelot, ANA_AGGR_CFG_AC_SMAC_ENA |
			     ANA_AGGR_CFG_AC_DMAC_ENA |
			     ANA_AGGR_CFG_AC_IP4_SIPDIP_ENA |
1633 1634 1635 1636
			     ANA_AGGR_CFG_AC_IP4_TCPUDP_ENA |
			     ANA_AGGR_CFG_AC_IP6_FLOW_LBL_ENA |
			     ANA_AGGR_CFG_AC_IP6_TCPUDP_ENA,
			     ANA_AGGR_CFG);
1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652

	/* Set MAC age time to default value. The entry is aged after
	 * 2*AGE_PERIOD
	 */
	ocelot_write(ocelot,
		     ANA_AUTOAGE_AGE_PERIOD(BR_DEFAULT_AGEING_TIME / 2 / HZ),
		     ANA_AUTOAGE);

	/* Disable learning for frames discarded by VLAN ingress filtering */
	regmap_field_write(ocelot->regfields[ANA_ADVLEARN_VLAN_CHK], 1);

	/* Setup frame ageing - fixed value "2 sec" - in 6.5 us units */
	ocelot_write(ocelot, SYS_FRM_AGING_AGE_TX_ENA |
		     SYS_FRM_AGING_MAX_AGE(307692), SYS_FRM_AGING);

	/* Setup flooding PGIDs */
1653 1654 1655 1656 1657
	for (i = 0; i < ocelot->num_flooding_pgids; i++)
		ocelot_write_rix(ocelot, ANA_FLOODING_FLD_MULTICAST(PGID_MC) |
				 ANA_FLOODING_FLD_BROADCAST(PGID_MC) |
				 ANA_FLOODING_FLD_UNICAST(PGID_UC),
				 ANA_FLOODING, i);
1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676
	ocelot_write(ocelot, ANA_FLOODING_IPMC_FLD_MC6_DATA(PGID_MCIPV6) |
		     ANA_FLOODING_IPMC_FLD_MC6_CTRL(PGID_MC) |
		     ANA_FLOODING_IPMC_FLD_MC4_DATA(PGID_MCIPV4) |
		     ANA_FLOODING_IPMC_FLD_MC4_CTRL(PGID_MC),
		     ANA_FLOODING_IPMC);

	for (port = 0; port < ocelot->num_phys_ports; port++) {
		/* Transmit the frame to the local port. */
		ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
		/* Do not forward BPDU frames to the front ports. */
		ocelot_write_gix(ocelot,
				 ANA_PORT_CPU_FWD_BPDU_CFG_BPDU_REDIR_ENA(0xffff),
				 ANA_PORT_CPU_FWD_BPDU_CFG,
				 port);
		/* Ensure bridging is disabled */
		ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_SRC + port);
	}

	/* Allow broadcast MAC frames. */
1677
	for_each_nonreserved_multicast_dest_pgid(ocelot, i) {
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708
		u32 val = ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports - 1, 0));

		ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i);
	}
	ocelot_write_rix(ocelot,
			 ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports, 0)),
			 ANA_PGID_PGID, PGID_MC);
	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV4);
	ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV6);

	/* Allow manual injection via DEVCPU_QS registers, and byte swap these
	 * registers endianness.
	 */
	ocelot_write_rix(ocelot, QS_INJ_GRP_CFG_BYTE_SWAP |
			 QS_INJ_GRP_CFG_MODE(1), QS_INJ_GRP_CFG, 0);
	ocelot_write_rix(ocelot, QS_XTR_GRP_CFG_BYTE_SWAP |
			 QS_XTR_GRP_CFG_MODE(1), QS_XTR_GRP_CFG, 0);
	ocelot_write(ocelot, ANA_CPUQ_CFG_CPUQ_MIRROR(2) |
		     ANA_CPUQ_CFG_CPUQ_LRN(2) |
		     ANA_CPUQ_CFG_CPUQ_MAC_COPY(2) |
		     ANA_CPUQ_CFG_CPUQ_SRC_COPY(2) |
		     ANA_CPUQ_CFG_CPUQ_LOCKED_PORTMOVE(2) |
		     ANA_CPUQ_CFG_CPUQ_ALLBRIDGE(6) |
		     ANA_CPUQ_CFG_CPUQ_IPMC_CTRL(6) |
		     ANA_CPUQ_CFG_CPUQ_IGMP(6) |
		     ANA_CPUQ_CFG_CPUQ_MLD(6), ANA_CPUQ_CFG);
	for (i = 0; i < 16; i++)
		ocelot_write_rix(ocelot, ANA_CPUQ_8021_CFG_CPUQ_GARP_VAL(6) |
				 ANA_CPUQ_8021_CFG_CPUQ_BPDU_VAL(6),
				 ANA_CPUQ_8021_CFG, i);

1709
	INIT_DELAYED_WORK(&ocelot->stats_work, ocelot_check_stats_work);
1710 1711
	queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
			   OCELOT_STATS_CHECK_DELAY);
1712

1713 1714 1715 1716 1717 1718
	return 0;
}
EXPORT_SYMBOL(ocelot_init);

void ocelot_deinit(struct ocelot *ocelot)
{
1719
	cancel_delayed_work(&ocelot->stats_work);
1720
	destroy_workqueue(ocelot->stats_queue);
1721
	destroy_workqueue(ocelot->owq);
1722 1723 1724 1725
	mutex_destroy(&ocelot->stats_lock);
}
EXPORT_SYMBOL(ocelot_deinit);

1726 1727 1728 1729 1730 1731 1732 1733
void ocelot_deinit_port(struct ocelot *ocelot, int port)
{
	struct ocelot_port *ocelot_port = ocelot->ports[port];

	skb_queue_purge(&ocelot_port->tx_skbs);
}
EXPORT_SYMBOL(ocelot_deinit_port);

1734
MODULE_LICENSE("Dual MIT/GPL");