radeon_state.c 90.1 KB
Newer Older
1 2
/* radeon_state.c -- State support for Radeon -*- linux-c -*- */
/*
L
Linus Torvalds 已提交
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *    Gareth Hughes <gareth@valinux.com>
 *    Kevin E. Martin <martin@valinux.com>
 */

#include "drmP.h"
#include "drm.h"
#include "drm_sarea.h"
#include "radeon_drm.h"
#include "radeon_drv.h"

/* ================================================================
 * Helper functions for client state checking and fixup
 */

D
Dave Airlie 已提交
40 41
static __inline__ int radeon_check_and_fixup_offset(drm_radeon_private_t *
						    dev_priv,
42
						    struct drm_file * file_priv,
43
						    u32 *offset)
D
Dave Airlie 已提交
44
{
45
	u64 off = *offset;
46
	u32 fb_end = dev_priv->fb_location + dev_priv->fb_size - 1;
L
Linus Torvalds 已提交
47 48
	struct drm_radeon_driver_file_fields *radeon_priv;

49 50 51 52 53 54 55 56 57 58 59 60 61
	/* Hrm ... the story of the offset ... So this function converts
	 * the various ideas of what userland clients might have for an
	 * offset in the card address space into an offset into the card
	 * address space :) So with a sane client, it should just keep
	 * the value intact and just do some boundary checking. However,
	 * not all clients are sane. Some older clients pass us 0 based
	 * offsets relative to the start of the framebuffer and some may
	 * assume the AGP aperture it appended to the framebuffer, so we
	 * try to detect those cases and fix them up.
	 *
	 * Note: It might be a good idea here to make sure the offset lands
	 * in some "allowed" area to protect things like the PCIE GART...
	 */
L
Linus Torvalds 已提交
62

63 64 65
	/* First, the best case, the offset already lands in either the
	 * framebuffer or the GART mapped space
	 */
66
	if (radeon_check_offset(dev_priv, off))
67
		return 0;
L
Linus Torvalds 已提交
68

69 70 71 72 73
	/* Ok, that didn't happen... now check if we have a zero based
	 * offset that fits in the framebuffer + gart space, apply the
	 * magic offset we get from SETPARAM or calculated from fb_location
	 */
	if (off < (dev_priv->fb_size + dev_priv->gart_size)) {
74
		radeon_priv = file_priv->driver_priv;
75 76
		off += radeon_priv->radeon_fb_delta;
	}
L
Linus Torvalds 已提交
77

78
	/* Finally, assume we aimed at a GART offset if beyond the fb */
79
	if (off > fb_end)
80
		off = off - fb_end - 1 + dev_priv->gart_vm_start;
L
Linus Torvalds 已提交
81

82
	/* Now recheck and fail if out of bounds */
83
	if (radeon_check_offset(dev_priv, off)) {
84
		DRM_DEBUG("offset fixed up to 0x%x\n", (unsigned int)off);
85 86 87
		*offset = off;
		return 0;
	}
E
Eric Anholt 已提交
88
	return -EINVAL;
L
Linus Torvalds 已提交
89 90
}

D
Dave Airlie 已提交
91 92
static __inline__ int radeon_check_and_fixup_packets(drm_radeon_private_t *
						     dev_priv,
93
						     struct drm_file *file_priv,
94
						     int id, u32 *data)
D
Dave Airlie 已提交
95 96
{
	switch (id) {
L
Linus Torvalds 已提交
97 98

	case RADEON_EMIT_PP_MISC:
99
		if (radeon_check_and_fixup_offset(dev_priv, file_priv,
100
		    &data[(RADEON_RB3D_DEPTHOFFSET - RADEON_PP_MISC) / 4])) {
D
Dave Airlie 已提交
101
			DRM_ERROR("Invalid depth buffer offset\n");
E
Eric Anholt 已提交
102
			return -EINVAL;
L
Linus Torvalds 已提交
103 104 105 106
		}
		break;

	case RADEON_EMIT_PP_CNTL:
107
		if (radeon_check_and_fixup_offset(dev_priv, file_priv,
108
		    &data[(RADEON_RB3D_COLOROFFSET - RADEON_PP_CNTL) / 4])) {
D
Dave Airlie 已提交
109
			DRM_ERROR("Invalid colour buffer offset\n");
E
Eric Anholt 已提交
110
			return -EINVAL;
L
Linus Torvalds 已提交
111 112 113 114 115 116 117 118 119
		}
		break;

	case R200_EMIT_PP_TXOFFSET_0:
	case R200_EMIT_PP_TXOFFSET_1:
	case R200_EMIT_PP_TXOFFSET_2:
	case R200_EMIT_PP_TXOFFSET_3:
	case R200_EMIT_PP_TXOFFSET_4:
	case R200_EMIT_PP_TXOFFSET_5:
120
		if (radeon_check_and_fixup_offset(dev_priv, file_priv,
D
Dave Airlie 已提交
121 122
						  &data[0])) {
			DRM_ERROR("Invalid R200 texture offset\n");
E
Eric Anholt 已提交
123
			return -EINVAL;
L
Linus Torvalds 已提交
124 125 126 127 128 129
		}
		break;

	case RADEON_EMIT_PP_TXFILTER_0:
	case RADEON_EMIT_PP_TXFILTER_1:
	case RADEON_EMIT_PP_TXFILTER_2:
130
		if (radeon_check_and_fixup_offset(dev_priv, file_priv,
131
		    &data[(RADEON_PP_TXOFFSET_0 - RADEON_PP_TXFILTER_0) / 4])) {
D
Dave Airlie 已提交
132
			DRM_ERROR("Invalid R100 texture offset\n");
E
Eric Anholt 已提交
133
			return -EINVAL;
L
Linus Torvalds 已提交
134 135 136 137 138 139 140 141
		}
		break;

	case R200_EMIT_PP_CUBIC_OFFSETS_0:
	case R200_EMIT_PP_CUBIC_OFFSETS_1:
	case R200_EMIT_PP_CUBIC_OFFSETS_2:
	case R200_EMIT_PP_CUBIC_OFFSETS_3:
	case R200_EMIT_PP_CUBIC_OFFSETS_4:
D
Dave Airlie 已提交
142 143 144
	case R200_EMIT_PP_CUBIC_OFFSETS_5:{
			int i;
			for (i = 0; i < 5; i++) {
145
				if (radeon_check_and_fixup_offset(dev_priv,
146
								  file_priv,
147
								  &data[i])) {
D
Dave Airlie 已提交
148 149
					DRM_ERROR
					    ("Invalid R200 cubic texture offset\n");
E
Eric Anholt 已提交
150
					return -EINVAL;
D
Dave Airlie 已提交
151
				}
L
Linus Torvalds 已提交
152
			}
D
Dave Airlie 已提交
153
			break;
L
Linus Torvalds 已提交
154 155 156 157 158 159 160 161
		}

	case RADEON_EMIT_PP_CUBIC_OFFSETS_T0:
	case RADEON_EMIT_PP_CUBIC_OFFSETS_T1:
	case RADEON_EMIT_PP_CUBIC_OFFSETS_T2:{
			int i;
			for (i = 0; i < 5; i++) {
				if (radeon_check_and_fixup_offset(dev_priv,
162
								  file_priv,
L
Linus Torvalds 已提交
163 164 165
								  &data[i])) {
					DRM_ERROR
					    ("Invalid R100 cubic texture offset\n");
E
Eric Anholt 已提交
166
					return -EINVAL;
L
Linus Torvalds 已提交
167 168 169 170 171
				}
			}
		}
		break;

172 173 174 175 176 177 178 179
	case R200_EMIT_VAP_CTL:{
			RING_LOCALS;
			BEGIN_RING(2);
			OUT_RING_REG(RADEON_SE_TCL_STATE_FLUSH, 0);
			ADVANCE_RING();
		}
		break;

L
Linus Torvalds 已提交
180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
	case RADEON_EMIT_RB3D_COLORPITCH:
	case RADEON_EMIT_RE_LINE_PATTERN:
	case RADEON_EMIT_SE_LINE_WIDTH:
	case RADEON_EMIT_PP_LUM_MATRIX:
	case RADEON_EMIT_PP_ROT_MATRIX_0:
	case RADEON_EMIT_RB3D_STENCILREFMASK:
	case RADEON_EMIT_SE_VPORT_XSCALE:
	case RADEON_EMIT_SE_CNTL:
	case RADEON_EMIT_SE_CNTL_STATUS:
	case RADEON_EMIT_RE_MISC:
	case RADEON_EMIT_PP_BORDER_COLOR_0:
	case RADEON_EMIT_PP_BORDER_COLOR_1:
	case RADEON_EMIT_PP_BORDER_COLOR_2:
	case RADEON_EMIT_SE_ZBIAS_FACTOR:
	case RADEON_EMIT_SE_TCL_OUTPUT_VTX_FMT:
	case RADEON_EMIT_SE_TCL_MATERIAL_EMMISSIVE_RED:
	case R200_EMIT_PP_TXCBLEND_0:
	case R200_EMIT_PP_TXCBLEND_1:
	case R200_EMIT_PP_TXCBLEND_2:
	case R200_EMIT_PP_TXCBLEND_3:
	case R200_EMIT_PP_TXCBLEND_4:
	case R200_EMIT_PP_TXCBLEND_5:
	case R200_EMIT_PP_TXCBLEND_6:
	case R200_EMIT_PP_TXCBLEND_7:
	case R200_EMIT_TCL_LIGHT_MODEL_CTL_0:
	case R200_EMIT_TFACTOR_0:
	case R200_EMIT_VTX_FMT_0:
	case R200_EMIT_MATRIX_SELECT_0:
	case R200_EMIT_TEX_PROC_CTL_2:
	case R200_EMIT_TCL_UCP_VERT_BLEND_CTL:
	case R200_EMIT_PP_TXFILTER_0:
	case R200_EMIT_PP_TXFILTER_1:
	case R200_EMIT_PP_TXFILTER_2:
	case R200_EMIT_PP_TXFILTER_3:
	case R200_EMIT_PP_TXFILTER_4:
	case R200_EMIT_PP_TXFILTER_5:
	case R200_EMIT_VTE_CNTL:
	case R200_EMIT_OUTPUT_VTX_COMP_SEL:
	case R200_EMIT_PP_TAM_DEBUG3:
	case R200_EMIT_PP_CNTL_X:
	case R200_EMIT_RB3D_DEPTHXY_OFFSET:
	case R200_EMIT_RE_AUX_SCISSOR_CNTL:
	case R200_EMIT_RE_SCISSOR_TL_0:
	case R200_EMIT_RE_SCISSOR_TL_1:
	case R200_EMIT_RE_SCISSOR_TL_2:
	case R200_EMIT_SE_VAP_CNTL_STATUS:
	case R200_EMIT_SE_VTX_STATE_CNTL:
	case R200_EMIT_RE_POINTSIZE:
	case R200_EMIT_TCL_INPUT_VTX_VECTOR_ADDR_0:
	case R200_EMIT_PP_CUBIC_FACES_0:
	case R200_EMIT_PP_CUBIC_FACES_1:
	case R200_EMIT_PP_CUBIC_FACES_2:
	case R200_EMIT_PP_CUBIC_FACES_3:
	case R200_EMIT_PP_CUBIC_FACES_4:
	case R200_EMIT_PP_CUBIC_FACES_5:
	case RADEON_EMIT_PP_TEX_SIZE_0:
	case RADEON_EMIT_PP_TEX_SIZE_1:
	case RADEON_EMIT_PP_TEX_SIZE_2:
	case R200_EMIT_RB3D_BLENDCOLOR:
	case R200_EMIT_TCL_POINT_SPRITE_CNTL:
	case RADEON_EMIT_PP_CUBIC_FACES_0:
	case RADEON_EMIT_PP_CUBIC_FACES_1:
	case RADEON_EMIT_PP_CUBIC_FACES_2:
	case R200_EMIT_PP_TRI_PERF_CNTL:
D
Dave Airlie 已提交
244 245 246 247 248 249 250 251 252
	case R200_EMIT_PP_AFS_0:
	case R200_EMIT_PP_AFS_1:
	case R200_EMIT_ATF_TFACTOR:
	case R200_EMIT_PP_TXCTLALL_0:
	case R200_EMIT_PP_TXCTLALL_1:
	case R200_EMIT_PP_TXCTLALL_2:
	case R200_EMIT_PP_TXCTLALL_3:
	case R200_EMIT_PP_TXCTLALL_4:
	case R200_EMIT_PP_TXCTLALL_5:
253
	case R200_EMIT_VAP_PVS_CNTL:
L
Linus Torvalds 已提交
254 255 256 257
		/* These packets don't contain memory offsets */
		break;

	default:
D
Dave Airlie 已提交
258
		DRM_ERROR("Unknown state packet ID %d\n", id);
E
Eric Anholt 已提交
259
		return -EINVAL;
L
Linus Torvalds 已提交
260 261 262 263 264
	}

	return 0;
}

D
Dave Airlie 已提交
265 266
static __inline__ int radeon_check_and_fixup_packet3(drm_radeon_private_t *
						     dev_priv,
267
						     struct drm_file *file_priv,
268 269
						     drm_radeon_kcmd_buffer_t *
						     cmdbuf,
D
Dave Airlie 已提交
270 271
						     unsigned int *cmdsz)
{
L
Linus Torvalds 已提交
272
	u32 *cmd = (u32 *) cmdbuf->buf;
273 274
	u32 offset, narrays;
	int count, i, k;
L
Linus Torvalds 已提交
275

D
Dave Airlie 已提交
276
	*cmdsz = 2 + ((cmd[0] & RADEON_CP_PACKET_COUNT_MASK) >> 16);
L
Linus Torvalds 已提交
277

D
Dave Airlie 已提交
278 279
	if ((cmd[0] & 0xc0000000) != RADEON_CP_PACKET3) {
		DRM_ERROR("Not a type 3 packet\n");
E
Eric Anholt 已提交
280
		return -EINVAL;
L
Linus Torvalds 已提交
281 282
	}

D
Dave Airlie 已提交
283 284
	if (4 * *cmdsz > cmdbuf->bufsz) {
		DRM_ERROR("Packet size larger than size of data provided\n");
E
Eric Anholt 已提交
285
		return -EINVAL;
L
Linus Torvalds 已提交
286 287
	}

288 289
	switch(cmd[0] & 0xff00) {
	/* XXX Are there old drivers needing other packets? */
L
Linus Torvalds 已提交
290

291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309
	case RADEON_3D_DRAW_IMMD:
	case RADEON_3D_DRAW_VBUF:
	case RADEON_3D_DRAW_INDX:
	case RADEON_WAIT_FOR_IDLE:
	case RADEON_CP_NOP:
	case RADEON_3D_CLEAR_ZMASK:
/*	case RADEON_CP_NEXT_CHAR:
	case RADEON_CP_PLY_NEXTSCAN:
	case RADEON_CP_SET_SCISSORS: */ /* probably safe but will never need them? */
		/* these packets are safe */
		break;

	case RADEON_CP_3D_DRAW_IMMD_2:
	case RADEON_CP_3D_DRAW_VBUF_2:
	case RADEON_CP_3D_DRAW_INDX_2:
	case RADEON_3D_CLEAR_HIZ:
		/* safe but r200 only */
		if (dev_priv->microcode_version != UCODE_R200) {
			DRM_ERROR("Invalid 3d packet for r100-class chip\n");
E
Eric Anholt 已提交
310
			return -EINVAL;
311 312 313 314 315 316 317 318 319
		}
		break;

	case RADEON_3D_LOAD_VBPNTR:
		count = (cmd[0] >> 16) & 0x3fff;

		if (count > 18) { /* 12 arrays max */
			DRM_ERROR("Too large payload in 3D_LOAD_VBPNTR (count=%d)\n",
				  count);
E
Eric Anholt 已提交
320
			return -EINVAL;
321 322 323 324 325 326 327 328
		}

		/* carefully check packet contents */
		narrays = cmd[1] & ~0xc000;
		k = 0;
		i = 2;
		while ((k < narrays) && (i < (count + 2))) {
			i++;		/* skip attribute field */
329 330
			if (radeon_check_and_fixup_offset(dev_priv, file_priv,
							  &cmd[i])) {
331 332 333
				DRM_ERROR
				    ("Invalid offset (k=%d i=%d) in 3D_LOAD_VBPNTR packet.\n",
				     k, i);
E
Eric Anholt 已提交
334
				return -EINVAL;
335 336 337 338 339 340
			}
			k++;
			i++;
			if (k == narrays)
				break;
			/* have one more to process, they come in pairs */
341 342 343
			if (radeon_check_and_fixup_offset(dev_priv,
							  file_priv, &cmd[i]))
			{
344 345 346
				DRM_ERROR
				    ("Invalid offset (k=%d i=%d) in 3D_LOAD_VBPNTR packet.\n",
				     k, i);
E
Eric Anholt 已提交
347
				return -EINVAL;
348 349 350 351 352 353 354 355 356
			}
			k++;
			i++;
		}
		/* do the counts match what we expect ? */
		if ((k != narrays) || (i != (count + 2))) {
			DRM_ERROR
			    ("Malformed 3D_LOAD_VBPNTR packet (k=%d i=%d narrays=%d count+1=%d).\n",
			      k, i, narrays, count + 1);
E
Eric Anholt 已提交
357
			return -EINVAL;
358 359 360 361 362 363
		}
		break;

	case RADEON_3D_RNDR_GEN_INDX_PRIM:
		if (dev_priv->microcode_version != UCODE_R100) {
			DRM_ERROR("Invalid 3d packet for r200-class chip\n");
E
Eric Anholt 已提交
364
			return -EINVAL;
365
		}
366
		if (radeon_check_and_fixup_offset(dev_priv, file_priv, &cmd[1])) {
367
				DRM_ERROR("Invalid rndr_gen_indx offset\n");
E
Eric Anholt 已提交
368
				return -EINVAL;
369 370 371 372 373 374
		}
		break;

	case RADEON_CP_INDX_BUFFER:
		if (dev_priv->microcode_version != UCODE_R200) {
			DRM_ERROR("Invalid 3d packet for r100-class chip\n");
E
Eric Anholt 已提交
375
			return -EINVAL;
376 377 378
		}
		if ((cmd[1] & 0x8000ffff) != 0x80000810) {
			DRM_ERROR("Invalid indx_buffer reg address %08X\n", cmd[1]);
E
Eric Anholt 已提交
379
			return -EINVAL;
380
		}
381
		if (radeon_check_and_fixup_offset(dev_priv, file_priv, &cmd[2])) {
382
			DRM_ERROR("Invalid indx_buffer offset is %08X\n", cmd[2]);
E
Eric Anholt 已提交
383
			return -EINVAL;
384 385 386 387 388 389 390
		}
		break;

	case RADEON_CNTL_HOSTDATA_BLT:
	case RADEON_CNTL_PAINT_MULTI:
	case RADEON_CNTL_BITBLT_MULTI:
		/* MSB of opcode: next DWORD GUI_CNTL */
D
Dave Airlie 已提交
391 392
		if (cmd[1] & (RADEON_GMC_SRC_PITCH_OFFSET_CNTL
			      | RADEON_GMC_DST_PITCH_OFFSET_CNTL)) {
L
Linus Torvalds 已提交
393
			offset = cmd[2] << 10;
D
Dave Airlie 已提交
394
			if (radeon_check_and_fixup_offset
395
			    (dev_priv, file_priv, &offset)) {
D
Dave Airlie 已提交
396
				DRM_ERROR("Invalid first packet offset\n");
E
Eric Anholt 已提交
397
				return -EINVAL;
L
Linus Torvalds 已提交
398
			}
D
Dave Airlie 已提交
399
			cmd[2] = (cmd[2] & 0xffc00000) | offset >> 10;
L
Linus Torvalds 已提交
400 401
		}

D
Dave Airlie 已提交
402 403
		if ((cmd[1] & RADEON_GMC_SRC_PITCH_OFFSET_CNTL) &&
		    (cmd[1] & RADEON_GMC_DST_PITCH_OFFSET_CNTL)) {
L
Linus Torvalds 已提交
404
			offset = cmd[3] << 10;
D
Dave Airlie 已提交
405
			if (radeon_check_and_fixup_offset
406
			    (dev_priv, file_priv, &offset)) {
D
Dave Airlie 已提交
407
				DRM_ERROR("Invalid second packet offset\n");
E
Eric Anholt 已提交
408
				return -EINVAL;
L
Linus Torvalds 已提交
409
			}
D
Dave Airlie 已提交
410
			cmd[3] = (cmd[3] & 0xffc00000) | offset >> 10;
L
Linus Torvalds 已提交
411
		}
412 413 414 415
		break;

	default:
		DRM_ERROR("Invalid packet type %x\n", cmd[0] & 0xff00);
E
Eric Anholt 已提交
416
		return -EINVAL;
L
Linus Torvalds 已提交
417 418 419 420 421 422 423 424 425
	}

	return 0;
}

/* ================================================================
 * CP hardware state programming functions
 */

D
Dave Airlie 已提交
426
static __inline__ void radeon_emit_clip_rect(drm_radeon_private_t * dev_priv,
427
					     struct drm_clip_rect * box)
L
Linus Torvalds 已提交
428 429 430
{
	RING_LOCALS;

D
Dave Airlie 已提交
431 432
	DRM_DEBUG("   box:  x1=%d y1=%d  x2=%d y2=%d\n",
		  box->x1, box->y1, box->x2, box->y2);
L
Linus Torvalds 已提交
433

D
Dave Airlie 已提交
434 435 436 437 438
	BEGIN_RING(4);
	OUT_RING(CP_PACKET0(RADEON_RE_TOP_LEFT, 0));
	OUT_RING((box->y1 << 16) | box->x1);
	OUT_RING(CP_PACKET0(RADEON_RE_WIDTH_HEIGHT, 0));
	OUT_RING(((box->y2 - 1) << 16) | (box->x2 - 1));
L
Linus Torvalds 已提交
439 440 441 442 443
	ADVANCE_RING();
}

/* Emit 1.1 state
 */
D
Dave Airlie 已提交
444
static int radeon_emit_state(drm_radeon_private_t * dev_priv,
445
			     struct drm_file *file_priv,
D
Dave Airlie 已提交
446 447 448
			     drm_radeon_context_regs_t * ctx,
			     drm_radeon_texture_regs_t * tex,
			     unsigned int dirty)
L
Linus Torvalds 已提交
449 450
{
	RING_LOCALS;
D
Dave Airlie 已提交
451
	DRM_DEBUG("dirty=0x%08x\n", dirty);
L
Linus Torvalds 已提交
452

D
Dave Airlie 已提交
453
	if (dirty & RADEON_UPLOAD_CONTEXT) {
454
		if (radeon_check_and_fixup_offset(dev_priv, file_priv,
D
Dave Airlie 已提交
455 456
						  &ctx->rb3d_depthoffset)) {
			DRM_ERROR("Invalid depth buffer offset\n");
E
Eric Anholt 已提交
457
			return -EINVAL;
L
Linus Torvalds 已提交
458 459
		}

460
		if (radeon_check_and_fixup_offset(dev_priv, file_priv,
D
Dave Airlie 已提交
461 462
						  &ctx->rb3d_coloroffset)) {
			DRM_ERROR("Invalid depth buffer offset\n");
E
Eric Anholt 已提交
463
			return -EINVAL;
L
Linus Torvalds 已提交
464 465
		}

D
Dave Airlie 已提交
466 467 468 469 470 471 472 473 474 475 476 477 478 479 480
		BEGIN_RING(14);
		OUT_RING(CP_PACKET0(RADEON_PP_MISC, 6));
		OUT_RING(ctx->pp_misc);
		OUT_RING(ctx->pp_fog_color);
		OUT_RING(ctx->re_solid_color);
		OUT_RING(ctx->rb3d_blendcntl);
		OUT_RING(ctx->rb3d_depthoffset);
		OUT_RING(ctx->rb3d_depthpitch);
		OUT_RING(ctx->rb3d_zstencilcntl);
		OUT_RING(CP_PACKET0(RADEON_PP_CNTL, 2));
		OUT_RING(ctx->pp_cntl);
		OUT_RING(ctx->rb3d_cntl);
		OUT_RING(ctx->rb3d_coloroffset);
		OUT_RING(CP_PACKET0(RADEON_RB3D_COLORPITCH, 0));
		OUT_RING(ctx->rb3d_colorpitch);
L
Linus Torvalds 已提交
481 482 483
		ADVANCE_RING();
	}

D
Dave Airlie 已提交
484 485 486 487
	if (dirty & RADEON_UPLOAD_VERTFMT) {
		BEGIN_RING(2);
		OUT_RING(CP_PACKET0(RADEON_SE_COORD_FMT, 0));
		OUT_RING(ctx->se_coord_fmt);
L
Linus Torvalds 已提交
488 489 490
		ADVANCE_RING();
	}

D
Dave Airlie 已提交
491 492 493 494 495 496 497
	if (dirty & RADEON_UPLOAD_LINE) {
		BEGIN_RING(5);
		OUT_RING(CP_PACKET0(RADEON_RE_LINE_PATTERN, 1));
		OUT_RING(ctx->re_line_pattern);
		OUT_RING(ctx->re_line_state);
		OUT_RING(CP_PACKET0(RADEON_SE_LINE_WIDTH, 0));
		OUT_RING(ctx->se_line_width);
L
Linus Torvalds 已提交
498 499 500
		ADVANCE_RING();
	}

D
Dave Airlie 已提交
501 502 503 504 505 506 507
	if (dirty & RADEON_UPLOAD_BUMPMAP) {
		BEGIN_RING(5);
		OUT_RING(CP_PACKET0(RADEON_PP_LUM_MATRIX, 0));
		OUT_RING(ctx->pp_lum_matrix);
		OUT_RING(CP_PACKET0(RADEON_PP_ROT_MATRIX_0, 1));
		OUT_RING(ctx->pp_rot_matrix_0);
		OUT_RING(ctx->pp_rot_matrix_1);
L
Linus Torvalds 已提交
508 509 510
		ADVANCE_RING();
	}

D
Dave Airlie 已提交
511 512 513 514 515 516
	if (dirty & RADEON_UPLOAD_MASKS) {
		BEGIN_RING(4);
		OUT_RING(CP_PACKET0(RADEON_RB3D_STENCILREFMASK, 2));
		OUT_RING(ctx->rb3d_stencilrefmask);
		OUT_RING(ctx->rb3d_ropcntl);
		OUT_RING(ctx->rb3d_planemask);
L
Linus Torvalds 已提交
517 518 519
		ADVANCE_RING();
	}

D
Dave Airlie 已提交
520 521 522 523 524 525 526 527 528
	if (dirty & RADEON_UPLOAD_VIEWPORT) {
		BEGIN_RING(7);
		OUT_RING(CP_PACKET0(RADEON_SE_VPORT_XSCALE, 5));
		OUT_RING(ctx->se_vport_xscale);
		OUT_RING(ctx->se_vport_xoffset);
		OUT_RING(ctx->se_vport_yscale);
		OUT_RING(ctx->se_vport_yoffset);
		OUT_RING(ctx->se_vport_zscale);
		OUT_RING(ctx->se_vport_zoffset);
L
Linus Torvalds 已提交
529 530 531
		ADVANCE_RING();
	}

D
Dave Airlie 已提交
532 533 534 535 536 537
	if (dirty & RADEON_UPLOAD_SETUP) {
		BEGIN_RING(4);
		OUT_RING(CP_PACKET0(RADEON_SE_CNTL, 0));
		OUT_RING(ctx->se_cntl);
		OUT_RING(CP_PACKET0(RADEON_SE_CNTL_STATUS, 0));
		OUT_RING(ctx->se_cntl_status);
L
Linus Torvalds 已提交
538 539 540
		ADVANCE_RING();
	}

D
Dave Airlie 已提交
541 542 543 544
	if (dirty & RADEON_UPLOAD_MISC) {
		BEGIN_RING(2);
		OUT_RING(CP_PACKET0(RADEON_RE_MISC, 0));
		OUT_RING(ctx->re_misc);
L
Linus Torvalds 已提交
545 546 547
		ADVANCE_RING();
	}

D
Dave Airlie 已提交
548
	if (dirty & RADEON_UPLOAD_TEX0) {
549
		if (radeon_check_and_fixup_offset(dev_priv, file_priv,
D
Dave Airlie 已提交
550 551
						  &tex[0].pp_txoffset)) {
			DRM_ERROR("Invalid texture offset for unit 0\n");
E
Eric Anholt 已提交
552
			return -EINVAL;
L
Linus Torvalds 已提交
553 554
		}

D
Dave Airlie 已提交
555 556 557 558 559 560 561 562 563 564
		BEGIN_RING(9);
		OUT_RING(CP_PACKET0(RADEON_PP_TXFILTER_0, 5));
		OUT_RING(tex[0].pp_txfilter);
		OUT_RING(tex[0].pp_txformat);
		OUT_RING(tex[0].pp_txoffset);
		OUT_RING(tex[0].pp_txcblend);
		OUT_RING(tex[0].pp_txablend);
		OUT_RING(tex[0].pp_tfactor);
		OUT_RING(CP_PACKET0(RADEON_PP_BORDER_COLOR_0, 0));
		OUT_RING(tex[0].pp_border_color);
L
Linus Torvalds 已提交
565 566 567
		ADVANCE_RING();
	}

D
Dave Airlie 已提交
568
	if (dirty & RADEON_UPLOAD_TEX1) {
569
		if (radeon_check_and_fixup_offset(dev_priv, file_priv,
D
Dave Airlie 已提交
570 571
						  &tex[1].pp_txoffset)) {
			DRM_ERROR("Invalid texture offset for unit 1\n");
E
Eric Anholt 已提交
572
			return -EINVAL;
L
Linus Torvalds 已提交
573 574
		}

D
Dave Airlie 已提交
575 576 577 578 579 580 581 582 583 584
		BEGIN_RING(9);
		OUT_RING(CP_PACKET0(RADEON_PP_TXFILTER_1, 5));
		OUT_RING(tex[1].pp_txfilter);
		OUT_RING(tex[1].pp_txformat);
		OUT_RING(tex[1].pp_txoffset);
		OUT_RING(tex[1].pp_txcblend);
		OUT_RING(tex[1].pp_txablend);
		OUT_RING(tex[1].pp_tfactor);
		OUT_RING(CP_PACKET0(RADEON_PP_BORDER_COLOR_1, 0));
		OUT_RING(tex[1].pp_border_color);
L
Linus Torvalds 已提交
585 586 587
		ADVANCE_RING();
	}

D
Dave Airlie 已提交
588
	if (dirty & RADEON_UPLOAD_TEX2) {
589
		if (radeon_check_and_fixup_offset(dev_priv, file_priv,
D
Dave Airlie 已提交
590 591
						  &tex[2].pp_txoffset)) {
			DRM_ERROR("Invalid texture offset for unit 2\n");
E
Eric Anholt 已提交
592
			return -EINVAL;
L
Linus Torvalds 已提交
593 594
		}

D
Dave Airlie 已提交
595 596 597 598 599 600 601 602 603 604
		BEGIN_RING(9);
		OUT_RING(CP_PACKET0(RADEON_PP_TXFILTER_2, 5));
		OUT_RING(tex[2].pp_txfilter);
		OUT_RING(tex[2].pp_txformat);
		OUT_RING(tex[2].pp_txoffset);
		OUT_RING(tex[2].pp_txcblend);
		OUT_RING(tex[2].pp_txablend);
		OUT_RING(tex[2].pp_tfactor);
		OUT_RING(CP_PACKET0(RADEON_PP_BORDER_COLOR_2, 0));
		OUT_RING(tex[2].pp_border_color);
L
Linus Torvalds 已提交
605 606 607 608 609 610 611 612
		ADVANCE_RING();
	}

	return 0;
}

/* Emit 1.2 state
 */
D
Dave Airlie 已提交
613
static int radeon_emit_state2(drm_radeon_private_t * dev_priv,
614
			      struct drm_file *file_priv,
D
Dave Airlie 已提交
615
			      drm_radeon_state_t * state)
L
Linus Torvalds 已提交
616 617 618 619
{
	RING_LOCALS;

	if (state->dirty & RADEON_UPLOAD_ZBIAS) {
D
Dave Airlie 已提交
620 621 622 623
		BEGIN_RING(3);
		OUT_RING(CP_PACKET0(RADEON_SE_ZBIAS_FACTOR, 1));
		OUT_RING(state->context2.se_zbias_factor);
		OUT_RING(state->context2.se_zbias_constant);
L
Linus Torvalds 已提交
624 625 626
		ADVANCE_RING();
	}

627
	return radeon_emit_state(dev_priv, file_priv, &state->context,
D
Dave Airlie 已提交
628
				 state->tex, state->dirty);
L
Linus Torvalds 已提交
629 630 631 632
}

/* New (1.3) state mechanism.  3 commands (packet, scalar, vector) in
 * 1.3 cmdbuffers allow all previous state to be updated as well as
D
Dave Airlie 已提交
633
 * the tcl scalar and vector areas.
L
Linus Torvalds 已提交
634
 */
D
Dave Airlie 已提交
635 636 637
static struct {
	int start;
	int len;
L
Linus Torvalds 已提交
638 639
	const char *name;
} packet[RADEON_MAX_STATE_PACKETS] = {
D
Dave Airlie 已提交
640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689
	{RADEON_PP_MISC, 7, "RADEON_PP_MISC"},
	{RADEON_PP_CNTL, 3, "RADEON_PP_CNTL"},
	{RADEON_RB3D_COLORPITCH, 1, "RADEON_RB3D_COLORPITCH"},
	{RADEON_RE_LINE_PATTERN, 2, "RADEON_RE_LINE_PATTERN"},
	{RADEON_SE_LINE_WIDTH, 1, "RADEON_SE_LINE_WIDTH"},
	{RADEON_PP_LUM_MATRIX, 1, "RADEON_PP_LUM_MATRIX"},
	{RADEON_PP_ROT_MATRIX_0, 2, "RADEON_PP_ROT_MATRIX_0"},
	{RADEON_RB3D_STENCILREFMASK, 3, "RADEON_RB3D_STENCILREFMASK"},
	{RADEON_SE_VPORT_XSCALE, 6, "RADEON_SE_VPORT_XSCALE"},
	{RADEON_SE_CNTL, 2, "RADEON_SE_CNTL"},
	{RADEON_SE_CNTL_STATUS, 1, "RADEON_SE_CNTL_STATUS"},
	{RADEON_RE_MISC, 1, "RADEON_RE_MISC"},
	{RADEON_PP_TXFILTER_0, 6, "RADEON_PP_TXFILTER_0"},
	{RADEON_PP_BORDER_COLOR_0, 1, "RADEON_PP_BORDER_COLOR_0"},
	{RADEON_PP_TXFILTER_1, 6, "RADEON_PP_TXFILTER_1"},
	{RADEON_PP_BORDER_COLOR_1, 1, "RADEON_PP_BORDER_COLOR_1"},
	{RADEON_PP_TXFILTER_2, 6, "RADEON_PP_TXFILTER_2"},
	{RADEON_PP_BORDER_COLOR_2, 1, "RADEON_PP_BORDER_COLOR_2"},
	{RADEON_SE_ZBIAS_FACTOR, 2, "RADEON_SE_ZBIAS_FACTOR"},
	{RADEON_SE_TCL_OUTPUT_VTX_FMT, 11, "RADEON_SE_TCL_OUTPUT_VTX_FMT"},
	{RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED, 17,
		    "RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED"},
	{R200_PP_TXCBLEND_0, 4, "R200_PP_TXCBLEND_0"},
	{R200_PP_TXCBLEND_1, 4, "R200_PP_TXCBLEND_1"},
	{R200_PP_TXCBLEND_2, 4, "R200_PP_TXCBLEND_2"},
	{R200_PP_TXCBLEND_3, 4, "R200_PP_TXCBLEND_3"},
	{R200_PP_TXCBLEND_4, 4, "R200_PP_TXCBLEND_4"},
	{R200_PP_TXCBLEND_5, 4, "R200_PP_TXCBLEND_5"},
	{R200_PP_TXCBLEND_6, 4, "R200_PP_TXCBLEND_6"},
	{R200_PP_TXCBLEND_7, 4, "R200_PP_TXCBLEND_7"},
	{R200_SE_TCL_LIGHT_MODEL_CTL_0, 6, "R200_SE_TCL_LIGHT_MODEL_CTL_0"},
	{R200_PP_TFACTOR_0, 6, "R200_PP_TFACTOR_0"},
	{R200_SE_VTX_FMT_0, 4, "R200_SE_VTX_FMT_0"},
	{R200_SE_VAP_CNTL, 1, "R200_SE_VAP_CNTL"},
	{R200_SE_TCL_MATRIX_SEL_0, 5, "R200_SE_TCL_MATRIX_SEL_0"},
	{R200_SE_TCL_TEX_PROC_CTL_2, 5, "R200_SE_TCL_TEX_PROC_CTL_2"},
	{R200_SE_TCL_UCP_VERT_BLEND_CTL, 1, "R200_SE_TCL_UCP_VERT_BLEND_CTL"},
	{R200_PP_TXFILTER_0, 6, "R200_PP_TXFILTER_0"},
	{R200_PP_TXFILTER_1, 6, "R200_PP_TXFILTER_1"},
	{R200_PP_TXFILTER_2, 6, "R200_PP_TXFILTER_2"},
	{R200_PP_TXFILTER_3, 6, "R200_PP_TXFILTER_3"},
	{R200_PP_TXFILTER_4, 6, "R200_PP_TXFILTER_4"},
	{R200_PP_TXFILTER_5, 6, "R200_PP_TXFILTER_5"},
	{R200_PP_TXOFFSET_0, 1, "R200_PP_TXOFFSET_0"},
	{R200_PP_TXOFFSET_1, 1, "R200_PP_TXOFFSET_1"},
	{R200_PP_TXOFFSET_2, 1, "R200_PP_TXOFFSET_2"},
	{R200_PP_TXOFFSET_3, 1, "R200_PP_TXOFFSET_3"},
	{R200_PP_TXOFFSET_4, 1, "R200_PP_TXOFFSET_4"},
	{R200_PP_TXOFFSET_5, 1, "R200_PP_TXOFFSET_5"},
	{R200_SE_VTE_CNTL, 1, "R200_SE_VTE_CNTL"},
690 691
	{R200_SE_TCL_OUTPUT_VTX_COMP_SEL, 1,
	 "R200_SE_TCL_OUTPUT_VTX_COMP_SEL"},
D
Dave Airlie 已提交
692 693 694 695 696 697 698 699 700 701 702 703 704
	{R200_PP_TAM_DEBUG3, 1, "R200_PP_TAM_DEBUG3"},
	{R200_PP_CNTL_X, 1, "R200_PP_CNTL_X"},
	{R200_RB3D_DEPTHXY_OFFSET, 1, "R200_RB3D_DEPTHXY_OFFSET"},
	{R200_RE_AUX_SCISSOR_CNTL, 1, "R200_RE_AUX_SCISSOR_CNTL"},
	{R200_RE_SCISSOR_TL_0, 2, "R200_RE_SCISSOR_TL_0"},
	{R200_RE_SCISSOR_TL_1, 2, "R200_RE_SCISSOR_TL_1"},
	{R200_RE_SCISSOR_TL_2, 2, "R200_RE_SCISSOR_TL_2"},
	{R200_SE_VAP_CNTL_STATUS, 1, "R200_SE_VAP_CNTL_STATUS"},
	{R200_SE_VTX_STATE_CNTL, 1, "R200_SE_VTX_STATE_CNTL"},
	{R200_RE_POINTSIZE, 1, "R200_RE_POINTSIZE"},
	{R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0, 4,
		    "R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0"},
	{R200_PP_CUBIC_FACES_0, 1, "R200_PP_CUBIC_FACES_0"},	/* 61 */
705
	{R200_PP_CUBIC_OFFSET_F1_0, 5, "R200_PP_CUBIC_OFFSET_F1_0"}, /* 62 */
D
Dave Airlie 已提交
706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727
	{R200_PP_CUBIC_FACES_1, 1, "R200_PP_CUBIC_FACES_1"},
	{R200_PP_CUBIC_OFFSET_F1_1, 5, "R200_PP_CUBIC_OFFSET_F1_1"},
	{R200_PP_CUBIC_FACES_2, 1, "R200_PP_CUBIC_FACES_2"},
	{R200_PP_CUBIC_OFFSET_F1_2, 5, "R200_PP_CUBIC_OFFSET_F1_2"},
	{R200_PP_CUBIC_FACES_3, 1, "R200_PP_CUBIC_FACES_3"},
	{R200_PP_CUBIC_OFFSET_F1_3, 5, "R200_PP_CUBIC_OFFSET_F1_3"},
	{R200_PP_CUBIC_FACES_4, 1, "R200_PP_CUBIC_FACES_4"},
	{R200_PP_CUBIC_OFFSET_F1_4, 5, "R200_PP_CUBIC_OFFSET_F1_4"},
	{R200_PP_CUBIC_FACES_5, 1, "R200_PP_CUBIC_FACES_5"},
	{R200_PP_CUBIC_OFFSET_F1_5, 5, "R200_PP_CUBIC_OFFSET_F1_5"},
	{RADEON_PP_TEX_SIZE_0, 2, "RADEON_PP_TEX_SIZE_0"},
	{RADEON_PP_TEX_SIZE_1, 2, "RADEON_PP_TEX_SIZE_1"},
	{RADEON_PP_TEX_SIZE_2, 2, "RADEON_PP_TEX_SIZE_2"},
	{R200_RB3D_BLENDCOLOR, 3, "R200_RB3D_BLENDCOLOR"},
	{R200_SE_TCL_POINT_SPRITE_CNTL, 1, "R200_SE_TCL_POINT_SPRITE_CNTL"},
	{RADEON_PP_CUBIC_FACES_0, 1, "RADEON_PP_CUBIC_FACES_0"},
	{RADEON_PP_CUBIC_OFFSET_T0_0, 5, "RADEON_PP_CUBIC_OFFSET_T0_0"},
	{RADEON_PP_CUBIC_FACES_1, 1, "RADEON_PP_CUBIC_FACES_1"},
	{RADEON_PP_CUBIC_OFFSET_T1_0, 5, "RADEON_PP_CUBIC_OFFSET_T1_0"},
	{RADEON_PP_CUBIC_FACES_2, 1, "RADEON_PP_CUBIC_FACES_2"},
	{RADEON_PP_CUBIC_OFFSET_T2_0, 5, "RADEON_PP_CUBIC_OFFSET_T2_0"},
	{R200_PP_TRI_PERF, 2, "R200_PP_TRI_PERF"},
728
	{R200_PP_AFS_0, 32, "R200_PP_AFS_0"},     /* 85 */
D
Dave Airlie 已提交
729 730 731 732 733 734 735 736
	{R200_PP_AFS_1, 32, "R200_PP_AFS_1"},
	{R200_PP_TFACTOR_0, 8, "R200_ATF_TFACTOR"},
	{R200_PP_TXFILTER_0, 8, "R200_PP_TXCTLALL_0"},
	{R200_PP_TXFILTER_1, 8, "R200_PP_TXCTLALL_1"},
	{R200_PP_TXFILTER_2, 8, "R200_PP_TXCTLALL_2"},
	{R200_PP_TXFILTER_3, 8, "R200_PP_TXCTLALL_3"},
	{R200_PP_TXFILTER_4, 8, "R200_PP_TXCTLALL_4"},
	{R200_PP_TXFILTER_5, 8, "R200_PP_TXCTLALL_5"},
737
	{R200_VAP_PVS_CNTL_1, 2, "R200_VAP_PVS_CNTL"},
L
Linus Torvalds 已提交
738 739 740 741 742 743
};

/* ================================================================
 * Performance monitoring functions
 */

D
Dave Airlie 已提交
744 745
static void radeon_clear_box(drm_radeon_private_t * dev_priv,
			     int x, int y, int w, int h, int r, int g, int b)
L
Linus Torvalds 已提交
746 747 748 749 750 751 752
{
	u32 color;
	RING_LOCALS;

	x += dev_priv->sarea_priv->boxes[0].x1;
	y += dev_priv->sarea_priv->boxes[0].y1;

D
Dave Airlie 已提交
753
	switch (dev_priv->color_fmt) {
L
Linus Torvalds 已提交
754 755
	case RADEON_COLOR_FORMAT_RGB565:
		color = (((r & 0xf8) << 8) |
D
Dave Airlie 已提交
756
			 ((g & 0xfc) << 3) | ((b & 0xf8) >> 3));
L
Linus Torvalds 已提交
757 758 759
		break;
	case RADEON_COLOR_FORMAT_ARGB8888:
	default:
D
Dave Airlie 已提交
760
		color = (((0xff) << 24) | (r << 16) | (g << 8) | b);
L
Linus Torvalds 已提交
761 762 763
		break;
	}

D
Dave Airlie 已提交
764 765 766 767
	BEGIN_RING(4);
	RADEON_WAIT_UNTIL_3D_IDLE();
	OUT_RING(CP_PACKET0(RADEON_DP_WRITE_MASK, 0));
	OUT_RING(0xffffffff);
L
Linus Torvalds 已提交
768 769
	ADVANCE_RING();

D
Dave Airlie 已提交
770
	BEGIN_RING(6);
L
Linus Torvalds 已提交
771

D
Dave Airlie 已提交
772 773 774 775 776 777
	OUT_RING(CP_PACKET3(RADEON_CNTL_PAINT_MULTI, 4));
	OUT_RING(RADEON_GMC_DST_PITCH_OFFSET_CNTL |
		 RADEON_GMC_BRUSH_SOLID_COLOR |
		 (dev_priv->color_fmt << 8) |
		 RADEON_GMC_SRC_DATATYPE_COLOR |
		 RADEON_ROP3_P | RADEON_GMC_CLR_CMP_CNTL_DIS);
L
Linus Torvalds 已提交
778

779
	if (dev_priv->sarea_priv->pfCurrentPage == 1) {
D
Dave Airlie 已提交
780 781 782 783
		OUT_RING(dev_priv->front_pitch_offset);
	} else {
		OUT_RING(dev_priv->back_pitch_offset);
	}
L
Linus Torvalds 已提交
784

D
Dave Airlie 已提交
785
	OUT_RING(color);
L
Linus Torvalds 已提交
786

D
Dave Airlie 已提交
787 788
	OUT_RING((x << 16) | y);
	OUT_RING((w << 16) | h);
L
Linus Torvalds 已提交
789 790 791 792

	ADVANCE_RING();
}

D
Dave Airlie 已提交
793
static void radeon_cp_performance_boxes(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
794 795 796 797 798 799 800 801 802 803 804 805 806 807 808
{
	/* Collapse various things into a wait flag -- trying to
	 * guess if userspase slept -- better just to have them tell us.
	 */
	if (dev_priv->stats.last_frame_reads > 1 ||
	    dev_priv->stats.last_clear_reads > dev_priv->stats.clears) {
		dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
	}

	if (dev_priv->stats.freelist_loops) {
		dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
	}

	/* Purple box for page flipping
	 */
D
Dave Airlie 已提交
809 810
	if (dev_priv->stats.boxes & RADEON_BOX_FLIP)
		radeon_clear_box(dev_priv, 4, 4, 8, 8, 255, 0, 255);
L
Linus Torvalds 已提交
811 812 813

	/* Red box if we have to wait for idle at any point
	 */
D
Dave Airlie 已提交
814 815
	if (dev_priv->stats.boxes & RADEON_BOX_WAIT_IDLE)
		radeon_clear_box(dev_priv, 16, 4, 8, 8, 255, 0, 0);
L
Linus Torvalds 已提交
816 817 818 819 820 821

	/* Blue box: lost context?
	 */

	/* Yellow box for texture swaps
	 */
D
Dave Airlie 已提交
822 823
	if (dev_priv->stats.boxes & RADEON_BOX_TEXTURE_LOAD)
		radeon_clear_box(dev_priv, 40, 4, 8, 8, 255, 255, 0);
L
Linus Torvalds 已提交
824 825 826

	/* Green box if hardware never idles (as far as we can tell)
	 */
D
Dave Airlie 已提交
827 828
	if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE))
		radeon_clear_box(dev_priv, 64, 4, 8, 8, 0, 255, 0);
L
Linus Torvalds 已提交
829

D
Dave Airlie 已提交
830
	/* Draw bars indicating number of buffers allocated
L
Linus Torvalds 已提交
831 832 833 834 835 836
	 * (not a great measure, easily confused)
	 */
	if (dev_priv->stats.requested_bufs) {
		if (dev_priv->stats.requested_bufs > 100)
			dev_priv->stats.requested_bufs = 100;

D
Dave Airlie 已提交
837 838 839
		radeon_clear_box(dev_priv, 4, 16,
				 dev_priv->stats.requested_bufs, 4,
				 196, 128, 128);
L
Linus Torvalds 已提交
840 841
	}

D
Dave Airlie 已提交
842
	memset(&dev_priv->stats, 0, sizeof(dev_priv->stats));
L
Linus Torvalds 已提交
843 844

}
D
Dave Airlie 已提交
845

L
Linus Torvalds 已提交
846 847 848 849
/* ================================================================
 * CP command dispatch functions
 */

850
static void radeon_cp_dispatch_clear(struct drm_device * dev,
D
Dave Airlie 已提交
851 852
				     drm_radeon_clear_t * clear,
				     drm_radeon_clear_rect_t * depth_boxes)
L
Linus Torvalds 已提交
853 854 855 856 857
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
	drm_radeon_depth_clear_t *depth_clear = &dev_priv->depth_clear;
	int nbox = sarea_priv->nbox;
858
	struct drm_clip_rect *pbox = sarea_priv->boxes;
L
Linus Torvalds 已提交
859
	unsigned int flags = clear->flags;
D
Dave Airlie 已提交
860
	u32 rb3d_cntl = 0, rb3d_stencilrefmask = 0;
L
Linus Torvalds 已提交
861 862
	int i;
	RING_LOCALS;
D
Dave Airlie 已提交
863
	DRM_DEBUG("flags = 0x%x\n", flags);
L
Linus Torvalds 已提交
864 865 866

	dev_priv->stats.clears++;

867
	if (dev_priv->sarea_priv->pfCurrentPage == 1) {
L
Linus Torvalds 已提交
868 869 870
		unsigned int tmp = flags;

		flags &= ~(RADEON_FRONT | RADEON_BACK);
D
Dave Airlie 已提交
871 872 873 874
		if (tmp & RADEON_FRONT)
			flags |= RADEON_BACK;
		if (tmp & RADEON_BACK)
			flags |= RADEON_FRONT;
L
Linus Torvalds 已提交
875 876
	}

D
Dave Airlie 已提交
877
	if (flags & (RADEON_FRONT | RADEON_BACK)) {
L
Linus Torvalds 已提交
878

D
Dave Airlie 已提交
879
		BEGIN_RING(4);
L
Linus Torvalds 已提交
880 881 882 883 884

		/* Ensure the 3D stream is idle before doing a
		 * 2D fill to clear the front or back buffer.
		 */
		RADEON_WAIT_UNTIL_3D_IDLE();
D
Dave Airlie 已提交
885 886 887

		OUT_RING(CP_PACKET0(RADEON_DP_WRITE_MASK, 0));
		OUT_RING(clear->color_mask);
L
Linus Torvalds 已提交
888 889 890 891 892 893 894

		ADVANCE_RING();

		/* Make sure we restore the 3D state next time.
		 */
		dev_priv->sarea_priv->ctx_owner = 0;

D
Dave Airlie 已提交
895
		for (i = 0; i < nbox; i++) {
L
Linus Torvalds 已提交
896 897 898 899 900
			int x = pbox[i].x1;
			int y = pbox[i].y1;
			int w = pbox[i].x2 - x;
			int h = pbox[i].y2 - y;

D
Dave Airlie 已提交
901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922
			DRM_DEBUG("dispatch clear %d,%d-%d,%d flags 0x%x\n",
				  x, y, w, h, flags);

			if (flags & RADEON_FRONT) {
				BEGIN_RING(6);

				OUT_RING(CP_PACKET3
					 (RADEON_CNTL_PAINT_MULTI, 4));
				OUT_RING(RADEON_GMC_DST_PITCH_OFFSET_CNTL |
					 RADEON_GMC_BRUSH_SOLID_COLOR |
					 (dev_priv->
					  color_fmt << 8) |
					 RADEON_GMC_SRC_DATATYPE_COLOR |
					 RADEON_ROP3_P |
					 RADEON_GMC_CLR_CMP_CNTL_DIS);

				OUT_RING(dev_priv->front_pitch_offset);
				OUT_RING(clear->clear_color);

				OUT_RING((x << 16) | y);
				OUT_RING((w << 16) | h);

L
Linus Torvalds 已提交
923 924
				ADVANCE_RING();
			}
D
Dave Airlie 已提交
925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943

			if (flags & RADEON_BACK) {
				BEGIN_RING(6);

				OUT_RING(CP_PACKET3
					 (RADEON_CNTL_PAINT_MULTI, 4));
				OUT_RING(RADEON_GMC_DST_PITCH_OFFSET_CNTL |
					 RADEON_GMC_BRUSH_SOLID_COLOR |
					 (dev_priv->
					  color_fmt << 8) |
					 RADEON_GMC_SRC_DATATYPE_COLOR |
					 RADEON_ROP3_P |
					 RADEON_GMC_CLR_CMP_CNTL_DIS);

				OUT_RING(dev_priv->back_pitch_offset);
				OUT_RING(clear->clear_color);

				OUT_RING((x << 16) | y);
				OUT_RING((w << 16) | h);
L
Linus Torvalds 已提交
944 945 946 947 948

				ADVANCE_RING();
			}
		}
	}
D
Dave Airlie 已提交
949

L
Linus Torvalds 已提交
950 951
	/* hyper z clear */
	/* no docs available, based on reverse engeneering by Stephane Marchesin */
D
Dave Airlie 已提交
952 953
	if ((flags & (RADEON_DEPTH | RADEON_STENCIL))
	    && (flags & RADEON_CLEAR_FASTZ)) {
L
Linus Torvalds 已提交
954 955

		int i;
D
Dave Airlie 已提交
956 957 958 959 960 961
		int depthpixperline =
		    dev_priv->depth_fmt ==
		    RADEON_DEPTH_FORMAT_16BIT_INT_Z ? (dev_priv->depth_pitch /
						       2) : (dev_priv->
							     depth_pitch / 4);

L
Linus Torvalds 已提交
962 963 964
		u32 clearmask;

		u32 tempRB3D_DEPTHCLEARVALUE = clear->clear_depth |
D
Dave Airlie 已提交
965 966
		    ((clear->depth_mask & 0xff) << 24);

L
Linus Torvalds 已提交
967 968 969 970 971
		/* Make sure we restore the 3D state next time.
		 * we haven't touched any "normal" state - still need this?
		 */
		dev_priv->sarea_priv->ctx_owner = 0;

972
		if ((dev_priv->flags & RADEON_HAS_HIERZ)
D
Dave Airlie 已提交
973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999
		    && (flags & RADEON_USE_HIERZ)) {
			/* FIXME : reverse engineer that for Rx00 cards */
			/* FIXME : the mask supposedly contains low-res z values. So can't set
			   just to the max (0xff? or actually 0x3fff?), need to take z clear
			   value into account? */
			/* pattern seems to work for r100, though get slight
			   rendering errors with glxgears. If hierz is not enabled for r100,
			   only 4 bits which indicate clear (15,16,31,32, all zero) matter, the
			   other ones are ignored, and the same clear mask can be used. That's
			   very different behaviour than R200 which needs different clear mask
			   and different number of tiles to clear if hierz is enabled or not !?!
			 */
			clearmask = (0xff << 22) | (0xff << 6) | 0x003f003f;
		} else {
			/* clear mask : chooses the clearing pattern.
			   rv250: could be used to clear only parts of macrotiles
			   (but that would get really complicated...)?
			   bit 0 and 1 (either or both of them ?!?!) are used to
			   not clear tile (or maybe one of the bits indicates if the tile is
			   compressed or not), bit 2 and 3 to not clear tile 1,...,.
			   Pattern is as follows:
			   | 0,1 | 4,5 | 8,9 |12,13|16,17|20,21|24,25|28,29|
			   bits -------------------------------------------------
			   | 2,3 | 6,7 |10,11|14,15|18,19|22,23|26,27|30,31|
			   rv100: clearmask covers 2x8 4x1 tiles, but one clear still
			   covers 256 pixels ?!?
			 */
L
Linus Torvalds 已提交
1000 1001 1002
			clearmask = 0x0;
		}

D
Dave Airlie 已提交
1003
		BEGIN_RING(8);
L
Linus Torvalds 已提交
1004
		RADEON_WAIT_UNTIL_2D_IDLE();
D
Dave Airlie 已提交
1005 1006
		OUT_RING_REG(RADEON_RB3D_DEPTHCLEARVALUE,
			     tempRB3D_DEPTHCLEARVALUE);
L
Linus Torvalds 已提交
1007
		/* what offset is this exactly ? */
D
Dave Airlie 已提交
1008
		OUT_RING_REG(RADEON_RB3D_ZMASKOFFSET, 0);
L
Linus Torvalds 已提交
1009
		/* need ctlstat, otherwise get some strange black flickering */
D
Dave Airlie 已提交
1010 1011
		OUT_RING_REG(RADEON_RB3D_ZCACHE_CTLSTAT,
			     RADEON_RB3D_ZC_FLUSH_ALL);
L
Linus Torvalds 已提交
1012 1013 1014 1015 1016
		ADVANCE_RING();

		for (i = 0; i < nbox; i++) {
			int tileoffset, nrtilesx, nrtilesy, j;
			/* it looks like r200 needs rv-style clears, at least if hierz is not enabled? */
1017
			if ((dev_priv->flags & RADEON_HAS_HIERZ)
D
Dave Airlie 已提交
1018
			    && !(dev_priv->microcode_version == UCODE_R200)) {
L
Linus Torvalds 已提交
1019 1020 1021 1022 1023 1024 1025
				/* FIXME : figure this out for r200 (when hierz is enabled). Or
				   maybe r200 actually doesn't need to put the low-res z value into
				   the tile cache like r100, but just needs to clear the hi-level z-buffer?
				   Works for R100, both with hierz and without.
				   R100 seems to operate on 2x1 8x8 tiles, but...
				   odd: offset/nrtiles need to be 64 pix (4 block) aligned? Potentially
				   problematic with resolutions which are not 64 pix aligned? */
D
Dave Airlie 已提交
1026 1027 1028 1029 1030 1031 1032 1033
				tileoffset =
				    ((pbox[i].y1 >> 3) * depthpixperline +
				     pbox[i].x1) >> 6;
				nrtilesx =
				    ((pbox[i].x2 & ~63) -
				     (pbox[i].x1 & ~63)) >> 4;
				nrtilesy =
				    (pbox[i].y2 >> 3) - (pbox[i].y1 >> 3);
L
Linus Torvalds 已提交
1034
				for (j = 0; j <= nrtilesy; j++) {
D
Dave Airlie 已提交
1035 1036 1037
					BEGIN_RING(4);
					OUT_RING(CP_PACKET3
						 (RADEON_3D_CLEAR_ZMASK, 2));
L
Linus Torvalds 已提交
1038
					/* first tile */
D
Dave Airlie 已提交
1039
					OUT_RING(tileoffset * 8);
L
Linus Torvalds 已提交
1040
					/* the number of tiles to clear */
D
Dave Airlie 已提交
1041
					OUT_RING(nrtilesx + 4);
L
Linus Torvalds 已提交
1042
					/* clear mask : chooses the clearing pattern. */
D
Dave Airlie 已提交
1043
					OUT_RING(clearmask);
L
Linus Torvalds 已提交
1044 1045 1046
					ADVANCE_RING();
					tileoffset += depthpixperline >> 6;
				}
D
Dave Airlie 已提交
1047
			} else if (dev_priv->microcode_version == UCODE_R200) {
L
Linus Torvalds 已提交
1048 1049
				/* works for rv250. */
				/* find first macro tile (8x2 4x4 z-pixels on rv250) */
D
Dave Airlie 已提交
1050 1051 1052 1053 1054 1055 1056
				tileoffset =
				    ((pbox[i].y1 >> 3) * depthpixperline +
				     pbox[i].x1) >> 5;
				nrtilesx =
				    (pbox[i].x2 >> 5) - (pbox[i].x1 >> 5);
				nrtilesy =
				    (pbox[i].y2 >> 3) - (pbox[i].y1 >> 3);
L
Linus Torvalds 已提交
1057
				for (j = 0; j <= nrtilesy; j++) {
D
Dave Airlie 已提交
1058 1059 1060
					BEGIN_RING(4);
					OUT_RING(CP_PACKET3
						 (RADEON_3D_CLEAR_ZMASK, 2));
L
Linus Torvalds 已提交
1061 1062 1063 1064 1065
					/* first tile */
					/* judging by the first tile offset needed, could possibly
					   directly address/clear 4x4 tiles instead of 8x2 * 4x4
					   macro tiles, though would still need clear mask for
					   right/bottom if truely 4x4 granularity is desired ? */
D
Dave Airlie 已提交
1066
					OUT_RING(tileoffset * 16);
L
Linus Torvalds 已提交
1067
					/* the number of tiles to clear */
D
Dave Airlie 已提交
1068
					OUT_RING(nrtilesx + 1);
L
Linus Torvalds 已提交
1069
					/* clear mask : chooses the clearing pattern. */
D
Dave Airlie 已提交
1070
					OUT_RING(clearmask);
L
Linus Torvalds 已提交
1071 1072 1073
					ADVANCE_RING();
					tileoffset += depthpixperline >> 5;
				}
D
Dave Airlie 已提交
1074
			} else {	/* rv 100 */
L
Linus Torvalds 已提交
1075 1076
				/* rv100 might not need 64 pix alignment, who knows */
				/* offsets are, hmm, weird */
D
Dave Airlie 已提交
1077 1078 1079 1080 1081 1082 1083 1084
				tileoffset =
				    ((pbox[i].y1 >> 4) * depthpixperline +
				     pbox[i].x1) >> 6;
				nrtilesx =
				    ((pbox[i].x2 & ~63) -
				     (pbox[i].x1 & ~63)) >> 4;
				nrtilesy =
				    (pbox[i].y2 >> 4) - (pbox[i].y1 >> 4);
L
Linus Torvalds 已提交
1085
				for (j = 0; j <= nrtilesy; j++) {
D
Dave Airlie 已提交
1086 1087 1088 1089
					BEGIN_RING(4);
					OUT_RING(CP_PACKET3
						 (RADEON_3D_CLEAR_ZMASK, 2));
					OUT_RING(tileoffset * 128);
L
Linus Torvalds 已提交
1090
					/* the number of tiles to clear */
D
Dave Airlie 已提交
1091
					OUT_RING(nrtilesx + 4);
L
Linus Torvalds 已提交
1092
					/* clear mask : chooses the clearing pattern. */
D
Dave Airlie 已提交
1093
					OUT_RING(clearmask);
L
Linus Torvalds 已提交
1094 1095 1096 1097 1098 1099 1100
					ADVANCE_RING();
					tileoffset += depthpixperline >> 6;
				}
			}
		}

		/* TODO don't always clear all hi-level z tiles */
1101
		if ((dev_priv->flags & RADEON_HAS_HIERZ)
D
Dave Airlie 已提交
1102 1103 1104 1105 1106 1107
		    && (dev_priv->microcode_version == UCODE_R200)
		    && (flags & RADEON_USE_HIERZ))
			/* r100 and cards without hierarchical z-buffer have no high-level z-buffer */
			/* FIXME : the mask supposedly contains low-res z values. So can't set
			   just to the max (0xff? or actually 0x3fff?), need to take z clear
			   value into account? */
L
Linus Torvalds 已提交
1108
		{
D
Dave Airlie 已提交
1109 1110 1111 1112 1113
			BEGIN_RING(4);
			OUT_RING(CP_PACKET3(RADEON_3D_CLEAR_HIZ, 2));
			OUT_RING(0x0);	/* First tile */
			OUT_RING(0x3cc0);
			OUT_RING((0xff << 22) | (0xff << 6) | 0x003f003f);
L
Linus Torvalds 已提交
1114 1115 1116 1117 1118 1119 1120 1121
			ADVANCE_RING();
		}
	}

	/* We have to clear the depth and/or stencil buffers by
	 * rendering a quad into just those buffers.  Thus, we have to
	 * make sure the 3D engine is configured correctly.
	 */
1122 1123
	else if ((dev_priv->microcode_version == UCODE_R200) &&
		(flags & (RADEON_DEPTH | RADEON_STENCIL))) {
L
Linus Torvalds 已提交
1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149

		int tempPP_CNTL;
		int tempRE_CNTL;
		int tempRB3D_CNTL;
		int tempRB3D_ZSTENCILCNTL;
		int tempRB3D_STENCILREFMASK;
		int tempRB3D_PLANEMASK;
		int tempSE_CNTL;
		int tempSE_VTE_CNTL;
		int tempSE_VTX_FMT_0;
		int tempSE_VTX_FMT_1;
		int tempSE_VAP_CNTL;
		int tempRE_AUX_SCISSOR_CNTL;

		tempPP_CNTL = 0;
		tempRE_CNTL = 0;

		tempRB3D_CNTL = depth_clear->rb3d_cntl;

		tempRB3D_ZSTENCILCNTL = depth_clear->rb3d_zstencilcntl;
		tempRB3D_STENCILREFMASK = 0x0;

		tempSE_CNTL = depth_clear->se_cntl;

		/* Disable TCL */

D
Dave Airlie 已提交
1150 1151 1152
		tempSE_VAP_CNTL = (	/* SE_VAP_CNTL__FORCE_W_TO_ONE_MASK |  */
					  (0x9 <<
					   SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT));
L
Linus Torvalds 已提交
1153 1154 1155 1156 1157 1158

		tempRB3D_PLANEMASK = 0x0;

		tempRE_AUX_SCISSOR_CNTL = 0x0;

		tempSE_VTE_CNTL =
D
Dave Airlie 已提交
1159
		    SE_VTE_CNTL__VTX_XY_FMT_MASK | SE_VTE_CNTL__VTX_Z_FMT_MASK;
L
Linus Torvalds 已提交
1160

D
Dave Airlie 已提交
1161
		/* Vertex format (X, Y, Z, W) */
L
Linus Torvalds 已提交
1162
		tempSE_VTX_FMT_0 =
D
Dave Airlie 已提交
1163 1164
		    SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK |
		    SE_VTX_FMT_0__VTX_W0_PRESENT_MASK;
L
Linus Torvalds 已提交
1165 1166
		tempSE_VTX_FMT_1 = 0x0;

D
Dave Airlie 已提交
1167 1168
		/*
		 * Depth buffer specific enables
L
Linus Torvalds 已提交
1169 1170 1171 1172 1173 1174 1175 1176 1177
		 */
		if (flags & RADEON_DEPTH) {
			/* Enable depth buffer */
			tempRB3D_CNTL |= RADEON_Z_ENABLE;
		} else {
			/* Disable depth buffer */
			tempRB3D_CNTL &= ~RADEON_Z_ENABLE;
		}

D
Dave Airlie 已提交
1178
		/*
L
Linus Torvalds 已提交
1179 1180
		 * Stencil buffer specific enables
		 */
D
Dave Airlie 已提交
1181 1182 1183
		if (flags & RADEON_STENCIL) {
			tempRB3D_CNTL |= RADEON_STENCIL_ENABLE;
			tempRB3D_STENCILREFMASK = clear->depth_mask;
L
Linus Torvalds 已提交
1184 1185 1186 1187 1188 1189 1190
		} else {
			tempRB3D_CNTL &= ~RADEON_STENCIL_ENABLE;
			tempRB3D_STENCILREFMASK = 0x00000000;
		}

		if (flags & RADEON_USE_COMP_ZBUF) {
			tempRB3D_ZSTENCILCNTL |= RADEON_Z_COMPRESSION_ENABLE |
D
Dave Airlie 已提交
1191
			    RADEON_Z_DECOMPRESSION_ENABLE;
L
Linus Torvalds 已提交
1192 1193 1194 1195 1196
		}
		if (flags & RADEON_USE_HIERZ) {
			tempRB3D_ZSTENCILCNTL |= RADEON_Z_HIERARCHY_ENABLE;
		}

D
Dave Airlie 已提交
1197
		BEGIN_RING(26);
L
Linus Torvalds 已提交
1198 1199
		RADEON_WAIT_UNTIL_2D_IDLE();

D
Dave Airlie 已提交
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
		OUT_RING_REG(RADEON_PP_CNTL, tempPP_CNTL);
		OUT_RING_REG(R200_RE_CNTL, tempRE_CNTL);
		OUT_RING_REG(RADEON_RB3D_CNTL, tempRB3D_CNTL);
		OUT_RING_REG(RADEON_RB3D_ZSTENCILCNTL, tempRB3D_ZSTENCILCNTL);
		OUT_RING_REG(RADEON_RB3D_STENCILREFMASK,
			     tempRB3D_STENCILREFMASK);
		OUT_RING_REG(RADEON_RB3D_PLANEMASK, tempRB3D_PLANEMASK);
		OUT_RING_REG(RADEON_SE_CNTL, tempSE_CNTL);
		OUT_RING_REG(R200_SE_VTE_CNTL, tempSE_VTE_CNTL);
		OUT_RING_REG(R200_SE_VTX_FMT_0, tempSE_VTX_FMT_0);
		OUT_RING_REG(R200_SE_VTX_FMT_1, tempSE_VTX_FMT_1);
		OUT_RING_REG(R200_SE_VAP_CNTL, tempSE_VAP_CNTL);
		OUT_RING_REG(R200_RE_AUX_SCISSOR_CNTL, tempRE_AUX_SCISSOR_CNTL);
L
Linus Torvalds 已提交
1213 1214 1215 1216 1217 1218
		ADVANCE_RING();

		/* Make sure we restore the 3D state next time.
		 */
		dev_priv->sarea_priv->ctx_owner = 0;

D
Dave Airlie 已提交
1219 1220 1221
		for (i = 0; i < nbox; i++) {

			/* Funny that this should be required --
L
Linus Torvalds 已提交
1222 1223
			 *  sets top-left?
			 */
D
Dave Airlie 已提交
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
			radeon_emit_clip_rect(dev_priv, &sarea_priv->boxes[i]);

			BEGIN_RING(14);
			OUT_RING(CP_PACKET3(R200_3D_DRAW_IMMD_2, 12));
			OUT_RING((RADEON_PRIM_TYPE_RECT_LIST |
				  RADEON_PRIM_WALK_RING |
				  (3 << RADEON_NUM_VERTICES_SHIFT)));
			OUT_RING(depth_boxes[i].ui[CLEAR_X1]);
			OUT_RING(depth_boxes[i].ui[CLEAR_Y1]);
			OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
			OUT_RING(0x3f800000);
			OUT_RING(depth_boxes[i].ui[CLEAR_X1]);
			OUT_RING(depth_boxes[i].ui[CLEAR_Y2]);
			OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
			OUT_RING(0x3f800000);
			OUT_RING(depth_boxes[i].ui[CLEAR_X2]);
			OUT_RING(depth_boxes[i].ui[CLEAR_Y2]);
			OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
			OUT_RING(0x3f800000);
L
Linus Torvalds 已提交
1243 1244
			ADVANCE_RING();
		}
D
Dave Airlie 已提交
1245
	} else if ((flags & (RADEON_DEPTH | RADEON_STENCIL))) {
L
Linus Torvalds 已提交
1246 1247 1248 1249 1250

		int tempRB3D_ZSTENCILCNTL = depth_clear->rb3d_zstencilcntl;

		rb3d_cntl = depth_clear->rb3d_cntl;

D
Dave Airlie 已提交
1251 1252
		if (flags & RADEON_DEPTH) {
			rb3d_cntl |= RADEON_Z_ENABLE;
L
Linus Torvalds 已提交
1253 1254 1255 1256
		} else {
			rb3d_cntl &= ~RADEON_Z_ENABLE;
		}

D
Dave Airlie 已提交
1257 1258 1259
		if (flags & RADEON_STENCIL) {
			rb3d_cntl |= RADEON_STENCIL_ENABLE;
			rb3d_stencilrefmask = clear->depth_mask;	/* misnamed field */
L
Linus Torvalds 已提交
1260 1261 1262 1263 1264 1265 1266
		} else {
			rb3d_cntl &= ~RADEON_STENCIL_ENABLE;
			rb3d_stencilrefmask = 0x00000000;
		}

		if (flags & RADEON_USE_COMP_ZBUF) {
			tempRB3D_ZSTENCILCNTL |= RADEON_Z_COMPRESSION_ENABLE |
D
Dave Airlie 已提交
1267
			    RADEON_Z_DECOMPRESSION_ENABLE;
L
Linus Torvalds 已提交
1268 1269 1270 1271 1272
		}
		if (flags & RADEON_USE_HIERZ) {
			tempRB3D_ZSTENCILCNTL |= RADEON_Z_HIERARCHY_ENABLE;
		}

D
Dave Airlie 已提交
1273
		BEGIN_RING(13);
L
Linus Torvalds 已提交
1274 1275
		RADEON_WAIT_UNTIL_2D_IDLE();

D
Dave Airlie 已提交
1276 1277 1278 1279 1280 1281 1282 1283
		OUT_RING(CP_PACKET0(RADEON_PP_CNTL, 1));
		OUT_RING(0x00000000);
		OUT_RING(rb3d_cntl);

		OUT_RING_REG(RADEON_RB3D_ZSTENCILCNTL, tempRB3D_ZSTENCILCNTL);
		OUT_RING_REG(RADEON_RB3D_STENCILREFMASK, rb3d_stencilrefmask);
		OUT_RING_REG(RADEON_RB3D_PLANEMASK, 0x00000000);
		OUT_RING_REG(RADEON_SE_CNTL, depth_clear->se_cntl);
L
Linus Torvalds 已提交
1284 1285 1286 1287 1288 1289
		ADVANCE_RING();

		/* Make sure we restore the 3D state next time.
		 */
		dev_priv->sarea_priv->ctx_owner = 0;

D
Dave Airlie 已提交
1290 1291 1292
		for (i = 0; i < nbox; i++) {

			/* Funny that this should be required --
L
Linus Torvalds 已提交
1293 1294
			 *  sets top-left?
			 */
D
Dave Airlie 已提交
1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
			radeon_emit_clip_rect(dev_priv, &sarea_priv->boxes[i]);

			BEGIN_RING(15);

			OUT_RING(CP_PACKET3(RADEON_3D_DRAW_IMMD, 13));
			OUT_RING(RADEON_VTX_Z_PRESENT |
				 RADEON_VTX_PKCOLOR_PRESENT);
			OUT_RING((RADEON_PRIM_TYPE_RECT_LIST |
				  RADEON_PRIM_WALK_RING |
				  RADEON_MAOS_ENABLE |
				  RADEON_VTX_FMT_RADEON_MODE |
				  (3 << RADEON_NUM_VERTICES_SHIFT)));

			OUT_RING(depth_boxes[i].ui[CLEAR_X1]);
			OUT_RING(depth_boxes[i].ui[CLEAR_Y1]);
			OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
			OUT_RING(0x0);

			OUT_RING(depth_boxes[i].ui[CLEAR_X1]);
			OUT_RING(depth_boxes[i].ui[CLEAR_Y2]);
			OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
			OUT_RING(0x0);

			OUT_RING(depth_boxes[i].ui[CLEAR_X2]);
			OUT_RING(depth_boxes[i].ui[CLEAR_Y2]);
			OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
			OUT_RING(0x0);
L
Linus Torvalds 已提交
1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332

			ADVANCE_RING();
		}
	}

	/* Increment the clear counter.  The client-side 3D driver must
	 * wait on this value before performing the clear ioctl.  We
	 * need this because the card's so damned fast...
	 */
	dev_priv->sarea_priv->last_clear++;

D
Dave Airlie 已提交
1333
	BEGIN_RING(4);
L
Linus Torvalds 已提交
1334

D
Dave Airlie 已提交
1335
	RADEON_CLEAR_AGE(dev_priv->sarea_priv->last_clear);
L
Linus Torvalds 已提交
1336 1337 1338 1339 1340
	RADEON_WAIT_UNTIL_IDLE();

	ADVANCE_RING();
}

1341
static void radeon_cp_dispatch_swap(struct drm_device * dev)
L
Linus Torvalds 已提交
1342 1343 1344 1345
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
	int nbox = sarea_priv->nbox;
1346
	struct drm_clip_rect *pbox = sarea_priv->boxes;
L
Linus Torvalds 已提交
1347 1348
	int i;
	RING_LOCALS;
D
Dave Airlie 已提交
1349
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1350 1351 1352 1353

	/* Do some trivial performance monitoring...
	 */
	if (dev_priv->do_boxes)
D
Dave Airlie 已提交
1354
		radeon_cp_performance_boxes(dev_priv);
L
Linus Torvalds 已提交
1355 1356 1357 1358

	/* Wait for the 3D stream to idle before dispatching the bitblt.
	 * This will prevent data corruption between the two streams.
	 */
D
Dave Airlie 已提交
1359
	BEGIN_RING(2);
L
Linus Torvalds 已提交
1360 1361 1362 1363 1364

	RADEON_WAIT_UNTIL_3D_IDLE();

	ADVANCE_RING();

D
Dave Airlie 已提交
1365
	for (i = 0; i < nbox; i++) {
L
Linus Torvalds 已提交
1366 1367 1368 1369 1370
		int x = pbox[i].x1;
		int y = pbox[i].y1;
		int w = pbox[i].x2 - x;
		int h = pbox[i].y2 - y;

D
Dave Airlie 已提交
1371 1372
		DRM_DEBUG("dispatch swap %d,%d-%d,%d\n", x, y, w, h);

1373
		BEGIN_RING(9);
D
Dave Airlie 已提交
1374

1375
		OUT_RING(CP_PACKET0(RADEON_DP_GUI_MASTER_CNTL, 0));
D
Dave Airlie 已提交
1376 1377 1378 1379 1380 1381 1382 1383 1384
		OUT_RING(RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
			 RADEON_GMC_DST_PITCH_OFFSET_CNTL |
			 RADEON_GMC_BRUSH_NONE |
			 (dev_priv->color_fmt << 8) |
			 RADEON_GMC_SRC_DATATYPE_COLOR |
			 RADEON_ROP3_S |
			 RADEON_DP_SRC_SOURCE_MEMORY |
			 RADEON_GMC_CLR_CMP_CNTL_DIS | RADEON_GMC_WR_MSK_DIS);

L
Linus Torvalds 已提交
1385 1386
		/* Make this work even if front & back are flipped:
		 */
1387
		OUT_RING(CP_PACKET0(RADEON_SRC_PITCH_OFFSET, 1));
1388
		if (dev_priv->sarea_priv->pfCurrentPage == 0) {
D
Dave Airlie 已提交
1389 1390 1391 1392 1393
			OUT_RING(dev_priv->back_pitch_offset);
			OUT_RING(dev_priv->front_pitch_offset);
		} else {
			OUT_RING(dev_priv->front_pitch_offset);
			OUT_RING(dev_priv->back_pitch_offset);
L
Linus Torvalds 已提交
1394 1395
		}

1396
		OUT_RING(CP_PACKET0(RADEON_SRC_X_Y, 2));
D
Dave Airlie 已提交
1397 1398 1399
		OUT_RING((x << 16) | y);
		OUT_RING((x << 16) | y);
		OUT_RING((w << 16) | h);
L
Linus Torvalds 已提交
1400 1401 1402 1403 1404 1405 1406 1407 1408 1409

		ADVANCE_RING();
	}

	/* Increment the frame counter.  The client-side 3D driver must
	 * throttle the framerate by waiting for this value before
	 * performing the swapbuffer ioctl.
	 */
	dev_priv->sarea_priv->last_frame++;

D
Dave Airlie 已提交
1410
	BEGIN_RING(4);
L
Linus Torvalds 已提交
1411

D
Dave Airlie 已提交
1412
	RADEON_FRAME_AGE(dev_priv->sarea_priv->last_frame);
L
Linus Torvalds 已提交
1413 1414 1415 1416 1417
	RADEON_WAIT_UNTIL_2D_IDLE();

	ADVANCE_RING();
}

1418
static void radeon_cp_dispatch_flip(struct drm_device * dev)
L
Linus Torvalds 已提交
1419 1420
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
1421
	struct drm_sarea *sarea = (struct drm_sarea *) dev_priv->sarea->handle;
1422
	int offset = (dev_priv->sarea_priv->pfCurrentPage == 1)
D
Dave Airlie 已提交
1423
	    ? dev_priv->front_offset : dev_priv->back_offset;
L
Linus Torvalds 已提交
1424
	RING_LOCALS;
1425
	DRM_DEBUG("%s: pfCurrentPage=%d\n",
D
Dave Airlie 已提交
1426
		  __FUNCTION__,
1427
		  dev_priv->sarea_priv->pfCurrentPage);
L
Linus Torvalds 已提交
1428 1429 1430 1431 1432

	/* Do some trivial performance monitoring...
	 */
	if (dev_priv->do_boxes) {
		dev_priv->stats.boxes |= RADEON_BOX_FLIP;
D
Dave Airlie 已提交
1433
		radeon_cp_performance_boxes(dev_priv);
L
Linus Torvalds 已提交
1434 1435 1436 1437
	}

	/* Update the frame offsets for both CRTCs
	 */
D
Dave Airlie 已提交
1438
	BEGIN_RING(6);
L
Linus Torvalds 已提交
1439 1440

	RADEON_WAIT_UNTIL_3D_IDLE();
D
Dave Airlie 已提交
1441 1442 1443 1444 1445 1446
	OUT_RING_REG(RADEON_CRTC_OFFSET,
		     ((sarea->frame.y * dev_priv->front_pitch +
		       sarea->frame.x * (dev_priv->color_fmt - 2)) & ~7)
		     + offset);
	OUT_RING_REG(RADEON_CRTC2_OFFSET, dev_priv->sarea_priv->crtc2_base
		     + offset);
L
Linus Torvalds 已提交
1447 1448 1449 1450 1451 1452 1453 1454

	ADVANCE_RING();

	/* Increment the frame counter.  The client-side 3D driver must
	 * throttle the framerate by waiting for this value before
	 * performing the swapbuffer ioctl.
	 */
	dev_priv->sarea_priv->last_frame++;
1455 1456
	dev_priv->sarea_priv->pfCurrentPage =
		1 - dev_priv->sarea_priv->pfCurrentPage;
L
Linus Torvalds 已提交
1457

D
Dave Airlie 已提交
1458
	BEGIN_RING(2);
L
Linus Torvalds 已提交
1459

D
Dave Airlie 已提交
1460
	RADEON_FRAME_AGE(dev_priv->sarea_priv->last_frame);
L
Linus Torvalds 已提交
1461 1462 1463 1464

	ADVANCE_RING();
}

D
Dave Airlie 已提交
1465
static int bad_prim_vertex_nr(int primitive, int nr)
L
Linus Torvalds 已提交
1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484
{
	switch (primitive & RADEON_PRIM_TYPE_MASK) {
	case RADEON_PRIM_TYPE_NONE:
	case RADEON_PRIM_TYPE_POINT:
		return nr < 1;
	case RADEON_PRIM_TYPE_LINE:
		return (nr & 1) || nr == 0;
	case RADEON_PRIM_TYPE_LINE_STRIP:
		return nr < 2;
	case RADEON_PRIM_TYPE_TRI_LIST:
	case RADEON_PRIM_TYPE_3VRT_POINT_LIST:
	case RADEON_PRIM_TYPE_3VRT_LINE_LIST:
	case RADEON_PRIM_TYPE_RECT_LIST:
		return nr % 3 || nr == 0;
	case RADEON_PRIM_TYPE_TRI_FAN:
	case RADEON_PRIM_TYPE_TRI_STRIP:
		return nr < 3;
	default:
		return 1;
D
Dave Airlie 已提交
1485
	}
L
Linus Torvalds 已提交
1486 1487 1488 1489 1490 1491 1492
}

typedef struct {
	unsigned int start;
	unsigned int finish;
	unsigned int prim;
	unsigned int numverts;
D
Dave Airlie 已提交
1493 1494
	unsigned int offset;
	unsigned int vc_format;
L
Linus Torvalds 已提交
1495 1496
} drm_radeon_tcl_prim_t;

1497
static void radeon_cp_dispatch_vertex(struct drm_device * dev,
D
Dave Airlie 已提交
1498
				      struct drm_buf * buf,
D
Dave Airlie 已提交
1499
				      drm_radeon_tcl_prim_t * prim)
L
Linus Torvalds 已提交
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
	int offset = dev_priv->gart_buffers_offset + buf->offset + prim->start;
	int numverts = (int)prim->numverts;
	int nbox = sarea_priv->nbox;
	int i = 0;
	RING_LOCALS;

	DRM_DEBUG("hwprim 0x%x vfmt 0x%x %d..%d %d verts\n",
		  prim->prim,
D
Dave Airlie 已提交
1511
		  prim->vc_format, prim->start, prim->finish, prim->numverts);
L
Linus Torvalds 已提交
1512

D
Dave Airlie 已提交
1513 1514 1515
	if (bad_prim_vertex_nr(prim->prim, prim->numverts)) {
		DRM_ERROR("bad prim %x numverts %d\n",
			  prim->prim, prim->numverts);
L
Linus Torvalds 已提交
1516 1517 1518 1519 1520
		return;
	}

	do {
		/* Emit the next cliprect */
D
Dave Airlie 已提交
1521 1522
		if (i < nbox) {
			radeon_emit_clip_rect(dev_priv, &sarea_priv->boxes[i]);
L
Linus Torvalds 已提交
1523 1524 1525
		}

		/* Emit the vertex buffer rendering commands */
D
Dave Airlie 已提交
1526
		BEGIN_RING(5);
L
Linus Torvalds 已提交
1527

D
Dave Airlie 已提交
1528 1529 1530 1531 1532 1533 1534 1535
		OUT_RING(CP_PACKET3(RADEON_3D_RNDR_GEN_INDX_PRIM, 3));
		OUT_RING(offset);
		OUT_RING(numverts);
		OUT_RING(prim->vc_format);
		OUT_RING(prim->prim | RADEON_PRIM_WALK_LIST |
			 RADEON_COLOR_ORDER_RGBA |
			 RADEON_VTX_FMT_RADEON_MODE |
			 (numverts << RADEON_NUM_VERTICES_SHIFT));
L
Linus Torvalds 已提交
1536 1537 1538 1539

		ADVANCE_RING();

		i++;
D
Dave Airlie 已提交
1540
	} while (i < nbox);
L
Linus Torvalds 已提交
1541 1542
}

D
Dave Airlie 已提交
1543
static void radeon_cp_discard_buffer(struct drm_device * dev, struct drm_buf * buf)
L
Linus Torvalds 已提交
1544 1545 1546 1547 1548 1549 1550 1551
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
	RING_LOCALS;

	buf_priv->age = ++dev_priv->sarea_priv->last_dispatch;

	/* Emit the vertex buffer age */
D
Dave Airlie 已提交
1552 1553
	BEGIN_RING(2);
	RADEON_DISPATCH_AGE(buf_priv->age);
L
Linus Torvalds 已提交
1554 1555 1556 1557 1558 1559
	ADVANCE_RING();

	buf->pending = 1;
	buf->used = 0;
}

1560
static void radeon_cp_dispatch_indirect(struct drm_device * dev,
D
Dave Airlie 已提交
1561
					struct drm_buf * buf, int start, int end)
L
Linus Torvalds 已提交
1562 1563 1564
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	RING_LOCALS;
D
Dave Airlie 已提交
1565
	DRM_DEBUG("indirect: buf=%d s=0x%x e=0x%x\n", buf->idx, start, end);
L
Linus Torvalds 已提交
1566

D
Dave Airlie 已提交
1567
	if (start != end) {
L
Linus Torvalds 已提交
1568 1569 1570 1571 1572 1573 1574 1575
		int offset = (dev_priv->gart_buffers_offset
			      + buf->offset + start);
		int dwords = (end - start + 3) / sizeof(u32);

		/* Indirect buffer data must be an even number of
		 * dwords, so if we've been given an odd number we must
		 * pad the data with a Type-2 CP packet.
		 */
D
Dave Airlie 已提交
1576
		if (dwords & 1) {
L
Linus Torvalds 已提交
1577
			u32 *data = (u32 *)
D
Dave Airlie 已提交
1578 1579
			    ((char *)dev->agp_buffer_map->handle
			     + buf->offset + start);
L
Linus Torvalds 已提交
1580 1581 1582 1583
			data[dwords++] = RADEON_CP_PACKET2;
		}

		/* Fire off the indirect buffer */
D
Dave Airlie 已提交
1584
		BEGIN_RING(3);
L
Linus Torvalds 已提交
1585

D
Dave Airlie 已提交
1586 1587 1588
		OUT_RING(CP_PACKET0(RADEON_CP_IB_BASE, 1));
		OUT_RING(offset);
		OUT_RING(dwords);
L
Linus Torvalds 已提交
1589 1590 1591 1592 1593

		ADVANCE_RING();
	}
}

1594
static void radeon_cp_dispatch_indices(struct drm_device * dev,
D
Dave Airlie 已提交
1595
				       struct drm_buf * elt_buf,
D
Dave Airlie 已提交
1596
				       drm_radeon_tcl_prim_t * prim)
L
Linus Torvalds 已提交
1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
	int offset = dev_priv->gart_buffers_offset + prim->offset;
	u32 *data;
	int dwords;
	int i = 0;
	int start = prim->start + RADEON_INDEX_PRIM_OFFSET;
	int count = (prim->finish - start) / sizeof(u16);
	int nbox = sarea_priv->nbox;

	DRM_DEBUG("hwprim 0x%x vfmt 0x%x %d..%d offset: %x nr %d\n",
		  prim->prim,
		  prim->vc_format,
D
Dave Airlie 已提交
1611 1612 1613 1614
		  prim->start, prim->finish, prim->offset, prim->numverts);

	if (bad_prim_vertex_nr(prim->prim, count)) {
		DRM_ERROR("bad prim %x count %d\n", prim->prim, count);
L
Linus Torvalds 已提交
1615 1616 1617
		return;
	}

D
Dave Airlie 已提交
1618 1619
	if (start >= prim->finish || (prim->start & 0x7)) {
		DRM_ERROR("buffer prim %d\n", prim->prim);
L
Linus Torvalds 已提交
1620 1621 1622 1623 1624
		return;
	}

	dwords = (prim->finish - prim->start + 3) / sizeof(u32);

D
Dave Airlie 已提交
1625 1626
	data = (u32 *) ((char *)dev->agp_buffer_map->handle +
			elt_buf->offset + prim->start);
L
Linus Torvalds 已提交
1627

D
Dave Airlie 已提交
1628
	data[0] = CP_PACKET3(RADEON_3D_RNDR_GEN_INDX_PRIM, dwords - 2);
L
Linus Torvalds 已提交
1629 1630 1631 1632 1633 1634 1635
	data[1] = offset;
	data[2] = prim->numverts;
	data[3] = prim->vc_format;
	data[4] = (prim->prim |
		   RADEON_PRIM_WALK_IND |
		   RADEON_COLOR_ORDER_RGBA |
		   RADEON_VTX_FMT_RADEON_MODE |
D
Dave Airlie 已提交
1636
		   (count << RADEON_NUM_VERTICES_SHIFT));
L
Linus Torvalds 已提交
1637 1638

	do {
D
Dave Airlie 已提交
1639 1640
		if (i < nbox)
			radeon_emit_clip_rect(dev_priv, &sarea_priv->boxes[i]);
L
Linus Torvalds 已提交
1641

D
Dave Airlie 已提交
1642 1643
		radeon_cp_dispatch_indirect(dev, elt_buf,
					    prim->start, prim->finish);
L
Linus Torvalds 已提交
1644 1645

		i++;
D
Dave Airlie 已提交
1646
	} while (i < nbox);
L
Linus Torvalds 已提交
1647 1648 1649

}

1650
#define RADEON_MAX_TEXTURE_SIZE RADEON_BUFFER_SIZE
L
Linus Torvalds 已提交
1651

1652 1653
static int radeon_cp_dispatch_texture(struct drm_device * dev,
				      struct drm_file *file_priv,
D
Dave Airlie 已提交
1654 1655
				      drm_radeon_texture_t * tex,
				      drm_radeon_tex_image_t * image)
L
Linus Torvalds 已提交
1656 1657
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
1658
	struct drm_buf *buf;
L
Linus Torvalds 已提交
1659 1660 1661
	u32 format;
	u32 *buffer;
	const u8 __user *data;
1662
	int size, dwords, tex_width, blit_width, spitch;
L
Linus Torvalds 已提交
1663 1664 1665
	u32 height;
	int i;
	u32 texpitch, microtile;
1666
	u32 offset;
L
Linus Torvalds 已提交
1667 1668
	RING_LOCALS;

1669
	if (radeon_check_and_fixup_offset(dev_priv, file_priv, &tex->offset)) {
D
Dave Airlie 已提交
1670
		DRM_ERROR("Invalid destination offset\n");
E
Eric Anholt 已提交
1671
		return -EINVAL;
L
Linus Torvalds 已提交
1672 1673 1674 1675 1676 1677 1678 1679
	}

	dev_priv->stats.boxes |= RADEON_BOX_TEXTURE_LOAD;

	/* Flush the pixel cache.  This ensures no pixel data gets mixed
	 * up with the texture data from the host data blit, otherwise
	 * part of the texture image may be corrupted.
	 */
D
Dave Airlie 已提交
1680
	BEGIN_RING(4);
L
Linus Torvalds 已提交
1681 1682 1683 1684 1685 1686 1687 1688
	RADEON_FLUSH_CACHE();
	RADEON_WAIT_UNTIL_IDLE();
	ADVANCE_RING();

	/* The compiler won't optimize away a division by a variable,
	 * even if the only legal values are powers of two.  Thus, we'll
	 * use a shift instead.
	 */
D
Dave Airlie 已提交
1689
	switch (tex->format) {
L
Linus Torvalds 已提交
1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712
	case RADEON_TXFORMAT_ARGB8888:
	case RADEON_TXFORMAT_RGBA8888:
		format = RADEON_COLOR_FORMAT_ARGB8888;
		tex_width = tex->width * 4;
		blit_width = image->width * 4;
		break;
	case RADEON_TXFORMAT_AI88:
	case RADEON_TXFORMAT_ARGB1555:
	case RADEON_TXFORMAT_RGB565:
	case RADEON_TXFORMAT_ARGB4444:
	case RADEON_TXFORMAT_VYUY422:
	case RADEON_TXFORMAT_YVYU422:
		format = RADEON_COLOR_FORMAT_RGB565;
		tex_width = tex->width * 2;
		blit_width = image->width * 2;
		break;
	case RADEON_TXFORMAT_I8:
	case RADEON_TXFORMAT_RGB332:
		format = RADEON_COLOR_FORMAT_CI8;
		tex_width = tex->width * 1;
		blit_width = image->width * 1;
		break;
	default:
D
Dave Airlie 已提交
1713
		DRM_ERROR("invalid texture format %d\n", tex->format);
E
Eric Anholt 已提交
1714
		return -EINVAL;
L
Linus Torvalds 已提交
1715
	}
1716 1717
	spitch = blit_width >> 6;
	if (spitch == 0 && image->height > 1)
E
Eric Anholt 已提交
1718
		return -EINVAL;
1719

L
Linus Torvalds 已提交
1720 1721 1722 1723 1724 1725 1726 1727
	texpitch = tex->pitch;
	if ((texpitch << 22) & RADEON_DST_TILE_MICRO) {
		microtile = 1;
		if (tex_width < 64) {
			texpitch &= ~(RADEON_DST_TILE_MICRO >> 22);
			/* we got tiled coordinates, untile them */
			image->x *= 2;
		}
D
Dave Airlie 已提交
1728 1729
	} else
		microtile = 0;
L
Linus Torvalds 已提交
1730

D
Dave Airlie 已提交
1731
	DRM_DEBUG("tex=%dx%d blit=%d\n", tex_width, tex->height, blit_width);
L
Linus Torvalds 已提交
1732 1733

	do {
D
Dave Airlie 已提交
1734 1735 1736
		DRM_DEBUG("tex: ofs=0x%x p=%d f=%d x=%hd y=%hd w=%hd h=%hd\n",
			  tex->offset >> 10, tex->pitch, tex->format,
			  image->x, image->y, image->width, image->height);
L
Linus Torvalds 已提交
1737 1738 1739 1740 1741 1742

		/* Make a copy of some parameters in case we have to
		 * update them for a multi-pass texture blit.
		 */
		height = image->height;
		data = (const u8 __user *)image->data;
D
Dave Airlie 已提交
1743

L
Linus Torvalds 已提交
1744 1745
		size = height * blit_width;

D
Dave Airlie 已提交
1746
		if (size > RADEON_MAX_TEXTURE_SIZE) {
L
Linus Torvalds 已提交
1747 1748
			height = RADEON_MAX_TEXTURE_SIZE / blit_width;
			size = height * blit_width;
D
Dave Airlie 已提交
1749
		} else if (size < 4 && size > 0) {
L
Linus Torvalds 已提交
1750
			size = 4;
D
Dave Airlie 已提交
1751
		} else if (size == 0) {
L
Linus Torvalds 已提交
1752 1753 1754
			return 0;
		}

D
Dave Airlie 已提交
1755 1756 1757 1758
		buf = radeon_freelist_get(dev);
		if (0 && !buf) {
			radeon_do_cp_idle(dev_priv);
			buf = radeon_freelist_get(dev);
L
Linus Torvalds 已提交
1759
		}
D
Dave Airlie 已提交
1760
		if (!buf) {
L
Linus Torvalds 已提交
1761
			DRM_DEBUG("radeon_cp_dispatch_texture: EAGAIN\n");
D
Dave Airlie 已提交
1762
			if (DRM_COPY_TO_USER(tex->image, image, sizeof(*image)))
E
Eric Anholt 已提交
1763 1764
				return -EFAULT;
			return -EAGAIN;
L
Linus Torvalds 已提交
1765 1766 1767 1768
		}

		/* Dispatch the indirect buffer.
		 */
D
Dave Airlie 已提交
1769 1770
		buffer =
		    (u32 *) ((char *)dev->agp_buffer_map->handle + buf->offset);
L
Linus Torvalds 已提交
1771 1772
		dwords = size / 4;

1773 1774 1775 1776
#define RADEON_COPY_MT(_buf, _data, _width) \
	do { \
		if (DRM_COPY_FROM_USER(_buf, _data, (_width))) {\
			DRM_ERROR("EFAULT on pad, %d bytes\n", (_width)); \
E
Eric Anholt 已提交
1777
			return -EFAULT; \
1778 1779 1780
		} \
	} while(0)

L
Linus Torvalds 已提交
1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791
		if (microtile) {
			/* texture micro tiling in use, minimum texture width is thus 16 bytes.
			   however, we cannot use blitter directly for texture width < 64 bytes,
			   since minimum tex pitch is 64 bytes and we need this to match
			   the texture width, otherwise the blitter will tile it wrong.
			   Thus, tiling manually in this case. Additionally, need to special
			   case tex height = 1, since our actual image will have height 2
			   and we need to ensure we don't read beyond the texture size
			   from user space. */
			if (tex->height == 1) {
				if (tex_width >= 64 || tex_width <= 16) {
1792
					RADEON_COPY_MT(buffer, data,
D
Dave Airlie 已提交
1793
						(int)(tex_width * sizeof(u32)));
L
Linus Torvalds 已提交
1794
				} else if (tex_width == 32) {
1795 1796 1797
					RADEON_COPY_MT(buffer, data, 16);
					RADEON_COPY_MT(buffer + 8,
						       data + 16, 16);
L
Linus Torvalds 已提交
1798 1799
				}
			} else if (tex_width >= 64 || tex_width == 16) {
1800
				RADEON_COPY_MT(buffer, data,
D
Dave Airlie 已提交
1801
					       (int)(dwords * sizeof(u32)));
L
Linus Torvalds 已提交
1802 1803
			} else if (tex_width < 16) {
				for (i = 0; i < tex->height; i++) {
1804
					RADEON_COPY_MT(buffer, data, tex_width);
L
Linus Torvalds 已提交
1805 1806 1807 1808 1809 1810 1811
					buffer += 4;
					data += tex_width;
				}
			} else if (tex_width == 32) {
				/* TODO: make sure this works when not fitting in one buffer
				   (i.e. 32bytes x 2048...) */
				for (i = 0; i < tex->height; i += 2) {
1812
					RADEON_COPY_MT(buffer, data, 16);
L
Linus Torvalds 已提交
1813
					data += 16;
1814
					RADEON_COPY_MT(buffer + 8, data, 16);
L
Linus Torvalds 已提交
1815
					data += 16;
1816
					RADEON_COPY_MT(buffer + 4, data, 16);
L
Linus Torvalds 已提交
1817
					data += 16;
1818
					RADEON_COPY_MT(buffer + 12, data, 16);
L
Linus Torvalds 已提交
1819 1820 1821 1822
					data += 16;
					buffer += 16;
				}
			}
D
Dave Airlie 已提交
1823
		} else {
L
Linus Torvalds 已提交
1824 1825 1826 1827
			if (tex_width >= 32) {
				/* Texture image width is larger than the minimum, so we
				 * can upload it directly.
				 */
1828
				RADEON_COPY_MT(buffer, data,
D
Dave Airlie 已提交
1829
					       (int)(dwords * sizeof(u32)));
L
Linus Torvalds 已提交
1830 1831 1832 1833 1834
			} else {
				/* Texture image width is less than the minimum, so we
				 * need to pad out each image scanline to the minimum
				 * width.
				 */
D
Dave Airlie 已提交
1835
				for (i = 0; i < tex->height; i++) {
1836
					RADEON_COPY_MT(buffer, data, tex_width);
L
Linus Torvalds 已提交
1837 1838 1839 1840 1841 1842
					buffer += 8;
					data += tex_width;
				}
			}
		}

1843
#undef RADEON_COPY_MT
1844
		buf->file_priv = file_priv;
1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
		buf->used = size;
		offset = dev_priv->gart_buffers_offset + buf->offset;
		BEGIN_RING(9);
		OUT_RING(CP_PACKET3(RADEON_CNTL_BITBLT_MULTI, 5));
		OUT_RING(RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
			 RADEON_GMC_DST_PITCH_OFFSET_CNTL |
			 RADEON_GMC_BRUSH_NONE |
			 (format << 8) |
			 RADEON_GMC_SRC_DATATYPE_COLOR |
			 RADEON_ROP3_S |
			 RADEON_DP_SRC_SOURCE_MEMORY |
D
Dave Airlie 已提交
1856
			 RADEON_GMC_CLR_CMP_CNTL_DIS | RADEON_GMC_WR_MSK_DIS);
1857 1858 1859 1860 1861 1862 1863 1864 1865
		OUT_RING((spitch << 22) | (offset >> 10));
		OUT_RING((texpitch << 22) | (tex->offset >> 10));
		OUT_RING(0);
		OUT_RING((image->x << 16) | image->y);
		OUT_RING((image->width << 16) | height);
		RADEON_WAIT_UNTIL_2D_IDLE();
		ADVANCE_RING();

		radeon_cp_discard_buffer(dev, buf);
L
Linus Torvalds 已提交
1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876

		/* Update the input parameters for next time */
		image->y += height;
		image->height -= height;
		image->data = (const u8 __user *)image->data + size;
	} while (image->height > 0);

	/* Flush the pixel cache after the blit completes.  This ensures
	 * the texture data is written out to memory before rendering
	 * continues.
	 */
D
Dave Airlie 已提交
1877
	BEGIN_RING(4);
L
Linus Torvalds 已提交
1878 1879 1880 1881 1882 1883
	RADEON_FLUSH_CACHE();
	RADEON_WAIT_UNTIL_2D_IDLE();
	ADVANCE_RING();
	return 0;
}

1884
static void radeon_cp_dispatch_stipple(struct drm_device * dev, u32 * stipple)
L
Linus Torvalds 已提交
1885 1886 1887 1888
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	int i;
	RING_LOCALS;
D
Dave Airlie 已提交
1889
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1890

D
Dave Airlie 已提交
1891
	BEGIN_RING(35);
L
Linus Torvalds 已提交
1892

D
Dave Airlie 已提交
1893 1894
	OUT_RING(CP_PACKET0(RADEON_RE_STIPPLE_ADDR, 0));
	OUT_RING(0x00000000);
L
Linus Torvalds 已提交
1895

D
Dave Airlie 已提交
1896 1897 1898
	OUT_RING(CP_PACKET0_TABLE(RADEON_RE_STIPPLE_DATA, 31));
	for (i = 0; i < 32; i++) {
		OUT_RING(stipple[i]);
L
Linus Torvalds 已提交
1899 1900 1901 1902 1903
	}

	ADVANCE_RING();
}

D
Dave Airlie 已提交
1904
static void radeon_apply_surface_regs(int surf_index,
1905
				      drm_radeon_private_t *dev_priv)
L
Linus Torvalds 已提交
1906 1907 1908 1909 1910 1911
{
	if (!dev_priv->mmio)
		return;

	radeon_do_cp_idle(dev_priv);

D
Dave Airlie 已提交
1912 1913 1914 1915 1916 1917
	RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * surf_index,
		     dev_priv->surfaces[surf_index].flags);
	RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND + 16 * surf_index,
		     dev_priv->surfaces[surf_index].lower);
	RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND + 16 * surf_index,
		     dev_priv->surfaces[surf_index].upper);
L
Linus Torvalds 已提交
1918 1919 1920
}

/* Allocates a virtual surface
D
Dave Airlie 已提交
1921
 * doesn't always allocate a real surface, will stretch an existing
L
Linus Torvalds 已提交
1922 1923 1924 1925 1926
 * surface when possible.
 *
 * Note that refcount can be at most 2, since during a free refcount=3
 * might mean we have to allocate a new surface which might not always
 * be available.
D
Dave Airlie 已提交
1927
 * For example : we allocate three contigous surfaces ABC. If B is
L
Linus Torvalds 已提交
1928 1929 1930
 * freed, we suddenly need two surfaces to store A and C, which might
 * not always be available.
 */
1931
static int alloc_surface(drm_radeon_surface_alloc_t *new,
1932 1933
			 drm_radeon_private_t *dev_priv,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944
{
	struct radeon_virt_surface *s;
	int i;
	int virt_surface_index;
	uint32_t new_upper, new_lower;

	new_lower = new->address;
	new_upper = new_lower + new->size - 1;

	/* sanity check */
	if ((new_lower >= new_upper) || (new->flags == 0) || (new->size == 0) ||
D
Dave Airlie 已提交
1945 1946 1947
	    ((new_upper & RADEON_SURF_ADDRESS_FIXED_MASK) !=
	     RADEON_SURF_ADDRESS_FIXED_MASK)
	    || ((new_lower & RADEON_SURF_ADDRESS_FIXED_MASK) != 0))
L
Linus Torvalds 已提交
1948 1949 1950 1951 1952
		return -1;

	/* make sure there is no overlap with existing surfaces */
	for (i = 0; i < RADEON_MAX_SURFACES; i++) {
		if ((dev_priv->surfaces[i].refcount != 0) &&
D
Dave Airlie 已提交
1953 1954 1955 1956 1957 1958
		    (((new_lower >= dev_priv->surfaces[i].lower) &&
		      (new_lower < dev_priv->surfaces[i].upper)) ||
		     ((new_lower < dev_priv->surfaces[i].lower) &&
		      (new_upper > dev_priv->surfaces[i].lower)))) {
			return -1;
		}
L
Linus Torvalds 已提交
1959 1960 1961
	}

	/* find a virtual surface */
D
Dave Airlie 已提交
1962
	for (i = 0; i < 2 * RADEON_MAX_SURFACES; i++)
1963
		if (dev_priv->virt_surfaces[i].file_priv == 0)
L
Linus Torvalds 已提交
1964
			break;
D
Dave Airlie 已提交
1965 1966 1967
	if (i == 2 * RADEON_MAX_SURFACES) {
		return -1;
	}
L
Linus Torvalds 已提交
1968 1969 1970 1971 1972 1973
	virt_surface_index = i;

	/* try to reuse an existing surface */
	for (i = 0; i < RADEON_MAX_SURFACES; i++) {
		/* extend before */
		if ((dev_priv->surfaces[i].refcount == 1) &&
D
Dave Airlie 已提交
1974 1975
		    (new->flags == dev_priv->surfaces[i].flags) &&
		    (new_upper + 1 == dev_priv->surfaces[i].lower)) {
L
Linus Torvalds 已提交
1976 1977 1978 1979 1980
			s = &(dev_priv->virt_surfaces[virt_surface_index]);
			s->surface_index = i;
			s->lower = new_lower;
			s->upper = new_upper;
			s->flags = new->flags;
1981
			s->file_priv = file_priv;
L
Linus Torvalds 已提交
1982 1983 1984 1985 1986 1987 1988 1989
			dev_priv->surfaces[i].refcount++;
			dev_priv->surfaces[i].lower = s->lower;
			radeon_apply_surface_regs(s->surface_index, dev_priv);
			return virt_surface_index;
		}

		/* extend after */
		if ((dev_priv->surfaces[i].refcount == 1) &&
D
Dave Airlie 已提交
1990 1991
		    (new->flags == dev_priv->surfaces[i].flags) &&
		    (new_lower == dev_priv->surfaces[i].upper + 1)) {
L
Linus Torvalds 已提交
1992 1993 1994 1995 1996
			s = &(dev_priv->virt_surfaces[virt_surface_index]);
			s->surface_index = i;
			s->lower = new_lower;
			s->upper = new_upper;
			s->flags = new->flags;
1997
			s->file_priv = file_priv;
L
Linus Torvalds 已提交
1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012
			dev_priv->surfaces[i].refcount++;
			dev_priv->surfaces[i].upper = s->upper;
			radeon_apply_surface_regs(s->surface_index, dev_priv);
			return virt_surface_index;
		}
	}

	/* okay, we need a new one */
	for (i = 0; i < RADEON_MAX_SURFACES; i++) {
		if (dev_priv->surfaces[i].refcount == 0) {
			s = &(dev_priv->virt_surfaces[virt_surface_index]);
			s->surface_index = i;
			s->lower = new_lower;
			s->upper = new_upper;
			s->flags = new->flags;
2013
			s->file_priv = file_priv;
L
Linus Torvalds 已提交
2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026
			dev_priv->surfaces[i].refcount = 1;
			dev_priv->surfaces[i].lower = s->lower;
			dev_priv->surfaces[i].upper = s->upper;
			dev_priv->surfaces[i].flags = s->flags;
			radeon_apply_surface_regs(s->surface_index, dev_priv);
			return virt_surface_index;
		}
	}

	/* we didn't find anything */
	return -1;
}

2027 2028
static int free_surface(struct drm_file *file_priv,
			drm_radeon_private_t * dev_priv,
D
Dave Airlie 已提交
2029
			int lower)
L
Linus Torvalds 已提交
2030 2031 2032 2033
{
	struct radeon_virt_surface *s;
	int i;
	/* find the virtual surface */
D
Dave Airlie 已提交
2034
	for (i = 0; i < 2 * RADEON_MAX_SURFACES; i++) {
L
Linus Torvalds 已提交
2035
		s = &(dev_priv->virt_surfaces[i]);
2036 2037 2038
		if (s->file_priv) {
			if ((lower == s->lower) && (file_priv == s->file_priv))
			{
D
Dave Airlie 已提交
2039 2040 2041 2042
				if (dev_priv->surfaces[s->surface_index].
				    lower == s->lower)
					dev_priv->surfaces[s->surface_index].
					    lower = s->upper;
L
Linus Torvalds 已提交
2043

D
Dave Airlie 已提交
2044 2045 2046 2047
				if (dev_priv->surfaces[s->surface_index].
				    upper == s->upper)
					dev_priv->surfaces[s->surface_index].
					    upper = s->lower;
L
Linus Torvalds 已提交
2048 2049

				dev_priv->surfaces[s->surface_index].refcount--;
D
Dave Airlie 已提交
2050 2051 2052 2053
				if (dev_priv->surfaces[s->surface_index].
				    refcount == 0)
					dev_priv->surfaces[s->surface_index].
					    flags = 0;
2054
				s->file_priv = NULL;
D
Dave Airlie 已提交
2055 2056
				radeon_apply_surface_regs(s->surface_index,
							  dev_priv);
L
Linus Torvalds 已提交
2057 2058 2059 2060 2061 2062 2063
				return 0;
			}
		}
	}
	return 1;
}

2064
static void radeon_surfaces_release(struct drm_file *file_priv,
D
Dave Airlie 已提交
2065
				    drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
2066 2067
{
	int i;
D
Dave Airlie 已提交
2068
	for (i = 0; i < 2 * RADEON_MAX_SURFACES; i++) {
2069 2070
		if (dev_priv->virt_surfaces[i].file_priv == file_priv)
			free_surface(file_priv, dev_priv,
D
Dave Airlie 已提交
2071
				     dev_priv->virt_surfaces[i].lower);
L
Linus Torvalds 已提交
2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083
	}
}

/* ================================================================
 * IOCTL functions
 */
static int radeon_surface_alloc(DRM_IOCTL_ARGS)
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_surface_alloc_t alloc;

D
Dave Airlie 已提交
2084 2085 2086
	DRM_COPY_FROM_USER_IOCTL(alloc,
				 (drm_radeon_surface_alloc_t __user *) data,
				 sizeof(alloc));
L
Linus Torvalds 已提交
2087

2088
	if (alloc_surface(&alloc, dev_priv, file_priv) == -1)
E
Eric Anholt 已提交
2089
		return -EINVAL;
L
Linus Torvalds 已提交
2090 2091 2092 2093 2094 2095 2096 2097 2098 2099
	else
		return 0;
}

static int radeon_surface_free(DRM_IOCTL_ARGS)
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_surface_free_t memfree;

D
Dave Airlie 已提交
2100
	DRM_COPY_FROM_USER_IOCTL(memfree, (drm_radeon_surface_free_t __user *) data,
D
Dave Airlie 已提交
2101
				 sizeof(memfree));
L
Linus Torvalds 已提交
2102

2103
	if (free_surface(file_priv, dev_priv, memfree.address))
E
Eric Anholt 已提交
2104
		return -EINVAL;
L
Linus Torvalds 已提交
2105 2106 2107 2108
	else
		return 0;
}

D
Dave Airlie 已提交
2109
static int radeon_cp_clear(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
2110 2111 2112 2113 2114 2115
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
	drm_radeon_clear_t clear;
	drm_radeon_clear_rect_t depth_boxes[RADEON_NR_SAREA_CLIPRECTS];
D
Dave Airlie 已提交
2116
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
2117

2118
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
2119

D
Dave Airlie 已提交
2120 2121
	DRM_COPY_FROM_USER_IOCTL(clear, (drm_radeon_clear_t __user *) data,
				 sizeof(clear));
L
Linus Torvalds 已提交
2122

D
Dave Airlie 已提交
2123
	RING_SPACE_TEST_WITH_RETURN(dev_priv);
L
Linus Torvalds 已提交
2124

D
Dave Airlie 已提交
2125
	if (sarea_priv->nbox > RADEON_NR_SAREA_CLIPRECTS)
L
Linus Torvalds 已提交
2126 2127
		sarea_priv->nbox = RADEON_NR_SAREA_CLIPRECTS;

D
Dave Airlie 已提交
2128 2129
	if (DRM_COPY_FROM_USER(&depth_boxes, clear.depth_boxes,
			       sarea_priv->nbox * sizeof(depth_boxes[0])))
E
Eric Anholt 已提交
2130
		return -EFAULT;
L
Linus Torvalds 已提交
2131

D
Dave Airlie 已提交
2132
	radeon_cp_dispatch_clear(dev, &clear, depth_boxes);
L
Linus Torvalds 已提交
2133 2134 2135 2136 2137 2138

	COMMIT_RING();
	return 0;
}

/* Not sure why this isn't set all the time:
D
Dave Airlie 已提交
2139
 */
2140
static int radeon_do_init_pageflip(struct drm_device * dev)
L
Linus Torvalds 已提交
2141 2142 2143 2144
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	RING_LOCALS;

D
Dave Airlie 已提交
2145
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
2146

D
Dave Airlie 已提交
2147
	BEGIN_RING(6);
L
Linus Torvalds 已提交
2148
	RADEON_WAIT_UNTIL_3D_IDLE();
D
Dave Airlie 已提交
2149 2150 2151 2152 2153 2154
	OUT_RING(CP_PACKET0(RADEON_CRTC_OFFSET_CNTL, 0));
	OUT_RING(RADEON_READ(RADEON_CRTC_OFFSET_CNTL) |
		 RADEON_CRTC_OFFSET_FLIP_CNTL);
	OUT_RING(CP_PACKET0(RADEON_CRTC2_OFFSET_CNTL, 0));
	OUT_RING(RADEON_READ(RADEON_CRTC2_OFFSET_CNTL) |
		 RADEON_CRTC_OFFSET_FLIP_CNTL);
L
Linus Torvalds 已提交
2155 2156 2157 2158
	ADVANCE_RING();

	dev_priv->page_flipping = 1;

2159 2160
	if (dev_priv->sarea_priv->pfCurrentPage != 1)
		dev_priv->sarea_priv->pfCurrentPage = 0;
L
Linus Torvalds 已提交
2161 2162 2163 2164 2165

	return 0;
}

/* Swapping and flipping are different operations, need different ioctls.
D
Dave Airlie 已提交
2166
 * They can & should be intermixed to support multiple 3d windows.
L
Linus Torvalds 已提交
2167
 */
D
Dave Airlie 已提交
2168
static int radeon_cp_flip(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
2169 2170 2171
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
2172 2173
	DRM_DEBUG("\n");

2174
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
2175

D
Dave Airlie 已提交
2176
	RING_SPACE_TEST_WITH_RETURN(dev_priv);
L
Linus Torvalds 已提交
2177

D
Dave Airlie 已提交
2178 2179
	if (!dev_priv->page_flipping)
		radeon_do_init_pageflip(dev);
L
Linus Torvalds 已提交
2180

D
Dave Airlie 已提交
2181
	radeon_cp_dispatch_flip(dev);
L
Linus Torvalds 已提交
2182 2183 2184 2185 2186

	COMMIT_RING();
	return 0;
}

D
Dave Airlie 已提交
2187
static int radeon_cp_swap(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
2188 2189 2190 2191
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
D
Dave Airlie 已提交
2192
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
2193

2194
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
2195

D
Dave Airlie 已提交
2196
	RING_SPACE_TEST_WITH_RETURN(dev_priv);
L
Linus Torvalds 已提交
2197

D
Dave Airlie 已提交
2198
	if (sarea_priv->nbox > RADEON_NR_SAREA_CLIPRECTS)
L
Linus Torvalds 已提交
2199 2200
		sarea_priv->nbox = RADEON_NR_SAREA_CLIPRECTS;

D
Dave Airlie 已提交
2201
	radeon_cp_dispatch_swap(dev);
L
Linus Torvalds 已提交
2202 2203 2204 2205 2206 2207
	dev_priv->sarea_priv->ctx_owner = 0;

	COMMIT_RING();
	return 0;
}

D
Dave Airlie 已提交
2208
static int radeon_cp_vertex(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
2209 2210 2211 2212
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
2213
	struct drm_device_dma *dma = dev->dma;
D
Dave Airlie 已提交
2214
	struct drm_buf *buf;
L
Linus Torvalds 已提交
2215 2216 2217
	drm_radeon_vertex_t vertex;
	drm_radeon_tcl_prim_t prim;

2218
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
2219

D
Dave Airlie 已提交
2220 2221
	DRM_COPY_FROM_USER_IOCTL(vertex, (drm_radeon_vertex_t __user *) data,
				 sizeof(vertex));
L
Linus Torvalds 已提交
2222

D
Dave Airlie 已提交
2223 2224
	DRM_DEBUG("pid=%d index=%d count=%d discard=%d\n",
		  DRM_CURRENTPID, vertex.idx, vertex.count, vertex.discard);
L
Linus Torvalds 已提交
2225

D
Dave Airlie 已提交
2226 2227 2228
	if (vertex.idx < 0 || vertex.idx >= dma->buf_count) {
		DRM_ERROR("buffer index %d (of %d max)\n",
			  vertex.idx, dma->buf_count - 1);
E
Eric Anholt 已提交
2229
		return -EINVAL;
L
Linus Torvalds 已提交
2230
	}
D
Dave Airlie 已提交
2231 2232
	if (vertex.prim < 0 || vertex.prim > RADEON_PRIM_TYPE_3VRT_LINE_LIST) {
		DRM_ERROR("buffer prim %d\n", vertex.prim);
E
Eric Anholt 已提交
2233
		return -EINVAL;
L
Linus Torvalds 已提交
2234 2235
	}

D
Dave Airlie 已提交
2236 2237
	RING_SPACE_TEST_WITH_RETURN(dev_priv);
	VB_AGE_TEST_WITH_RETURN(dev_priv);
L
Linus Torvalds 已提交
2238 2239 2240

	buf = dma->buflist[vertex.idx];

2241
	if (buf->file_priv != file_priv) {
D
Dave Airlie 已提交
2242
		DRM_ERROR("process %d using buffer owned by %p\n",
2243
			  DRM_CURRENTPID, buf->file_priv);
E
Eric Anholt 已提交
2244
		return -EINVAL;
L
Linus Torvalds 已提交
2245
	}
D
Dave Airlie 已提交
2246 2247
	if (buf->pending) {
		DRM_ERROR("sending pending buffer %d\n", vertex.idx);
E
Eric Anholt 已提交
2248
		return -EINVAL;
L
Linus Torvalds 已提交
2249 2250 2251 2252 2253
	}

	/* Build up a prim_t record:
	 */
	if (vertex.count) {
D
Dave Airlie 已提交
2254 2255 2256
		buf->used = vertex.count;	/* not used? */

		if (sarea_priv->dirty & ~RADEON_UPLOAD_CLIPRECTS) {
2257
			if (radeon_emit_state(dev_priv, file_priv,
D
Dave Airlie 已提交
2258 2259 2260 2261
					      &sarea_priv->context_state,
					      sarea_priv->tex_state,
					      sarea_priv->dirty)) {
				DRM_ERROR("radeon_emit_state failed\n");
E
Eric Anholt 已提交
2262
				return -EINVAL;
L
Linus Torvalds 已提交
2263 2264 2265 2266 2267 2268 2269 2270 2271
			}

			sarea_priv->dirty &= ~(RADEON_UPLOAD_TEX0IMAGES |
					       RADEON_UPLOAD_TEX1IMAGES |
					       RADEON_UPLOAD_TEX2IMAGES |
					       RADEON_REQUIRE_QUIESCENCE);
		}

		prim.start = 0;
D
Dave Airlie 已提交
2272
		prim.finish = vertex.count;	/* unused */
L
Linus Torvalds 已提交
2273 2274 2275
		prim.prim = vertex.prim;
		prim.numverts = vertex.count;
		prim.vc_format = dev_priv->sarea_priv->vc_format;
D
Dave Airlie 已提交
2276 2277

		radeon_cp_dispatch_vertex(dev, buf, &prim);
L
Linus Torvalds 已提交
2278 2279 2280
	}

	if (vertex.discard) {
D
Dave Airlie 已提交
2281
		radeon_cp_discard_buffer(dev, buf);
L
Linus Torvalds 已提交
2282 2283 2284 2285 2286 2287
	}

	COMMIT_RING();
	return 0;
}

D
Dave Airlie 已提交
2288
static int radeon_cp_indices(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
2289 2290 2291 2292
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
2293
	struct drm_device_dma *dma = dev->dma;
D
Dave Airlie 已提交
2294
	struct drm_buf *buf;
L
Linus Torvalds 已提交
2295 2296 2297 2298
	drm_radeon_indices_t elts;
	drm_radeon_tcl_prim_t prim;
	int count;

2299
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
2300

D
Dave Airlie 已提交
2301 2302
	DRM_COPY_FROM_USER_IOCTL(elts, (drm_radeon_indices_t __user *) data,
				 sizeof(elts));
L
Linus Torvalds 已提交
2303

D
Dave Airlie 已提交
2304 2305
	DRM_DEBUG("pid=%d index=%d start=%d end=%d discard=%d\n",
		  DRM_CURRENTPID, elts.idx, elts.start, elts.end, elts.discard);
L
Linus Torvalds 已提交
2306

D
Dave Airlie 已提交
2307 2308 2309
	if (elts.idx < 0 || elts.idx >= dma->buf_count) {
		DRM_ERROR("buffer index %d (of %d max)\n",
			  elts.idx, dma->buf_count - 1);
E
Eric Anholt 已提交
2310
		return -EINVAL;
L
Linus Torvalds 已提交
2311
	}
D
Dave Airlie 已提交
2312 2313
	if (elts.prim < 0 || elts.prim > RADEON_PRIM_TYPE_3VRT_LINE_LIST) {
		DRM_ERROR("buffer prim %d\n", elts.prim);
E
Eric Anholt 已提交
2314
		return -EINVAL;
L
Linus Torvalds 已提交
2315 2316
	}

D
Dave Airlie 已提交
2317 2318
	RING_SPACE_TEST_WITH_RETURN(dev_priv);
	VB_AGE_TEST_WITH_RETURN(dev_priv);
L
Linus Torvalds 已提交
2319 2320 2321

	buf = dma->buflist[elts.idx];

2322
	if (buf->file_priv != file_priv) {
D
Dave Airlie 已提交
2323
		DRM_ERROR("process %d using buffer owned by %p\n",
2324
			  DRM_CURRENTPID, buf->file_priv);
E
Eric Anholt 已提交
2325
		return -EINVAL;
L
Linus Torvalds 已提交
2326
	}
D
Dave Airlie 已提交
2327 2328
	if (buf->pending) {
		DRM_ERROR("sending pending buffer %d\n", elts.idx);
E
Eric Anholt 已提交
2329
		return -EINVAL;
L
Linus Torvalds 已提交
2330 2331 2332 2333 2334
	}

	count = (elts.end - elts.start) / sizeof(u16);
	elts.start -= RADEON_INDEX_PRIM_OFFSET;

D
Dave Airlie 已提交
2335 2336
	if (elts.start & 0x7) {
		DRM_ERROR("misaligned buffer 0x%x\n", elts.start);
E
Eric Anholt 已提交
2337
		return -EINVAL;
L
Linus Torvalds 已提交
2338
	}
D
Dave Airlie 已提交
2339 2340
	if (elts.start < buf->used) {
		DRM_ERROR("no header 0x%x - 0x%x\n", elts.start, buf->used);
E
Eric Anholt 已提交
2341
		return -EINVAL;
L
Linus Torvalds 已提交
2342 2343 2344 2345
	}

	buf->used = elts.end;

D
Dave Airlie 已提交
2346
	if (sarea_priv->dirty & ~RADEON_UPLOAD_CLIPRECTS) {
2347
		if (radeon_emit_state(dev_priv, file_priv,
D
Dave Airlie 已提交
2348 2349 2350 2351
				      &sarea_priv->context_state,
				      sarea_priv->tex_state,
				      sarea_priv->dirty)) {
			DRM_ERROR("radeon_emit_state failed\n");
E
Eric Anholt 已提交
2352
			return -EINVAL;
L
Linus Torvalds 已提交
2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363
		}

		sarea_priv->dirty &= ~(RADEON_UPLOAD_TEX0IMAGES |
				       RADEON_UPLOAD_TEX1IMAGES |
				       RADEON_UPLOAD_TEX2IMAGES |
				       RADEON_REQUIRE_QUIESCENCE);
	}

	/* Build up a prim_t record:
	 */
	prim.start = elts.start;
D
Dave Airlie 已提交
2364
	prim.finish = elts.end;
L
Linus Torvalds 已提交
2365 2366
	prim.prim = elts.prim;
	prim.offset = 0;	/* offset from start of dma buffers */
D
Dave Airlie 已提交
2367
	prim.numverts = RADEON_MAX_VB_VERTS;	/* duh */
L
Linus Torvalds 已提交
2368
	prim.vc_format = dev_priv->sarea_priv->vc_format;
D
Dave Airlie 已提交
2369 2370

	radeon_cp_dispatch_indices(dev, buf, &prim);
L
Linus Torvalds 已提交
2371
	if (elts.discard) {
D
Dave Airlie 已提交
2372
		radeon_cp_discard_buffer(dev, buf);
L
Linus Torvalds 已提交
2373 2374 2375 2376 2377 2378
	}

	COMMIT_RING();
	return 0;
}

D
Dave Airlie 已提交
2379
static int radeon_cp_texture(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
2380 2381 2382 2383 2384 2385 2386
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_texture_t tex;
	drm_radeon_tex_image_t image;
	int ret;

2387
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
2388

D
Dave Airlie 已提交
2389 2390
	DRM_COPY_FROM_USER_IOCTL(tex, (drm_radeon_texture_t __user *) data,
				 sizeof(tex));
L
Linus Torvalds 已提交
2391

D
Dave Airlie 已提交
2392 2393
	if (tex.image == NULL) {
		DRM_ERROR("null texture image!\n");
E
Eric Anholt 已提交
2394
		return -EINVAL;
L
Linus Torvalds 已提交
2395 2396
	}

D
Dave Airlie 已提交
2397 2398 2399
	if (DRM_COPY_FROM_USER(&image,
			       (drm_radeon_tex_image_t __user *) tex.image,
			       sizeof(image)))
E
Eric Anholt 已提交
2400
		return -EFAULT;
L
Linus Torvalds 已提交
2401

D
Dave Airlie 已提交
2402 2403
	RING_SPACE_TEST_WITH_RETURN(dev_priv);
	VB_AGE_TEST_WITH_RETURN(dev_priv);
L
Linus Torvalds 已提交
2404

2405
	ret = radeon_cp_dispatch_texture(dev, file_priv, &tex, &image);
L
Linus Torvalds 已提交
2406 2407 2408 2409 2410

	COMMIT_RING();
	return ret;
}

D
Dave Airlie 已提交
2411
static int radeon_cp_stipple(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
2412 2413 2414 2415 2416 2417
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_stipple_t stipple;
	u32 mask[32];

2418
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
2419

D
Dave Airlie 已提交
2420 2421
	DRM_COPY_FROM_USER_IOCTL(stipple, (drm_radeon_stipple_t __user *) data,
				 sizeof(stipple));
L
Linus Torvalds 已提交
2422

D
Dave Airlie 已提交
2423
	if (DRM_COPY_FROM_USER(&mask, stipple.mask, 32 * sizeof(u32)))
E
Eric Anholt 已提交
2424
		return -EFAULT;
L
Linus Torvalds 已提交
2425

D
Dave Airlie 已提交
2426
	RING_SPACE_TEST_WITH_RETURN(dev_priv);
L
Linus Torvalds 已提交
2427

D
Dave Airlie 已提交
2428
	radeon_cp_dispatch_stipple(dev, mask);
L
Linus Torvalds 已提交
2429 2430 2431 2432 2433

	COMMIT_RING();
	return 0;
}

D
Dave Airlie 已提交
2434
static int radeon_cp_indirect(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
2435 2436 2437
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
2438
	struct drm_device_dma *dma = dev->dma;
D
Dave Airlie 已提交
2439
	struct drm_buf *buf;
L
Linus Torvalds 已提交
2440 2441 2442
	drm_radeon_indirect_t indirect;
	RING_LOCALS;

2443
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
2444

D
Dave Airlie 已提交
2445 2446 2447
	DRM_COPY_FROM_USER_IOCTL(indirect,
				 (drm_radeon_indirect_t __user *) data,
				 sizeof(indirect));
L
Linus Torvalds 已提交
2448

D
Dave Airlie 已提交
2449 2450
	DRM_DEBUG("indirect: idx=%d s=%d e=%d d=%d\n",
		  indirect.idx, indirect.start, indirect.end, indirect.discard);
L
Linus Torvalds 已提交
2451

D
Dave Airlie 已提交
2452 2453 2454
	if (indirect.idx < 0 || indirect.idx >= dma->buf_count) {
		DRM_ERROR("buffer index %d (of %d max)\n",
			  indirect.idx, dma->buf_count - 1);
E
Eric Anholt 已提交
2455
		return -EINVAL;
L
Linus Torvalds 已提交
2456 2457 2458 2459
	}

	buf = dma->buflist[indirect.idx];

2460
	if (buf->file_priv != file_priv) {
D
Dave Airlie 已提交
2461
		DRM_ERROR("process %d using buffer owned by %p\n",
2462
			  DRM_CURRENTPID, buf->file_priv);
E
Eric Anholt 已提交
2463
		return -EINVAL;
L
Linus Torvalds 已提交
2464
	}
D
Dave Airlie 已提交
2465 2466
	if (buf->pending) {
		DRM_ERROR("sending pending buffer %d\n", indirect.idx);
E
Eric Anholt 已提交
2467
		return -EINVAL;
L
Linus Torvalds 已提交
2468 2469
	}

D
Dave Airlie 已提交
2470 2471 2472
	if (indirect.start < buf->used) {
		DRM_ERROR("reusing indirect: start=0x%x actual=0x%x\n",
			  indirect.start, buf->used);
E
Eric Anholt 已提交
2473
		return -EINVAL;
L
Linus Torvalds 已提交
2474 2475
	}

D
Dave Airlie 已提交
2476 2477
	RING_SPACE_TEST_WITH_RETURN(dev_priv);
	VB_AGE_TEST_WITH_RETURN(dev_priv);
L
Linus Torvalds 已提交
2478 2479 2480 2481 2482 2483

	buf->used = indirect.end;

	/* Wait for the 3D stream to idle before the indirect buffer
	 * containing 2D acceleration commands is processed.
	 */
D
Dave Airlie 已提交
2484
	BEGIN_RING(2);
L
Linus Torvalds 已提交
2485 2486 2487 2488 2489 2490 2491 2492 2493

	RADEON_WAIT_UNTIL_3D_IDLE();

	ADVANCE_RING();

	/* Dispatch the indirect buffer full of commands from the
	 * X server.  This is insecure and is thus only available to
	 * privileged clients.
	 */
D
Dave Airlie 已提交
2494
	radeon_cp_dispatch_indirect(dev, buf, indirect.start, indirect.end);
L
Linus Torvalds 已提交
2495
	if (indirect.discard) {
D
Dave Airlie 已提交
2496
		radeon_cp_discard_buffer(dev, buf);
L
Linus Torvalds 已提交
2497 2498 2499 2500 2501 2502
	}

	COMMIT_RING();
	return 0;
}

D
Dave Airlie 已提交
2503
static int radeon_cp_vertex2(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
2504 2505 2506 2507
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
2508
	struct drm_device_dma *dma = dev->dma;
D
Dave Airlie 已提交
2509
	struct drm_buf *buf;
L
Linus Torvalds 已提交
2510 2511 2512 2513
	drm_radeon_vertex2_t vertex;
	int i;
	unsigned char laststate;

2514
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
2515

D
Dave Airlie 已提交
2516 2517
	DRM_COPY_FROM_USER_IOCTL(vertex, (drm_radeon_vertex2_t __user *) data,
				 sizeof(vertex));
L
Linus Torvalds 已提交
2518

D
Dave Airlie 已提交
2519 2520
	DRM_DEBUG("pid=%d index=%d discard=%d\n",
		  DRM_CURRENTPID, vertex.idx, vertex.discard);
L
Linus Torvalds 已提交
2521

D
Dave Airlie 已提交
2522 2523 2524
	if (vertex.idx < 0 || vertex.idx >= dma->buf_count) {
		DRM_ERROR("buffer index %d (of %d max)\n",
			  vertex.idx, dma->buf_count - 1);
E
Eric Anholt 已提交
2525
		return -EINVAL;
L
Linus Torvalds 已提交
2526 2527
	}

D
Dave Airlie 已提交
2528 2529
	RING_SPACE_TEST_WITH_RETURN(dev_priv);
	VB_AGE_TEST_WITH_RETURN(dev_priv);
L
Linus Torvalds 已提交
2530 2531 2532

	buf = dma->buflist[vertex.idx];

2533
	if (buf->file_priv != file_priv) {
D
Dave Airlie 已提交
2534
		DRM_ERROR("process %d using buffer owned by %p\n",
2535
			  DRM_CURRENTPID, buf->file_priv);
E
Eric Anholt 已提交
2536
		return -EINVAL;
L
Linus Torvalds 已提交
2537 2538
	}

D
Dave Airlie 已提交
2539 2540
	if (buf->pending) {
		DRM_ERROR("sending pending buffer %d\n", vertex.idx);
E
Eric Anholt 已提交
2541
		return -EINVAL;
L
Linus Torvalds 已提交
2542
	}
D
Dave Airlie 已提交
2543

L
Linus Torvalds 已提交
2544
	if (sarea_priv->nbox > RADEON_NR_SAREA_CLIPRECTS)
E
Eric Anholt 已提交
2545
		return -EINVAL;
L
Linus Torvalds 已提交
2546

D
Dave Airlie 已提交
2547
	for (laststate = 0xff, i = 0; i < vertex.nr_prims; i++) {
L
Linus Torvalds 已提交
2548 2549
		drm_radeon_prim_t prim;
		drm_radeon_tcl_prim_t tclprim;
D
Dave Airlie 已提交
2550 2551

		if (DRM_COPY_FROM_USER(&prim, &vertex.prim[i], sizeof(prim)))
E
Eric Anholt 已提交
2552
			return -EFAULT;
D
Dave Airlie 已提交
2553 2554 2555 2556 2557 2558 2559

		if (prim.stateidx != laststate) {
			drm_radeon_state_t state;

			if (DRM_COPY_FROM_USER(&state,
					       &vertex.state[prim.stateidx],
					       sizeof(state)))
E
Eric Anholt 已提交
2560
				return -EFAULT;
L
Linus Torvalds 已提交
2561

2562
			if (radeon_emit_state2(dev_priv, file_priv, &state)) {
D
Dave Airlie 已提交
2563
				DRM_ERROR("radeon_emit_state2 failed\n");
E
Eric Anholt 已提交
2564
				return -EINVAL;
L
Linus Torvalds 已提交
2565 2566 2567 2568 2569 2570 2571 2572 2573 2574
			}

			laststate = prim.stateidx;
		}

		tclprim.start = prim.start;
		tclprim.finish = prim.finish;
		tclprim.prim = prim.prim;
		tclprim.vc_format = prim.vc_format;

D
Dave Airlie 已提交
2575
		if (prim.prim & RADEON_PRIM_WALK_IND) {
L
Linus Torvalds 已提交
2576
			tclprim.offset = prim.numverts * 64;
D
Dave Airlie 已提交
2577
			tclprim.numverts = RADEON_MAX_VB_VERTS;	/* duh */
L
Linus Torvalds 已提交
2578

D
Dave Airlie 已提交
2579
			radeon_cp_dispatch_indices(dev, buf, &tclprim);
L
Linus Torvalds 已提交
2580 2581
		} else {
			tclprim.numverts = prim.numverts;
D
Dave Airlie 已提交
2582
			tclprim.offset = 0;	/* not used */
L
Linus Torvalds 已提交
2583

D
Dave Airlie 已提交
2584
			radeon_cp_dispatch_vertex(dev, buf, &tclprim);
L
Linus Torvalds 已提交
2585
		}
D
Dave Airlie 已提交
2586

L
Linus Torvalds 已提交
2587 2588 2589 2590
		if (sarea_priv->nbox == 1)
			sarea_priv->nbox = 0;
	}

D
Dave Airlie 已提交
2591 2592
	if (vertex.discard) {
		radeon_cp_discard_buffer(dev, buf);
L
Linus Torvalds 已提交
2593 2594 2595 2596 2597 2598
	}

	COMMIT_RING();
	return 0;
}

D
Dave Airlie 已提交
2599
static int radeon_emit_packets(drm_radeon_private_t * dev_priv,
2600
			       struct drm_file *file_priv,
D
Dave Airlie 已提交
2601
			       drm_radeon_cmd_header_t header,
2602
			       drm_radeon_kcmd_buffer_t *cmdbuf)
L
Linus Torvalds 已提交
2603 2604 2605 2606 2607
{
	int id = (int)header.packet.packet_id;
	int sz, reg;
	int *data = (int *)cmdbuf->buf;
	RING_LOCALS;
D
Dave Airlie 已提交
2608

L
Linus Torvalds 已提交
2609
	if (id >= RADEON_MAX_STATE_PACKETS)
E
Eric Anholt 已提交
2610
		return -EINVAL;
L
Linus Torvalds 已提交
2611 2612 2613 2614 2615

	sz = packet[id].len;
	reg = packet[id].start;

	if (sz * sizeof(int) > cmdbuf->bufsz) {
D
Dave Airlie 已提交
2616
		DRM_ERROR("Packet size provided larger than data provided\n");
E
Eric Anholt 已提交
2617
		return -EINVAL;
L
Linus Torvalds 已提交
2618 2619
	}

2620
	if (radeon_check_and_fixup_packets(dev_priv, file_priv, id, data)) {
D
Dave Airlie 已提交
2621
		DRM_ERROR("Packet verification failed\n");
E
Eric Anholt 已提交
2622
		return -EINVAL;
L
Linus Torvalds 已提交
2623 2624
	}

D
Dave Airlie 已提交
2625 2626 2627
	BEGIN_RING(sz + 1);
	OUT_RING(CP_PACKET0(reg, (sz - 1)));
	OUT_RING_TABLE(data, sz);
L
Linus Torvalds 已提交
2628 2629 2630 2631 2632 2633 2634
	ADVANCE_RING();

	cmdbuf->buf += sz * sizeof(int);
	cmdbuf->bufsz -= sz * sizeof(int);
	return 0;
}

2635
static __inline__ int radeon_emit_scalars(drm_radeon_private_t *dev_priv,
D
Dave Airlie 已提交
2636
					  drm_radeon_cmd_header_t header,
2637
					  drm_radeon_kcmd_buffer_t *cmdbuf)
L
Linus Torvalds 已提交
2638 2639 2640 2641 2642 2643
{
	int sz = header.scalars.count;
	int start = header.scalars.offset;
	int stride = header.scalars.stride;
	RING_LOCALS;

D
Dave Airlie 已提交
2644 2645 2646 2647 2648
	BEGIN_RING(3 + sz);
	OUT_RING(CP_PACKET0(RADEON_SE_TCL_SCALAR_INDX_REG, 0));
	OUT_RING(start | (stride << RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT));
	OUT_RING(CP_PACKET0_TABLE(RADEON_SE_TCL_SCALAR_DATA_REG, sz - 1));
	OUT_RING_TABLE(cmdbuf->buf, sz);
L
Linus Torvalds 已提交
2649 2650 2651 2652 2653 2654 2655 2656
	ADVANCE_RING();
	cmdbuf->buf += sz * sizeof(int);
	cmdbuf->bufsz -= sz * sizeof(int);
	return 0;
}

/* God this is ugly
 */
2657
static __inline__ int radeon_emit_scalars2(drm_radeon_private_t *dev_priv,
D
Dave Airlie 已提交
2658
					   drm_radeon_cmd_header_t header,
2659
					   drm_radeon_kcmd_buffer_t *cmdbuf)
L
Linus Torvalds 已提交
2660 2661 2662 2663 2664 2665
{
	int sz = header.scalars.count;
	int start = ((unsigned int)header.scalars.offset) + 0x100;
	int stride = header.scalars.stride;
	RING_LOCALS;

D
Dave Airlie 已提交
2666 2667 2668 2669 2670
	BEGIN_RING(3 + sz);
	OUT_RING(CP_PACKET0(RADEON_SE_TCL_SCALAR_INDX_REG, 0));
	OUT_RING(start | (stride << RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT));
	OUT_RING(CP_PACKET0_TABLE(RADEON_SE_TCL_SCALAR_DATA_REG, sz - 1));
	OUT_RING_TABLE(cmdbuf->buf, sz);
L
Linus Torvalds 已提交
2671 2672 2673 2674 2675 2676
	ADVANCE_RING();
	cmdbuf->buf += sz * sizeof(int);
	cmdbuf->bufsz -= sz * sizeof(int);
	return 0;
}

2677
static __inline__ int radeon_emit_vectors(drm_radeon_private_t *dev_priv,
D
Dave Airlie 已提交
2678
					  drm_radeon_cmd_header_t header,
2679
					  drm_radeon_kcmd_buffer_t *cmdbuf)
L
Linus Torvalds 已提交
2680 2681 2682 2683 2684 2685
{
	int sz = header.vectors.count;
	int start = header.vectors.offset;
	int stride = header.vectors.stride;
	RING_LOCALS;

2686 2687
	BEGIN_RING(5 + sz);
	OUT_RING_REG(RADEON_SE_TCL_STATE_FLUSH, 0);
D
Dave Airlie 已提交
2688 2689 2690 2691
	OUT_RING(CP_PACKET0(RADEON_SE_TCL_VECTOR_INDX_REG, 0));
	OUT_RING(start | (stride << RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT));
	OUT_RING(CP_PACKET0_TABLE(RADEON_SE_TCL_VECTOR_DATA_REG, (sz - 1)));
	OUT_RING_TABLE(cmdbuf->buf, sz);
L
Linus Torvalds 已提交
2692 2693 2694 2695 2696 2697 2698
	ADVANCE_RING();

	cmdbuf->buf += sz * sizeof(int);
	cmdbuf->bufsz -= sz * sizeof(int);
	return 0;
}

2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709
static __inline__ int radeon_emit_veclinear(drm_radeon_private_t *dev_priv,
					  drm_radeon_cmd_header_t header,
					  drm_radeon_kcmd_buffer_t *cmdbuf)
{
	int sz = header.veclinear.count * 4;
	int start = header.veclinear.addr_lo | (header.veclinear.addr_hi << 8);
	RING_LOCALS;

        if (!sz)
                return 0;
        if (sz * 4 > cmdbuf->bufsz)
E
Eric Anholt 已提交
2710
                return -EINVAL;
2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724

	BEGIN_RING(5 + sz);
	OUT_RING_REG(RADEON_SE_TCL_STATE_FLUSH, 0);
	OUT_RING(CP_PACKET0(RADEON_SE_TCL_VECTOR_INDX_REG, 0));
	OUT_RING(start | (1 << RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT));
	OUT_RING(CP_PACKET0_TABLE(RADEON_SE_TCL_VECTOR_DATA_REG, (sz - 1)));
	OUT_RING_TABLE(cmdbuf->buf, sz);
	ADVANCE_RING();

	cmdbuf->buf += sz * sizeof(int);
	cmdbuf->bufsz -= sz * sizeof(int);
	return 0;
}

2725
static int radeon_emit_packet3(struct drm_device * dev,
2726
			       struct drm_file *file_priv,
2727
			       drm_radeon_kcmd_buffer_t *cmdbuf)
L
Linus Torvalds 已提交
2728 2729 2730 2731 2732 2733 2734 2735
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	unsigned int cmdsz;
	int ret;
	RING_LOCALS;

	DRM_DEBUG("\n");

2736
	if ((ret = radeon_check_and_fixup_packet3(dev_priv, file_priv,
D
Dave Airlie 已提交
2737 2738
						  cmdbuf, &cmdsz))) {
		DRM_ERROR("Packet verification failed\n");
L
Linus Torvalds 已提交
2739 2740 2741
		return ret;
	}

D
Dave Airlie 已提交
2742 2743
	BEGIN_RING(cmdsz);
	OUT_RING_TABLE(cmdbuf->buf, cmdsz);
L
Linus Torvalds 已提交
2744 2745 2746 2747 2748 2749 2750
	ADVANCE_RING();

	cmdbuf->buf += cmdsz * 4;
	cmdbuf->bufsz -= cmdsz * 4;
	return 0;
}

2751
static int radeon_emit_packet3_cliprect(struct drm_device *dev,
2752
					struct drm_file *file_priv,
2753
					drm_radeon_kcmd_buffer_t *cmdbuf,
D
Dave Airlie 已提交
2754
					int orig_nbox)
L
Linus Torvalds 已提交
2755 2756
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
2757
	struct drm_clip_rect box;
L
Linus Torvalds 已提交
2758 2759
	unsigned int cmdsz;
	int ret;
2760
	struct drm_clip_rect __user *boxes = cmdbuf->boxes;
L
Linus Torvalds 已提交
2761 2762 2763 2764 2765
	int i = 0;
	RING_LOCALS;

	DRM_DEBUG("\n");

2766
	if ((ret = radeon_check_and_fixup_packet3(dev_priv, file_priv,
D
Dave Airlie 已提交
2767 2768
						  cmdbuf, &cmdsz))) {
		DRM_ERROR("Packet verification failed\n");
L
Linus Torvalds 已提交
2769 2770 2771 2772 2773 2774 2775
		return ret;
	}

	if (!orig_nbox)
		goto out;

	do {
D
Dave Airlie 已提交
2776 2777
		if (i < cmdbuf->nbox) {
			if (DRM_COPY_FROM_USER(&box, &boxes[i], sizeof(box)))
E
Eric Anholt 已提交
2778
				return -EFAULT;
L
Linus Torvalds 已提交
2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790
			/* FIXME The second and subsequent times round
			 * this loop, send a WAIT_UNTIL_3D_IDLE before
			 * calling emit_clip_rect(). This fixes a
			 * lockup on fast machines when sending
			 * several cliprects with a cmdbuf, as when
			 * waving a 2D window over a 3D
			 * window. Something in the commands from user
			 * space seems to hang the card when they're
			 * sent several times in a row. That would be
			 * the correct place to fix it but this works
			 * around it until I can figure that out - Tim
			 * Smith */
D
Dave Airlie 已提交
2791 2792
			if (i) {
				BEGIN_RING(2);
L
Linus Torvalds 已提交
2793 2794 2795
				RADEON_WAIT_UNTIL_3D_IDLE();
				ADVANCE_RING();
			}
D
Dave Airlie 已提交
2796
			radeon_emit_clip_rect(dev_priv, &box);
L
Linus Torvalds 已提交
2797
		}
D
Dave Airlie 已提交
2798 2799 2800

		BEGIN_RING(cmdsz);
		OUT_RING_TABLE(cmdbuf->buf, cmdsz);
L
Linus Torvalds 已提交
2801 2802
		ADVANCE_RING();

D
Dave Airlie 已提交
2803 2804
	} while (++i < cmdbuf->nbox);
	if (cmdbuf->nbox == 1)
L
Linus Torvalds 已提交
2805 2806
		cmdbuf->nbox = 0;

D
Dave Airlie 已提交
2807
      out:
L
Linus Torvalds 已提交
2808 2809 2810 2811 2812
	cmdbuf->buf += cmdsz * 4;
	cmdbuf->bufsz -= cmdsz * 4;
	return 0;
}

2813
static int radeon_emit_wait(struct drm_device * dev, int flags)
L
Linus Torvalds 已提交
2814 2815 2816 2817 2818 2819 2820
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	RING_LOCALS;

	DRM_DEBUG("%s: %x\n", __FUNCTION__, flags);
	switch (flags) {
	case RADEON_WAIT_2D:
D
Dave Airlie 已提交
2821 2822
		BEGIN_RING(2);
		RADEON_WAIT_UNTIL_2D_IDLE();
L
Linus Torvalds 已提交
2823 2824 2825
		ADVANCE_RING();
		break;
	case RADEON_WAIT_3D:
D
Dave Airlie 已提交
2826 2827
		BEGIN_RING(2);
		RADEON_WAIT_UNTIL_3D_IDLE();
L
Linus Torvalds 已提交
2828 2829
		ADVANCE_RING();
		break;
D
Dave Airlie 已提交
2830 2831 2832
	case RADEON_WAIT_2D | RADEON_WAIT_3D:
		BEGIN_RING(2);
		RADEON_WAIT_UNTIL_IDLE();
L
Linus Torvalds 已提交
2833 2834 2835
		ADVANCE_RING();
		break;
	default:
E
Eric Anholt 已提交
2836
		return -EINVAL;
L
Linus Torvalds 已提交
2837 2838 2839 2840 2841
	}

	return 0;
}

D
Dave Airlie 已提交
2842
static int radeon_cp_cmdbuf(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
2843 2844 2845
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
2846
	struct drm_device_dma *dma = dev->dma;
D
Dave Airlie 已提交
2847
	struct drm_buf *buf = NULL;
L
Linus Torvalds 已提交
2848
	int idx;
2849
	drm_radeon_kcmd_buffer_t cmdbuf;
L
Linus Torvalds 已提交
2850 2851
	drm_radeon_cmd_header_t header;
	int orig_nbox, orig_bufsz;
D
Dave Airlie 已提交
2852
	char *kbuf = NULL;
L
Linus Torvalds 已提交
2853

2854
	LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
2855

D
Dave Airlie 已提交
2856 2857 2858
	DRM_COPY_FROM_USER_IOCTL(cmdbuf,
				 (drm_radeon_cmd_buffer_t __user *) data,
				 sizeof(cmdbuf));
L
Linus Torvalds 已提交
2859

D
Dave Airlie 已提交
2860 2861
	RING_SPACE_TEST_WITH_RETURN(dev_priv);
	VB_AGE_TEST_WITH_RETURN(dev_priv);
L
Linus Torvalds 已提交
2862

D
Dave Airlie 已提交
2863
	if (cmdbuf.bufsz > 64 * 1024 || cmdbuf.bufsz < 0) {
E
Eric Anholt 已提交
2864
		return -EINVAL;
L
Linus Torvalds 已提交
2865 2866 2867 2868 2869 2870 2871 2872 2873 2874
	}

	/* Allocate an in-kernel area and copy in the cmdbuf.  Do this to avoid
	 * races between checking values and using those values in other code,
	 * and simply to avoid a lot of function calls to copy in data.
	 */
	orig_bufsz = cmdbuf.bufsz;
	if (orig_bufsz != 0) {
		kbuf = drm_alloc(cmdbuf.bufsz, DRM_MEM_DRIVER);
		if (kbuf == NULL)
E
Eric Anholt 已提交
2875
			return -ENOMEM;
2876 2877
		if (DRM_COPY_FROM_USER(kbuf, (void __user *)cmdbuf.buf,
				       cmdbuf.bufsz)) {
L
Linus Torvalds 已提交
2878
			drm_free(kbuf, orig_bufsz, DRM_MEM_DRIVER);
E
Eric Anholt 已提交
2879
			return -EFAULT;
L
Linus Torvalds 已提交
2880 2881 2882 2883 2884 2885
		}
		cmdbuf.buf = kbuf;
	}

	orig_nbox = cmdbuf.nbox;

D
Dave Airlie 已提交
2886
	if (dev_priv->microcode_version == UCODE_R300) {
D
Dave Airlie 已提交
2887
		int temp;
2888
		temp = r300_do_cp_cmdbuf(dev, file_priv, &cmdbuf);
D
Dave Airlie 已提交
2889

D
Dave Airlie 已提交
2890 2891
		if (orig_bufsz != 0)
			drm_free(kbuf, orig_bufsz, DRM_MEM_DRIVER);
D
Dave Airlie 已提交
2892

D
Dave Airlie 已提交
2893 2894 2895 2896
		return temp;
	}

	/* microcode_version != r300 */
D
Dave Airlie 已提交
2897
	while (cmdbuf.bufsz >= sizeof(header)) {
L
Linus Torvalds 已提交
2898 2899 2900 2901 2902 2903

		header.i = *(int *)cmdbuf.buf;
		cmdbuf.buf += sizeof(header);
		cmdbuf.bufsz -= sizeof(header);

		switch (header.header.cmd_type) {
D
Dave Airlie 已提交
2904
		case RADEON_CMD_PACKET:
L
Linus Torvalds 已提交
2905
			DRM_DEBUG("RADEON_CMD_PACKET\n");
D
Dave Airlie 已提交
2906
			if (radeon_emit_packets
2907
			    (dev_priv, file_priv, header, &cmdbuf)) {
L
Linus Torvalds 已提交
2908 2909 2910 2911 2912 2913 2914
				DRM_ERROR("radeon_emit_packets failed\n");
				goto err;
			}
			break;

		case RADEON_CMD_SCALARS:
			DRM_DEBUG("RADEON_CMD_SCALARS\n");
D
Dave Airlie 已提交
2915
			if (radeon_emit_scalars(dev_priv, header, &cmdbuf)) {
L
Linus Torvalds 已提交
2916 2917 2918 2919 2920 2921 2922
				DRM_ERROR("radeon_emit_scalars failed\n");
				goto err;
			}
			break;

		case RADEON_CMD_VECTORS:
			DRM_DEBUG("RADEON_CMD_VECTORS\n");
D
Dave Airlie 已提交
2923
			if (radeon_emit_vectors(dev_priv, header, &cmdbuf)) {
L
Linus Torvalds 已提交
2924 2925 2926 2927 2928 2929 2930 2931
				DRM_ERROR("radeon_emit_vectors failed\n");
				goto err;
			}
			break;

		case RADEON_CMD_DMA_DISCARD:
			DRM_DEBUG("RADEON_CMD_DMA_DISCARD\n");
			idx = header.dma.buf_idx;
D
Dave Airlie 已提交
2932 2933 2934
			if (idx < 0 || idx >= dma->buf_count) {
				DRM_ERROR("buffer index %d (of %d max)\n",
					  idx, dma->buf_count - 1);
L
Linus Torvalds 已提交
2935 2936 2937 2938
				goto err;
			}

			buf = dma->buflist[idx];
2939
			if (buf->file_priv != file_priv || buf->pending) {
D
Dave Airlie 已提交
2940
				DRM_ERROR("bad buffer %p %p %d\n",
2941 2942
					  buf->file_priv, file_priv,
					  buf->pending);
L
Linus Torvalds 已提交
2943 2944 2945
				goto err;
			}

D
Dave Airlie 已提交
2946
			radeon_cp_discard_buffer(dev, buf);
L
Linus Torvalds 已提交
2947 2948 2949 2950
			break;

		case RADEON_CMD_PACKET3:
			DRM_DEBUG("RADEON_CMD_PACKET3\n");
2951
			if (radeon_emit_packet3(dev, file_priv, &cmdbuf)) {
L
Linus Torvalds 已提交
2952 2953 2954 2955 2956 2957 2958
				DRM_ERROR("radeon_emit_packet3 failed\n");
				goto err;
			}
			break;

		case RADEON_CMD_PACKET3_CLIP:
			DRM_DEBUG("RADEON_CMD_PACKET3_CLIP\n");
D
Dave Airlie 已提交
2959
			if (radeon_emit_packet3_cliprect
2960
			    (dev, file_priv, &cmdbuf, orig_nbox)) {
L
Linus Torvalds 已提交
2961 2962 2963 2964 2965 2966 2967
				DRM_ERROR("radeon_emit_packet3_clip failed\n");
				goto err;
			}
			break;

		case RADEON_CMD_SCALARS2:
			DRM_DEBUG("RADEON_CMD_SCALARS2\n");
D
Dave Airlie 已提交
2968
			if (radeon_emit_scalars2(dev_priv, header, &cmdbuf)) {
L
Linus Torvalds 已提交
2969 2970 2971 2972 2973 2974 2975
				DRM_ERROR("radeon_emit_scalars2 failed\n");
				goto err;
			}
			break;

		case RADEON_CMD_WAIT:
			DRM_DEBUG("RADEON_CMD_WAIT\n");
D
Dave Airlie 已提交
2976
			if (radeon_emit_wait(dev, header.wait.flags)) {
L
Linus Torvalds 已提交
2977 2978 2979 2980
				DRM_ERROR("radeon_emit_wait failed\n");
				goto err;
			}
			break;
2981 2982 2983 2984 2985 2986 2987 2988
		case RADEON_CMD_VECLINEAR:
			DRM_DEBUG("RADEON_CMD_VECLINEAR\n");
			if (radeon_emit_veclinear(dev_priv, header, &cmdbuf)) {
				DRM_ERROR("radeon_emit_veclinear failed\n");
				goto err;
			}
			break;

L
Linus Torvalds 已提交
2989
		default:
D
Dave Airlie 已提交
2990
			DRM_ERROR("bad cmd_type %d at %p\n",
L
Linus Torvalds 已提交
2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003
				  header.header.cmd_type,
				  cmdbuf.buf - sizeof(header));
			goto err;
		}
	}

	if (orig_bufsz != 0)
		drm_free(kbuf, orig_bufsz, DRM_MEM_DRIVER);

	DRM_DEBUG("DONE\n");
	COMMIT_RING();
	return 0;

D
Dave Airlie 已提交
3004
      err:
L
Linus Torvalds 已提交
3005 3006
	if (orig_bufsz != 0)
		drm_free(kbuf, orig_bufsz, DRM_MEM_DRIVER);
E
Eric Anholt 已提交
3007
	return -EINVAL;
L
Linus Torvalds 已提交
3008 3009
}

D
Dave Airlie 已提交
3010
static int radeon_cp_getparam(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
3011 3012 3013 3014 3015 3016
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_getparam_t param;
	int value;

D
Dave Airlie 已提交
3017 3018
	DRM_COPY_FROM_USER_IOCTL(param, (drm_radeon_getparam_t __user *) data,
				 sizeof(param));
L
Linus Torvalds 已提交
3019

D
Dave Airlie 已提交
3020
	DRM_DEBUG("pid=%d\n", DRM_CURRENTPID);
L
Linus Torvalds 已提交
3021

D
Dave Airlie 已提交
3022
	switch (param.param) {
L
Linus Torvalds 已提交
3023 3024 3025 3026 3027
	case RADEON_PARAM_GART_BUFFER_OFFSET:
		value = dev_priv->gart_buffers_offset;
		break;
	case RADEON_PARAM_LAST_FRAME:
		dev_priv->stats.last_frame_reads++;
D
Dave Airlie 已提交
3028
		value = GET_SCRATCH(0);
L
Linus Torvalds 已提交
3029 3030
		break;
	case RADEON_PARAM_LAST_DISPATCH:
D
Dave Airlie 已提交
3031
		value = GET_SCRATCH(1);
L
Linus Torvalds 已提交
3032 3033 3034
		break;
	case RADEON_PARAM_LAST_CLEAR:
		dev_priv->stats.last_clear_reads++;
D
Dave Airlie 已提交
3035
		value = GET_SCRATCH(2);
L
Linus Torvalds 已提交
3036 3037 3038 3039 3040 3041 3042 3043
		break;
	case RADEON_PARAM_IRQ_NR:
		value = dev->irq;
		break;
	case RADEON_PARAM_GART_BASE:
		value = dev_priv->gart_vm_start;
		break;
	case RADEON_PARAM_REGISTER_HANDLE:
3044
		value = dev_priv->mmio->offset;
L
Linus Torvalds 已提交
3045 3046 3047 3048 3049
		break;
	case RADEON_PARAM_STATUS_HANDLE:
		value = dev_priv->ring_rptr_offset;
		break;
#if BITS_PER_LONG == 32
D
Dave Airlie 已提交
3050 3051 3052 3053 3054 3055 3056 3057 3058
		/*
		 * This ioctl() doesn't work on 64-bit platforms because hw_lock is a
		 * pointer which can't fit into an int-sized variable.  According to
		 * Michel Dnzer, the ioctl() is only used on embedded platforms, so
		 * not supporting it shouldn't be a problem.  If the same functionality
		 * is needed on 64-bit platforms, a new ioctl() would have to be added,
		 * so backwards-compatibility for the embedded platforms can be
		 * maintained.  --davidm 4-Feb-2004.
		 */
L
Linus Torvalds 已提交
3059 3060 3061 3062 3063 3064 3065 3066
	case RADEON_PARAM_SAREA_HANDLE:
		/* The lock is the first dword in the sarea. */
		value = (long)dev->lock.hw_lock;
		break;
#endif
	case RADEON_PARAM_GART_TEX_HANDLE:
		value = dev_priv->gart_textures_offset;
		break;
3067 3068
	case RADEON_PARAM_SCRATCH_OFFSET:
		if (!dev_priv->writeback_works)
E
Eric Anholt 已提交
3069
			return -EINVAL;
3070 3071
		value = RADEON_SCRATCH_REG_OFFSET;
		break;
3072
	case RADEON_PARAM_CARD_TYPE:
3073
		if (dev_priv->flags & RADEON_IS_PCIE)
3074
			value = RADEON_CARD_PCIE;
3075
		else if (dev_priv->flags & RADEON_IS_AGP)
3076 3077 3078 3079
			value = RADEON_CARD_AGP;
		else
			value = RADEON_CARD_PCI;
		break;
3080 3081 3082
	case RADEON_PARAM_VBLANK_CRTC:
		value = radeon_vblank_crtc_get(dev);
		break;
L
Linus Torvalds 已提交
3083
	default:
3084
		DRM_DEBUG("Invalid parameter %d\n", param.param);
E
Eric Anholt 已提交
3085
		return -EINVAL;
L
Linus Torvalds 已提交
3086 3087
	}

D
Dave Airlie 已提交
3088 3089
	if (DRM_COPY_TO_USER(param.value, &value, sizeof(int))) {
		DRM_ERROR("copy_to_user\n");
E
Eric Anholt 已提交
3090
		return -EFAULT;
L
Linus Torvalds 已提交
3091
	}
D
Dave Airlie 已提交
3092

L
Linus Torvalds 已提交
3093 3094 3095
	return 0;
}

D
Dave Airlie 已提交
3096 3097
static int radeon_cp_setparam(DRM_IOCTL_ARGS)
{
L
Linus Torvalds 已提交
3098 3099 3100 3101 3102
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_setparam_t sp;
	struct drm_radeon_driver_file_fields *radeon_priv;

D
Dave Airlie 已提交
3103 3104
	DRM_COPY_FROM_USER_IOCTL(sp, (drm_radeon_setparam_t __user *) data,
				 sizeof(sp));
L
Linus Torvalds 已提交
3105

D
Dave Airlie 已提交
3106
	switch (sp.param) {
L
Linus Torvalds 已提交
3107
	case RADEON_SETPARAM_FB_LOCATION:
3108
		radeon_priv = file_priv->driver_priv;
L
Linus Torvalds 已提交
3109 3110 3111 3112
		radeon_priv->radeon_fb_delta = dev_priv->fb_location - sp.value;
		break;
	case RADEON_SETPARAM_SWITCH_TILING:
		if (sp.value == 0) {
D
Dave Airlie 已提交
3113
			DRM_DEBUG("color tiling disabled\n");
L
Linus Torvalds 已提交
3114 3115 3116
			dev_priv->front_pitch_offset &= ~RADEON_DST_TILE_MACRO;
			dev_priv->back_pitch_offset &= ~RADEON_DST_TILE_MACRO;
			dev_priv->sarea_priv->tiling_enabled = 0;
D
Dave Airlie 已提交
3117 3118
		} else if (sp.value == 1) {
			DRM_DEBUG("color tiling enabled\n");
L
Linus Torvalds 已提交
3119 3120 3121 3122
			dev_priv->front_pitch_offset |= RADEON_DST_TILE_MACRO;
			dev_priv->back_pitch_offset |= RADEON_DST_TILE_MACRO;
			dev_priv->sarea_priv->tiling_enabled = 1;
		}
D
Dave Airlie 已提交
3123
		break;
3124 3125
	case RADEON_SETPARAM_PCIGART_LOCATION:
		dev_priv->pcigart_offset = sp.value;
3126
		dev_priv->pcigart_offset_set = 1;
3127
		break;
3128 3129 3130
	case RADEON_SETPARAM_NEW_MEMMAP:
		dev_priv->new_memmap = sp.value;
		break;
3131 3132 3133 3134 3135
	case RADEON_SETPARAM_PCIGART_TABLE_SIZE:
		dev_priv->gart_info.table_size = sp.value;
		if (dev_priv->gart_info.table_size < RADEON_PCIGART_TABLE_SIZE)
			dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
		break;
3136 3137 3138
	case RADEON_SETPARAM_VBLANK_CRTC:
		return radeon_vblank_crtc_set(dev, sp.value);
		break;
L
Linus Torvalds 已提交
3139
	default:
D
Dave Airlie 已提交
3140
		DRM_DEBUG("Invalid parameter %d\n", sp.param);
E
Eric Anholt 已提交
3141
		return -EINVAL;
L
Linus Torvalds 已提交
3142 3143 3144 3145 3146 3147 3148 3149
	}

	return 0;
}

/* When a client dies:
 *    - Check for and clean up flipped page state
 *    - Free any alloced GART memory.
3150
 *    - Free any alloced radeon surfaces.
L
Linus Torvalds 已提交
3151 3152 3153
 *
 * DRM infrastructure takes care of reclaiming dma buffers.
 */
3154
void radeon_driver_preclose(struct drm_device *dev, struct drm_file *file_priv)
L
Linus Torvalds 已提交
3155
{
D
Dave Airlie 已提交
3156 3157
	if (dev->dev_private) {
		drm_radeon_private_t *dev_priv = dev->dev_private;
3158
		dev_priv->page_flipping = 0;
3159 3160 3161
		radeon_mem_release(file_priv, dev_priv->gart_heap);
		radeon_mem_release(file_priv, dev_priv->fb_heap);
		radeon_surfaces_release(file_priv, dev_priv);
D
Dave Airlie 已提交
3162
	}
L
Linus Torvalds 已提交
3163 3164
}

3165
void radeon_driver_lastclose(struct drm_device *dev)
L
Linus Torvalds 已提交
3166
{
3167 3168 3169 3170 3171 3172 3173 3174
	if (dev->dev_private) {
		drm_radeon_private_t *dev_priv = dev->dev_private;

		if (dev_priv->sarea_priv &&
		    dev_priv->sarea_priv->pfCurrentPage != 0)
			radeon_cp_dispatch_flip(dev);
	}

L
Linus Torvalds 已提交
3175 3176 3177
	radeon_do_release(dev);
}

3178
int radeon_driver_open(struct drm_device *dev, struct drm_file *file_priv)
L
Linus Torvalds 已提交
3179 3180 3181
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	struct drm_radeon_driver_file_fields *radeon_priv;
D
Dave Airlie 已提交
3182

3183
	DRM_DEBUG("\n");
D
Dave Airlie 已提交
3184 3185 3186 3187
	radeon_priv =
	    (struct drm_radeon_driver_file_fields *)
	    drm_alloc(sizeof(*radeon_priv), DRM_MEM_FILES);

L
Linus Torvalds 已提交
3188 3189 3190
	if (!radeon_priv)
		return -ENOMEM;

3191
	file_priv->driver_priv = radeon_priv;
3192

D
Dave Airlie 已提交
3193
	if (dev_priv)
L
Linus Torvalds 已提交
3194 3195 3196 3197 3198 3199
		radeon_priv->radeon_fb_delta = dev_priv->fb_location;
	else
		radeon_priv->radeon_fb_delta = 0;
	return 0;
}

3200
void radeon_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
L
Linus Torvalds 已提交
3201
{
D
Dave Airlie 已提交
3202
	struct drm_radeon_driver_file_fields *radeon_priv =
3203
	    file_priv->driver_priv;
D
Dave Airlie 已提交
3204 3205

	drm_free(radeon_priv, sizeof(*radeon_priv), DRM_MEM_FILES);
L
Linus Torvalds 已提交
3206 3207 3208
}

drm_ioctl_desc_t radeon_ioctls[] = {
3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235
	[DRM_IOCTL_NR(DRM_RADEON_CP_INIT)] = {radeon_cp_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
	[DRM_IOCTL_NR(DRM_RADEON_CP_START)] = {radeon_cp_start, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
	[DRM_IOCTL_NR(DRM_RADEON_CP_STOP)] = {radeon_cp_stop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
	[DRM_IOCTL_NR(DRM_RADEON_CP_RESET)] = {radeon_cp_reset, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
	[DRM_IOCTL_NR(DRM_RADEON_CP_IDLE)] = {radeon_cp_idle, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_CP_RESUME)] = {radeon_cp_resume, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_RESET)] = {radeon_engine_reset, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_FULLSCREEN)] = {radeon_fullscreen, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_SWAP)] = {radeon_cp_swap, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_CLEAR)] = {radeon_cp_clear, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_VERTEX)] = {radeon_cp_vertex, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_INDICES)] = {radeon_cp_indices, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_TEXTURE)] = {radeon_cp_texture, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_STIPPLE)] = {radeon_cp_stipple, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_INDIRECT)] = {radeon_cp_indirect, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
	[DRM_IOCTL_NR(DRM_RADEON_VERTEX2)] = {radeon_cp_vertex2, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_CMDBUF)] = {radeon_cp_cmdbuf, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_GETPARAM)] = {radeon_cp_getparam, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_FLIP)] = {radeon_cp_flip, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_ALLOC)] = {radeon_mem_alloc, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_FREE)] = {radeon_mem_free, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_INIT_HEAP)] = {radeon_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
	[DRM_IOCTL_NR(DRM_RADEON_IRQ_EMIT)] = {radeon_irq_emit, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_IRQ_WAIT)] = {radeon_irq_wait, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_SETPARAM)] = {radeon_cp_setparam, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_SURF_ALLOC)] = {radeon_surface_alloc, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_SURF_FREE)] = {radeon_surface_free, DRM_AUTH}
L
Linus Torvalds 已提交
3236 3237 3238
};

int radeon_max_ioctl = DRM_ARRAY_SIZE(radeon_ioctls);