radeon_state.c 87.4 KB
Newer Older
1 2
/* radeon_state.c -- State support for Radeon -*- linux-c -*- */
/*
L
Linus Torvalds 已提交
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *    Gareth Hughes <gareth@valinux.com>
 *    Kevin E. Martin <martin@valinux.com>
 */

#include "drmP.h"
#include "drm.h"
#include "drm_sarea.h"
#include "radeon_drm.h"
#include "radeon_drv.h"

/* ================================================================
 * Helper functions for client state checking and fixup
 */

D
Dave Airlie 已提交
40 41 42
static __inline__ int radeon_check_and_fixup_offset(drm_radeon_private_t *
						    dev_priv,
						    drm_file_t * filp_priv,
43
						    u32 *offset)
D
Dave Airlie 已提交
44
{
L
Linus Torvalds 已提交
45 46 47
	u32 off = *offset;
	struct drm_radeon_driver_file_fields *radeon_priv;

48 49 50 51 52 53 54 55 56 57 58 59 60
	/* Hrm ... the story of the offset ... So this function converts
	 * the various ideas of what userland clients might have for an
	 * offset in the card address space into an offset into the card
	 * address space :) So with a sane client, it should just keep
	 * the value intact and just do some boundary checking. However,
	 * not all clients are sane. Some older clients pass us 0 based
	 * offsets relative to the start of the framebuffer and some may
	 * assume the AGP aperture it appended to the framebuffer, so we
	 * try to detect those cases and fix them up.
	 *
	 * Note: It might be a good idea here to make sure the offset lands
	 * in some "allowed" area to protect things like the PCIE GART...
	 */
L
Linus Torvalds 已提交
61

62 63 64 65 66 67 68 69
	/* First, the best case, the offset already lands in either the
	 * framebuffer or the GART mapped space
	 */
	if ((off >= dev_priv->fb_location &&
	     off < (dev_priv->fb_location + dev_priv->fb_size)) ||
	    (off >= dev_priv->gart_vm_start &&
	     off < (dev_priv->gart_vm_start + dev_priv->gart_size)))
		return 0;
L
Linus Torvalds 已提交
70

71 72 73 74 75 76 77 78
	/* Ok, that didn't happen... now check if we have a zero based
	 * offset that fits in the framebuffer + gart space, apply the
	 * magic offset we get from SETPARAM or calculated from fb_location
	 */
	if (off < (dev_priv->fb_size + dev_priv->gart_size)) {
		radeon_priv = filp_priv->driver_priv;
		off += radeon_priv->radeon_fb_delta;
	}
L
Linus Torvalds 已提交
79

80 81 82 83
	/* Finally, assume we aimed at a GART offset if beyond the fb */
	if (off > (dev_priv->fb_location + dev_priv->fb_size))
		off = off - (dev_priv->fb_location + dev_priv->fb_size) +
			dev_priv->gart_vm_start;
L
Linus Torvalds 已提交
84

85 86 87 88 89 90 91 92 93 94
	/* Now recheck and fail if out of bounds */
	if ((off >= dev_priv->fb_location &&
	     off < (dev_priv->fb_location + dev_priv->fb_size)) ||
	    (off >= dev_priv->gart_vm_start &&
	     off < (dev_priv->gart_vm_start + dev_priv->gart_size))) {
		DRM_DEBUG("offset fixed up to 0x%x\n", off);
		*offset = off;
		return 0;
	}
	return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
95 96
}

D
Dave Airlie 已提交
97 98 99
static __inline__ int radeon_check_and_fixup_packets(drm_radeon_private_t *
						     dev_priv,
						     drm_file_t * filp_priv,
100
						     int id, u32 *data)
D
Dave Airlie 已提交
101 102
{
	switch (id) {
L
Linus Torvalds 已提交
103 104

	case RADEON_EMIT_PP_MISC:
D
Dave Airlie 已提交
105
		if (radeon_check_and_fixup_offset(dev_priv, filp_priv,
106
		    &data[(RADEON_RB3D_DEPTHOFFSET - RADEON_PP_MISC) / 4])) {
D
Dave Airlie 已提交
107 108
			DRM_ERROR("Invalid depth buffer offset\n");
			return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
109 110 111 112
		}
		break;

	case RADEON_EMIT_PP_CNTL:
D
Dave Airlie 已提交
113
		if (radeon_check_and_fixup_offset(dev_priv, filp_priv,
114
		    &data[(RADEON_RB3D_COLOROFFSET - RADEON_PP_CNTL) / 4])) {
D
Dave Airlie 已提交
115 116
			DRM_ERROR("Invalid colour buffer offset\n");
			return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
117 118 119 120 121 122 123 124 125
		}
		break;

	case R200_EMIT_PP_TXOFFSET_0:
	case R200_EMIT_PP_TXOFFSET_1:
	case R200_EMIT_PP_TXOFFSET_2:
	case R200_EMIT_PP_TXOFFSET_3:
	case R200_EMIT_PP_TXOFFSET_4:
	case R200_EMIT_PP_TXOFFSET_5:
D
Dave Airlie 已提交
126 127 128 129
		if (radeon_check_and_fixup_offset(dev_priv, filp_priv,
						  &data[0])) {
			DRM_ERROR("Invalid R200 texture offset\n");
			return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
130 131 132 133 134 135
		}
		break;

	case RADEON_EMIT_PP_TXFILTER_0:
	case RADEON_EMIT_PP_TXFILTER_1:
	case RADEON_EMIT_PP_TXFILTER_2:
D
Dave Airlie 已提交
136
		if (radeon_check_and_fixup_offset(dev_priv, filp_priv,
137
		    &data[(RADEON_PP_TXOFFSET_0 - RADEON_PP_TXFILTER_0) / 4])) {
D
Dave Airlie 已提交
138 139
			DRM_ERROR("Invalid R100 texture offset\n");
			return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
140 141 142 143 144 145 146 147
		}
		break;

	case R200_EMIT_PP_CUBIC_OFFSETS_0:
	case R200_EMIT_PP_CUBIC_OFFSETS_1:
	case R200_EMIT_PP_CUBIC_OFFSETS_2:
	case R200_EMIT_PP_CUBIC_OFFSETS_3:
	case R200_EMIT_PP_CUBIC_OFFSETS_4:
D
Dave Airlie 已提交
148 149 150
	case R200_EMIT_PP_CUBIC_OFFSETS_5:{
			int i;
			for (i = 0; i < 5; i++) {
151 152 153
				if (radeon_check_and_fixup_offset(dev_priv,
								  filp_priv,
								  &data[i])) {
D
Dave Airlie 已提交
154 155 156 157
					DRM_ERROR
					    ("Invalid R200 cubic texture offset\n");
					return DRM_ERR(EINVAL);
				}
L
Linus Torvalds 已提交
158
			}
D
Dave Airlie 已提交
159
			break;
L
Linus Torvalds 已提交
160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
		}

	case RADEON_EMIT_PP_CUBIC_OFFSETS_T0:
	case RADEON_EMIT_PP_CUBIC_OFFSETS_T1:
	case RADEON_EMIT_PP_CUBIC_OFFSETS_T2:{
			int i;
			for (i = 0; i < 5; i++) {
				if (radeon_check_and_fixup_offset(dev_priv,
								  filp_priv,
								  &data[i])) {
					DRM_ERROR
					    ("Invalid R100 cubic texture offset\n");
					return DRM_ERR(EINVAL);
				}
			}
		}
		break;

	case RADEON_EMIT_RB3D_COLORPITCH:
	case RADEON_EMIT_RE_LINE_PATTERN:
	case RADEON_EMIT_SE_LINE_WIDTH:
	case RADEON_EMIT_PP_LUM_MATRIX:
	case RADEON_EMIT_PP_ROT_MATRIX_0:
	case RADEON_EMIT_RB3D_STENCILREFMASK:
	case RADEON_EMIT_SE_VPORT_XSCALE:
	case RADEON_EMIT_SE_CNTL:
	case RADEON_EMIT_SE_CNTL_STATUS:
	case RADEON_EMIT_RE_MISC:
	case RADEON_EMIT_PP_BORDER_COLOR_0:
	case RADEON_EMIT_PP_BORDER_COLOR_1:
	case RADEON_EMIT_PP_BORDER_COLOR_2:
	case RADEON_EMIT_SE_ZBIAS_FACTOR:
	case RADEON_EMIT_SE_TCL_OUTPUT_VTX_FMT:
	case RADEON_EMIT_SE_TCL_MATERIAL_EMMISSIVE_RED:
	case R200_EMIT_PP_TXCBLEND_0:
	case R200_EMIT_PP_TXCBLEND_1:
	case R200_EMIT_PP_TXCBLEND_2:
	case R200_EMIT_PP_TXCBLEND_3:
	case R200_EMIT_PP_TXCBLEND_4:
	case R200_EMIT_PP_TXCBLEND_5:
	case R200_EMIT_PP_TXCBLEND_6:
	case R200_EMIT_PP_TXCBLEND_7:
	case R200_EMIT_TCL_LIGHT_MODEL_CTL_0:
	case R200_EMIT_TFACTOR_0:
	case R200_EMIT_VTX_FMT_0:
	case R200_EMIT_VAP_CTL:
	case R200_EMIT_MATRIX_SELECT_0:
	case R200_EMIT_TEX_PROC_CTL_2:
	case R200_EMIT_TCL_UCP_VERT_BLEND_CTL:
	case R200_EMIT_PP_TXFILTER_0:
	case R200_EMIT_PP_TXFILTER_1:
	case R200_EMIT_PP_TXFILTER_2:
	case R200_EMIT_PP_TXFILTER_3:
	case R200_EMIT_PP_TXFILTER_4:
	case R200_EMIT_PP_TXFILTER_5:
	case R200_EMIT_VTE_CNTL:
	case R200_EMIT_OUTPUT_VTX_COMP_SEL:
	case R200_EMIT_PP_TAM_DEBUG3:
	case R200_EMIT_PP_CNTL_X:
	case R200_EMIT_RB3D_DEPTHXY_OFFSET:
	case R200_EMIT_RE_AUX_SCISSOR_CNTL:
	case R200_EMIT_RE_SCISSOR_TL_0:
	case R200_EMIT_RE_SCISSOR_TL_1:
	case R200_EMIT_RE_SCISSOR_TL_2:
	case R200_EMIT_SE_VAP_CNTL_STATUS:
	case R200_EMIT_SE_VTX_STATE_CNTL:
	case R200_EMIT_RE_POINTSIZE:
	case R200_EMIT_TCL_INPUT_VTX_VECTOR_ADDR_0:
	case R200_EMIT_PP_CUBIC_FACES_0:
	case R200_EMIT_PP_CUBIC_FACES_1:
	case R200_EMIT_PP_CUBIC_FACES_2:
	case R200_EMIT_PP_CUBIC_FACES_3:
	case R200_EMIT_PP_CUBIC_FACES_4:
	case R200_EMIT_PP_CUBIC_FACES_5:
	case RADEON_EMIT_PP_TEX_SIZE_0:
	case RADEON_EMIT_PP_TEX_SIZE_1:
	case RADEON_EMIT_PP_TEX_SIZE_2:
	case R200_EMIT_RB3D_BLENDCOLOR:
	case R200_EMIT_TCL_POINT_SPRITE_CNTL:
	case RADEON_EMIT_PP_CUBIC_FACES_0:
	case RADEON_EMIT_PP_CUBIC_FACES_1:
	case RADEON_EMIT_PP_CUBIC_FACES_2:
	case R200_EMIT_PP_TRI_PERF_CNTL:
D
Dave Airlie 已提交
243 244 245 246 247 248 249 250 251
	case R200_EMIT_PP_AFS_0:
	case R200_EMIT_PP_AFS_1:
	case R200_EMIT_ATF_TFACTOR:
	case R200_EMIT_PP_TXCTLALL_0:
	case R200_EMIT_PP_TXCTLALL_1:
	case R200_EMIT_PP_TXCTLALL_2:
	case R200_EMIT_PP_TXCTLALL_3:
	case R200_EMIT_PP_TXCTLALL_4:
	case R200_EMIT_PP_TXCTLALL_5:
L
Linus Torvalds 已提交
252 253 254 255
		/* These packets don't contain memory offsets */
		break;

	default:
D
Dave Airlie 已提交
256 257
		DRM_ERROR("Unknown state packet ID %d\n", id);
		return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
258 259 260 261 262
	}

	return 0;
}

D
Dave Airlie 已提交
263 264
static __inline__ int radeon_check_and_fixup_packet3(drm_radeon_private_t *
						     dev_priv,
265 266 267
						     drm_file_t *filp_priv,
						     drm_radeon_kcmd_buffer_t *
						     cmdbuf,
D
Dave Airlie 已提交
268 269
						     unsigned int *cmdsz)
{
L
Linus Torvalds 已提交
270 271
	u32 *cmd = (u32 *) cmdbuf->buf;

D
Dave Airlie 已提交
272
	*cmdsz = 2 + ((cmd[0] & RADEON_CP_PACKET_COUNT_MASK) >> 16);
L
Linus Torvalds 已提交
273

D
Dave Airlie 已提交
274 275 276
	if ((cmd[0] & 0xc0000000) != RADEON_CP_PACKET3) {
		DRM_ERROR("Not a type 3 packet\n");
		return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
277 278
	}

D
Dave Airlie 已提交
279 280 281
	if (4 * *cmdsz > cmdbuf->bufsz) {
		DRM_ERROR("Packet size larger than size of data provided\n");
		return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
282 283 284
	}

	/* Check client state and fix it up if necessary */
D
Dave Airlie 已提交
285
	if (cmd[0] & 0x8000) {	/* MSB of opcode: next DWORD GUI_CNTL */
L
Linus Torvalds 已提交
286 287
		u32 offset;

D
Dave Airlie 已提交
288 289
		if (cmd[1] & (RADEON_GMC_SRC_PITCH_OFFSET_CNTL
			      | RADEON_GMC_DST_PITCH_OFFSET_CNTL)) {
L
Linus Torvalds 已提交
290
			offset = cmd[2] << 10;
D
Dave Airlie 已提交
291 292 293 294
			if (radeon_check_and_fixup_offset
			    (dev_priv, filp_priv, &offset)) {
				DRM_ERROR("Invalid first packet offset\n");
				return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
295
			}
D
Dave Airlie 已提交
296
			cmd[2] = (cmd[2] & 0xffc00000) | offset >> 10;
L
Linus Torvalds 已提交
297 298
		}

D
Dave Airlie 已提交
299 300
		if ((cmd[1] & RADEON_GMC_SRC_PITCH_OFFSET_CNTL) &&
		    (cmd[1] & RADEON_GMC_DST_PITCH_OFFSET_CNTL)) {
L
Linus Torvalds 已提交
301
			offset = cmd[3] << 10;
D
Dave Airlie 已提交
302 303 304 305
			if (radeon_check_and_fixup_offset
			    (dev_priv, filp_priv, &offset)) {
				DRM_ERROR("Invalid second packet offset\n");
				return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
306
			}
D
Dave Airlie 已提交
307
			cmd[3] = (cmd[3] & 0xffc00000) | offset >> 10;
L
Linus Torvalds 已提交
308 309 310 311 312 313 314 315 316 317
		}
	}

	return 0;
}

/* ================================================================
 * CP hardware state programming functions
 */

D
Dave Airlie 已提交
318 319
static __inline__ void radeon_emit_clip_rect(drm_radeon_private_t * dev_priv,
					     drm_clip_rect_t * box)
L
Linus Torvalds 已提交
320 321 322
{
	RING_LOCALS;

D
Dave Airlie 已提交
323 324
	DRM_DEBUG("   box:  x1=%d y1=%d  x2=%d y2=%d\n",
		  box->x1, box->y1, box->x2, box->y2);
L
Linus Torvalds 已提交
325

D
Dave Airlie 已提交
326 327 328 329 330
	BEGIN_RING(4);
	OUT_RING(CP_PACKET0(RADEON_RE_TOP_LEFT, 0));
	OUT_RING((box->y1 << 16) | box->x1);
	OUT_RING(CP_PACKET0(RADEON_RE_WIDTH_HEIGHT, 0));
	OUT_RING(((box->y2 - 1) << 16) | (box->x2 - 1));
L
Linus Torvalds 已提交
331 332 333 334 335
	ADVANCE_RING();
}

/* Emit 1.1 state
 */
D
Dave Airlie 已提交
336 337 338 339 340
static int radeon_emit_state(drm_radeon_private_t * dev_priv,
			     drm_file_t * filp_priv,
			     drm_radeon_context_regs_t * ctx,
			     drm_radeon_texture_regs_t * tex,
			     unsigned int dirty)
L
Linus Torvalds 已提交
341 342
{
	RING_LOCALS;
D
Dave Airlie 已提交
343
	DRM_DEBUG("dirty=0x%08x\n", dirty);
L
Linus Torvalds 已提交
344

D
Dave Airlie 已提交
345 346 347 348 349
	if (dirty & RADEON_UPLOAD_CONTEXT) {
		if (radeon_check_and_fixup_offset(dev_priv, filp_priv,
						  &ctx->rb3d_depthoffset)) {
			DRM_ERROR("Invalid depth buffer offset\n");
			return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
350 351
		}

D
Dave Airlie 已提交
352 353 354 355
		if (radeon_check_and_fixup_offset(dev_priv, filp_priv,
						  &ctx->rb3d_coloroffset)) {
			DRM_ERROR("Invalid depth buffer offset\n");
			return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
356 357
		}

D
Dave Airlie 已提交
358 359 360 361 362 363 364 365 366 367 368 369 370 371 372
		BEGIN_RING(14);
		OUT_RING(CP_PACKET0(RADEON_PP_MISC, 6));
		OUT_RING(ctx->pp_misc);
		OUT_RING(ctx->pp_fog_color);
		OUT_RING(ctx->re_solid_color);
		OUT_RING(ctx->rb3d_blendcntl);
		OUT_RING(ctx->rb3d_depthoffset);
		OUT_RING(ctx->rb3d_depthpitch);
		OUT_RING(ctx->rb3d_zstencilcntl);
		OUT_RING(CP_PACKET0(RADEON_PP_CNTL, 2));
		OUT_RING(ctx->pp_cntl);
		OUT_RING(ctx->rb3d_cntl);
		OUT_RING(ctx->rb3d_coloroffset);
		OUT_RING(CP_PACKET0(RADEON_RB3D_COLORPITCH, 0));
		OUT_RING(ctx->rb3d_colorpitch);
L
Linus Torvalds 已提交
373 374 375
		ADVANCE_RING();
	}

D
Dave Airlie 已提交
376 377 378 379
	if (dirty & RADEON_UPLOAD_VERTFMT) {
		BEGIN_RING(2);
		OUT_RING(CP_PACKET0(RADEON_SE_COORD_FMT, 0));
		OUT_RING(ctx->se_coord_fmt);
L
Linus Torvalds 已提交
380 381 382
		ADVANCE_RING();
	}

D
Dave Airlie 已提交
383 384 385 386 387 388 389
	if (dirty & RADEON_UPLOAD_LINE) {
		BEGIN_RING(5);
		OUT_RING(CP_PACKET0(RADEON_RE_LINE_PATTERN, 1));
		OUT_RING(ctx->re_line_pattern);
		OUT_RING(ctx->re_line_state);
		OUT_RING(CP_PACKET0(RADEON_SE_LINE_WIDTH, 0));
		OUT_RING(ctx->se_line_width);
L
Linus Torvalds 已提交
390 391 392
		ADVANCE_RING();
	}

D
Dave Airlie 已提交
393 394 395 396 397 398 399
	if (dirty & RADEON_UPLOAD_BUMPMAP) {
		BEGIN_RING(5);
		OUT_RING(CP_PACKET0(RADEON_PP_LUM_MATRIX, 0));
		OUT_RING(ctx->pp_lum_matrix);
		OUT_RING(CP_PACKET0(RADEON_PP_ROT_MATRIX_0, 1));
		OUT_RING(ctx->pp_rot_matrix_0);
		OUT_RING(ctx->pp_rot_matrix_1);
L
Linus Torvalds 已提交
400 401 402
		ADVANCE_RING();
	}

D
Dave Airlie 已提交
403 404 405 406 407 408
	if (dirty & RADEON_UPLOAD_MASKS) {
		BEGIN_RING(4);
		OUT_RING(CP_PACKET0(RADEON_RB3D_STENCILREFMASK, 2));
		OUT_RING(ctx->rb3d_stencilrefmask);
		OUT_RING(ctx->rb3d_ropcntl);
		OUT_RING(ctx->rb3d_planemask);
L
Linus Torvalds 已提交
409 410 411
		ADVANCE_RING();
	}

D
Dave Airlie 已提交
412 413 414 415 416 417 418 419 420
	if (dirty & RADEON_UPLOAD_VIEWPORT) {
		BEGIN_RING(7);
		OUT_RING(CP_PACKET0(RADEON_SE_VPORT_XSCALE, 5));
		OUT_RING(ctx->se_vport_xscale);
		OUT_RING(ctx->se_vport_xoffset);
		OUT_RING(ctx->se_vport_yscale);
		OUT_RING(ctx->se_vport_yoffset);
		OUT_RING(ctx->se_vport_zscale);
		OUT_RING(ctx->se_vport_zoffset);
L
Linus Torvalds 已提交
421 422 423
		ADVANCE_RING();
	}

D
Dave Airlie 已提交
424 425 426 427 428 429
	if (dirty & RADEON_UPLOAD_SETUP) {
		BEGIN_RING(4);
		OUT_RING(CP_PACKET0(RADEON_SE_CNTL, 0));
		OUT_RING(ctx->se_cntl);
		OUT_RING(CP_PACKET0(RADEON_SE_CNTL_STATUS, 0));
		OUT_RING(ctx->se_cntl_status);
L
Linus Torvalds 已提交
430 431 432
		ADVANCE_RING();
	}

D
Dave Airlie 已提交
433 434 435 436
	if (dirty & RADEON_UPLOAD_MISC) {
		BEGIN_RING(2);
		OUT_RING(CP_PACKET0(RADEON_RE_MISC, 0));
		OUT_RING(ctx->re_misc);
L
Linus Torvalds 已提交
437 438 439
		ADVANCE_RING();
	}

D
Dave Airlie 已提交
440 441 442 443 444
	if (dirty & RADEON_UPLOAD_TEX0) {
		if (radeon_check_and_fixup_offset(dev_priv, filp_priv,
						  &tex[0].pp_txoffset)) {
			DRM_ERROR("Invalid texture offset for unit 0\n");
			return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
445 446
		}

D
Dave Airlie 已提交
447 448 449 450 451 452 453 454 455 456
		BEGIN_RING(9);
		OUT_RING(CP_PACKET0(RADEON_PP_TXFILTER_0, 5));
		OUT_RING(tex[0].pp_txfilter);
		OUT_RING(tex[0].pp_txformat);
		OUT_RING(tex[0].pp_txoffset);
		OUT_RING(tex[0].pp_txcblend);
		OUT_RING(tex[0].pp_txablend);
		OUT_RING(tex[0].pp_tfactor);
		OUT_RING(CP_PACKET0(RADEON_PP_BORDER_COLOR_0, 0));
		OUT_RING(tex[0].pp_border_color);
L
Linus Torvalds 已提交
457 458 459
		ADVANCE_RING();
	}

D
Dave Airlie 已提交
460 461 462 463 464
	if (dirty & RADEON_UPLOAD_TEX1) {
		if (radeon_check_and_fixup_offset(dev_priv, filp_priv,
						  &tex[1].pp_txoffset)) {
			DRM_ERROR("Invalid texture offset for unit 1\n");
			return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
465 466
		}

D
Dave Airlie 已提交
467 468 469 470 471 472 473 474 475 476
		BEGIN_RING(9);
		OUT_RING(CP_PACKET0(RADEON_PP_TXFILTER_1, 5));
		OUT_RING(tex[1].pp_txfilter);
		OUT_RING(tex[1].pp_txformat);
		OUT_RING(tex[1].pp_txoffset);
		OUT_RING(tex[1].pp_txcblend);
		OUT_RING(tex[1].pp_txablend);
		OUT_RING(tex[1].pp_tfactor);
		OUT_RING(CP_PACKET0(RADEON_PP_BORDER_COLOR_1, 0));
		OUT_RING(tex[1].pp_border_color);
L
Linus Torvalds 已提交
477 478 479
		ADVANCE_RING();
	}

D
Dave Airlie 已提交
480 481 482 483 484
	if (dirty & RADEON_UPLOAD_TEX2) {
		if (radeon_check_and_fixup_offset(dev_priv, filp_priv,
						  &tex[2].pp_txoffset)) {
			DRM_ERROR("Invalid texture offset for unit 2\n");
			return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
485 486
		}

D
Dave Airlie 已提交
487 488 489 490 491 492 493 494 495 496
		BEGIN_RING(9);
		OUT_RING(CP_PACKET0(RADEON_PP_TXFILTER_2, 5));
		OUT_RING(tex[2].pp_txfilter);
		OUT_RING(tex[2].pp_txformat);
		OUT_RING(tex[2].pp_txoffset);
		OUT_RING(tex[2].pp_txcblend);
		OUT_RING(tex[2].pp_txablend);
		OUT_RING(tex[2].pp_tfactor);
		OUT_RING(CP_PACKET0(RADEON_PP_BORDER_COLOR_2, 0));
		OUT_RING(tex[2].pp_border_color);
L
Linus Torvalds 已提交
497 498 499 500 501 502 503 504
		ADVANCE_RING();
	}

	return 0;
}

/* Emit 1.2 state
 */
D
Dave Airlie 已提交
505 506 507
static int radeon_emit_state2(drm_radeon_private_t * dev_priv,
			      drm_file_t * filp_priv,
			      drm_radeon_state_t * state)
L
Linus Torvalds 已提交
508 509 510 511
{
	RING_LOCALS;

	if (state->dirty & RADEON_UPLOAD_ZBIAS) {
D
Dave Airlie 已提交
512 513 514 515
		BEGIN_RING(3);
		OUT_RING(CP_PACKET0(RADEON_SE_ZBIAS_FACTOR, 1));
		OUT_RING(state->context2.se_zbias_factor);
		OUT_RING(state->context2.se_zbias_constant);
L
Linus Torvalds 已提交
516 517 518
		ADVANCE_RING();
	}

D
Dave Airlie 已提交
519 520
	return radeon_emit_state(dev_priv, filp_priv, &state->context,
				 state->tex, state->dirty);
L
Linus Torvalds 已提交
521 522 523 524
}

/* New (1.3) state mechanism.  3 commands (packet, scalar, vector) in
 * 1.3 cmdbuffers allow all previous state to be updated as well as
D
Dave Airlie 已提交
525
 * the tcl scalar and vector areas.
L
Linus Torvalds 已提交
526
 */
D
Dave Airlie 已提交
527 528 529
static struct {
	int start;
	int len;
L
Linus Torvalds 已提交
530 531
	const char *name;
} packet[RADEON_MAX_STATE_PACKETS] = {
D
Dave Airlie 已提交
532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581
	{RADEON_PP_MISC, 7, "RADEON_PP_MISC"},
	{RADEON_PP_CNTL, 3, "RADEON_PP_CNTL"},
	{RADEON_RB3D_COLORPITCH, 1, "RADEON_RB3D_COLORPITCH"},
	{RADEON_RE_LINE_PATTERN, 2, "RADEON_RE_LINE_PATTERN"},
	{RADEON_SE_LINE_WIDTH, 1, "RADEON_SE_LINE_WIDTH"},
	{RADEON_PP_LUM_MATRIX, 1, "RADEON_PP_LUM_MATRIX"},
	{RADEON_PP_ROT_MATRIX_0, 2, "RADEON_PP_ROT_MATRIX_0"},
	{RADEON_RB3D_STENCILREFMASK, 3, "RADEON_RB3D_STENCILREFMASK"},
	{RADEON_SE_VPORT_XSCALE, 6, "RADEON_SE_VPORT_XSCALE"},
	{RADEON_SE_CNTL, 2, "RADEON_SE_CNTL"},
	{RADEON_SE_CNTL_STATUS, 1, "RADEON_SE_CNTL_STATUS"},
	{RADEON_RE_MISC, 1, "RADEON_RE_MISC"},
	{RADEON_PP_TXFILTER_0, 6, "RADEON_PP_TXFILTER_0"},
	{RADEON_PP_BORDER_COLOR_0, 1, "RADEON_PP_BORDER_COLOR_0"},
	{RADEON_PP_TXFILTER_1, 6, "RADEON_PP_TXFILTER_1"},
	{RADEON_PP_BORDER_COLOR_1, 1, "RADEON_PP_BORDER_COLOR_1"},
	{RADEON_PP_TXFILTER_2, 6, "RADEON_PP_TXFILTER_2"},
	{RADEON_PP_BORDER_COLOR_2, 1, "RADEON_PP_BORDER_COLOR_2"},
	{RADEON_SE_ZBIAS_FACTOR, 2, "RADEON_SE_ZBIAS_FACTOR"},
	{RADEON_SE_TCL_OUTPUT_VTX_FMT, 11, "RADEON_SE_TCL_OUTPUT_VTX_FMT"},
	{RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED, 17,
		    "RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED"},
	{R200_PP_TXCBLEND_0, 4, "R200_PP_TXCBLEND_0"},
	{R200_PP_TXCBLEND_1, 4, "R200_PP_TXCBLEND_1"},
	{R200_PP_TXCBLEND_2, 4, "R200_PP_TXCBLEND_2"},
	{R200_PP_TXCBLEND_3, 4, "R200_PP_TXCBLEND_3"},
	{R200_PP_TXCBLEND_4, 4, "R200_PP_TXCBLEND_4"},
	{R200_PP_TXCBLEND_5, 4, "R200_PP_TXCBLEND_5"},
	{R200_PP_TXCBLEND_6, 4, "R200_PP_TXCBLEND_6"},
	{R200_PP_TXCBLEND_7, 4, "R200_PP_TXCBLEND_7"},
	{R200_SE_TCL_LIGHT_MODEL_CTL_0, 6, "R200_SE_TCL_LIGHT_MODEL_CTL_0"},
	{R200_PP_TFACTOR_0, 6, "R200_PP_TFACTOR_0"},
	{R200_SE_VTX_FMT_0, 4, "R200_SE_VTX_FMT_0"},
	{R200_SE_VAP_CNTL, 1, "R200_SE_VAP_CNTL"},
	{R200_SE_TCL_MATRIX_SEL_0, 5, "R200_SE_TCL_MATRIX_SEL_0"},
	{R200_SE_TCL_TEX_PROC_CTL_2, 5, "R200_SE_TCL_TEX_PROC_CTL_2"},
	{R200_SE_TCL_UCP_VERT_BLEND_CTL, 1, "R200_SE_TCL_UCP_VERT_BLEND_CTL"},
	{R200_PP_TXFILTER_0, 6, "R200_PP_TXFILTER_0"},
	{R200_PP_TXFILTER_1, 6, "R200_PP_TXFILTER_1"},
	{R200_PP_TXFILTER_2, 6, "R200_PP_TXFILTER_2"},
	{R200_PP_TXFILTER_3, 6, "R200_PP_TXFILTER_3"},
	{R200_PP_TXFILTER_4, 6, "R200_PP_TXFILTER_4"},
	{R200_PP_TXFILTER_5, 6, "R200_PP_TXFILTER_5"},
	{R200_PP_TXOFFSET_0, 1, "R200_PP_TXOFFSET_0"},
	{R200_PP_TXOFFSET_1, 1, "R200_PP_TXOFFSET_1"},
	{R200_PP_TXOFFSET_2, 1, "R200_PP_TXOFFSET_2"},
	{R200_PP_TXOFFSET_3, 1, "R200_PP_TXOFFSET_3"},
	{R200_PP_TXOFFSET_4, 1, "R200_PP_TXOFFSET_4"},
	{R200_PP_TXOFFSET_5, 1, "R200_PP_TXOFFSET_5"},
	{R200_SE_VTE_CNTL, 1, "R200_SE_VTE_CNTL"},
582 583
	{R200_SE_TCL_OUTPUT_VTX_COMP_SEL, 1,
	 "R200_SE_TCL_OUTPUT_VTX_COMP_SEL"},
D
Dave Airlie 已提交
584 585 586 587 588 589 590 591 592 593 594 595 596
	{R200_PP_TAM_DEBUG3, 1, "R200_PP_TAM_DEBUG3"},
	{R200_PP_CNTL_X, 1, "R200_PP_CNTL_X"},
	{R200_RB3D_DEPTHXY_OFFSET, 1, "R200_RB3D_DEPTHXY_OFFSET"},
	{R200_RE_AUX_SCISSOR_CNTL, 1, "R200_RE_AUX_SCISSOR_CNTL"},
	{R200_RE_SCISSOR_TL_0, 2, "R200_RE_SCISSOR_TL_0"},
	{R200_RE_SCISSOR_TL_1, 2, "R200_RE_SCISSOR_TL_1"},
	{R200_RE_SCISSOR_TL_2, 2, "R200_RE_SCISSOR_TL_2"},
	{R200_SE_VAP_CNTL_STATUS, 1, "R200_SE_VAP_CNTL_STATUS"},
	{R200_SE_VTX_STATE_CNTL, 1, "R200_SE_VTX_STATE_CNTL"},
	{R200_RE_POINTSIZE, 1, "R200_RE_POINTSIZE"},
	{R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0, 4,
		    "R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0"},
	{R200_PP_CUBIC_FACES_0, 1, "R200_PP_CUBIC_FACES_0"},	/* 61 */
597
	{R200_PP_CUBIC_OFFSET_F1_0, 5, "R200_PP_CUBIC_OFFSET_F1_0"}, /* 62 */
D
Dave Airlie 已提交
598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
	{R200_PP_CUBIC_FACES_1, 1, "R200_PP_CUBIC_FACES_1"},
	{R200_PP_CUBIC_OFFSET_F1_1, 5, "R200_PP_CUBIC_OFFSET_F1_1"},
	{R200_PP_CUBIC_FACES_2, 1, "R200_PP_CUBIC_FACES_2"},
	{R200_PP_CUBIC_OFFSET_F1_2, 5, "R200_PP_CUBIC_OFFSET_F1_2"},
	{R200_PP_CUBIC_FACES_3, 1, "R200_PP_CUBIC_FACES_3"},
	{R200_PP_CUBIC_OFFSET_F1_3, 5, "R200_PP_CUBIC_OFFSET_F1_3"},
	{R200_PP_CUBIC_FACES_4, 1, "R200_PP_CUBIC_FACES_4"},
	{R200_PP_CUBIC_OFFSET_F1_4, 5, "R200_PP_CUBIC_OFFSET_F1_4"},
	{R200_PP_CUBIC_FACES_5, 1, "R200_PP_CUBIC_FACES_5"},
	{R200_PP_CUBIC_OFFSET_F1_5, 5, "R200_PP_CUBIC_OFFSET_F1_5"},
	{RADEON_PP_TEX_SIZE_0, 2, "RADEON_PP_TEX_SIZE_0"},
	{RADEON_PP_TEX_SIZE_1, 2, "RADEON_PP_TEX_SIZE_1"},
	{RADEON_PP_TEX_SIZE_2, 2, "RADEON_PP_TEX_SIZE_2"},
	{R200_RB3D_BLENDCOLOR, 3, "R200_RB3D_BLENDCOLOR"},
	{R200_SE_TCL_POINT_SPRITE_CNTL, 1, "R200_SE_TCL_POINT_SPRITE_CNTL"},
	{RADEON_PP_CUBIC_FACES_0, 1, "RADEON_PP_CUBIC_FACES_0"},
	{RADEON_PP_CUBIC_OFFSET_T0_0, 5, "RADEON_PP_CUBIC_OFFSET_T0_0"},
	{RADEON_PP_CUBIC_FACES_1, 1, "RADEON_PP_CUBIC_FACES_1"},
	{RADEON_PP_CUBIC_OFFSET_T1_0, 5, "RADEON_PP_CUBIC_OFFSET_T1_0"},
	{RADEON_PP_CUBIC_FACES_2, 1, "RADEON_PP_CUBIC_FACES_2"},
	{RADEON_PP_CUBIC_OFFSET_T2_0, 5, "RADEON_PP_CUBIC_OFFSET_T2_0"},
	{R200_PP_TRI_PERF, 2, "R200_PP_TRI_PERF"},
620
	{R200_PP_AFS_0, 32, "R200_PP_AFS_0"},     /* 85 */
D
Dave Airlie 已提交
621 622 623 624 625 626 627 628
	{R200_PP_AFS_1, 32, "R200_PP_AFS_1"},
	{R200_PP_TFACTOR_0, 8, "R200_ATF_TFACTOR"},
	{R200_PP_TXFILTER_0, 8, "R200_PP_TXCTLALL_0"},
	{R200_PP_TXFILTER_1, 8, "R200_PP_TXCTLALL_1"},
	{R200_PP_TXFILTER_2, 8, "R200_PP_TXCTLALL_2"},
	{R200_PP_TXFILTER_3, 8, "R200_PP_TXCTLALL_3"},
	{R200_PP_TXFILTER_4, 8, "R200_PP_TXCTLALL_4"},
	{R200_PP_TXFILTER_5, 8, "R200_PP_TXCTLALL_5"},
L
Linus Torvalds 已提交
629 630 631 632 633 634
};

/* ================================================================
 * Performance monitoring functions
 */

D
Dave Airlie 已提交
635 636
static void radeon_clear_box(drm_radeon_private_t * dev_priv,
			     int x, int y, int w, int h, int r, int g, int b)
L
Linus Torvalds 已提交
637 638 639 640 641 642 643
{
	u32 color;
	RING_LOCALS;

	x += dev_priv->sarea_priv->boxes[0].x1;
	y += dev_priv->sarea_priv->boxes[0].y1;

D
Dave Airlie 已提交
644
	switch (dev_priv->color_fmt) {
L
Linus Torvalds 已提交
645 646
	case RADEON_COLOR_FORMAT_RGB565:
		color = (((r & 0xf8) << 8) |
D
Dave Airlie 已提交
647
			 ((g & 0xfc) << 3) | ((b & 0xf8) >> 3));
L
Linus Torvalds 已提交
648 649 650
		break;
	case RADEON_COLOR_FORMAT_ARGB8888:
	default:
D
Dave Airlie 已提交
651
		color = (((0xff) << 24) | (r << 16) | (g << 8) | b);
L
Linus Torvalds 已提交
652 653 654
		break;
	}

D
Dave Airlie 已提交
655 656 657 658
	BEGIN_RING(4);
	RADEON_WAIT_UNTIL_3D_IDLE();
	OUT_RING(CP_PACKET0(RADEON_DP_WRITE_MASK, 0));
	OUT_RING(0xffffffff);
L
Linus Torvalds 已提交
659 660
	ADVANCE_RING();

D
Dave Airlie 已提交
661
	BEGIN_RING(6);
L
Linus Torvalds 已提交
662

D
Dave Airlie 已提交
663 664 665 666 667 668
	OUT_RING(CP_PACKET3(RADEON_CNTL_PAINT_MULTI, 4));
	OUT_RING(RADEON_GMC_DST_PITCH_OFFSET_CNTL |
		 RADEON_GMC_BRUSH_SOLID_COLOR |
		 (dev_priv->color_fmt << 8) |
		 RADEON_GMC_SRC_DATATYPE_COLOR |
		 RADEON_ROP3_P | RADEON_GMC_CLR_CMP_CNTL_DIS);
L
Linus Torvalds 已提交
669

D
Dave Airlie 已提交
670 671 672 673 674
	if (dev_priv->page_flipping && dev_priv->current_page == 1) {
		OUT_RING(dev_priv->front_pitch_offset);
	} else {
		OUT_RING(dev_priv->back_pitch_offset);
	}
L
Linus Torvalds 已提交
675

D
Dave Airlie 已提交
676
	OUT_RING(color);
L
Linus Torvalds 已提交
677

D
Dave Airlie 已提交
678 679
	OUT_RING((x << 16) | y);
	OUT_RING((w << 16) | h);
L
Linus Torvalds 已提交
680 681 682 683

	ADVANCE_RING();
}

D
Dave Airlie 已提交
684
static void radeon_cp_performance_boxes(drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
{
	/* Collapse various things into a wait flag -- trying to
	 * guess if userspase slept -- better just to have them tell us.
	 */
	if (dev_priv->stats.last_frame_reads > 1 ||
	    dev_priv->stats.last_clear_reads > dev_priv->stats.clears) {
		dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
	}

	if (dev_priv->stats.freelist_loops) {
		dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
	}

	/* Purple box for page flipping
	 */
D
Dave Airlie 已提交
700 701
	if (dev_priv->stats.boxes & RADEON_BOX_FLIP)
		radeon_clear_box(dev_priv, 4, 4, 8, 8, 255, 0, 255);
L
Linus Torvalds 已提交
702 703 704

	/* Red box if we have to wait for idle at any point
	 */
D
Dave Airlie 已提交
705 706
	if (dev_priv->stats.boxes & RADEON_BOX_WAIT_IDLE)
		radeon_clear_box(dev_priv, 16, 4, 8, 8, 255, 0, 0);
L
Linus Torvalds 已提交
707 708 709 710 711 712

	/* Blue box: lost context?
	 */

	/* Yellow box for texture swaps
	 */
D
Dave Airlie 已提交
713 714
	if (dev_priv->stats.boxes & RADEON_BOX_TEXTURE_LOAD)
		radeon_clear_box(dev_priv, 40, 4, 8, 8, 255, 255, 0);
L
Linus Torvalds 已提交
715 716 717

	/* Green box if hardware never idles (as far as we can tell)
	 */
D
Dave Airlie 已提交
718 719
	if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE))
		radeon_clear_box(dev_priv, 64, 4, 8, 8, 0, 255, 0);
L
Linus Torvalds 已提交
720

D
Dave Airlie 已提交
721
	/* Draw bars indicating number of buffers allocated
L
Linus Torvalds 已提交
722 723 724 725 726 727
	 * (not a great measure, easily confused)
	 */
	if (dev_priv->stats.requested_bufs) {
		if (dev_priv->stats.requested_bufs > 100)
			dev_priv->stats.requested_bufs = 100;

D
Dave Airlie 已提交
728 729 730
		radeon_clear_box(dev_priv, 4, 16,
				 dev_priv->stats.requested_bufs, 4,
				 196, 128, 128);
L
Linus Torvalds 已提交
731 732
	}

D
Dave Airlie 已提交
733
	memset(&dev_priv->stats, 0, sizeof(dev_priv->stats));
L
Linus Torvalds 已提交
734 735

}
D
Dave Airlie 已提交
736

L
Linus Torvalds 已提交
737 738 739 740
/* ================================================================
 * CP command dispatch functions
 */

D
Dave Airlie 已提交
741 742 743
static void radeon_cp_dispatch_clear(drm_device_t * dev,
				     drm_radeon_clear_t * clear,
				     drm_radeon_clear_rect_t * depth_boxes)
L
Linus Torvalds 已提交
744 745 746 747 748 749 750
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
	drm_radeon_depth_clear_t *depth_clear = &dev_priv->depth_clear;
	int nbox = sarea_priv->nbox;
	drm_clip_rect_t *pbox = sarea_priv->boxes;
	unsigned int flags = clear->flags;
D
Dave Airlie 已提交
751
	u32 rb3d_cntl = 0, rb3d_stencilrefmask = 0;
L
Linus Torvalds 已提交
752 753
	int i;
	RING_LOCALS;
D
Dave Airlie 已提交
754
	DRM_DEBUG("flags = 0x%x\n", flags);
L
Linus Torvalds 已提交
755 756 757

	dev_priv->stats.clears++;

D
Dave Airlie 已提交
758
	if (dev_priv->page_flipping && dev_priv->current_page == 1) {
L
Linus Torvalds 已提交
759 760 761
		unsigned int tmp = flags;

		flags &= ~(RADEON_FRONT | RADEON_BACK);
D
Dave Airlie 已提交
762 763 764 765
		if (tmp & RADEON_FRONT)
			flags |= RADEON_BACK;
		if (tmp & RADEON_BACK)
			flags |= RADEON_FRONT;
L
Linus Torvalds 已提交
766 767
	}

D
Dave Airlie 已提交
768
	if (flags & (RADEON_FRONT | RADEON_BACK)) {
L
Linus Torvalds 已提交
769

D
Dave Airlie 已提交
770
		BEGIN_RING(4);
L
Linus Torvalds 已提交
771 772 773 774 775

		/* Ensure the 3D stream is idle before doing a
		 * 2D fill to clear the front or back buffer.
		 */
		RADEON_WAIT_UNTIL_3D_IDLE();
D
Dave Airlie 已提交
776 777 778

		OUT_RING(CP_PACKET0(RADEON_DP_WRITE_MASK, 0));
		OUT_RING(clear->color_mask);
L
Linus Torvalds 已提交
779 780 781 782 783 784 785

		ADVANCE_RING();

		/* Make sure we restore the 3D state next time.
		 */
		dev_priv->sarea_priv->ctx_owner = 0;

D
Dave Airlie 已提交
786
		for (i = 0; i < nbox; i++) {
L
Linus Torvalds 已提交
787 788 789 790 791
			int x = pbox[i].x1;
			int y = pbox[i].y1;
			int w = pbox[i].x2 - x;
			int h = pbox[i].y2 - y;

D
Dave Airlie 已提交
792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813
			DRM_DEBUG("dispatch clear %d,%d-%d,%d flags 0x%x\n",
				  x, y, w, h, flags);

			if (flags & RADEON_FRONT) {
				BEGIN_RING(6);

				OUT_RING(CP_PACKET3
					 (RADEON_CNTL_PAINT_MULTI, 4));
				OUT_RING(RADEON_GMC_DST_PITCH_OFFSET_CNTL |
					 RADEON_GMC_BRUSH_SOLID_COLOR |
					 (dev_priv->
					  color_fmt << 8) |
					 RADEON_GMC_SRC_DATATYPE_COLOR |
					 RADEON_ROP3_P |
					 RADEON_GMC_CLR_CMP_CNTL_DIS);

				OUT_RING(dev_priv->front_pitch_offset);
				OUT_RING(clear->clear_color);

				OUT_RING((x << 16) | y);
				OUT_RING((w << 16) | h);

L
Linus Torvalds 已提交
814 815
				ADVANCE_RING();
			}
D
Dave Airlie 已提交
816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834

			if (flags & RADEON_BACK) {
				BEGIN_RING(6);

				OUT_RING(CP_PACKET3
					 (RADEON_CNTL_PAINT_MULTI, 4));
				OUT_RING(RADEON_GMC_DST_PITCH_OFFSET_CNTL |
					 RADEON_GMC_BRUSH_SOLID_COLOR |
					 (dev_priv->
					  color_fmt << 8) |
					 RADEON_GMC_SRC_DATATYPE_COLOR |
					 RADEON_ROP3_P |
					 RADEON_GMC_CLR_CMP_CNTL_DIS);

				OUT_RING(dev_priv->back_pitch_offset);
				OUT_RING(clear->clear_color);

				OUT_RING((x << 16) | y);
				OUT_RING((w << 16) | h);
L
Linus Torvalds 已提交
835 836 837 838 839

				ADVANCE_RING();
			}
		}
	}
D
Dave Airlie 已提交
840

L
Linus Torvalds 已提交
841 842
	/* hyper z clear */
	/* no docs available, based on reverse engeneering by Stephane Marchesin */
D
Dave Airlie 已提交
843 844
	if ((flags & (RADEON_DEPTH | RADEON_STENCIL))
	    && (flags & RADEON_CLEAR_FASTZ)) {
L
Linus Torvalds 已提交
845 846

		int i;
D
Dave Airlie 已提交
847 848 849 850 851 852
		int depthpixperline =
		    dev_priv->depth_fmt ==
		    RADEON_DEPTH_FORMAT_16BIT_INT_Z ? (dev_priv->depth_pitch /
						       2) : (dev_priv->
							     depth_pitch / 4);

L
Linus Torvalds 已提交
853 854 855
		u32 clearmask;

		u32 tempRB3D_DEPTHCLEARVALUE = clear->clear_depth |
D
Dave Airlie 已提交
856 857
		    ((clear->depth_mask & 0xff) << 24);

L
Linus Torvalds 已提交
858 859 860 861 862
		/* Make sure we restore the 3D state next time.
		 * we haven't touched any "normal" state - still need this?
		 */
		dev_priv->sarea_priv->ctx_owner = 0;

D
Dave Airlie 已提交
863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890
		if ((dev_priv->flags & CHIP_HAS_HIERZ)
		    && (flags & RADEON_USE_HIERZ)) {
			/* FIXME : reverse engineer that for Rx00 cards */
			/* FIXME : the mask supposedly contains low-res z values. So can't set
			   just to the max (0xff? or actually 0x3fff?), need to take z clear
			   value into account? */
			/* pattern seems to work for r100, though get slight
			   rendering errors with glxgears. If hierz is not enabled for r100,
			   only 4 bits which indicate clear (15,16,31,32, all zero) matter, the
			   other ones are ignored, and the same clear mask can be used. That's
			   very different behaviour than R200 which needs different clear mask
			   and different number of tiles to clear if hierz is enabled or not !?!
			 */
			clearmask = (0xff << 22) | (0xff << 6) | 0x003f003f;
		} else {
			/* clear mask : chooses the clearing pattern.
			   rv250: could be used to clear only parts of macrotiles
			   (but that would get really complicated...)?
			   bit 0 and 1 (either or both of them ?!?!) are used to
			   not clear tile (or maybe one of the bits indicates if the tile is
			   compressed or not), bit 2 and 3 to not clear tile 1,...,.
			   Pattern is as follows:
			   | 0,1 | 4,5 | 8,9 |12,13|16,17|20,21|24,25|28,29|
			   bits -------------------------------------------------
			   | 2,3 | 6,7 |10,11|14,15|18,19|22,23|26,27|30,31|
			   rv100: clearmask covers 2x8 4x1 tiles, but one clear still
			   covers 256 pixels ?!?
			 */
L
Linus Torvalds 已提交
891 892 893
			clearmask = 0x0;
		}

D
Dave Airlie 已提交
894
		BEGIN_RING(8);
L
Linus Torvalds 已提交
895
		RADEON_WAIT_UNTIL_2D_IDLE();
D
Dave Airlie 已提交
896 897
		OUT_RING_REG(RADEON_RB3D_DEPTHCLEARVALUE,
			     tempRB3D_DEPTHCLEARVALUE);
L
Linus Torvalds 已提交
898
		/* what offset is this exactly ? */
D
Dave Airlie 已提交
899
		OUT_RING_REG(RADEON_RB3D_ZMASKOFFSET, 0);
L
Linus Torvalds 已提交
900
		/* need ctlstat, otherwise get some strange black flickering */
D
Dave Airlie 已提交
901 902
		OUT_RING_REG(RADEON_RB3D_ZCACHE_CTLSTAT,
			     RADEON_RB3D_ZC_FLUSH_ALL);
L
Linus Torvalds 已提交
903 904 905 906 907
		ADVANCE_RING();

		for (i = 0; i < nbox; i++) {
			int tileoffset, nrtilesx, nrtilesy, j;
			/* it looks like r200 needs rv-style clears, at least if hierz is not enabled? */
D
Dave Airlie 已提交
908 909
			if ((dev_priv->flags & CHIP_HAS_HIERZ)
			    && !(dev_priv->microcode_version == UCODE_R200)) {
L
Linus Torvalds 已提交
910 911 912 913 914 915 916
				/* FIXME : figure this out for r200 (when hierz is enabled). Or
				   maybe r200 actually doesn't need to put the low-res z value into
				   the tile cache like r100, but just needs to clear the hi-level z-buffer?
				   Works for R100, both with hierz and without.
				   R100 seems to operate on 2x1 8x8 tiles, but...
				   odd: offset/nrtiles need to be 64 pix (4 block) aligned? Potentially
				   problematic with resolutions which are not 64 pix aligned? */
D
Dave Airlie 已提交
917 918 919 920 921 922 923 924
				tileoffset =
				    ((pbox[i].y1 >> 3) * depthpixperline +
				     pbox[i].x1) >> 6;
				nrtilesx =
				    ((pbox[i].x2 & ~63) -
				     (pbox[i].x1 & ~63)) >> 4;
				nrtilesy =
				    (pbox[i].y2 >> 3) - (pbox[i].y1 >> 3);
L
Linus Torvalds 已提交
925
				for (j = 0; j <= nrtilesy; j++) {
D
Dave Airlie 已提交
926 927 928
					BEGIN_RING(4);
					OUT_RING(CP_PACKET3
						 (RADEON_3D_CLEAR_ZMASK, 2));
L
Linus Torvalds 已提交
929
					/* first tile */
D
Dave Airlie 已提交
930
					OUT_RING(tileoffset * 8);
L
Linus Torvalds 已提交
931
					/* the number of tiles to clear */
D
Dave Airlie 已提交
932
					OUT_RING(nrtilesx + 4);
L
Linus Torvalds 已提交
933
					/* clear mask : chooses the clearing pattern. */
D
Dave Airlie 已提交
934
					OUT_RING(clearmask);
L
Linus Torvalds 已提交
935 936 937
					ADVANCE_RING();
					tileoffset += depthpixperline >> 6;
				}
D
Dave Airlie 已提交
938
			} else if (dev_priv->microcode_version == UCODE_R200) {
L
Linus Torvalds 已提交
939 940
				/* works for rv250. */
				/* find first macro tile (8x2 4x4 z-pixels on rv250) */
D
Dave Airlie 已提交
941 942 943 944 945 946 947
				tileoffset =
				    ((pbox[i].y1 >> 3) * depthpixperline +
				     pbox[i].x1) >> 5;
				nrtilesx =
				    (pbox[i].x2 >> 5) - (pbox[i].x1 >> 5);
				nrtilesy =
				    (pbox[i].y2 >> 3) - (pbox[i].y1 >> 3);
L
Linus Torvalds 已提交
948
				for (j = 0; j <= nrtilesy; j++) {
D
Dave Airlie 已提交
949 950 951
					BEGIN_RING(4);
					OUT_RING(CP_PACKET3
						 (RADEON_3D_CLEAR_ZMASK, 2));
L
Linus Torvalds 已提交
952 953 954 955 956
					/* first tile */
					/* judging by the first tile offset needed, could possibly
					   directly address/clear 4x4 tiles instead of 8x2 * 4x4
					   macro tiles, though would still need clear mask for
					   right/bottom if truely 4x4 granularity is desired ? */
D
Dave Airlie 已提交
957
					OUT_RING(tileoffset * 16);
L
Linus Torvalds 已提交
958
					/* the number of tiles to clear */
D
Dave Airlie 已提交
959
					OUT_RING(nrtilesx + 1);
L
Linus Torvalds 已提交
960
					/* clear mask : chooses the clearing pattern. */
D
Dave Airlie 已提交
961
					OUT_RING(clearmask);
L
Linus Torvalds 已提交
962 963 964
					ADVANCE_RING();
					tileoffset += depthpixperline >> 5;
				}
D
Dave Airlie 已提交
965
			} else {	/* rv 100 */
L
Linus Torvalds 已提交
966 967
				/* rv100 might not need 64 pix alignment, who knows */
				/* offsets are, hmm, weird */
D
Dave Airlie 已提交
968 969 970 971 972 973 974 975
				tileoffset =
				    ((pbox[i].y1 >> 4) * depthpixperline +
				     pbox[i].x1) >> 6;
				nrtilesx =
				    ((pbox[i].x2 & ~63) -
				     (pbox[i].x1 & ~63)) >> 4;
				nrtilesy =
				    (pbox[i].y2 >> 4) - (pbox[i].y1 >> 4);
L
Linus Torvalds 已提交
976
				for (j = 0; j <= nrtilesy; j++) {
D
Dave Airlie 已提交
977 978 979 980
					BEGIN_RING(4);
					OUT_RING(CP_PACKET3
						 (RADEON_3D_CLEAR_ZMASK, 2));
					OUT_RING(tileoffset * 128);
L
Linus Torvalds 已提交
981
					/* the number of tiles to clear */
D
Dave Airlie 已提交
982
					OUT_RING(nrtilesx + 4);
L
Linus Torvalds 已提交
983
					/* clear mask : chooses the clearing pattern. */
D
Dave Airlie 已提交
984
					OUT_RING(clearmask);
L
Linus Torvalds 已提交
985 986 987 988 989 990 991
					ADVANCE_RING();
					tileoffset += depthpixperline >> 6;
				}
			}
		}

		/* TODO don't always clear all hi-level z tiles */
D
Dave Airlie 已提交
992 993 994 995 996 997 998
		if ((dev_priv->flags & CHIP_HAS_HIERZ)
		    && (dev_priv->microcode_version == UCODE_R200)
		    && (flags & RADEON_USE_HIERZ))
			/* r100 and cards without hierarchical z-buffer have no high-level z-buffer */
			/* FIXME : the mask supposedly contains low-res z values. So can't set
			   just to the max (0xff? or actually 0x3fff?), need to take z clear
			   value into account? */
L
Linus Torvalds 已提交
999
		{
D
Dave Airlie 已提交
1000 1001 1002 1003 1004
			BEGIN_RING(4);
			OUT_RING(CP_PACKET3(RADEON_3D_CLEAR_HIZ, 2));
			OUT_RING(0x0);	/* First tile */
			OUT_RING(0x3cc0);
			OUT_RING((0xff << 22) | (0xff << 6) | 0x003f003f);
L
Linus Torvalds 已提交
1005 1006 1007 1008 1009 1010 1011 1012
			ADVANCE_RING();
		}
	}

	/* We have to clear the depth and/or stencil buffers by
	 * rendering a quad into just those buffers.  Thus, we have to
	 * make sure the 3D engine is configured correctly.
	 */
1013 1014
	else if ((dev_priv->microcode_version == UCODE_R200) &&
		(flags & (RADEON_DEPTH | RADEON_STENCIL))) {
L
Linus Torvalds 已提交
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040

		int tempPP_CNTL;
		int tempRE_CNTL;
		int tempRB3D_CNTL;
		int tempRB3D_ZSTENCILCNTL;
		int tempRB3D_STENCILREFMASK;
		int tempRB3D_PLANEMASK;
		int tempSE_CNTL;
		int tempSE_VTE_CNTL;
		int tempSE_VTX_FMT_0;
		int tempSE_VTX_FMT_1;
		int tempSE_VAP_CNTL;
		int tempRE_AUX_SCISSOR_CNTL;

		tempPP_CNTL = 0;
		tempRE_CNTL = 0;

		tempRB3D_CNTL = depth_clear->rb3d_cntl;

		tempRB3D_ZSTENCILCNTL = depth_clear->rb3d_zstencilcntl;
		tempRB3D_STENCILREFMASK = 0x0;

		tempSE_CNTL = depth_clear->se_cntl;

		/* Disable TCL */

D
Dave Airlie 已提交
1041 1042 1043
		tempSE_VAP_CNTL = (	/* SE_VAP_CNTL__FORCE_W_TO_ONE_MASK |  */
					  (0x9 <<
					   SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT));
L
Linus Torvalds 已提交
1044 1045 1046 1047 1048 1049

		tempRB3D_PLANEMASK = 0x0;

		tempRE_AUX_SCISSOR_CNTL = 0x0;

		tempSE_VTE_CNTL =
D
Dave Airlie 已提交
1050
		    SE_VTE_CNTL__VTX_XY_FMT_MASK | SE_VTE_CNTL__VTX_Z_FMT_MASK;
L
Linus Torvalds 已提交
1051

D
Dave Airlie 已提交
1052
		/* Vertex format (X, Y, Z, W) */
L
Linus Torvalds 已提交
1053
		tempSE_VTX_FMT_0 =
D
Dave Airlie 已提交
1054 1055
		    SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK |
		    SE_VTX_FMT_0__VTX_W0_PRESENT_MASK;
L
Linus Torvalds 已提交
1056 1057
		tempSE_VTX_FMT_1 = 0x0;

D
Dave Airlie 已提交
1058 1059
		/*
		 * Depth buffer specific enables
L
Linus Torvalds 已提交
1060 1061 1062 1063 1064 1065 1066 1067 1068
		 */
		if (flags & RADEON_DEPTH) {
			/* Enable depth buffer */
			tempRB3D_CNTL |= RADEON_Z_ENABLE;
		} else {
			/* Disable depth buffer */
			tempRB3D_CNTL &= ~RADEON_Z_ENABLE;
		}

D
Dave Airlie 已提交
1069
		/*
L
Linus Torvalds 已提交
1070 1071
		 * Stencil buffer specific enables
		 */
D
Dave Airlie 已提交
1072 1073 1074
		if (flags & RADEON_STENCIL) {
			tempRB3D_CNTL |= RADEON_STENCIL_ENABLE;
			tempRB3D_STENCILREFMASK = clear->depth_mask;
L
Linus Torvalds 已提交
1075 1076 1077 1078 1079 1080 1081
		} else {
			tempRB3D_CNTL &= ~RADEON_STENCIL_ENABLE;
			tempRB3D_STENCILREFMASK = 0x00000000;
		}

		if (flags & RADEON_USE_COMP_ZBUF) {
			tempRB3D_ZSTENCILCNTL |= RADEON_Z_COMPRESSION_ENABLE |
D
Dave Airlie 已提交
1082
			    RADEON_Z_DECOMPRESSION_ENABLE;
L
Linus Torvalds 已提交
1083 1084 1085 1086 1087
		}
		if (flags & RADEON_USE_HIERZ) {
			tempRB3D_ZSTENCILCNTL |= RADEON_Z_HIERARCHY_ENABLE;
		}

D
Dave Airlie 已提交
1088
		BEGIN_RING(26);
L
Linus Torvalds 已提交
1089 1090
		RADEON_WAIT_UNTIL_2D_IDLE();

D
Dave Airlie 已提交
1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
		OUT_RING_REG(RADEON_PP_CNTL, tempPP_CNTL);
		OUT_RING_REG(R200_RE_CNTL, tempRE_CNTL);
		OUT_RING_REG(RADEON_RB3D_CNTL, tempRB3D_CNTL);
		OUT_RING_REG(RADEON_RB3D_ZSTENCILCNTL, tempRB3D_ZSTENCILCNTL);
		OUT_RING_REG(RADEON_RB3D_STENCILREFMASK,
			     tempRB3D_STENCILREFMASK);
		OUT_RING_REG(RADEON_RB3D_PLANEMASK, tempRB3D_PLANEMASK);
		OUT_RING_REG(RADEON_SE_CNTL, tempSE_CNTL);
		OUT_RING_REG(R200_SE_VTE_CNTL, tempSE_VTE_CNTL);
		OUT_RING_REG(R200_SE_VTX_FMT_0, tempSE_VTX_FMT_0);
		OUT_RING_REG(R200_SE_VTX_FMT_1, tempSE_VTX_FMT_1);
		OUT_RING_REG(R200_SE_VAP_CNTL, tempSE_VAP_CNTL);
		OUT_RING_REG(R200_RE_AUX_SCISSOR_CNTL, tempRE_AUX_SCISSOR_CNTL);
L
Linus Torvalds 已提交
1104 1105 1106 1107 1108 1109
		ADVANCE_RING();

		/* Make sure we restore the 3D state next time.
		 */
		dev_priv->sarea_priv->ctx_owner = 0;

D
Dave Airlie 已提交
1110 1111 1112
		for (i = 0; i < nbox; i++) {

			/* Funny that this should be required --
L
Linus Torvalds 已提交
1113 1114
			 *  sets top-left?
			 */
D
Dave Airlie 已提交
1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
			radeon_emit_clip_rect(dev_priv, &sarea_priv->boxes[i]);

			BEGIN_RING(14);
			OUT_RING(CP_PACKET3(R200_3D_DRAW_IMMD_2, 12));
			OUT_RING((RADEON_PRIM_TYPE_RECT_LIST |
				  RADEON_PRIM_WALK_RING |
				  (3 << RADEON_NUM_VERTICES_SHIFT)));
			OUT_RING(depth_boxes[i].ui[CLEAR_X1]);
			OUT_RING(depth_boxes[i].ui[CLEAR_Y1]);
			OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
			OUT_RING(0x3f800000);
			OUT_RING(depth_boxes[i].ui[CLEAR_X1]);
			OUT_RING(depth_boxes[i].ui[CLEAR_Y2]);
			OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
			OUT_RING(0x3f800000);
			OUT_RING(depth_boxes[i].ui[CLEAR_X2]);
			OUT_RING(depth_boxes[i].ui[CLEAR_Y2]);
			OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
			OUT_RING(0x3f800000);
L
Linus Torvalds 已提交
1134 1135
			ADVANCE_RING();
		}
D
Dave Airlie 已提交
1136
	} else if ((flags & (RADEON_DEPTH | RADEON_STENCIL))) {
L
Linus Torvalds 已提交
1137 1138 1139 1140 1141

		int tempRB3D_ZSTENCILCNTL = depth_clear->rb3d_zstencilcntl;

		rb3d_cntl = depth_clear->rb3d_cntl;

D
Dave Airlie 已提交
1142 1143
		if (flags & RADEON_DEPTH) {
			rb3d_cntl |= RADEON_Z_ENABLE;
L
Linus Torvalds 已提交
1144 1145 1146 1147
		} else {
			rb3d_cntl &= ~RADEON_Z_ENABLE;
		}

D
Dave Airlie 已提交
1148 1149 1150
		if (flags & RADEON_STENCIL) {
			rb3d_cntl |= RADEON_STENCIL_ENABLE;
			rb3d_stencilrefmask = clear->depth_mask;	/* misnamed field */
L
Linus Torvalds 已提交
1151 1152 1153 1154 1155 1156 1157
		} else {
			rb3d_cntl &= ~RADEON_STENCIL_ENABLE;
			rb3d_stencilrefmask = 0x00000000;
		}

		if (flags & RADEON_USE_COMP_ZBUF) {
			tempRB3D_ZSTENCILCNTL |= RADEON_Z_COMPRESSION_ENABLE |
D
Dave Airlie 已提交
1158
			    RADEON_Z_DECOMPRESSION_ENABLE;
L
Linus Torvalds 已提交
1159 1160 1161 1162 1163
		}
		if (flags & RADEON_USE_HIERZ) {
			tempRB3D_ZSTENCILCNTL |= RADEON_Z_HIERARCHY_ENABLE;
		}

D
Dave Airlie 已提交
1164
		BEGIN_RING(13);
L
Linus Torvalds 已提交
1165 1166
		RADEON_WAIT_UNTIL_2D_IDLE();

D
Dave Airlie 已提交
1167 1168 1169 1170 1171 1172 1173 1174
		OUT_RING(CP_PACKET0(RADEON_PP_CNTL, 1));
		OUT_RING(0x00000000);
		OUT_RING(rb3d_cntl);

		OUT_RING_REG(RADEON_RB3D_ZSTENCILCNTL, tempRB3D_ZSTENCILCNTL);
		OUT_RING_REG(RADEON_RB3D_STENCILREFMASK, rb3d_stencilrefmask);
		OUT_RING_REG(RADEON_RB3D_PLANEMASK, 0x00000000);
		OUT_RING_REG(RADEON_SE_CNTL, depth_clear->se_cntl);
L
Linus Torvalds 已提交
1175 1176 1177 1178 1179 1180
		ADVANCE_RING();

		/* Make sure we restore the 3D state next time.
		 */
		dev_priv->sarea_priv->ctx_owner = 0;

D
Dave Airlie 已提交
1181 1182 1183
		for (i = 0; i < nbox; i++) {

			/* Funny that this should be required --
L
Linus Torvalds 已提交
1184 1185
			 *  sets top-left?
			 */
D
Dave Airlie 已提交
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
			radeon_emit_clip_rect(dev_priv, &sarea_priv->boxes[i]);

			BEGIN_RING(15);

			OUT_RING(CP_PACKET3(RADEON_3D_DRAW_IMMD, 13));
			OUT_RING(RADEON_VTX_Z_PRESENT |
				 RADEON_VTX_PKCOLOR_PRESENT);
			OUT_RING((RADEON_PRIM_TYPE_RECT_LIST |
				  RADEON_PRIM_WALK_RING |
				  RADEON_MAOS_ENABLE |
				  RADEON_VTX_FMT_RADEON_MODE |
				  (3 << RADEON_NUM_VERTICES_SHIFT)));

			OUT_RING(depth_boxes[i].ui[CLEAR_X1]);
			OUT_RING(depth_boxes[i].ui[CLEAR_Y1]);
			OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
			OUT_RING(0x0);

			OUT_RING(depth_boxes[i].ui[CLEAR_X1]);
			OUT_RING(depth_boxes[i].ui[CLEAR_Y2]);
			OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
			OUT_RING(0x0);

			OUT_RING(depth_boxes[i].ui[CLEAR_X2]);
			OUT_RING(depth_boxes[i].ui[CLEAR_Y2]);
			OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
			OUT_RING(0x0);
L
Linus Torvalds 已提交
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223

			ADVANCE_RING();
		}
	}

	/* Increment the clear counter.  The client-side 3D driver must
	 * wait on this value before performing the clear ioctl.  We
	 * need this because the card's so damned fast...
	 */
	dev_priv->sarea_priv->last_clear++;

D
Dave Airlie 已提交
1224
	BEGIN_RING(4);
L
Linus Torvalds 已提交
1225

D
Dave Airlie 已提交
1226
	RADEON_CLEAR_AGE(dev_priv->sarea_priv->last_clear);
L
Linus Torvalds 已提交
1227 1228 1229 1230 1231
	RADEON_WAIT_UNTIL_IDLE();

	ADVANCE_RING();
}

D
Dave Airlie 已提交
1232
static void radeon_cp_dispatch_swap(drm_device_t * dev)
L
Linus Torvalds 已提交
1233 1234 1235 1236 1237 1238 1239
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
	int nbox = sarea_priv->nbox;
	drm_clip_rect_t *pbox = sarea_priv->boxes;
	int i;
	RING_LOCALS;
D
Dave Airlie 已提交
1240
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1241 1242 1243 1244

	/* Do some trivial performance monitoring...
	 */
	if (dev_priv->do_boxes)
D
Dave Airlie 已提交
1245
		radeon_cp_performance_boxes(dev_priv);
L
Linus Torvalds 已提交
1246 1247 1248 1249

	/* Wait for the 3D stream to idle before dispatching the bitblt.
	 * This will prevent data corruption between the two streams.
	 */
D
Dave Airlie 已提交
1250
	BEGIN_RING(2);
L
Linus Torvalds 已提交
1251 1252 1253 1254 1255

	RADEON_WAIT_UNTIL_3D_IDLE();

	ADVANCE_RING();

D
Dave Airlie 已提交
1256
	for (i = 0; i < nbox; i++) {
L
Linus Torvalds 已提交
1257 1258 1259 1260 1261
		int x = pbox[i].x1;
		int y = pbox[i].y1;
		int w = pbox[i].x2 - x;
		int h = pbox[i].y2 - y;

D
Dave Airlie 已提交
1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
		DRM_DEBUG("dispatch swap %d,%d-%d,%d\n", x, y, w, h);

		BEGIN_RING(7);

		OUT_RING(CP_PACKET3(RADEON_CNTL_BITBLT_MULTI, 5));
		OUT_RING(RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
			 RADEON_GMC_DST_PITCH_OFFSET_CNTL |
			 RADEON_GMC_BRUSH_NONE |
			 (dev_priv->color_fmt << 8) |
			 RADEON_GMC_SRC_DATATYPE_COLOR |
			 RADEON_ROP3_S |
			 RADEON_DP_SRC_SOURCE_MEMORY |
			 RADEON_GMC_CLR_CMP_CNTL_DIS | RADEON_GMC_WR_MSK_DIS);

L
Linus Torvalds 已提交
1276 1277 1278
		/* Make this work even if front & back are flipped:
		 */
		if (dev_priv->current_page == 0) {
D
Dave Airlie 已提交
1279 1280 1281 1282 1283
			OUT_RING(dev_priv->back_pitch_offset);
			OUT_RING(dev_priv->front_pitch_offset);
		} else {
			OUT_RING(dev_priv->front_pitch_offset);
			OUT_RING(dev_priv->back_pitch_offset);
L
Linus Torvalds 已提交
1284 1285
		}

D
Dave Airlie 已提交
1286 1287 1288
		OUT_RING((x << 16) | y);
		OUT_RING((x << 16) | y);
		OUT_RING((w << 16) | h);
L
Linus Torvalds 已提交
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298

		ADVANCE_RING();
	}

	/* Increment the frame counter.  The client-side 3D driver must
	 * throttle the framerate by waiting for this value before
	 * performing the swapbuffer ioctl.
	 */
	dev_priv->sarea_priv->last_frame++;

D
Dave Airlie 已提交
1299
	BEGIN_RING(4);
L
Linus Torvalds 已提交
1300

D
Dave Airlie 已提交
1301
	RADEON_FRAME_AGE(dev_priv->sarea_priv->last_frame);
L
Linus Torvalds 已提交
1302 1303 1304 1305 1306
	RADEON_WAIT_UNTIL_2D_IDLE();

	ADVANCE_RING();
}

D
Dave Airlie 已提交
1307
static void radeon_cp_dispatch_flip(drm_device_t * dev)
L
Linus Torvalds 已提交
1308 1309
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
1310
	drm_sarea_t *sarea = (drm_sarea_t *) dev_priv->sarea->handle;
L
Linus Torvalds 已提交
1311
	int offset = (dev_priv->current_page == 1)
D
Dave Airlie 已提交
1312
	    ? dev_priv->front_offset : dev_priv->back_offset;
L
Linus Torvalds 已提交
1313
	RING_LOCALS;
D
Dave Airlie 已提交
1314 1315 1316
	DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
		  __FUNCTION__,
		  dev_priv->current_page, dev_priv->sarea_priv->pfCurrentPage);
L
Linus Torvalds 已提交
1317 1318 1319 1320 1321

	/* Do some trivial performance monitoring...
	 */
	if (dev_priv->do_boxes) {
		dev_priv->stats.boxes |= RADEON_BOX_FLIP;
D
Dave Airlie 已提交
1322
		radeon_cp_performance_boxes(dev_priv);
L
Linus Torvalds 已提交
1323 1324 1325 1326
	}

	/* Update the frame offsets for both CRTCs
	 */
D
Dave Airlie 已提交
1327
	BEGIN_RING(6);
L
Linus Torvalds 已提交
1328 1329

	RADEON_WAIT_UNTIL_3D_IDLE();
D
Dave Airlie 已提交
1330 1331 1332 1333 1334 1335
	OUT_RING_REG(RADEON_CRTC_OFFSET,
		     ((sarea->frame.y * dev_priv->front_pitch +
		       sarea->frame.x * (dev_priv->color_fmt - 2)) & ~7)
		     + offset);
	OUT_RING_REG(RADEON_CRTC2_OFFSET, dev_priv->sarea_priv->crtc2_base
		     + offset);
L
Linus Torvalds 已提交
1336 1337 1338 1339 1340 1341 1342 1343 1344

	ADVANCE_RING();

	/* Increment the frame counter.  The client-side 3D driver must
	 * throttle the framerate by waiting for this value before
	 * performing the swapbuffer ioctl.
	 */
	dev_priv->sarea_priv->last_frame++;
	dev_priv->sarea_priv->pfCurrentPage = dev_priv->current_page =
D
Dave Airlie 已提交
1345
	    1 - dev_priv->current_page;
L
Linus Torvalds 已提交
1346

D
Dave Airlie 已提交
1347
	BEGIN_RING(2);
L
Linus Torvalds 已提交
1348

D
Dave Airlie 已提交
1349
	RADEON_FRAME_AGE(dev_priv->sarea_priv->last_frame);
L
Linus Torvalds 已提交
1350 1351 1352 1353

	ADVANCE_RING();
}

D
Dave Airlie 已提交
1354
static int bad_prim_vertex_nr(int primitive, int nr)
L
Linus Torvalds 已提交
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
{
	switch (primitive & RADEON_PRIM_TYPE_MASK) {
	case RADEON_PRIM_TYPE_NONE:
	case RADEON_PRIM_TYPE_POINT:
		return nr < 1;
	case RADEON_PRIM_TYPE_LINE:
		return (nr & 1) || nr == 0;
	case RADEON_PRIM_TYPE_LINE_STRIP:
		return nr < 2;
	case RADEON_PRIM_TYPE_TRI_LIST:
	case RADEON_PRIM_TYPE_3VRT_POINT_LIST:
	case RADEON_PRIM_TYPE_3VRT_LINE_LIST:
	case RADEON_PRIM_TYPE_RECT_LIST:
		return nr % 3 || nr == 0;
	case RADEON_PRIM_TYPE_TRI_FAN:
	case RADEON_PRIM_TYPE_TRI_STRIP:
		return nr < 3;
	default:
		return 1;
D
Dave Airlie 已提交
1374
	}
L
Linus Torvalds 已提交
1375 1376 1377 1378 1379 1380 1381
}

typedef struct {
	unsigned int start;
	unsigned int finish;
	unsigned int prim;
	unsigned int numverts;
D
Dave Airlie 已提交
1382 1383
	unsigned int offset;
	unsigned int vc_format;
L
Linus Torvalds 已提交
1384 1385
} drm_radeon_tcl_prim_t;

D
Dave Airlie 已提交
1386 1387 1388
static void radeon_cp_dispatch_vertex(drm_device_t * dev,
				      drm_buf_t * buf,
				      drm_radeon_tcl_prim_t * prim)
L
Linus Torvalds 已提交
1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
	int offset = dev_priv->gart_buffers_offset + buf->offset + prim->start;
	int numverts = (int)prim->numverts;
	int nbox = sarea_priv->nbox;
	int i = 0;
	RING_LOCALS;

	DRM_DEBUG("hwprim 0x%x vfmt 0x%x %d..%d %d verts\n",
		  prim->prim,
D
Dave Airlie 已提交
1400
		  prim->vc_format, prim->start, prim->finish, prim->numverts);
L
Linus Torvalds 已提交
1401

D
Dave Airlie 已提交
1402 1403 1404
	if (bad_prim_vertex_nr(prim->prim, prim->numverts)) {
		DRM_ERROR("bad prim %x numverts %d\n",
			  prim->prim, prim->numverts);
L
Linus Torvalds 已提交
1405 1406 1407 1408 1409
		return;
	}

	do {
		/* Emit the next cliprect */
D
Dave Airlie 已提交
1410 1411
		if (i < nbox) {
			radeon_emit_clip_rect(dev_priv, &sarea_priv->boxes[i]);
L
Linus Torvalds 已提交
1412 1413 1414
		}

		/* Emit the vertex buffer rendering commands */
D
Dave Airlie 已提交
1415
		BEGIN_RING(5);
L
Linus Torvalds 已提交
1416

D
Dave Airlie 已提交
1417 1418 1419 1420 1421 1422 1423 1424
		OUT_RING(CP_PACKET3(RADEON_3D_RNDR_GEN_INDX_PRIM, 3));
		OUT_RING(offset);
		OUT_RING(numverts);
		OUT_RING(prim->vc_format);
		OUT_RING(prim->prim | RADEON_PRIM_WALK_LIST |
			 RADEON_COLOR_ORDER_RGBA |
			 RADEON_VTX_FMT_RADEON_MODE |
			 (numverts << RADEON_NUM_VERTICES_SHIFT));
L
Linus Torvalds 已提交
1425 1426 1427 1428

		ADVANCE_RING();

		i++;
D
Dave Airlie 已提交
1429
	} while (i < nbox);
L
Linus Torvalds 已提交
1430 1431
}

D
Dave Airlie 已提交
1432
static void radeon_cp_discard_buffer(drm_device_t * dev, drm_buf_t * buf)
L
Linus Torvalds 已提交
1433 1434 1435 1436 1437 1438 1439 1440
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
	RING_LOCALS;

	buf_priv->age = ++dev_priv->sarea_priv->last_dispatch;

	/* Emit the vertex buffer age */
D
Dave Airlie 已提交
1441 1442
	BEGIN_RING(2);
	RADEON_DISPATCH_AGE(buf_priv->age);
L
Linus Torvalds 已提交
1443 1444 1445 1446 1447 1448
	ADVANCE_RING();

	buf->pending = 1;
	buf->used = 0;
}

D
Dave Airlie 已提交
1449 1450
static void radeon_cp_dispatch_indirect(drm_device_t * dev,
					drm_buf_t * buf, int start, int end)
L
Linus Torvalds 已提交
1451 1452 1453
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	RING_LOCALS;
D
Dave Airlie 已提交
1454
	DRM_DEBUG("indirect: buf=%d s=0x%x e=0x%x\n", buf->idx, start, end);
L
Linus Torvalds 已提交
1455

D
Dave Airlie 已提交
1456
	if (start != end) {
L
Linus Torvalds 已提交
1457 1458 1459 1460 1461 1462 1463 1464
		int offset = (dev_priv->gart_buffers_offset
			      + buf->offset + start);
		int dwords = (end - start + 3) / sizeof(u32);

		/* Indirect buffer data must be an even number of
		 * dwords, so if we've been given an odd number we must
		 * pad the data with a Type-2 CP packet.
		 */
D
Dave Airlie 已提交
1465
		if (dwords & 1) {
L
Linus Torvalds 已提交
1466
			u32 *data = (u32 *)
D
Dave Airlie 已提交
1467 1468
			    ((char *)dev->agp_buffer_map->handle
			     + buf->offset + start);
L
Linus Torvalds 已提交
1469 1470 1471 1472
			data[dwords++] = RADEON_CP_PACKET2;
		}

		/* Fire off the indirect buffer */
D
Dave Airlie 已提交
1473
		BEGIN_RING(3);
L
Linus Torvalds 已提交
1474

D
Dave Airlie 已提交
1475 1476 1477
		OUT_RING(CP_PACKET0(RADEON_CP_IB_BASE, 1));
		OUT_RING(offset);
		OUT_RING(dwords);
L
Linus Torvalds 已提交
1478 1479 1480 1481 1482

		ADVANCE_RING();
	}
}

D
Dave Airlie 已提交
1483 1484 1485
static void radeon_cp_dispatch_indices(drm_device_t * dev,
				       drm_buf_t * elt_buf,
				       drm_radeon_tcl_prim_t * prim)
L
Linus Torvalds 已提交
1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
	int offset = dev_priv->gart_buffers_offset + prim->offset;
	u32 *data;
	int dwords;
	int i = 0;
	int start = prim->start + RADEON_INDEX_PRIM_OFFSET;
	int count = (prim->finish - start) / sizeof(u16);
	int nbox = sarea_priv->nbox;

	DRM_DEBUG("hwprim 0x%x vfmt 0x%x %d..%d offset: %x nr %d\n",
		  prim->prim,
		  prim->vc_format,
D
Dave Airlie 已提交
1500 1501 1502 1503
		  prim->start, prim->finish, prim->offset, prim->numverts);

	if (bad_prim_vertex_nr(prim->prim, count)) {
		DRM_ERROR("bad prim %x count %d\n", prim->prim, count);
L
Linus Torvalds 已提交
1504 1505 1506
		return;
	}

D
Dave Airlie 已提交
1507 1508
	if (start >= prim->finish || (prim->start & 0x7)) {
		DRM_ERROR("buffer prim %d\n", prim->prim);
L
Linus Torvalds 已提交
1509 1510 1511 1512 1513
		return;
	}

	dwords = (prim->finish - prim->start + 3) / sizeof(u32);

D
Dave Airlie 已提交
1514 1515
	data = (u32 *) ((char *)dev->agp_buffer_map->handle +
			elt_buf->offset + prim->start);
L
Linus Torvalds 已提交
1516

D
Dave Airlie 已提交
1517
	data[0] = CP_PACKET3(RADEON_3D_RNDR_GEN_INDX_PRIM, dwords - 2);
L
Linus Torvalds 已提交
1518 1519 1520 1521 1522 1523 1524
	data[1] = offset;
	data[2] = prim->numverts;
	data[3] = prim->vc_format;
	data[4] = (prim->prim |
		   RADEON_PRIM_WALK_IND |
		   RADEON_COLOR_ORDER_RGBA |
		   RADEON_VTX_FMT_RADEON_MODE |
D
Dave Airlie 已提交
1525
		   (count << RADEON_NUM_VERTICES_SHIFT));
L
Linus Torvalds 已提交
1526 1527

	do {
D
Dave Airlie 已提交
1528 1529
		if (i < nbox)
			radeon_emit_clip_rect(dev_priv, &sarea_priv->boxes[i]);
L
Linus Torvalds 已提交
1530

D
Dave Airlie 已提交
1531 1532
		radeon_cp_dispatch_indirect(dev, elt_buf,
					    prim->start, prim->finish);
L
Linus Torvalds 已提交
1533 1534

		i++;
D
Dave Airlie 已提交
1535
	} while (i < nbox);
L
Linus Torvalds 已提交
1536 1537 1538

}

1539
#define RADEON_MAX_TEXTURE_SIZE RADEON_BUFFER_SIZE
L
Linus Torvalds 已提交
1540

D
Dave Airlie 已提交
1541 1542 1543 1544
static int radeon_cp_dispatch_texture(DRMFILE filp,
				      drm_device_t * dev,
				      drm_radeon_texture_t * tex,
				      drm_radeon_tex_image_t * image)
L
Linus Torvalds 已提交
1545 1546 1547 1548 1549 1550 1551
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_file_t *filp_priv;
	drm_buf_t *buf;
	u32 format;
	u32 *buffer;
	const u8 __user *data;
1552
	int size, dwords, tex_width, blit_width, spitch;
L
Linus Torvalds 已提交
1553 1554 1555
	u32 height;
	int i;
	u32 texpitch, microtile;
1556
	u32 offset;
L
Linus Torvalds 已提交
1557 1558
	RING_LOCALS;

D
Dave Airlie 已提交
1559
	DRM_GET_PRIV_WITH_RETURN(filp_priv, filp);
L
Linus Torvalds 已提交
1560

D
Dave Airlie 已提交
1561 1562 1563
	if (radeon_check_and_fixup_offset(dev_priv, filp_priv, &tex->offset)) {
		DRM_ERROR("Invalid destination offset\n");
		return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
1564 1565 1566 1567 1568 1569 1570 1571
	}

	dev_priv->stats.boxes |= RADEON_BOX_TEXTURE_LOAD;

	/* Flush the pixel cache.  This ensures no pixel data gets mixed
	 * up with the texture data from the host data blit, otherwise
	 * part of the texture image may be corrupted.
	 */
D
Dave Airlie 已提交
1572
	BEGIN_RING(4);
L
Linus Torvalds 已提交
1573 1574 1575 1576 1577 1578 1579 1580
	RADEON_FLUSH_CACHE();
	RADEON_WAIT_UNTIL_IDLE();
	ADVANCE_RING();

	/* The compiler won't optimize away a division by a variable,
	 * even if the only legal values are powers of two.  Thus, we'll
	 * use a shift instead.
	 */
D
Dave Airlie 已提交
1581
	switch (tex->format) {
L
Linus Torvalds 已提交
1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604
	case RADEON_TXFORMAT_ARGB8888:
	case RADEON_TXFORMAT_RGBA8888:
		format = RADEON_COLOR_FORMAT_ARGB8888;
		tex_width = tex->width * 4;
		blit_width = image->width * 4;
		break;
	case RADEON_TXFORMAT_AI88:
	case RADEON_TXFORMAT_ARGB1555:
	case RADEON_TXFORMAT_RGB565:
	case RADEON_TXFORMAT_ARGB4444:
	case RADEON_TXFORMAT_VYUY422:
	case RADEON_TXFORMAT_YVYU422:
		format = RADEON_COLOR_FORMAT_RGB565;
		tex_width = tex->width * 2;
		blit_width = image->width * 2;
		break;
	case RADEON_TXFORMAT_I8:
	case RADEON_TXFORMAT_RGB332:
		format = RADEON_COLOR_FORMAT_CI8;
		tex_width = tex->width * 1;
		blit_width = image->width * 1;
		break;
	default:
D
Dave Airlie 已提交
1605
		DRM_ERROR("invalid texture format %d\n", tex->format);
L
Linus Torvalds 已提交
1606 1607
		return DRM_ERR(EINVAL);
	}
1608 1609 1610 1611
	spitch = blit_width >> 6;
	if (spitch == 0 && image->height > 1)
		return DRM_ERR(EINVAL);

L
Linus Torvalds 已提交
1612 1613 1614 1615 1616 1617 1618 1619
	texpitch = tex->pitch;
	if ((texpitch << 22) & RADEON_DST_TILE_MICRO) {
		microtile = 1;
		if (tex_width < 64) {
			texpitch &= ~(RADEON_DST_TILE_MICRO >> 22);
			/* we got tiled coordinates, untile them */
			image->x *= 2;
		}
D
Dave Airlie 已提交
1620 1621
	} else
		microtile = 0;
L
Linus Torvalds 已提交
1622

D
Dave Airlie 已提交
1623
	DRM_DEBUG("tex=%dx%d blit=%d\n", tex_width, tex->height, blit_width);
L
Linus Torvalds 已提交
1624 1625

	do {
D
Dave Airlie 已提交
1626 1627 1628
		DRM_DEBUG("tex: ofs=0x%x p=%d f=%d x=%hd y=%hd w=%hd h=%hd\n",
			  tex->offset >> 10, tex->pitch, tex->format,
			  image->x, image->y, image->width, image->height);
L
Linus Torvalds 已提交
1629 1630 1631 1632 1633 1634

		/* Make a copy of some parameters in case we have to
		 * update them for a multi-pass texture blit.
		 */
		height = image->height;
		data = (const u8 __user *)image->data;
D
Dave Airlie 已提交
1635

L
Linus Torvalds 已提交
1636 1637
		size = height * blit_width;

D
Dave Airlie 已提交
1638
		if (size > RADEON_MAX_TEXTURE_SIZE) {
L
Linus Torvalds 已提交
1639 1640
			height = RADEON_MAX_TEXTURE_SIZE / blit_width;
			size = height * blit_width;
D
Dave Airlie 已提交
1641
		} else if (size < 4 && size > 0) {
L
Linus Torvalds 已提交
1642
			size = 4;
D
Dave Airlie 已提交
1643
		} else if (size == 0) {
L
Linus Torvalds 已提交
1644 1645 1646
			return 0;
		}

D
Dave Airlie 已提交
1647 1648 1649 1650
		buf = radeon_freelist_get(dev);
		if (0 && !buf) {
			radeon_do_cp_idle(dev_priv);
			buf = radeon_freelist_get(dev);
L
Linus Torvalds 已提交
1651
		}
D
Dave Airlie 已提交
1652
		if (!buf) {
L
Linus Torvalds 已提交
1653
			DRM_DEBUG("radeon_cp_dispatch_texture: EAGAIN\n");
D
Dave Airlie 已提交
1654
			if (DRM_COPY_TO_USER(tex->image, image, sizeof(*image)))
L
Linus Torvalds 已提交
1655 1656 1657 1658 1659 1660
				return DRM_ERR(EFAULT);
			return DRM_ERR(EAGAIN);
		}

		/* Dispatch the indirect buffer.
		 */
D
Dave Airlie 已提交
1661 1662
		buffer =
		    (u32 *) ((char *)dev->agp_buffer_map->handle + buf->offset);
L
Linus Torvalds 已提交
1663 1664
		dwords = size / 4;

1665 1666 1667 1668 1669 1670 1671 1672
#define RADEON_COPY_MT(_buf, _data, _width) \
	do { \
		if (DRM_COPY_FROM_USER(_buf, _data, (_width))) {\
			DRM_ERROR("EFAULT on pad, %d bytes\n", (_width)); \
			return DRM_ERR(EFAULT); \
		} \
	} while(0)

L
Linus Torvalds 已提交
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683
		if (microtile) {
			/* texture micro tiling in use, minimum texture width is thus 16 bytes.
			   however, we cannot use blitter directly for texture width < 64 bytes,
			   since minimum tex pitch is 64 bytes and we need this to match
			   the texture width, otherwise the blitter will tile it wrong.
			   Thus, tiling manually in this case. Additionally, need to special
			   case tex height = 1, since our actual image will have height 2
			   and we need to ensure we don't read beyond the texture size
			   from user space. */
			if (tex->height == 1) {
				if (tex_width >= 64 || tex_width <= 16) {
1684
					RADEON_COPY_MT(buffer, data,
D
Dave Airlie 已提交
1685
						(int)(tex_width * sizeof(u32)));
L
Linus Torvalds 已提交
1686
				} else if (tex_width == 32) {
1687 1688 1689
					RADEON_COPY_MT(buffer, data, 16);
					RADEON_COPY_MT(buffer + 8,
						       data + 16, 16);
L
Linus Torvalds 已提交
1690 1691
				}
			} else if (tex_width >= 64 || tex_width == 16) {
1692
				RADEON_COPY_MT(buffer, data,
D
Dave Airlie 已提交
1693
					       (int)(dwords * sizeof(u32)));
L
Linus Torvalds 已提交
1694 1695
			} else if (tex_width < 16) {
				for (i = 0; i < tex->height; i++) {
1696
					RADEON_COPY_MT(buffer, data, tex_width);
L
Linus Torvalds 已提交
1697 1698 1699 1700 1701 1702 1703
					buffer += 4;
					data += tex_width;
				}
			} else if (tex_width == 32) {
				/* TODO: make sure this works when not fitting in one buffer
				   (i.e. 32bytes x 2048...) */
				for (i = 0; i < tex->height; i += 2) {
1704
					RADEON_COPY_MT(buffer, data, 16);
L
Linus Torvalds 已提交
1705
					data += 16;
1706
					RADEON_COPY_MT(buffer + 8, data, 16);
L
Linus Torvalds 已提交
1707
					data += 16;
1708
					RADEON_COPY_MT(buffer + 4, data, 16);
L
Linus Torvalds 已提交
1709
					data += 16;
1710
					RADEON_COPY_MT(buffer + 12, data, 16);
L
Linus Torvalds 已提交
1711 1712 1713 1714
					data += 16;
					buffer += 16;
				}
			}
D
Dave Airlie 已提交
1715
		} else {
L
Linus Torvalds 已提交
1716 1717 1718 1719
			if (tex_width >= 32) {
				/* Texture image width is larger than the minimum, so we
				 * can upload it directly.
				 */
1720
				RADEON_COPY_MT(buffer, data,
D
Dave Airlie 已提交
1721
					       (int)(dwords * sizeof(u32)));
L
Linus Torvalds 已提交
1722 1723 1724 1725 1726
			} else {
				/* Texture image width is less than the minimum, so we
				 * need to pad out each image scanline to the minimum
				 * width.
				 */
D
Dave Airlie 已提交
1727
				for (i = 0; i < tex->height; i++) {
1728
					RADEON_COPY_MT(buffer, data, tex_width);
L
Linus Torvalds 已提交
1729 1730 1731 1732 1733 1734
					buffer += 8;
					data += tex_width;
				}
			}
		}

1735
#undef RADEON_COPY_MT
L
Linus Torvalds 已提交
1736
		buf->filp = filp;
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
		buf->used = size;
		offset = dev_priv->gart_buffers_offset + buf->offset;
		BEGIN_RING(9);
		OUT_RING(CP_PACKET3(RADEON_CNTL_BITBLT_MULTI, 5));
		OUT_RING(RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
			 RADEON_GMC_DST_PITCH_OFFSET_CNTL |
			 RADEON_GMC_BRUSH_NONE |
			 (format << 8) |
			 RADEON_GMC_SRC_DATATYPE_COLOR |
			 RADEON_ROP3_S |
			 RADEON_DP_SRC_SOURCE_MEMORY |
D
Dave Airlie 已提交
1748
			 RADEON_GMC_CLR_CMP_CNTL_DIS | RADEON_GMC_WR_MSK_DIS);
1749 1750 1751 1752 1753 1754 1755 1756 1757
		OUT_RING((spitch << 22) | (offset >> 10));
		OUT_RING((texpitch << 22) | (tex->offset >> 10));
		OUT_RING(0);
		OUT_RING((image->x << 16) | image->y);
		OUT_RING((image->width << 16) | height);
		RADEON_WAIT_UNTIL_2D_IDLE();
		ADVANCE_RING();

		radeon_cp_discard_buffer(dev, buf);
L
Linus Torvalds 已提交
1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768

		/* Update the input parameters for next time */
		image->y += height;
		image->height -= height;
		image->data = (const u8 __user *)image->data + size;
	} while (image->height > 0);

	/* Flush the pixel cache after the blit completes.  This ensures
	 * the texture data is written out to memory before rendering
	 * continues.
	 */
D
Dave Airlie 已提交
1769
	BEGIN_RING(4);
L
Linus Torvalds 已提交
1770 1771 1772 1773 1774 1775
	RADEON_FLUSH_CACHE();
	RADEON_WAIT_UNTIL_2D_IDLE();
	ADVANCE_RING();
	return 0;
}

D
Dave Airlie 已提交
1776
static void radeon_cp_dispatch_stipple(drm_device_t * dev, u32 * stipple)
L
Linus Torvalds 已提交
1777 1778 1779 1780
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	int i;
	RING_LOCALS;
D
Dave Airlie 已提交
1781
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
1782

D
Dave Airlie 已提交
1783
	BEGIN_RING(35);
L
Linus Torvalds 已提交
1784

D
Dave Airlie 已提交
1785 1786
	OUT_RING(CP_PACKET0(RADEON_RE_STIPPLE_ADDR, 0));
	OUT_RING(0x00000000);
L
Linus Torvalds 已提交
1787

D
Dave Airlie 已提交
1788 1789 1790
	OUT_RING(CP_PACKET0_TABLE(RADEON_RE_STIPPLE_DATA, 31));
	for (i = 0; i < 32; i++) {
		OUT_RING(stipple[i]);
L
Linus Torvalds 已提交
1791 1792 1793 1794 1795
	}

	ADVANCE_RING();
}

D
Dave Airlie 已提交
1796
static void radeon_apply_surface_regs(int surf_index,
1797
				      drm_radeon_private_t *dev_priv)
L
Linus Torvalds 已提交
1798 1799 1800 1801 1802 1803
{
	if (!dev_priv->mmio)
		return;

	radeon_do_cp_idle(dev_priv);

D
Dave Airlie 已提交
1804 1805 1806 1807 1808 1809
	RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * surf_index,
		     dev_priv->surfaces[surf_index].flags);
	RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND + 16 * surf_index,
		     dev_priv->surfaces[surf_index].lower);
	RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND + 16 * surf_index,
		     dev_priv->surfaces[surf_index].upper);
L
Linus Torvalds 已提交
1810 1811 1812
}

/* Allocates a virtual surface
D
Dave Airlie 已提交
1813
 * doesn't always allocate a real surface, will stretch an existing
L
Linus Torvalds 已提交
1814 1815 1816 1817 1818
 * surface when possible.
 *
 * Note that refcount can be at most 2, since during a free refcount=3
 * might mean we have to allocate a new surface which might not always
 * be available.
D
Dave Airlie 已提交
1819
 * For example : we allocate three contigous surfaces ABC. If B is
L
Linus Torvalds 已提交
1820 1821 1822
 * freed, we suddenly need two surfaces to store A and C, which might
 * not always be available.
 */
1823 1824
static int alloc_surface(drm_radeon_surface_alloc_t *new,
			 drm_radeon_private_t *dev_priv, DRMFILE filp)
L
Linus Torvalds 已提交
1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
{
	struct radeon_virt_surface *s;
	int i;
	int virt_surface_index;
	uint32_t new_upper, new_lower;

	new_lower = new->address;
	new_upper = new_lower + new->size - 1;

	/* sanity check */
	if ((new_lower >= new_upper) || (new->flags == 0) || (new->size == 0) ||
D
Dave Airlie 已提交
1836 1837 1838
	    ((new_upper & RADEON_SURF_ADDRESS_FIXED_MASK) !=
	     RADEON_SURF_ADDRESS_FIXED_MASK)
	    || ((new_lower & RADEON_SURF_ADDRESS_FIXED_MASK) != 0))
L
Linus Torvalds 已提交
1839 1840 1841 1842 1843
		return -1;

	/* make sure there is no overlap with existing surfaces */
	for (i = 0; i < RADEON_MAX_SURFACES; i++) {
		if ((dev_priv->surfaces[i].refcount != 0) &&
D
Dave Airlie 已提交
1844 1845 1846 1847 1848 1849
		    (((new_lower >= dev_priv->surfaces[i].lower) &&
		      (new_lower < dev_priv->surfaces[i].upper)) ||
		     ((new_lower < dev_priv->surfaces[i].lower) &&
		      (new_upper > dev_priv->surfaces[i].lower)))) {
			return -1;
		}
L
Linus Torvalds 已提交
1850 1851 1852
	}

	/* find a virtual surface */
D
Dave Airlie 已提交
1853
	for (i = 0; i < 2 * RADEON_MAX_SURFACES; i++)
L
Linus Torvalds 已提交
1854 1855
		if (dev_priv->virt_surfaces[i].filp == 0)
			break;
D
Dave Airlie 已提交
1856 1857 1858
	if (i == 2 * RADEON_MAX_SURFACES) {
		return -1;
	}
L
Linus Torvalds 已提交
1859 1860 1861 1862 1863 1864
	virt_surface_index = i;

	/* try to reuse an existing surface */
	for (i = 0; i < RADEON_MAX_SURFACES; i++) {
		/* extend before */
		if ((dev_priv->surfaces[i].refcount == 1) &&
D
Dave Airlie 已提交
1865 1866
		    (new->flags == dev_priv->surfaces[i].flags) &&
		    (new_upper + 1 == dev_priv->surfaces[i].lower)) {
L
Linus Torvalds 已提交
1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880
			s = &(dev_priv->virt_surfaces[virt_surface_index]);
			s->surface_index = i;
			s->lower = new_lower;
			s->upper = new_upper;
			s->flags = new->flags;
			s->filp = filp;
			dev_priv->surfaces[i].refcount++;
			dev_priv->surfaces[i].lower = s->lower;
			radeon_apply_surface_regs(s->surface_index, dev_priv);
			return virt_surface_index;
		}

		/* extend after */
		if ((dev_priv->surfaces[i].refcount == 1) &&
D
Dave Airlie 已提交
1881 1882
		    (new->flags == dev_priv->surfaces[i].flags) &&
		    (new_lower == dev_priv->surfaces[i].upper + 1)) {
L
Linus Torvalds 已提交
1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917
			s = &(dev_priv->virt_surfaces[virt_surface_index]);
			s->surface_index = i;
			s->lower = new_lower;
			s->upper = new_upper;
			s->flags = new->flags;
			s->filp = filp;
			dev_priv->surfaces[i].refcount++;
			dev_priv->surfaces[i].upper = s->upper;
			radeon_apply_surface_regs(s->surface_index, dev_priv);
			return virt_surface_index;
		}
	}

	/* okay, we need a new one */
	for (i = 0; i < RADEON_MAX_SURFACES; i++) {
		if (dev_priv->surfaces[i].refcount == 0) {
			s = &(dev_priv->virt_surfaces[virt_surface_index]);
			s->surface_index = i;
			s->lower = new_lower;
			s->upper = new_upper;
			s->flags = new->flags;
			s->filp = filp;
			dev_priv->surfaces[i].refcount = 1;
			dev_priv->surfaces[i].lower = s->lower;
			dev_priv->surfaces[i].upper = s->upper;
			dev_priv->surfaces[i].flags = s->flags;
			radeon_apply_surface_regs(s->surface_index, dev_priv);
			return virt_surface_index;
		}
	}

	/* we didn't find anything */
	return -1;
}

D
Dave Airlie 已提交
1918 1919
static int free_surface(DRMFILE filp, drm_radeon_private_t * dev_priv,
			int lower)
L
Linus Torvalds 已提交
1920 1921 1922 1923
{
	struct radeon_virt_surface *s;
	int i;
	/* find the virtual surface */
D
Dave Airlie 已提交
1924
	for (i = 0; i < 2 * RADEON_MAX_SURFACES; i++) {
L
Linus Torvalds 已提交
1925 1926 1927
		s = &(dev_priv->virt_surfaces[i]);
		if (s->filp) {
			if ((lower == s->lower) && (filp == s->filp)) {
D
Dave Airlie 已提交
1928 1929 1930 1931
				if (dev_priv->surfaces[s->surface_index].
				    lower == s->lower)
					dev_priv->surfaces[s->surface_index].
					    lower = s->upper;
L
Linus Torvalds 已提交
1932

D
Dave Airlie 已提交
1933 1934 1935 1936
				if (dev_priv->surfaces[s->surface_index].
				    upper == s->upper)
					dev_priv->surfaces[s->surface_index].
					    upper = s->lower;
L
Linus Torvalds 已提交
1937 1938

				dev_priv->surfaces[s->surface_index].refcount--;
D
Dave Airlie 已提交
1939 1940 1941 1942
				if (dev_priv->surfaces[s->surface_index].
				    refcount == 0)
					dev_priv->surfaces[s->surface_index].
					    flags = 0;
L
Linus Torvalds 已提交
1943
				s->filp = NULL;
D
Dave Airlie 已提交
1944 1945
				radeon_apply_surface_regs(s->surface_index,
							  dev_priv);
L
Linus Torvalds 已提交
1946 1947 1948 1949 1950 1951 1952
				return 0;
			}
		}
	}
	return 1;
}

D
Dave Airlie 已提交
1953 1954
static void radeon_surfaces_release(DRMFILE filp,
				    drm_radeon_private_t * dev_priv)
L
Linus Torvalds 已提交
1955 1956
{
	int i;
D
Dave Airlie 已提交
1957
	for (i = 0; i < 2 * RADEON_MAX_SURFACES; i++) {
L
Linus Torvalds 已提交
1958
		if (dev_priv->virt_surfaces[i].filp == filp)
D
Dave Airlie 已提交
1959 1960
			free_surface(filp, dev_priv,
				     dev_priv->virt_surfaces[i].lower);
L
Linus Torvalds 已提交
1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973
	}
}

/* ================================================================
 * IOCTL functions
 */
static int radeon_surface_alloc(DRM_IOCTL_ARGS)
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_surface_alloc_t alloc;

	if (!dev_priv) {
D
Dave Airlie 已提交
1974
		DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
L
Linus Torvalds 已提交
1975 1976 1977
		return DRM_ERR(EINVAL);
	}

D
Dave Airlie 已提交
1978 1979 1980
	DRM_COPY_FROM_USER_IOCTL(alloc,
				 (drm_radeon_surface_alloc_t __user *) data,
				 sizeof(alloc));
L
Linus Torvalds 已提交
1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994

	if (alloc_surface(&alloc, dev_priv, filp) == -1)
		return DRM_ERR(EINVAL);
	else
		return 0;
}

static int radeon_surface_free(DRM_IOCTL_ARGS)
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_surface_free_t memfree;

	if (!dev_priv) {
D
Dave Airlie 已提交
1995
		DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
L
Linus Torvalds 已提交
1996 1997 1998
		return DRM_ERR(EINVAL);
	}

D
Dave Airlie 已提交
1999 2000
	DRM_COPY_FROM_USER_IOCTL(memfree, (drm_radeon_mem_free_t __user *) data,
				 sizeof(memfree));
L
Linus Torvalds 已提交
2001 2002 2003 2004 2005 2006 2007

	if (free_surface(filp, dev_priv, memfree.address))
		return DRM_ERR(EINVAL);
	else
		return 0;
}

D
Dave Airlie 已提交
2008
static int radeon_cp_clear(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
2009 2010 2011 2012 2013 2014
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
	drm_radeon_clear_t clear;
	drm_radeon_clear_rect_t depth_boxes[RADEON_NR_SAREA_CLIPRECTS];
D
Dave Airlie 已提交
2015
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
2016

D
Dave Airlie 已提交
2017
	LOCK_TEST_WITH_RETURN(dev, filp);
L
Linus Torvalds 已提交
2018

D
Dave Airlie 已提交
2019 2020
	DRM_COPY_FROM_USER_IOCTL(clear, (drm_radeon_clear_t __user *) data,
				 sizeof(clear));
L
Linus Torvalds 已提交
2021

D
Dave Airlie 已提交
2022
	RING_SPACE_TEST_WITH_RETURN(dev_priv);
L
Linus Torvalds 已提交
2023

D
Dave Airlie 已提交
2024
	if (sarea_priv->nbox > RADEON_NR_SAREA_CLIPRECTS)
L
Linus Torvalds 已提交
2025 2026
		sarea_priv->nbox = RADEON_NR_SAREA_CLIPRECTS;

D
Dave Airlie 已提交
2027 2028
	if (DRM_COPY_FROM_USER(&depth_boxes, clear.depth_boxes,
			       sarea_priv->nbox * sizeof(depth_boxes[0])))
L
Linus Torvalds 已提交
2029 2030
		return DRM_ERR(EFAULT);

D
Dave Airlie 已提交
2031
	radeon_cp_dispatch_clear(dev, &clear, depth_boxes);
L
Linus Torvalds 已提交
2032 2033 2034 2035 2036 2037

	COMMIT_RING();
	return 0;
}

/* Not sure why this isn't set all the time:
D
Dave Airlie 已提交
2038 2039
 */
static int radeon_do_init_pageflip(drm_device_t * dev)
L
Linus Torvalds 已提交
2040 2041 2042 2043
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	RING_LOCALS;

D
Dave Airlie 已提交
2044
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
2045

D
Dave Airlie 已提交
2046
	BEGIN_RING(6);
L
Linus Torvalds 已提交
2047
	RADEON_WAIT_UNTIL_3D_IDLE();
D
Dave Airlie 已提交
2048 2049 2050 2051 2052 2053
	OUT_RING(CP_PACKET0(RADEON_CRTC_OFFSET_CNTL, 0));
	OUT_RING(RADEON_READ(RADEON_CRTC_OFFSET_CNTL) |
		 RADEON_CRTC_OFFSET_FLIP_CNTL);
	OUT_RING(CP_PACKET0(RADEON_CRTC2_OFFSET_CNTL, 0));
	OUT_RING(RADEON_READ(RADEON_CRTC2_OFFSET_CNTL) |
		 RADEON_CRTC_OFFSET_FLIP_CNTL);
L
Linus Torvalds 已提交
2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065
	ADVANCE_RING();

	dev_priv->page_flipping = 1;
	dev_priv->current_page = 0;
	dev_priv->sarea_priv->pfCurrentPage = dev_priv->current_page;

	return 0;
}

/* Called whenever a client dies, from drm_release.
 * NOTE:  Lock isn't necessarily held when this is called!
 */
D
Dave Airlie 已提交
2066
static int radeon_do_cleanup_pageflip(drm_device_t * dev)
L
Linus Torvalds 已提交
2067 2068
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
2069
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
2070 2071

	if (dev_priv->current_page != 0)
D
Dave Airlie 已提交
2072
		radeon_cp_dispatch_flip(dev);
L
Linus Torvalds 已提交
2073 2074 2075 2076 2077 2078

	dev_priv->page_flipping = 0;
	return 0;
}

/* Swapping and flipping are different operations, need different ioctls.
D
Dave Airlie 已提交
2079
 * They can & should be intermixed to support multiple 3d windows.
L
Linus Torvalds 已提交
2080
 */
D
Dave Airlie 已提交
2081
static int radeon_cp_flip(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
2082 2083 2084
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
D
Dave Airlie 已提交
2085 2086 2087
	DRM_DEBUG("\n");

	LOCK_TEST_WITH_RETURN(dev, filp);
L
Linus Torvalds 已提交
2088

D
Dave Airlie 已提交
2089
	RING_SPACE_TEST_WITH_RETURN(dev_priv);
L
Linus Torvalds 已提交
2090

D
Dave Airlie 已提交
2091 2092
	if (!dev_priv->page_flipping)
		radeon_do_init_pageflip(dev);
L
Linus Torvalds 已提交
2093

D
Dave Airlie 已提交
2094
	radeon_cp_dispatch_flip(dev);
L
Linus Torvalds 已提交
2095 2096 2097 2098 2099

	COMMIT_RING();
	return 0;
}

D
Dave Airlie 已提交
2100
static int radeon_cp_swap(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
2101 2102 2103 2104
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
D
Dave Airlie 已提交
2105
	DRM_DEBUG("\n");
L
Linus Torvalds 已提交
2106

D
Dave Airlie 已提交
2107
	LOCK_TEST_WITH_RETURN(dev, filp);
L
Linus Torvalds 已提交
2108

D
Dave Airlie 已提交
2109
	RING_SPACE_TEST_WITH_RETURN(dev_priv);
L
Linus Torvalds 已提交
2110

D
Dave Airlie 已提交
2111
	if (sarea_priv->nbox > RADEON_NR_SAREA_CLIPRECTS)
L
Linus Torvalds 已提交
2112 2113
		sarea_priv->nbox = RADEON_NR_SAREA_CLIPRECTS;

D
Dave Airlie 已提交
2114
	radeon_cp_dispatch_swap(dev);
L
Linus Torvalds 已提交
2115 2116 2117 2118 2119 2120
	dev_priv->sarea_priv->ctx_owner = 0;

	COMMIT_RING();
	return 0;
}

D
Dave Airlie 已提交
2121
static int radeon_cp_vertex(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
2122 2123 2124 2125 2126 2127 2128 2129 2130 2131
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_file_t *filp_priv;
	drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
	drm_device_dma_t *dma = dev->dma;
	drm_buf_t *buf;
	drm_radeon_vertex_t vertex;
	drm_radeon_tcl_prim_t prim;

D
Dave Airlie 已提交
2132
	LOCK_TEST_WITH_RETURN(dev, filp);
L
Linus Torvalds 已提交
2133

2134 2135 2136 2137 2138
	if (!dev_priv) {
		DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
		return DRM_ERR(EINVAL);
	}

D
Dave Airlie 已提交
2139
	DRM_GET_PRIV_WITH_RETURN(filp_priv, filp);
L
Linus Torvalds 已提交
2140

D
Dave Airlie 已提交
2141 2142
	DRM_COPY_FROM_USER_IOCTL(vertex, (drm_radeon_vertex_t __user *) data,
				 sizeof(vertex));
L
Linus Torvalds 已提交
2143

D
Dave Airlie 已提交
2144 2145
	DRM_DEBUG("pid=%d index=%d count=%d discard=%d\n",
		  DRM_CURRENTPID, vertex.idx, vertex.count, vertex.discard);
L
Linus Torvalds 已提交
2146

D
Dave Airlie 已提交
2147 2148 2149
	if (vertex.idx < 0 || vertex.idx >= dma->buf_count) {
		DRM_ERROR("buffer index %d (of %d max)\n",
			  vertex.idx, dma->buf_count - 1);
L
Linus Torvalds 已提交
2150 2151
		return DRM_ERR(EINVAL);
	}
D
Dave Airlie 已提交
2152 2153
	if (vertex.prim < 0 || vertex.prim > RADEON_PRIM_TYPE_3VRT_LINE_LIST) {
		DRM_ERROR("buffer prim %d\n", vertex.prim);
L
Linus Torvalds 已提交
2154 2155 2156
		return DRM_ERR(EINVAL);
	}

D
Dave Airlie 已提交
2157 2158
	RING_SPACE_TEST_WITH_RETURN(dev_priv);
	VB_AGE_TEST_WITH_RETURN(dev_priv);
L
Linus Torvalds 已提交
2159 2160 2161

	buf = dma->buflist[vertex.idx];

D
Dave Airlie 已提交
2162 2163 2164
	if (buf->filp != filp) {
		DRM_ERROR("process %d using buffer owned by %p\n",
			  DRM_CURRENTPID, buf->filp);
L
Linus Torvalds 已提交
2165 2166
		return DRM_ERR(EINVAL);
	}
D
Dave Airlie 已提交
2167 2168
	if (buf->pending) {
		DRM_ERROR("sending pending buffer %d\n", vertex.idx);
L
Linus Torvalds 已提交
2169 2170 2171 2172 2173 2174
		return DRM_ERR(EINVAL);
	}

	/* Build up a prim_t record:
	 */
	if (vertex.count) {
D
Dave Airlie 已提交
2175 2176 2177 2178 2179 2180 2181 2182 2183
		buf->used = vertex.count;	/* not used? */

		if (sarea_priv->dirty & ~RADEON_UPLOAD_CLIPRECTS) {
			if (radeon_emit_state(dev_priv, filp_priv,
					      &sarea_priv->context_state,
					      sarea_priv->tex_state,
					      sarea_priv->dirty)) {
				DRM_ERROR("radeon_emit_state failed\n");
				return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
2184 2185 2186 2187 2188 2189 2190 2191 2192
			}

			sarea_priv->dirty &= ~(RADEON_UPLOAD_TEX0IMAGES |
					       RADEON_UPLOAD_TEX1IMAGES |
					       RADEON_UPLOAD_TEX2IMAGES |
					       RADEON_REQUIRE_QUIESCENCE);
		}

		prim.start = 0;
D
Dave Airlie 已提交
2193
		prim.finish = vertex.count;	/* unused */
L
Linus Torvalds 已提交
2194 2195 2196
		prim.prim = vertex.prim;
		prim.numverts = vertex.count;
		prim.vc_format = dev_priv->sarea_priv->vc_format;
D
Dave Airlie 已提交
2197 2198

		radeon_cp_dispatch_vertex(dev, buf, &prim);
L
Linus Torvalds 已提交
2199 2200 2201
	}

	if (vertex.discard) {
D
Dave Airlie 已提交
2202
		radeon_cp_discard_buffer(dev, buf);
L
Linus Torvalds 已提交
2203 2204 2205 2206 2207 2208
	}

	COMMIT_RING();
	return 0;
}

D
Dave Airlie 已提交
2209
static int radeon_cp_indices(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_file_t *filp_priv;
	drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
	drm_device_dma_t *dma = dev->dma;
	drm_buf_t *buf;
	drm_radeon_indices_t elts;
	drm_radeon_tcl_prim_t prim;
	int count;

D
Dave Airlie 已提交
2221
	LOCK_TEST_WITH_RETURN(dev, filp);
L
Linus Torvalds 已提交
2222

D
Dave Airlie 已提交
2223 2224
	if (!dev_priv) {
		DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
L
Linus Torvalds 已提交
2225 2226 2227
		return DRM_ERR(EINVAL);
	}

D
Dave Airlie 已提交
2228
	DRM_GET_PRIV_WITH_RETURN(filp_priv, filp);
L
Linus Torvalds 已提交
2229

D
Dave Airlie 已提交
2230 2231
	DRM_COPY_FROM_USER_IOCTL(elts, (drm_radeon_indices_t __user *) data,
				 sizeof(elts));
L
Linus Torvalds 已提交
2232

D
Dave Airlie 已提交
2233 2234
	DRM_DEBUG("pid=%d index=%d start=%d end=%d discard=%d\n",
		  DRM_CURRENTPID, elts.idx, elts.start, elts.end, elts.discard);
L
Linus Torvalds 已提交
2235

D
Dave Airlie 已提交
2236 2237 2238
	if (elts.idx < 0 || elts.idx >= dma->buf_count) {
		DRM_ERROR("buffer index %d (of %d max)\n",
			  elts.idx, dma->buf_count - 1);
L
Linus Torvalds 已提交
2239 2240
		return DRM_ERR(EINVAL);
	}
D
Dave Airlie 已提交
2241 2242
	if (elts.prim < 0 || elts.prim > RADEON_PRIM_TYPE_3VRT_LINE_LIST) {
		DRM_ERROR("buffer prim %d\n", elts.prim);
L
Linus Torvalds 已提交
2243 2244 2245
		return DRM_ERR(EINVAL);
	}

D
Dave Airlie 已提交
2246 2247
	RING_SPACE_TEST_WITH_RETURN(dev_priv);
	VB_AGE_TEST_WITH_RETURN(dev_priv);
L
Linus Torvalds 已提交
2248 2249 2250

	buf = dma->buflist[elts.idx];

D
Dave Airlie 已提交
2251 2252 2253
	if (buf->filp != filp) {
		DRM_ERROR("process %d using buffer owned by %p\n",
			  DRM_CURRENTPID, buf->filp);
L
Linus Torvalds 已提交
2254 2255
		return DRM_ERR(EINVAL);
	}
D
Dave Airlie 已提交
2256 2257
	if (buf->pending) {
		DRM_ERROR("sending pending buffer %d\n", elts.idx);
L
Linus Torvalds 已提交
2258 2259 2260 2261 2262 2263
		return DRM_ERR(EINVAL);
	}

	count = (elts.end - elts.start) / sizeof(u16);
	elts.start -= RADEON_INDEX_PRIM_OFFSET;

D
Dave Airlie 已提交
2264 2265
	if (elts.start & 0x7) {
		DRM_ERROR("misaligned buffer 0x%x\n", elts.start);
L
Linus Torvalds 已提交
2266 2267
		return DRM_ERR(EINVAL);
	}
D
Dave Airlie 已提交
2268 2269
	if (elts.start < buf->used) {
		DRM_ERROR("no header 0x%x - 0x%x\n", elts.start, buf->used);
L
Linus Torvalds 已提交
2270 2271 2272 2273 2274
		return DRM_ERR(EINVAL);
	}

	buf->used = elts.end;

D
Dave Airlie 已提交
2275 2276 2277 2278 2279 2280 2281
	if (sarea_priv->dirty & ~RADEON_UPLOAD_CLIPRECTS) {
		if (radeon_emit_state(dev_priv, filp_priv,
				      &sarea_priv->context_state,
				      sarea_priv->tex_state,
				      sarea_priv->dirty)) {
			DRM_ERROR("radeon_emit_state failed\n");
			return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
		}

		sarea_priv->dirty &= ~(RADEON_UPLOAD_TEX0IMAGES |
				       RADEON_UPLOAD_TEX1IMAGES |
				       RADEON_UPLOAD_TEX2IMAGES |
				       RADEON_REQUIRE_QUIESCENCE);
	}

	/* Build up a prim_t record:
	 */
	prim.start = elts.start;
D
Dave Airlie 已提交
2293
	prim.finish = elts.end;
L
Linus Torvalds 已提交
2294 2295
	prim.prim = elts.prim;
	prim.offset = 0;	/* offset from start of dma buffers */
D
Dave Airlie 已提交
2296
	prim.numverts = RADEON_MAX_VB_VERTS;	/* duh */
L
Linus Torvalds 已提交
2297
	prim.vc_format = dev_priv->sarea_priv->vc_format;
D
Dave Airlie 已提交
2298 2299

	radeon_cp_dispatch_indices(dev, buf, &prim);
L
Linus Torvalds 已提交
2300
	if (elts.discard) {
D
Dave Airlie 已提交
2301
		radeon_cp_discard_buffer(dev, buf);
L
Linus Torvalds 已提交
2302 2303 2304 2305 2306 2307
	}

	COMMIT_RING();
	return 0;
}

D
Dave Airlie 已提交
2308
static int radeon_cp_texture(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
2309 2310 2311 2312 2313 2314 2315
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_texture_t tex;
	drm_radeon_tex_image_t image;
	int ret;

D
Dave Airlie 已提交
2316
	LOCK_TEST_WITH_RETURN(dev, filp);
L
Linus Torvalds 已提交
2317

D
Dave Airlie 已提交
2318 2319
	DRM_COPY_FROM_USER_IOCTL(tex, (drm_radeon_texture_t __user *) data,
				 sizeof(tex));
L
Linus Torvalds 已提交
2320

D
Dave Airlie 已提交
2321 2322
	if (tex.image == NULL) {
		DRM_ERROR("null texture image!\n");
L
Linus Torvalds 已提交
2323 2324 2325
		return DRM_ERR(EINVAL);
	}

D
Dave Airlie 已提交
2326 2327 2328
	if (DRM_COPY_FROM_USER(&image,
			       (drm_radeon_tex_image_t __user *) tex.image,
			       sizeof(image)))
L
Linus Torvalds 已提交
2329 2330
		return DRM_ERR(EFAULT);

D
Dave Airlie 已提交
2331 2332
	RING_SPACE_TEST_WITH_RETURN(dev_priv);
	VB_AGE_TEST_WITH_RETURN(dev_priv);
L
Linus Torvalds 已提交
2333

D
Dave Airlie 已提交
2334
	ret = radeon_cp_dispatch_texture(filp, dev, &tex, &image);
L
Linus Torvalds 已提交
2335 2336 2337 2338 2339

	COMMIT_RING();
	return ret;
}

D
Dave Airlie 已提交
2340
static int radeon_cp_stipple(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
2341 2342 2343 2344 2345 2346
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_stipple_t stipple;
	u32 mask[32];

D
Dave Airlie 已提交
2347
	LOCK_TEST_WITH_RETURN(dev, filp);
L
Linus Torvalds 已提交
2348

D
Dave Airlie 已提交
2349 2350
	DRM_COPY_FROM_USER_IOCTL(stipple, (drm_radeon_stipple_t __user *) data,
				 sizeof(stipple));
L
Linus Torvalds 已提交
2351

D
Dave Airlie 已提交
2352
	if (DRM_COPY_FROM_USER(&mask, stipple.mask, 32 * sizeof(u32)))
L
Linus Torvalds 已提交
2353 2354
		return DRM_ERR(EFAULT);

D
Dave Airlie 已提交
2355
	RING_SPACE_TEST_WITH_RETURN(dev_priv);
L
Linus Torvalds 已提交
2356

D
Dave Airlie 已提交
2357
	radeon_cp_dispatch_stipple(dev, mask);
L
Linus Torvalds 已提交
2358 2359 2360 2361 2362

	COMMIT_RING();
	return 0;
}

D
Dave Airlie 已提交
2363
static int radeon_cp_indirect(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
2364 2365 2366 2367 2368 2369 2370 2371
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_device_dma_t *dma = dev->dma;
	drm_buf_t *buf;
	drm_radeon_indirect_t indirect;
	RING_LOCALS;

D
Dave Airlie 已提交
2372
	LOCK_TEST_WITH_RETURN(dev, filp);
L
Linus Torvalds 已提交
2373

D
Dave Airlie 已提交
2374 2375
	if (!dev_priv) {
		DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
L
Linus Torvalds 已提交
2376 2377 2378
		return DRM_ERR(EINVAL);
	}

D
Dave Airlie 已提交
2379 2380 2381
	DRM_COPY_FROM_USER_IOCTL(indirect,
				 (drm_radeon_indirect_t __user *) data,
				 sizeof(indirect));
L
Linus Torvalds 已提交
2382

D
Dave Airlie 已提交
2383 2384
	DRM_DEBUG("indirect: idx=%d s=%d e=%d d=%d\n",
		  indirect.idx, indirect.start, indirect.end, indirect.discard);
L
Linus Torvalds 已提交
2385

D
Dave Airlie 已提交
2386 2387 2388
	if (indirect.idx < 0 || indirect.idx >= dma->buf_count) {
		DRM_ERROR("buffer index %d (of %d max)\n",
			  indirect.idx, dma->buf_count - 1);
L
Linus Torvalds 已提交
2389 2390 2391 2392 2393
		return DRM_ERR(EINVAL);
	}

	buf = dma->buflist[indirect.idx];

D
Dave Airlie 已提交
2394 2395 2396
	if (buf->filp != filp) {
		DRM_ERROR("process %d using buffer owned by %p\n",
			  DRM_CURRENTPID, buf->filp);
L
Linus Torvalds 已提交
2397 2398
		return DRM_ERR(EINVAL);
	}
D
Dave Airlie 已提交
2399 2400
	if (buf->pending) {
		DRM_ERROR("sending pending buffer %d\n", indirect.idx);
L
Linus Torvalds 已提交
2401 2402 2403
		return DRM_ERR(EINVAL);
	}

D
Dave Airlie 已提交
2404 2405 2406
	if (indirect.start < buf->used) {
		DRM_ERROR("reusing indirect: start=0x%x actual=0x%x\n",
			  indirect.start, buf->used);
L
Linus Torvalds 已提交
2407 2408 2409
		return DRM_ERR(EINVAL);
	}

D
Dave Airlie 已提交
2410 2411
	RING_SPACE_TEST_WITH_RETURN(dev_priv);
	VB_AGE_TEST_WITH_RETURN(dev_priv);
L
Linus Torvalds 已提交
2412 2413 2414 2415 2416 2417

	buf->used = indirect.end;

	/* Wait for the 3D stream to idle before the indirect buffer
	 * containing 2D acceleration commands is processed.
	 */
D
Dave Airlie 已提交
2418
	BEGIN_RING(2);
L
Linus Torvalds 已提交
2419 2420 2421 2422 2423 2424 2425 2426 2427

	RADEON_WAIT_UNTIL_3D_IDLE();

	ADVANCE_RING();

	/* Dispatch the indirect buffer full of commands from the
	 * X server.  This is insecure and is thus only available to
	 * privileged clients.
	 */
D
Dave Airlie 已提交
2428
	radeon_cp_dispatch_indirect(dev, buf, indirect.start, indirect.end);
L
Linus Torvalds 已提交
2429
	if (indirect.discard) {
D
Dave Airlie 已提交
2430
		radeon_cp_discard_buffer(dev, buf);
L
Linus Torvalds 已提交
2431 2432 2433 2434 2435 2436
	}

	COMMIT_RING();
	return 0;
}

D
Dave Airlie 已提交
2437
static int radeon_cp_vertex2(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_file_t *filp_priv;
	drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
	drm_device_dma_t *dma = dev->dma;
	drm_buf_t *buf;
	drm_radeon_vertex2_t vertex;
	int i;
	unsigned char laststate;

D
Dave Airlie 已提交
2449
	LOCK_TEST_WITH_RETURN(dev, filp);
L
Linus Torvalds 已提交
2450

D
Dave Airlie 已提交
2451 2452
	if (!dev_priv) {
		DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
L
Linus Torvalds 已提交
2453 2454 2455
		return DRM_ERR(EINVAL);
	}

D
Dave Airlie 已提交
2456
	DRM_GET_PRIV_WITH_RETURN(filp_priv, filp);
L
Linus Torvalds 已提交
2457

D
Dave Airlie 已提交
2458 2459
	DRM_COPY_FROM_USER_IOCTL(vertex, (drm_radeon_vertex2_t __user *) data,
				 sizeof(vertex));
L
Linus Torvalds 已提交
2460

D
Dave Airlie 已提交
2461 2462
	DRM_DEBUG("pid=%d index=%d discard=%d\n",
		  DRM_CURRENTPID, vertex.idx, vertex.discard);
L
Linus Torvalds 已提交
2463

D
Dave Airlie 已提交
2464 2465 2466
	if (vertex.idx < 0 || vertex.idx >= dma->buf_count) {
		DRM_ERROR("buffer index %d (of %d max)\n",
			  vertex.idx, dma->buf_count - 1);
L
Linus Torvalds 已提交
2467 2468 2469
		return DRM_ERR(EINVAL);
	}

D
Dave Airlie 已提交
2470 2471
	RING_SPACE_TEST_WITH_RETURN(dev_priv);
	VB_AGE_TEST_WITH_RETURN(dev_priv);
L
Linus Torvalds 已提交
2472 2473 2474

	buf = dma->buflist[vertex.idx];

D
Dave Airlie 已提交
2475 2476 2477
	if (buf->filp != filp) {
		DRM_ERROR("process %d using buffer owned by %p\n",
			  DRM_CURRENTPID, buf->filp);
L
Linus Torvalds 已提交
2478 2479 2480
		return DRM_ERR(EINVAL);
	}

D
Dave Airlie 已提交
2481 2482
	if (buf->pending) {
		DRM_ERROR("sending pending buffer %d\n", vertex.idx);
L
Linus Torvalds 已提交
2483 2484
		return DRM_ERR(EINVAL);
	}
D
Dave Airlie 已提交
2485

L
Linus Torvalds 已提交
2486 2487 2488
	if (sarea_priv->nbox > RADEON_NR_SAREA_CLIPRECTS)
		return DRM_ERR(EINVAL);

D
Dave Airlie 已提交
2489
	for (laststate = 0xff, i = 0; i < vertex.nr_prims; i++) {
L
Linus Torvalds 已提交
2490 2491
		drm_radeon_prim_t prim;
		drm_radeon_tcl_prim_t tclprim;
D
Dave Airlie 已提交
2492 2493

		if (DRM_COPY_FROM_USER(&prim, &vertex.prim[i], sizeof(prim)))
L
Linus Torvalds 已提交
2494
			return DRM_ERR(EFAULT);
D
Dave Airlie 已提交
2495 2496 2497 2498 2499 2500 2501

		if (prim.stateidx != laststate) {
			drm_radeon_state_t state;

			if (DRM_COPY_FROM_USER(&state,
					       &vertex.state[prim.stateidx],
					       sizeof(state)))
L
Linus Torvalds 已提交
2502 2503
				return DRM_ERR(EFAULT);

D
Dave Airlie 已提交
2504 2505 2506
			if (radeon_emit_state2(dev_priv, filp_priv, &state)) {
				DRM_ERROR("radeon_emit_state2 failed\n");
				return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
2507 2508 2509 2510 2511 2512 2513 2514 2515 2516
			}

			laststate = prim.stateidx;
		}

		tclprim.start = prim.start;
		tclprim.finish = prim.finish;
		tclprim.prim = prim.prim;
		tclprim.vc_format = prim.vc_format;

D
Dave Airlie 已提交
2517
		if (prim.prim & RADEON_PRIM_WALK_IND) {
L
Linus Torvalds 已提交
2518
			tclprim.offset = prim.numverts * 64;
D
Dave Airlie 已提交
2519
			tclprim.numverts = RADEON_MAX_VB_VERTS;	/* duh */
L
Linus Torvalds 已提交
2520

D
Dave Airlie 已提交
2521
			radeon_cp_dispatch_indices(dev, buf, &tclprim);
L
Linus Torvalds 已提交
2522 2523
		} else {
			tclprim.numverts = prim.numverts;
D
Dave Airlie 已提交
2524
			tclprim.offset = 0;	/* not used */
L
Linus Torvalds 已提交
2525

D
Dave Airlie 已提交
2526
			radeon_cp_dispatch_vertex(dev, buf, &tclprim);
L
Linus Torvalds 已提交
2527
		}
D
Dave Airlie 已提交
2528

L
Linus Torvalds 已提交
2529 2530 2531 2532
		if (sarea_priv->nbox == 1)
			sarea_priv->nbox = 0;
	}

D
Dave Airlie 已提交
2533 2534
	if (vertex.discard) {
		radeon_cp_discard_buffer(dev, buf);
L
Linus Torvalds 已提交
2535 2536 2537 2538 2539 2540
	}

	COMMIT_RING();
	return 0;
}

D
Dave Airlie 已提交
2541 2542 2543
static int radeon_emit_packets(drm_radeon_private_t * dev_priv,
			       drm_file_t * filp_priv,
			       drm_radeon_cmd_header_t header,
2544
			       drm_radeon_kcmd_buffer_t *cmdbuf)
L
Linus Torvalds 已提交
2545 2546 2547 2548 2549
{
	int id = (int)header.packet.packet_id;
	int sz, reg;
	int *data = (int *)cmdbuf->buf;
	RING_LOCALS;
D
Dave Airlie 已提交
2550

L
Linus Torvalds 已提交
2551 2552 2553 2554 2555 2556 2557
	if (id >= RADEON_MAX_STATE_PACKETS)
		return DRM_ERR(EINVAL);

	sz = packet[id].len;
	reg = packet[id].start;

	if (sz * sizeof(int) > cmdbuf->bufsz) {
D
Dave Airlie 已提交
2558
		DRM_ERROR("Packet size provided larger than data provided\n");
L
Linus Torvalds 已提交
2559 2560 2561
		return DRM_ERR(EINVAL);
	}

D
Dave Airlie 已提交
2562 2563 2564
	if (radeon_check_and_fixup_packets(dev_priv, filp_priv, id, data)) {
		DRM_ERROR("Packet verification failed\n");
		return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
2565 2566
	}

D
Dave Airlie 已提交
2567 2568 2569
	BEGIN_RING(sz + 1);
	OUT_RING(CP_PACKET0(reg, (sz - 1)));
	OUT_RING_TABLE(data, sz);
L
Linus Torvalds 已提交
2570 2571 2572 2573 2574 2575 2576
	ADVANCE_RING();

	cmdbuf->buf += sz * sizeof(int);
	cmdbuf->bufsz -= sz * sizeof(int);
	return 0;
}

2577
static __inline__ int radeon_emit_scalars(drm_radeon_private_t *dev_priv,
D
Dave Airlie 已提交
2578
					  drm_radeon_cmd_header_t header,
2579
					  drm_radeon_kcmd_buffer_t *cmdbuf)
L
Linus Torvalds 已提交
2580 2581 2582 2583 2584 2585
{
	int sz = header.scalars.count;
	int start = header.scalars.offset;
	int stride = header.scalars.stride;
	RING_LOCALS;

D
Dave Airlie 已提交
2586 2587 2588 2589 2590
	BEGIN_RING(3 + sz);
	OUT_RING(CP_PACKET0(RADEON_SE_TCL_SCALAR_INDX_REG, 0));
	OUT_RING(start | (stride << RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT));
	OUT_RING(CP_PACKET0_TABLE(RADEON_SE_TCL_SCALAR_DATA_REG, sz - 1));
	OUT_RING_TABLE(cmdbuf->buf, sz);
L
Linus Torvalds 已提交
2591 2592 2593 2594 2595 2596 2597 2598
	ADVANCE_RING();
	cmdbuf->buf += sz * sizeof(int);
	cmdbuf->bufsz -= sz * sizeof(int);
	return 0;
}

/* God this is ugly
 */
2599
static __inline__ int radeon_emit_scalars2(drm_radeon_private_t *dev_priv,
D
Dave Airlie 已提交
2600
					   drm_radeon_cmd_header_t header,
2601
					   drm_radeon_kcmd_buffer_t *cmdbuf)
L
Linus Torvalds 已提交
2602 2603 2604 2605 2606 2607
{
	int sz = header.scalars.count;
	int start = ((unsigned int)header.scalars.offset) + 0x100;
	int stride = header.scalars.stride;
	RING_LOCALS;

D
Dave Airlie 已提交
2608 2609 2610 2611 2612
	BEGIN_RING(3 + sz);
	OUT_RING(CP_PACKET0(RADEON_SE_TCL_SCALAR_INDX_REG, 0));
	OUT_RING(start | (stride << RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT));
	OUT_RING(CP_PACKET0_TABLE(RADEON_SE_TCL_SCALAR_DATA_REG, sz - 1));
	OUT_RING_TABLE(cmdbuf->buf, sz);
L
Linus Torvalds 已提交
2613 2614 2615 2616 2617 2618
	ADVANCE_RING();
	cmdbuf->buf += sz * sizeof(int);
	cmdbuf->bufsz -= sz * sizeof(int);
	return 0;
}

2619
static __inline__ int radeon_emit_vectors(drm_radeon_private_t *dev_priv,
D
Dave Airlie 已提交
2620
					  drm_radeon_cmd_header_t header,
2621
					  drm_radeon_kcmd_buffer_t *cmdbuf)
L
Linus Torvalds 已提交
2622 2623 2624 2625 2626 2627
{
	int sz = header.vectors.count;
	int start = header.vectors.offset;
	int stride = header.vectors.stride;
	RING_LOCALS;

D
Dave Airlie 已提交
2628 2629 2630 2631 2632
	BEGIN_RING(3 + sz);
	OUT_RING(CP_PACKET0(RADEON_SE_TCL_VECTOR_INDX_REG, 0));
	OUT_RING(start | (stride << RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT));
	OUT_RING(CP_PACKET0_TABLE(RADEON_SE_TCL_VECTOR_DATA_REG, (sz - 1)));
	OUT_RING_TABLE(cmdbuf->buf, sz);
L
Linus Torvalds 已提交
2633 2634 2635 2636 2637 2638 2639
	ADVANCE_RING();

	cmdbuf->buf += sz * sizeof(int);
	cmdbuf->bufsz -= sz * sizeof(int);
	return 0;
}

D
Dave Airlie 已提交
2640 2641
static int radeon_emit_packet3(drm_device_t * dev,
			       drm_file_t * filp_priv,
2642
			       drm_radeon_kcmd_buffer_t *cmdbuf)
L
Linus Torvalds 已提交
2643 2644 2645 2646 2647 2648 2649 2650
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	unsigned int cmdsz;
	int ret;
	RING_LOCALS;

	DRM_DEBUG("\n");

D
Dave Airlie 已提交
2651 2652 2653
	if ((ret = radeon_check_and_fixup_packet3(dev_priv, filp_priv,
						  cmdbuf, &cmdsz))) {
		DRM_ERROR("Packet verification failed\n");
L
Linus Torvalds 已提交
2654 2655 2656
		return ret;
	}

D
Dave Airlie 已提交
2657 2658
	BEGIN_RING(cmdsz);
	OUT_RING_TABLE(cmdbuf->buf, cmdsz);
L
Linus Torvalds 已提交
2659 2660 2661 2662 2663 2664 2665
	ADVANCE_RING();

	cmdbuf->buf += cmdsz * 4;
	cmdbuf->bufsz -= cmdsz * 4;
	return 0;
}

2666 2667
static int radeon_emit_packet3_cliprect(drm_device_t *dev,
					drm_file_t *filp_priv,
2668
					drm_radeon_kcmd_buffer_t *cmdbuf,
D
Dave Airlie 已提交
2669
					int orig_nbox)
L
Linus Torvalds 已提交
2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_clip_rect_t box;
	unsigned int cmdsz;
	int ret;
	drm_clip_rect_t __user *boxes = cmdbuf->boxes;
	int i = 0;
	RING_LOCALS;

	DRM_DEBUG("\n");

D
Dave Airlie 已提交
2681 2682 2683
	if ((ret = radeon_check_and_fixup_packet3(dev_priv, filp_priv,
						  cmdbuf, &cmdsz))) {
		DRM_ERROR("Packet verification failed\n");
L
Linus Torvalds 已提交
2684 2685 2686 2687 2688 2689 2690
		return ret;
	}

	if (!orig_nbox)
		goto out;

	do {
D
Dave Airlie 已提交
2691 2692
		if (i < cmdbuf->nbox) {
			if (DRM_COPY_FROM_USER(&box, &boxes[i], sizeof(box)))
L
Linus Torvalds 已提交
2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705
				return DRM_ERR(EFAULT);
			/* FIXME The second and subsequent times round
			 * this loop, send a WAIT_UNTIL_3D_IDLE before
			 * calling emit_clip_rect(). This fixes a
			 * lockup on fast machines when sending
			 * several cliprects with a cmdbuf, as when
			 * waving a 2D window over a 3D
			 * window. Something in the commands from user
			 * space seems to hang the card when they're
			 * sent several times in a row. That would be
			 * the correct place to fix it but this works
			 * around it until I can figure that out - Tim
			 * Smith */
D
Dave Airlie 已提交
2706 2707
			if (i) {
				BEGIN_RING(2);
L
Linus Torvalds 已提交
2708 2709 2710
				RADEON_WAIT_UNTIL_3D_IDLE();
				ADVANCE_RING();
			}
D
Dave Airlie 已提交
2711
			radeon_emit_clip_rect(dev_priv, &box);
L
Linus Torvalds 已提交
2712
		}
D
Dave Airlie 已提交
2713 2714 2715

		BEGIN_RING(cmdsz);
		OUT_RING_TABLE(cmdbuf->buf, cmdsz);
L
Linus Torvalds 已提交
2716 2717
		ADVANCE_RING();

D
Dave Airlie 已提交
2718 2719
	} while (++i < cmdbuf->nbox);
	if (cmdbuf->nbox == 1)
L
Linus Torvalds 已提交
2720 2721
		cmdbuf->nbox = 0;

D
Dave Airlie 已提交
2722
      out:
L
Linus Torvalds 已提交
2723 2724 2725 2726 2727
	cmdbuf->buf += cmdsz * 4;
	cmdbuf->bufsz -= cmdsz * 4;
	return 0;
}

D
Dave Airlie 已提交
2728
static int radeon_emit_wait(drm_device_t * dev, int flags)
L
Linus Torvalds 已提交
2729 2730 2731 2732 2733 2734 2735
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	RING_LOCALS;

	DRM_DEBUG("%s: %x\n", __FUNCTION__, flags);
	switch (flags) {
	case RADEON_WAIT_2D:
D
Dave Airlie 已提交
2736 2737
		BEGIN_RING(2);
		RADEON_WAIT_UNTIL_2D_IDLE();
L
Linus Torvalds 已提交
2738 2739 2740
		ADVANCE_RING();
		break;
	case RADEON_WAIT_3D:
D
Dave Airlie 已提交
2741 2742
		BEGIN_RING(2);
		RADEON_WAIT_UNTIL_3D_IDLE();
L
Linus Torvalds 已提交
2743 2744
		ADVANCE_RING();
		break;
D
Dave Airlie 已提交
2745 2746 2747
	case RADEON_WAIT_2D | RADEON_WAIT_3D:
		BEGIN_RING(2);
		RADEON_WAIT_UNTIL_IDLE();
L
Linus Torvalds 已提交
2748 2749 2750 2751 2752 2753 2754 2755 2756
		ADVANCE_RING();
		break;
	default:
		return DRM_ERR(EINVAL);
	}

	return 0;
}

D
Dave Airlie 已提交
2757
static int radeon_cp_cmdbuf(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
2758 2759 2760 2761 2762 2763 2764
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_file_t *filp_priv;
	drm_device_dma_t *dma = dev->dma;
	drm_buf_t *buf = NULL;
	int idx;
2765
	drm_radeon_kcmd_buffer_t cmdbuf;
L
Linus Torvalds 已提交
2766 2767
	drm_radeon_cmd_header_t header;
	int orig_nbox, orig_bufsz;
D
Dave Airlie 已提交
2768
	char *kbuf = NULL;
L
Linus Torvalds 已提交
2769

D
Dave Airlie 已提交
2770
	LOCK_TEST_WITH_RETURN(dev, filp);
L
Linus Torvalds 已提交
2771

D
Dave Airlie 已提交
2772 2773
	if (!dev_priv) {
		DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
L
Linus Torvalds 已提交
2774 2775 2776
		return DRM_ERR(EINVAL);
	}

D
Dave Airlie 已提交
2777
	DRM_GET_PRIV_WITH_RETURN(filp_priv, filp);
L
Linus Torvalds 已提交
2778

D
Dave Airlie 已提交
2779 2780 2781
	DRM_COPY_FROM_USER_IOCTL(cmdbuf,
				 (drm_radeon_cmd_buffer_t __user *) data,
				 sizeof(cmdbuf));
L
Linus Torvalds 已提交
2782

D
Dave Airlie 已提交
2783 2784
	RING_SPACE_TEST_WITH_RETURN(dev_priv);
	VB_AGE_TEST_WITH_RETURN(dev_priv);
L
Linus Torvalds 已提交
2785

D
Dave Airlie 已提交
2786
	if (cmdbuf.bufsz > 64 * 1024 || cmdbuf.bufsz < 0) {
L
Linus Torvalds 已提交
2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798
		return DRM_ERR(EINVAL);
	}

	/* Allocate an in-kernel area and copy in the cmdbuf.  Do this to avoid
	 * races between checking values and using those values in other code,
	 * and simply to avoid a lot of function calls to copy in data.
	 */
	orig_bufsz = cmdbuf.bufsz;
	if (orig_bufsz != 0) {
		kbuf = drm_alloc(cmdbuf.bufsz, DRM_MEM_DRIVER);
		if (kbuf == NULL)
			return DRM_ERR(ENOMEM);
2799 2800
		if (DRM_COPY_FROM_USER(kbuf, (void __user *)cmdbuf.buf,
				       cmdbuf.bufsz)) {
L
Linus Torvalds 已提交
2801 2802 2803 2804 2805 2806 2807 2808
			drm_free(kbuf, orig_bufsz, DRM_MEM_DRIVER);
			return DRM_ERR(EFAULT);
		}
		cmdbuf.buf = kbuf;
	}

	orig_nbox = cmdbuf.nbox;

D
Dave Airlie 已提交
2809
	if (dev_priv->microcode_version == UCODE_R300) {
D
Dave Airlie 已提交
2810
		int temp;
D
Dave Airlie 已提交
2811 2812
		temp = r300_do_cp_cmdbuf(dev, filp, filp_priv, &cmdbuf);

D
Dave Airlie 已提交
2813 2814
		if (orig_bufsz != 0)
			drm_free(kbuf, orig_bufsz, DRM_MEM_DRIVER);
D
Dave Airlie 已提交
2815

D
Dave Airlie 已提交
2816 2817 2818 2819
		return temp;
	}

	/* microcode_version != r300 */
D
Dave Airlie 已提交
2820
	while (cmdbuf.bufsz >= sizeof(header)) {
L
Linus Torvalds 已提交
2821 2822 2823 2824 2825 2826

		header.i = *(int *)cmdbuf.buf;
		cmdbuf.buf += sizeof(header);
		cmdbuf.bufsz -= sizeof(header);

		switch (header.header.cmd_type) {
D
Dave Airlie 已提交
2827
		case RADEON_CMD_PACKET:
L
Linus Torvalds 已提交
2828
			DRM_DEBUG("RADEON_CMD_PACKET\n");
D
Dave Airlie 已提交
2829 2830
			if (radeon_emit_packets
			    (dev_priv, filp_priv, header, &cmdbuf)) {
L
Linus Torvalds 已提交
2831 2832 2833 2834 2835 2836 2837
				DRM_ERROR("radeon_emit_packets failed\n");
				goto err;
			}
			break;

		case RADEON_CMD_SCALARS:
			DRM_DEBUG("RADEON_CMD_SCALARS\n");
D
Dave Airlie 已提交
2838
			if (radeon_emit_scalars(dev_priv, header, &cmdbuf)) {
L
Linus Torvalds 已提交
2839 2840 2841 2842 2843 2844 2845
				DRM_ERROR("radeon_emit_scalars failed\n");
				goto err;
			}
			break;

		case RADEON_CMD_VECTORS:
			DRM_DEBUG("RADEON_CMD_VECTORS\n");
D
Dave Airlie 已提交
2846
			if (radeon_emit_vectors(dev_priv, header, &cmdbuf)) {
L
Linus Torvalds 已提交
2847 2848 2849 2850 2851 2852 2853 2854
				DRM_ERROR("radeon_emit_vectors failed\n");
				goto err;
			}
			break;

		case RADEON_CMD_DMA_DISCARD:
			DRM_DEBUG("RADEON_CMD_DMA_DISCARD\n");
			idx = header.dma.buf_idx;
D
Dave Airlie 已提交
2855 2856 2857
			if (idx < 0 || idx >= dma->buf_count) {
				DRM_ERROR("buffer index %d (of %d max)\n",
					  idx, dma->buf_count - 1);
L
Linus Torvalds 已提交
2858 2859 2860 2861
				goto err;
			}

			buf = dma->buflist[idx];
D
Dave Airlie 已提交
2862 2863 2864
			if (buf->filp != filp || buf->pending) {
				DRM_ERROR("bad buffer %p %p %d\n",
					  buf->filp, filp, buf->pending);
L
Linus Torvalds 已提交
2865 2866 2867
				goto err;
			}

D
Dave Airlie 已提交
2868
			radeon_cp_discard_buffer(dev, buf);
L
Linus Torvalds 已提交
2869 2870 2871 2872
			break;

		case RADEON_CMD_PACKET3:
			DRM_DEBUG("RADEON_CMD_PACKET3\n");
D
Dave Airlie 已提交
2873
			if (radeon_emit_packet3(dev, filp_priv, &cmdbuf)) {
L
Linus Torvalds 已提交
2874 2875 2876 2877 2878 2879 2880
				DRM_ERROR("radeon_emit_packet3 failed\n");
				goto err;
			}
			break;

		case RADEON_CMD_PACKET3_CLIP:
			DRM_DEBUG("RADEON_CMD_PACKET3_CLIP\n");
D
Dave Airlie 已提交
2881 2882
			if (radeon_emit_packet3_cliprect
			    (dev, filp_priv, &cmdbuf, orig_nbox)) {
L
Linus Torvalds 已提交
2883 2884 2885 2886 2887 2888 2889
				DRM_ERROR("radeon_emit_packet3_clip failed\n");
				goto err;
			}
			break;

		case RADEON_CMD_SCALARS2:
			DRM_DEBUG("RADEON_CMD_SCALARS2\n");
D
Dave Airlie 已提交
2890
			if (radeon_emit_scalars2(dev_priv, header, &cmdbuf)) {
L
Linus Torvalds 已提交
2891 2892 2893 2894 2895 2896 2897
				DRM_ERROR("radeon_emit_scalars2 failed\n");
				goto err;
			}
			break;

		case RADEON_CMD_WAIT:
			DRM_DEBUG("RADEON_CMD_WAIT\n");
D
Dave Airlie 已提交
2898
			if (radeon_emit_wait(dev, header.wait.flags)) {
L
Linus Torvalds 已提交
2899 2900 2901 2902 2903
				DRM_ERROR("radeon_emit_wait failed\n");
				goto err;
			}
			break;
		default:
D
Dave Airlie 已提交
2904
			DRM_ERROR("bad cmd_type %d at %p\n",
L
Linus Torvalds 已提交
2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917
				  header.header.cmd_type,
				  cmdbuf.buf - sizeof(header));
			goto err;
		}
	}

	if (orig_bufsz != 0)
		drm_free(kbuf, orig_bufsz, DRM_MEM_DRIVER);

	DRM_DEBUG("DONE\n");
	COMMIT_RING();
	return 0;

D
Dave Airlie 已提交
2918
      err:
L
Linus Torvalds 已提交
2919 2920 2921 2922 2923
	if (orig_bufsz != 0)
		drm_free(kbuf, orig_bufsz, DRM_MEM_DRIVER);
	return DRM_ERR(EINVAL);
}

D
Dave Airlie 已提交
2924
static int radeon_cp_getparam(DRM_IOCTL_ARGS)
L
Linus Torvalds 已提交
2925 2926 2927 2928 2929 2930
{
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_radeon_getparam_t param;
	int value;

D
Dave Airlie 已提交
2931 2932
	if (!dev_priv) {
		DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
L
Linus Torvalds 已提交
2933 2934 2935
		return DRM_ERR(EINVAL);
	}

D
Dave Airlie 已提交
2936 2937
	DRM_COPY_FROM_USER_IOCTL(param, (drm_radeon_getparam_t __user *) data,
				 sizeof(param));
L
Linus Torvalds 已提交
2938

D
Dave Airlie 已提交
2939
	DRM_DEBUG("pid=%d\n", DRM_CURRENTPID);
L
Linus Torvalds 已提交
2940

D
Dave Airlie 已提交
2941
	switch (param.param) {
L
Linus Torvalds 已提交
2942 2943 2944 2945 2946
	case RADEON_PARAM_GART_BUFFER_OFFSET:
		value = dev_priv->gart_buffers_offset;
		break;
	case RADEON_PARAM_LAST_FRAME:
		dev_priv->stats.last_frame_reads++;
D
Dave Airlie 已提交
2947
		value = GET_SCRATCH(0);
L
Linus Torvalds 已提交
2948 2949
		break;
	case RADEON_PARAM_LAST_DISPATCH:
D
Dave Airlie 已提交
2950
		value = GET_SCRATCH(1);
L
Linus Torvalds 已提交
2951 2952 2953
		break;
	case RADEON_PARAM_LAST_CLEAR:
		dev_priv->stats.last_clear_reads++;
D
Dave Airlie 已提交
2954
		value = GET_SCRATCH(2);
L
Linus Torvalds 已提交
2955 2956 2957 2958 2959 2960 2961 2962
		break;
	case RADEON_PARAM_IRQ_NR:
		value = dev->irq;
		break;
	case RADEON_PARAM_GART_BASE:
		value = dev_priv->gart_vm_start;
		break;
	case RADEON_PARAM_REGISTER_HANDLE:
2963
		value = dev_priv->mmio->offset;
L
Linus Torvalds 已提交
2964 2965 2966 2967 2968
		break;
	case RADEON_PARAM_STATUS_HANDLE:
		value = dev_priv->ring_rptr_offset;
		break;
#if BITS_PER_LONG == 32
D
Dave Airlie 已提交
2969 2970 2971 2972 2973 2974 2975 2976 2977
		/*
		 * This ioctl() doesn't work on 64-bit platforms because hw_lock is a
		 * pointer which can't fit into an int-sized variable.  According to
		 * Michel Dnzer, the ioctl() is only used on embedded platforms, so
		 * not supporting it shouldn't be a problem.  If the same functionality
		 * is needed on 64-bit platforms, a new ioctl() would have to be added,
		 * so backwards-compatibility for the embedded platforms can be
		 * maintained.  --davidm 4-Feb-2004.
		 */
L
Linus Torvalds 已提交
2978 2979 2980 2981 2982 2983 2984 2985
	case RADEON_PARAM_SAREA_HANDLE:
		/* The lock is the first dword in the sarea. */
		value = (long)dev->lock.hw_lock;
		break;
#endif
	case RADEON_PARAM_GART_TEX_HANDLE:
		value = dev_priv->gart_textures_offset;
		break;
2986 2987 2988 2989 2990 2991 2992 2993 2994
	
	case RADEON_PARAM_CARD_TYPE:
		if (dev_priv->flags & CHIP_IS_PCIE)
			value = RADEON_CARD_PCIE;
		else if (dev_priv->flags & CHIP_IS_AGP)
			value = RADEON_CARD_AGP;
		else
			value = RADEON_CARD_PCI;
		break;
L
Linus Torvalds 已提交
2995 2996 2997 2998
	default:
		return DRM_ERR(EINVAL);
	}

D
Dave Airlie 已提交
2999 3000
	if (DRM_COPY_TO_USER(param.value, &value, sizeof(int))) {
		DRM_ERROR("copy_to_user\n");
L
Linus Torvalds 已提交
3001 3002
		return DRM_ERR(EFAULT);
	}
D
Dave Airlie 已提交
3003

L
Linus Torvalds 已提交
3004 3005 3006
	return 0;
}

D
Dave Airlie 已提交
3007 3008
static int radeon_cp_setparam(DRM_IOCTL_ARGS)
{
L
Linus Torvalds 已提交
3009 3010 3011 3012 3013 3014
	DRM_DEVICE;
	drm_radeon_private_t *dev_priv = dev->dev_private;
	drm_file_t *filp_priv;
	drm_radeon_setparam_t sp;
	struct drm_radeon_driver_file_fields *radeon_priv;

D
Dave Airlie 已提交
3015 3016 3017
	if (!dev_priv) {
		DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
		return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
3018 3019
	}

D
Dave Airlie 已提交
3020
	DRM_GET_PRIV_WITH_RETURN(filp_priv, filp);
L
Linus Torvalds 已提交
3021

D
Dave Airlie 已提交
3022 3023
	DRM_COPY_FROM_USER_IOCTL(sp, (drm_radeon_setparam_t __user *) data,
				 sizeof(sp));
L
Linus Torvalds 已提交
3024

D
Dave Airlie 已提交
3025
	switch (sp.param) {
L
Linus Torvalds 已提交
3026 3027 3028 3029 3030 3031
	case RADEON_SETPARAM_FB_LOCATION:
		radeon_priv = filp_priv->driver_priv;
		radeon_priv->radeon_fb_delta = dev_priv->fb_location - sp.value;
		break;
	case RADEON_SETPARAM_SWITCH_TILING:
		if (sp.value == 0) {
D
Dave Airlie 已提交
3032
			DRM_DEBUG("color tiling disabled\n");
L
Linus Torvalds 已提交
3033 3034 3035
			dev_priv->front_pitch_offset &= ~RADEON_DST_TILE_MACRO;
			dev_priv->back_pitch_offset &= ~RADEON_DST_TILE_MACRO;
			dev_priv->sarea_priv->tiling_enabled = 0;
D
Dave Airlie 已提交
3036 3037
		} else if (sp.value == 1) {
			DRM_DEBUG("color tiling enabled\n");
L
Linus Torvalds 已提交
3038 3039 3040 3041
			dev_priv->front_pitch_offset |= RADEON_DST_TILE_MACRO;
			dev_priv->back_pitch_offset |= RADEON_DST_TILE_MACRO;
			dev_priv->sarea_priv->tiling_enabled = 1;
		}
D
Dave Airlie 已提交
3042
		break;
3043 3044 3045
	case RADEON_SETPARAM_PCIGART_LOCATION:
		dev_priv->pcigart_offset = sp.value;
		break;
3046 3047 3048
	case RADEON_SETPARAM_NEW_MEMMAP:
		dev_priv->new_memmap = sp.value;
		break;
L
Linus Torvalds 已提交
3049
	default:
D
Dave Airlie 已提交
3050 3051
		DRM_DEBUG("Invalid parameter %d\n", sp.param);
		return DRM_ERR(EINVAL);
L
Linus Torvalds 已提交
3052 3053 3054 3055 3056 3057 3058 3059
	}

	return 0;
}

/* When a client dies:
 *    - Check for and clean up flipped page state
 *    - Free any alloced GART memory.
3060
 *    - Free any alloced radeon surfaces.
L
Linus Torvalds 已提交
3061 3062 3063
 *
 * DRM infrastructure takes care of reclaiming dma buffers.
 */
3064
void radeon_driver_preclose(drm_device_t * dev, DRMFILE filp)
L
Linus Torvalds 已提交
3065
{
D
Dave Airlie 已提交
3066 3067 3068 3069 3070 3071 3072
	if (dev->dev_private) {
		drm_radeon_private_t *dev_priv = dev->dev_private;
		if (dev_priv->page_flipping) {
			radeon_do_cleanup_pageflip(dev);
		}
		radeon_mem_release(filp, dev_priv->gart_heap);
		radeon_mem_release(filp, dev_priv->fb_heap);
L
Linus Torvalds 已提交
3073
		radeon_surfaces_release(filp, dev_priv);
D
Dave Airlie 已提交
3074
	}
L
Linus Torvalds 已提交
3075 3076
}

3077
void radeon_driver_lastclose(drm_device_t * dev)
L
Linus Torvalds 已提交
3078 3079 3080 3081
{
	radeon_do_release(dev);
}

3082
int radeon_driver_open(drm_device_t * dev, drm_file_t * filp_priv)
L
Linus Torvalds 已提交
3083 3084 3085
{
	drm_radeon_private_t *dev_priv = dev->dev_private;
	struct drm_radeon_driver_file_fields *radeon_priv;
D
Dave Airlie 已提交
3086

3087
	DRM_DEBUG("\n");
D
Dave Airlie 已提交
3088 3089 3090 3091
	radeon_priv =
	    (struct drm_radeon_driver_file_fields *)
	    drm_alloc(sizeof(*radeon_priv), DRM_MEM_FILES);

L
Linus Torvalds 已提交
3092 3093 3094 3095
	if (!radeon_priv)
		return -ENOMEM;

	filp_priv->driver_priv = radeon_priv;
3096

D
Dave Airlie 已提交
3097
	if (dev_priv)
L
Linus Torvalds 已提交
3098 3099 3100 3101 3102 3103
		radeon_priv->radeon_fb_delta = dev_priv->fb_location;
	else
		radeon_priv->radeon_fb_delta = 0;
	return 0;
}

3104
void radeon_driver_postclose(drm_device_t * dev, drm_file_t * filp_priv)
L
Linus Torvalds 已提交
3105
{
D
Dave Airlie 已提交
3106 3107 3108 3109
	struct drm_radeon_driver_file_fields *radeon_priv =
	    filp_priv->driver_priv;

	drm_free(radeon_priv, sizeof(*radeon_priv), DRM_MEM_FILES);
L
Linus Torvalds 已提交
3110 3111 3112
}

drm_ioctl_desc_t radeon_ioctls[] = {
3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139
	[DRM_IOCTL_NR(DRM_RADEON_CP_INIT)] = {radeon_cp_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
	[DRM_IOCTL_NR(DRM_RADEON_CP_START)] = {radeon_cp_start, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
	[DRM_IOCTL_NR(DRM_RADEON_CP_STOP)] = {radeon_cp_stop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
	[DRM_IOCTL_NR(DRM_RADEON_CP_RESET)] = {radeon_cp_reset, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
	[DRM_IOCTL_NR(DRM_RADEON_CP_IDLE)] = {radeon_cp_idle, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_CP_RESUME)] = {radeon_cp_resume, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_RESET)] = {radeon_engine_reset, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_FULLSCREEN)] = {radeon_fullscreen, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_SWAP)] = {radeon_cp_swap, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_CLEAR)] = {radeon_cp_clear, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_VERTEX)] = {radeon_cp_vertex, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_INDICES)] = {radeon_cp_indices, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_TEXTURE)] = {radeon_cp_texture, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_STIPPLE)] = {radeon_cp_stipple, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_INDIRECT)] = {radeon_cp_indirect, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
	[DRM_IOCTL_NR(DRM_RADEON_VERTEX2)] = {radeon_cp_vertex2, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_CMDBUF)] = {radeon_cp_cmdbuf, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_GETPARAM)] = {radeon_cp_getparam, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_FLIP)] = {radeon_cp_flip, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_ALLOC)] = {radeon_mem_alloc, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_FREE)] = {radeon_mem_free, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_INIT_HEAP)] = {radeon_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
	[DRM_IOCTL_NR(DRM_RADEON_IRQ_EMIT)] = {radeon_irq_emit, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_IRQ_WAIT)] = {radeon_irq_wait, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_SETPARAM)] = {radeon_cp_setparam, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_SURF_ALLOC)] = {radeon_surface_alloc, DRM_AUTH},
	[DRM_IOCTL_NR(DRM_RADEON_SURF_FREE)] = {radeon_surface_free, DRM_AUTH}
L
Linus Torvalds 已提交
3140 3141 3142
};

int radeon_max_ioctl = DRM_ARRAY_SIZE(radeon_ioctls);