i915_dma.c 40.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31 32 33
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
34
#include <drm/drm_legacy.h>
J
Jesse Barnes 已提交
35
#include "intel_drv.h"
36
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
37
#include "i915_drv.h"
38
#include "i915_vgpu.h"
C
Chris Wilson 已提交
39
#include "i915_trace.h"
40
#include <linux/pci.h>
D
Daniel Vetter 已提交
41 42
#include <linux/console.h>
#include <linux/vt.h>
43
#include <linux/vgaarb.h>
44 45
#include <linux/acpi.h>
#include <linux/pnp.h>
46
#include <linux/vga_switcheroo.h>
47
#include <linux/slab.h>
48
#include <acpi/video.h>
49 50
#include <linux/pm.h>
#include <linux/pm_runtime.h>
51
#include <linux/oom.h>
L
Linus Torvalds 已提交
52 53


54 55
static int i915_getparam(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
56
{
57
	struct drm_i915_private *dev_priv = dev->dev_private;
58
	drm_i915_getparam_t *param = data;
L
Linus Torvalds 已提交
59 60
	int value;

61
	switch (param->param) {
L
Linus Torvalds 已提交
62 63
	case I915_PARAM_IRQ_ACTIVE:
	case I915_PARAM_ALLOW_BATCHBUFFER:
D
Dave Airlie 已提交
64
	case I915_PARAM_LAST_DISPATCH:
65
		/* Reject all old ums/dri params. */
66
		return -ENODEV;
K
Kristian Høgsberg 已提交
67
	case I915_PARAM_CHIPSET_ID:
68
		value = dev->pdev->device;
K
Kristian Høgsberg 已提交
69
		break;
N
Neil Roberts 已提交
70 71 72
	case I915_PARAM_REVISION:
		value = dev->pdev->revision;
		break;
73
	case I915_PARAM_HAS_GEM:
74
		value = 1;
75
		break;
76 77 78
	case I915_PARAM_NUM_FENCES_AVAIL:
		value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
		break;
79 80 81
	case I915_PARAM_HAS_OVERLAY:
		value = dev_priv->overlay ? 1 : 0;
		break;
82 83 84
	case I915_PARAM_HAS_PAGEFLIPPING:
		value = 1;
		break;
J
Jesse Barnes 已提交
85 86
	case I915_PARAM_HAS_EXECBUF2:
		/* depends on GEM */
87
		value = 1;
J
Jesse Barnes 已提交
88
		break;
89
	case I915_PARAM_HAS_BSD:
90
		value = intel_ring_initialized(&dev_priv->ring[VCS]);
91
		break;
92
	case I915_PARAM_HAS_BLT:
93
		value = intel_ring_initialized(&dev_priv->ring[BCS]);
94
		break;
95 96 97
	case I915_PARAM_HAS_VEBOX:
		value = intel_ring_initialized(&dev_priv->ring[VECS]);
		break;
98 99 100
	case I915_PARAM_HAS_BSD2:
		value = intel_ring_initialized(&dev_priv->ring[VCS2]);
		break;
101 102 103
	case I915_PARAM_HAS_RELAXED_FENCING:
		value = 1;
		break;
104 105 106
	case I915_PARAM_HAS_COHERENT_RINGS:
		value = 1;
		break;
107 108 109
	case I915_PARAM_HAS_EXEC_CONSTANTS:
		value = INTEL_INFO(dev)->gen >= 4;
		break;
110 111 112
	case I915_PARAM_HAS_RELAXED_DELTA:
		value = 1;
		break;
113 114 115
	case I915_PARAM_HAS_GEN7_SOL_RESET:
		value = 1;
		break;
116 117 118
	case I915_PARAM_HAS_LLC:
		value = HAS_LLC(dev);
		break;
119 120 121
	case I915_PARAM_HAS_WT:
		value = HAS_WT(dev);
		break;
122
	case I915_PARAM_HAS_ALIASING_PPGTT:
123
		value = USES_PPGTT(dev);
124
		break;
125 126 127
	case I915_PARAM_HAS_WAIT_TIMEOUT:
		value = 1;
		break;
128 129 130
	case I915_PARAM_HAS_SEMAPHORES:
		value = i915_semaphore_is_enabled(dev);
		break;
131 132 133
	case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
		value = 1;
		break;
134 135 136
	case I915_PARAM_HAS_SECURE_BATCHES:
		value = capable(CAP_SYS_ADMIN);
		break;
137 138 139
	case I915_PARAM_HAS_PINNED_BATCHES:
		value = 1;
		break;
140 141 142
	case I915_PARAM_HAS_EXEC_NO_RELOC:
		value = 1;
		break;
143 144 145
	case I915_PARAM_HAS_EXEC_HANDLE_LUT:
		value = 1;
		break;
146 147 148
	case I915_PARAM_CMD_PARSER_VERSION:
		value = i915_cmd_parser_get_version();
		break;
149 150
	case I915_PARAM_HAS_COHERENT_PHYS_GTT:
		value = 1;
151 152 153
		break;
	case I915_PARAM_MMAP_VERSION:
		value = 1;
154
		break;
155 156 157 158 159 160 161 162 163 164
	case I915_PARAM_SUBSLICE_TOTAL:
		value = INTEL_INFO(dev)->subslice_total;
		if (!value)
			return -ENODEV;
		break;
	case I915_PARAM_EU_TOTAL:
		value = INTEL_INFO(dev)->eu_total;
		if (!value)
			return -ENODEV;
		break;
165 166 167 168
	case I915_PARAM_HAS_GPU_RESET:
		value = i915.enable_hangcheck &&
			intel_has_gpu_reset(dev);
		break;
169 170 171
	case I915_PARAM_HAS_RESOURCE_STREAMER:
		value = HAS_RESOURCE_STREAMER(dev);
		break;
L
Linus Torvalds 已提交
172
	default:
173
		DRM_DEBUG("Unknown parameter %d\n", param->param);
E
Eric Anholt 已提交
174
		return -EINVAL;
L
Linus Torvalds 已提交
175 176
	}

D
Daniel Vetter 已提交
177 178
	if (copy_to_user(param->value, &value, sizeof(int))) {
		DRM_ERROR("copy_to_user failed\n");
E
Eric Anholt 已提交
179
		return -EFAULT;
L
Linus Torvalds 已提交
180 181 182 183 184
	}

	return 0;
}

185 186
static int i915_setparam(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
187
{
188
	struct drm_i915_private *dev_priv = dev->dev_private;
189
	drm_i915_setparam_t *param = data;
L
Linus Torvalds 已提交
190

191
	switch (param->param) {
L
Linus Torvalds 已提交
192 193 194
	case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
	case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
	case I915_SETPARAM_ALLOW_BATCHBUFFER:
195
		/* Reject all old ums/dri params. */
196 197
		return -ENODEV;

198 199 200 201 202 203 204
	case I915_SETPARAM_NUM_USED_FENCES:
		if (param->value > dev_priv->num_fence_regs ||
		    param->value < 0)
			return -EINVAL;
		/* Userspace can use first N regs */
		dev_priv->fence_reg_start = param->value;
		break;
L
Linus Torvalds 已提交
205
	default:
206
		DRM_DEBUG_DRIVER("unknown parameter %d\n",
207
					param->param);
E
Eric Anholt 已提交
208
		return -EINVAL;
L
Linus Torvalds 已提交
209 210 211 212 213
	}

	return 0;
}

214 215 216 217
static int i915_get_bridge_dev(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

218
	dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
219 220 221 222 223 224 225
	if (!dev_priv->bridge_dev) {
		DRM_ERROR("bridge device not found\n");
		return -1;
	}
	return 0;
}

226 227 228 229 230 231 232 233 234 235 236
#define MCHBAR_I915 0x44
#define MCHBAR_I965 0x48
#define MCHBAR_SIZE (4*4096)

#define DEVEN_REG 0x54
#define   DEVEN_MCHBAR_EN (1 << 28)

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
intel_alloc_mchbar_resource(struct drm_device *dev)
{
237
	struct drm_i915_private *dev_priv = dev->dev_private;
238
	int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
239 240
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
241
	int ret;
242

243
	if (INTEL_INFO(dev)->gen >= 4)
244 245 246 247 248 249 250
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
251 252
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
253 254 255
#endif

	/* Get some space for it */
256 257 258 259
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
260 261
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
262
				     0, pcibios_align_resource,
263 264 265 266
				     dev_priv->bridge_dev);
	if (ret) {
		DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
		dev_priv->mch_res.start = 0;
267
		return ret;
268 269
	}

270
	if (INTEL_INFO(dev)->gen >= 4)
271 272 273 274 275
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
276
	return 0;
277 278 279 280 281 282
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
intel_setup_mchbar(struct drm_device *dev)
{
283
	struct drm_i915_private *dev_priv = dev->dev_private;
284
	int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
285 286 287
	u32 temp;
	bool enabled;

J
Jesse Barnes 已提交
288 289 290
	if (IS_VALLEYVIEW(dev))
		return;

291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
	dev_priv->mchbar_need_disable = false;

	if (IS_I915G(dev) || IS_I915GM(dev)) {
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

	if (intel_alloc_mchbar_resource(dev))
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
	if (IS_I915G(dev) || IS_I915GM(dev)) {
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
intel_teardown_mchbar(struct drm_device *dev)
{
323
	struct drm_i915_private *dev_priv = dev->dev_private;
324
	int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
	u32 temp;

	if (dev_priv->mchbar_need_disable) {
		if (IS_I915G(dev) || IS_I915GM(dev)) {
			pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
			temp &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
		} else {
			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
			temp &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

343 344 345 346 347 348 349 350 351 352 353 354 355
/* true = enable decode, false = disable decoder */
static unsigned int i915_vga_set_decode(void *cookie, bool state)
{
	struct drm_device *dev = cookie;

	intel_modeset_vga_set_state(dev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

356 357 358 359
static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
360

361
	if (state == VGA_SWITCHEROO_ON) {
362
		pr_info("switched on\n");
363
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
364 365
		/* i915 resume handler doesn't set to D0 */
		pci_set_power_state(dev->pdev, PCI_D0);
366
		i915_resume_switcheroo(dev);
367
		dev->switch_power_state = DRM_SWITCH_POWER_ON;
368
	} else {
369
		pr_info("switched off\n");
370
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
371
		i915_suspend_switcheroo(dev, pmm);
372
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
373 374 375 376 377 378 379
	}
}

static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

380 381 382 383 384 385
	/*
	 * FIXME: open_count is protected by drm_global_mutex but that would lead to
	 * locking inversion with the driver load path. And the access here is
	 * completely racy anyway. So don't bother with locking for now.
	 */
	return dev->open_count == 0;
386 387
}

388 389 390 391 392 393
static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
	.set_gpu_state = i915_switcheroo_set_state,
	.reprobe = NULL,
	.can_switch = i915_switcheroo_can_switch,
};

394 395 396 397
static int i915_load_modeset_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
J
Jesse Barnes 已提交
398

399
	ret = intel_parse_bios(dev);
J
Jesse Barnes 已提交
400 401 402
	if (ret)
		DRM_INFO("failed to find VBIOS tables\n");

403 404 405 406 407 408 409
	/* If we have > 1 VGA cards, then we need to arbitrate access
	 * to the common VGA resources.
	 *
	 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
	 * then we do not take part in VGA arbitration and the
	 * vga_client_register() fails with -ENODEV.
	 */
410 411 412
	ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
	if (ret && ret != -ENODEV)
		goto out;
413

J
Jesse Barnes 已提交
414 415
	intel_register_dsm_handler();

416
	ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
417
	if (ret)
418
		goto cleanup_vga_client;
419

420 421 422 423 424 425 426
	/* Initialise stolen first so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
	ret = i915_gem_init_stolen(dev);
	if (ret)
		goto cleanup_vga_switcheroo;

427 428
	intel_power_domains_init_hw(dev_priv);

429
	ret = intel_irq_install(dev_priv);
430 431 432 433 434
	if (ret)
		goto cleanup_gem_stolen;

	/* Important: The output setup functions called by modeset_init need
	 * working irqs for e.g. gmbus and dp aux transfers. */
435 436
	intel_modeset_init(dev);

437 438 439 440 441
	/* intel_guc_ucode_init() needs the mutex to allocate GEM objects */
	mutex_lock(&dev->struct_mutex);
	intel_guc_ucode_init(dev);
	mutex_unlock(&dev->struct_mutex);

442
	ret = i915_gem_init(dev);
J
Jesse Barnes 已提交
443
	if (ret)
444
		goto cleanup_irq;
445

446
	intel_modeset_gem_init(dev);
447

J
Jesse Barnes 已提交
448 449
	/* Always safe in the mode setting case. */
	/* FIXME: do pre/post-mode set stuff in core KMS code */
450
	dev->vblank_disable_allowed = true;
451
	if (INTEL_INFO(dev)->num_pipes == 0)
B
Ben Widawsky 已提交
452
		return 0;
J
Jesse Barnes 已提交
453

454 455
	ret = intel_fbdev_init(dev);
	if (ret)
456 457
		goto cleanup_gem;

458
	/* Only enable hotplug handling once the fbdev is fully set up. */
459
	intel_hpd_init(dev_priv);
460 461 462 463 464 465 466 467 468 469 470

	/*
	 * Some ports require correctly set-up hpd registers for detection to
	 * work properly (leading to ghost connected connector status), e.g. VGA
	 * on gm45.  Hence we can only set up the initial fbdev config after hpd
	 * irqs are fully enabled. Now we should scan for the initial config
	 * only once hotplug handling is enabled, but due to screwed-up locking
	 * around kms/fbdev init we can't protect the fdbev initial config
	 * scanning against hotplug events. Hence do this first and ignore the
	 * tiny window where we will loose hotplug notifactions.
	 */
471
	intel_fbdev_initial_config_async(dev);
472

473
	drm_kms_helper_poll_init(dev);
474

J
Jesse Barnes 已提交
475 476
	return 0;

477 478 479
cleanup_gem:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
480
	i915_gem_context_fini(dev);
481
	mutex_unlock(&dev->struct_mutex);
482
cleanup_irq:
483 484 485
	mutex_lock(&dev->struct_mutex);
	intel_guc_ucode_fini(dev);
	mutex_unlock(&dev->struct_mutex);
486
	drm_irq_uninstall(dev);
487 488
cleanup_gem_stolen:
	i915_gem_cleanup_stolen(dev);
489 490 491 492
cleanup_vga_switcheroo:
	vga_switcheroo_unregister_client(dev->pdev);
cleanup_vga_client:
	vga_client_register(dev->pdev, NULL, NULL, NULL);
J
Jesse Barnes 已提交
493 494 495 496
out:
	return ret;
}

497
#if IS_ENABLED(CONFIG_FB)
498
static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
499 500 501 502
{
	struct apertures_struct *ap;
	struct pci_dev *pdev = dev_priv->dev->pdev;
	bool primary;
503
	int ret;
504 505 506

	ap = alloc_apertures(1);
	if (!ap)
507
		return -ENOMEM;
508

509
	ap->ranges[0].base = dev_priv->gtt.mappable_base;
510
	ap->ranges[0].size = dev_priv->gtt.mappable_end;
511

512 513 514
	primary =
		pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;

515
	ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
516 517

	kfree(ap);
518 519

	return ret;
520
}
521
#else
522
static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
523
{
524
	return 0;
525 526
}
#endif
527

D
Daniel Vetter 已提交
528 529 530 531 532 533 534 535 536 537 538 539 540
#if !defined(CONFIG_VGA_CONSOLE)
static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
{
	return 0;
}
#elif !defined(CONFIG_DUMMY_CONSOLE)
static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
{
	return -ENODEV;
}
#else
static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
{
541
	int ret = 0;
D
Daniel Vetter 已提交
542 543 544 545

	DRM_INFO("Replacing VGA console driver\n");

	console_lock();
546 547
	if (con_is_bound(&vga_con))
		ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
D
Daniel Vetter 已提交
548 549 550 551 552 553 554 555 556 557 558 559 560
	if (ret == 0) {
		ret = do_unregister_con_driver(&vga_con);

		/* Ignore "already unregistered". */
		if (ret == -ENODEV)
			ret = 0;
	}
	console_unlock();

	return ret;
}
#endif

D
Daniel Vetter 已提交
561 562
static void i915_dump_device_info(struct drm_i915_private *dev_priv)
{
563
	const struct intel_device_info *info = &dev_priv->info;
D
Daniel Vetter 已提交
564

565 566
#define PRINT_S(name) "%s"
#define SEP_EMPTY
567 568
#define PRINT_FLAG(name) info->name ? #name "," : ""
#define SEP_COMMA ,
569
	DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
570
			 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
D
Daniel Vetter 已提交
571 572
			 info->gen,
			 dev_priv->dev->pdev->device,
573
			 dev_priv->dev->pdev->revision,
574
			 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
575 576
#undef PRINT_S
#undef SEP_EMPTY
577 578
#undef PRINT_FLAG
#undef SEP_COMMA
D
Daniel Vetter 已提交
579 580
}

581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627
static void cherryview_sseu_info_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_device_info *info;
	u32 fuse, eu_dis;

	info = (struct intel_device_info *)&dev_priv->info;
	fuse = I915_READ(CHV_FUSE_GT);

	info->slice_total = 1;

	if (!(fuse & CHV_FGT_DISABLE_SS0)) {
		info->subslice_per_slice++;
		eu_dis = fuse & (CHV_FGT_EU_DIS_SS0_R0_MASK |
				 CHV_FGT_EU_DIS_SS0_R1_MASK);
		info->eu_total += 8 - hweight32(eu_dis);
	}

	if (!(fuse & CHV_FGT_DISABLE_SS1)) {
		info->subslice_per_slice++;
		eu_dis = fuse & (CHV_FGT_EU_DIS_SS1_R0_MASK |
				 CHV_FGT_EU_DIS_SS1_R1_MASK);
		info->eu_total += 8 - hweight32(eu_dis);
	}

	info->subslice_total = info->subslice_per_slice;
	/*
	 * CHV expected to always have a uniform distribution of EU
	 * across subslices.
	*/
	info->eu_per_subslice = info->subslice_total ?
				info->eu_total / info->subslice_total :
				0;
	/*
	 * CHV supports subslice power gating on devices with more than
	 * one subslice, and supports EU power gating on devices with
	 * more than one EU pair per subslice.
	*/
	info->has_slice_pg = 0;
	info->has_subslice_pg = (info->subslice_total > 1);
	info->has_eu_pg = (info->eu_per_subslice > 2);
}

static void gen9_sseu_info_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_device_info *info;
628
	int s_max = 3, ss_max = 4, eu_max = 8;
629
	int s, ss;
630 631 632
	u32 fuse2, s_enable, ss_disable, eu_disable;
	u8 eu_mask = 0xff;

633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657
	info = (struct intel_device_info *)&dev_priv->info;
	fuse2 = I915_READ(GEN8_FUSE2);
	s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >>
		   GEN8_F2_S_ENA_SHIFT;
	ss_disable = (fuse2 & GEN9_F2_SS_DIS_MASK) >>
		     GEN9_F2_SS_DIS_SHIFT;

	info->slice_total = hweight32(s_enable);
	/*
	 * The subslice disable field is global, i.e. it applies
	 * to each of the enabled slices.
	*/
	info->subslice_per_slice = ss_max - hweight32(ss_disable);
	info->subslice_total = info->slice_total *
			       info->subslice_per_slice;

	/*
	 * Iterate through enabled slices and subslices to
	 * count the total enabled EU.
	*/
	for (s = 0; s < s_max; s++) {
		if (!(s_enable & (0x1 << s)))
			/* skip disabled slice */
			continue;

658
		eu_disable = I915_READ(GEN9_EU_DISABLE(s));
659
		for (ss = 0; ss < ss_max; ss++) {
660
			int eu_per_ss;
661 662 663 664 665

			if (ss_disable & (0x1 << ss))
				/* skip disabled subslice */
				continue;

666 667
			eu_per_ss = eu_max - hweight8((eu_disable >> (ss*8)) &
						      eu_mask);
668 669 670 671 672 673

			/*
			 * Record which subslice(s) has(have) 7 EUs. we
			 * can tune the hash used to spread work among
			 * subslices if they are unbalanced.
			 */
674
			if (eu_per_ss == 7)
675 676
				info->subslice_7eu[s] |= 1 << ss;

677
			info->eu_total += eu_per_ss;
678 679 680 681 682 683 684
		}
	}

	/*
	 * SKL is expected to always have a uniform distribution
	 * of EU across subslices with the exception that any one
	 * EU in any one subslice may be fused off for die
685 686
	 * recovery. BXT is expected to be perfectly uniform in EU
	 * distribution.
687 688 689 690 691 692 693
	*/
	info->eu_per_subslice = info->subslice_total ?
				DIV_ROUND_UP(info->eu_total,
					     info->subslice_total) : 0;
	/*
	 * SKL supports slice power gating on devices with more than
	 * one slice, and supports EU power gating on devices with
694 695 696 697
	 * more than one EU pair per subslice. BXT supports subslice
	 * power gating on devices with more than one subslice, and
	 * supports EU power gating on devices with more than one EU
	 * pair per subslice.
698
	*/
699 700
	info->has_slice_pg = ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
			       (info->slice_total > 1));
701 702
	info->has_subslice_pg = (IS_BROXTON(dev) && (info->subslice_total > 1));
	info->has_eu_pg = (info->eu_per_subslice > 2);
703 704
}

705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780
static void broadwell_sseu_info_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_device_info *info;
	const int s_max = 3, ss_max = 3, eu_max = 8;
	int s, ss;
	u32 fuse2, eu_disable[s_max], s_enable, ss_disable;

	fuse2 = I915_READ(GEN8_FUSE2);
	s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >> GEN8_F2_S_ENA_SHIFT;
	ss_disable = (fuse2 & GEN8_F2_SS_DIS_MASK) >> GEN8_F2_SS_DIS_SHIFT;

	eu_disable[0] = I915_READ(GEN8_EU_DISABLE0) & GEN8_EU_DIS0_S0_MASK;
	eu_disable[1] = (I915_READ(GEN8_EU_DISABLE0) >> GEN8_EU_DIS0_S1_SHIFT) |
			((I915_READ(GEN8_EU_DISABLE1) & GEN8_EU_DIS1_S1_MASK) <<
			 (32 - GEN8_EU_DIS0_S1_SHIFT));
	eu_disable[2] = (I915_READ(GEN8_EU_DISABLE1) >> GEN8_EU_DIS1_S2_SHIFT) |
			((I915_READ(GEN8_EU_DISABLE2) & GEN8_EU_DIS2_S2_MASK) <<
			 (32 - GEN8_EU_DIS1_S2_SHIFT));


	info = (struct intel_device_info *)&dev_priv->info;
	info->slice_total = hweight32(s_enable);

	/*
	 * The subslice disable field is global, i.e. it applies
	 * to each of the enabled slices.
	 */
	info->subslice_per_slice = ss_max - hweight32(ss_disable);
	info->subslice_total = info->slice_total * info->subslice_per_slice;

	/*
	 * Iterate through enabled slices and subslices to
	 * count the total enabled EU.
	 */
	for (s = 0; s < s_max; s++) {
		if (!(s_enable & (0x1 << s)))
			/* skip disabled slice */
			continue;

		for (ss = 0; ss < ss_max; ss++) {
			u32 n_disabled;

			if (ss_disable & (0x1 << ss))
				/* skip disabled subslice */
				continue;

			n_disabled = hweight8(eu_disable[s] >> (ss * eu_max));

			/*
			 * Record which subslices have 7 EUs.
			 */
			if (eu_max - n_disabled == 7)
				info->subslice_7eu[s] |= 1 << ss;

			info->eu_total += eu_max - n_disabled;
		}
	}

	/*
	 * BDW is expected to always have a uniform distribution of EU across
	 * subslices with the exception that any one EU in any one subslice may
	 * be fused off for die recovery.
	 */
	info->eu_per_subslice = info->subslice_total ?
		DIV_ROUND_UP(info->eu_total, info->subslice_total) : 0;

	/*
	 * BDW supports slice power gating on devices with more than
	 * one slice.
	 */
	info->has_slice_pg = (info->slice_total > 1);
	info->has_subslice_pg = 0;
	info->has_eu_pg = 0;
}

781 782 783 784 785 786 787
/*
 * Determine various intel_device_info fields at runtime.
 *
 * Use it when either:
 *   - it's judged too laborious to fill n static structures with the limit
 *     when a simple if statement does the job,
 *   - run-time checks (eg read fuse/strap registers) are needed.
788 789 790 791 792
 *
 * This function needs to be called:
 *   - after the MMIO has been setup as we are reading registers,
 *   - after the PCH has been detected,
 *   - before the first usage of the fields it can tweak.
793 794 795
 */
static void intel_device_info_runtime_init(struct drm_device *dev)
{
796
	struct drm_i915_private *dev_priv = dev->dev_private;
797
	struct intel_device_info *info;
798
	enum pipe pipe;
799

800
	info = (struct intel_device_info *)&dev_priv->info;
801

802 803 804 805 806 807 808 809
	/*
	 * Skylake and Broxton currently don't expose the topmost plane as its
	 * use is exclusive with the legacy cursor and we only want to expose
	 * one of those, not both. Until we can safely expose the topmost plane
	 * as a DRM_PLANE_TYPE_CURSOR with all the features exposed/supported,
	 * we don't expose the topmost plane at all to prevent ABI breakage
	 * down the line.
	 */
810
	if (IS_BROXTON(dev)) {
811 812 813 814
		info->num_sprites[PIPE_A] = 2;
		info->num_sprites[PIPE_B] = 2;
		info->num_sprites[PIPE_C] = 1;
	} else if (IS_VALLEYVIEW(dev))
815
		for_each_pipe(dev_priv, pipe)
816 817
			info->num_sprites[pipe] = 2;
	else
818
		for_each_pipe(dev_priv, pipe)
819
			info->num_sprites[pipe] = 1;
820

821 822 823 824 825 826
	if (i915.disable_display) {
		DRM_INFO("Display disabled (module parameter)\n");
		info->num_pipes = 0;
	} else if (info->num_pipes > 0 &&
		   (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
		   !IS_VALLEYVIEW(dev)) {
827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846
		u32 fuse_strap = I915_READ(FUSE_STRAP);
		u32 sfuse_strap = I915_READ(SFUSE_STRAP);

		/*
		 * SFUSE_STRAP is supposed to have a bit signalling the display
		 * is fused off. Unfortunately it seems that, at least in
		 * certain cases, fused off display means that PCH display
		 * reads don't land anywhere. In that case, we read 0s.
		 *
		 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
		 * should be set when taking over after the firmware.
		 */
		if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
		    sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
		    (dev_priv->pch_type == PCH_CPT &&
		     !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
			DRM_INFO("Display fused off, disabling\n");
			info->num_pipes = 0;
		}
	}
847

848
	/* Initialize slice/subslice/EU info */
849 850
	if (IS_CHERRYVIEW(dev))
		cherryview_sseu_info_init(dev);
851 852
	else if (IS_BROADWELL(dev))
		broadwell_sseu_info_init(dev);
853
	else if (INTEL_INFO(dev)->gen >= 9)
854
		gen9_sseu_info_init(dev);
855 856 857 858 859 860 861 862 863 864 865 866

	DRM_DEBUG_DRIVER("slice total: %u\n", info->slice_total);
	DRM_DEBUG_DRIVER("subslice total: %u\n", info->subslice_total);
	DRM_DEBUG_DRIVER("subslice per slice: %u\n", info->subslice_per_slice);
	DRM_DEBUG_DRIVER("EU total: %u\n", info->eu_total);
	DRM_DEBUG_DRIVER("EU per subslice: %u\n", info->eu_per_subslice);
	DRM_DEBUG_DRIVER("has slice power gating: %s\n",
			 info->has_slice_pg ? "y" : "n");
	DRM_DEBUG_DRIVER("has subslice power gating: %s\n",
			 info->has_subslice_pg ? "y" : "n");
	DRM_DEBUG_DRIVER("has EU power gating: %s\n",
			 info->has_eu_pg ? "y" : "n");
867 868
}

869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886
static void intel_init_dpio(struct drm_i915_private *dev_priv)
{
	if (!IS_VALLEYVIEW(dev_priv))
		return;

	/*
	 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
	 * CHV x1 PHY (DP/HDMI D)
	 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
	 */
	if (IS_CHERRYVIEW(dev_priv)) {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
		DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
	} else {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
	}
}

J
Jesse Barnes 已提交
887 888 889 890 891 892 893 894 895 896 897
/**
 * i915_driver_load - setup chip and create an initial config
 * @dev: DRM device
 * @flags: startup flags
 *
 * The driver load routine has to do several things:
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
898
int i915_driver_load(struct drm_device *dev, unsigned long flags)
899
{
900
	struct drm_i915_private *dev_priv;
901
	struct intel_device_info *info, *device_info;
902
	int ret = 0, mmio_bar, mmio_size;
903
	uint32_t aperture_size;
904

905 906
	info = (struct intel_device_info *) flags;

907
	dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
J
Jesse Barnes 已提交
908 909 910
	if (dev_priv == NULL)
		return -ENOMEM;

911
	dev->dev_private = dev_priv;
912
	dev_priv->dev = dev;
913

914
	/* Setup the write-once "constant" device info */
915
	device_info = (struct intel_device_info *)&dev_priv->info;
916 917
	memcpy(device_info, info, sizeof(dev_priv->info));
	device_info->device_id = dev->pdev->device;
J
Jesse Barnes 已提交
918

919 920
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
921
	mutex_init(&dev_priv->backlight_lock);
922
	spin_lock_init(&dev_priv->uncore.lock);
923
	spin_lock_init(&dev_priv->mm.object_stat_lock);
924
	spin_lock_init(&dev_priv->mmio_flip_lock);
V
Ville Syrjälä 已提交
925
	mutex_init(&dev_priv->sb_lock);
926
	mutex_init(&dev_priv->modeset_restore_lock);
927
	mutex_init(&dev_priv->csr_lock);
928
	mutex_init(&dev_priv->av_mutex);
929

D
Daniel Vetter 已提交
930
	intel_pm_setup(dev);
931

932 933
	intel_display_crc_init(dev);

D
Daniel Vetter 已提交
934 935
	i915_dump_device_info(dev_priv);

936 937 938 939 940 941 942 943
	/* Not all pre-production machines fall into this category, only the
	 * very first ones. Almost everything should work, except for maybe
	 * suspend/resume. And we don't implement workarounds that affect only
	 * pre-production machines. */
	if (IS_HSW_EARLY_SDV(dev))
		DRM_INFO("This is an early pre-production Haswell machine. "
			 "It may not be fully functional.\n");

944 945 946 947 948
	if (i915_get_bridge_dev(dev)) {
		ret = -EIO;
		goto free_priv;
	}

949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968
	mmio_bar = IS_GEN2(dev) ? 1 : 0;
	/* Before gen4, the registers and the GTT are behind different BARs.
	 * However, from gen4 onwards, the registers and the GTT are shared
	 * in the same BAR, so we want to restrict this ioremap from
	 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
	 * the register BAR remains the same size for all the earlier
	 * generations up to Ironlake.
	 */
	if (info->gen < 5)
		mmio_size = 512*1024;
	else
		mmio_size = 2*1024*1024;

	dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
	if (!dev_priv->regs) {
		DRM_ERROR("failed to map registers\n");
		ret = -EIO;
		goto put_bridge;
	}

969 970 971 972 973
	/* This must be called before any calls to HAS_PCH_* */
	intel_detect_pch(dev);

	intel_uncore_init(dev);

974 975 976
	/* Load CSR Firmware for SKL */
	intel_csr_ucode_init(dev);

977 978
	ret = i915_gem_gtt_init(dev);
	if (ret)
979
		goto out_freecsr;
980

981 982 983 984 985 986 987
	/* WARNING: Apparently we must kick fbdev drivers before vgacon,
	 * otherwise the vga fbdev driver falls over. */
	ret = i915_kick_out_firmware_fb(dev_priv);
	if (ret) {
		DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
		goto out_gtt;
	}
D
Daniel Vetter 已提交
988

989 990 991 992
	ret = i915_kick_out_vgacon(dev_priv);
	if (ret) {
		DRM_ERROR("failed to remove conflicting VGA console\n");
		goto out_gtt;
D
Daniel Vetter 已提交
993
	}
994

995 996
	pci_set_master(dev->pdev);

997 998 999 1000
	/* overlay on gen2 is broken and can't address above 1G */
	if (IS_GEN2(dev))
		dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));

1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
	/* 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
		dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));

1012
	aperture_size = dev_priv->gtt.mappable_end;
1013

B
Ben Widawsky 已提交
1014 1015
	dev_priv->gtt.mappable =
		io_mapping_create_wc(dev_priv->gtt.mappable_base,
1016
				     aperture_size);
B
Ben Widawsky 已提交
1017
	if (dev_priv->gtt.mappable == NULL) {
1018
		ret = -EIO;
1019
		goto out_gtt;
1020 1021
	}

1022 1023
	dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
					      aperture_size);
1024

1025 1026 1027 1028 1029 1030 1031
	/* The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
	 * by the GPU. i915_gem_retire_requests() is called directly when we
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
1032
	 * idle-timers and recording error state.
1033 1034 1035
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
1036
	 * workqueue at any time.  Use an ordered one.
1037
	 */
1038
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
1039 1040 1041
	if (dev_priv->wq == NULL) {
		DRM_ERROR("Failed to create our workqueue.\n");
		ret = -ENOMEM;
1042
		goto out_mtrrfree;
1043 1044
	}

1045 1046
	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL) {
1047 1048 1049 1050 1051
		DRM_ERROR("Failed to create our dp workqueue.\n");
		ret = -ENOMEM;
		goto out_freewq;
	}

1052 1053 1054 1055 1056 1057 1058 1059
	dev_priv->gpu_error.hangcheck_wq =
		alloc_ordered_workqueue("i915-hangcheck", 0);
	if (dev_priv->gpu_error.hangcheck_wq == NULL) {
		DRM_ERROR("Failed to create our hangcheck workqueue.\n");
		ret = -ENOMEM;
		goto out_freedpwq;
	}

1060
	intel_irq_init(dev_priv);
1061
	intel_uncore_sanitize(dev);
1062

1063 1064
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev);
1065
	intel_setup_gmbus(dev);
1066
	intel_opregion_setup(dev);
1067

1068 1069
	i915_gem_load(dev);

1070 1071 1072 1073 1074 1075
	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
1076 1077
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
1078 1079
	 * be lost or delayed, but we use them anyways to avoid
	 * stuck interrupts on some machines.
1080
	 */
1081
	if (!IS_I945G(dev) && !IS_I945GM(dev))
1082
		pci_enable_msi(dev->pdev);
1083

1084
	intel_device_info_runtime_init(dev);
1085

1086 1087
	intel_init_dpio(dev_priv);

B
Ben Widawsky 已提交
1088 1089 1090 1091 1092
	if (INTEL_INFO(dev)->num_pipes) {
		ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
		if (ret)
			goto out_gem_unload;
	}
1093

1094
	intel_power_domains_init(dev_priv);
1095

1096 1097 1098 1099
	ret = i915_load_modeset_init(dev);
	if (ret < 0) {
		DRM_ERROR("failed to init modeset\n");
		goto out_power_well;
J
Jesse Barnes 已提交
1100 1101
	}

1102 1103 1104 1105 1106 1107 1108
	/*
	 * Notify a valid surface after modesetting,
	 * when running inside a VM.
	 */
	if (intel_vgpu_active(dev))
		I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);

B
Ben Widawsky 已提交
1109 1110
	i915_setup_sysfs(dev);

B
Ben Widawsky 已提交
1111 1112 1113
	if (INTEL_INFO(dev)->num_pipes) {
		/* Must be done after probing outputs */
		intel_opregion_init(dev);
1114
		acpi_video_register();
B
Ben Widawsky 已提交
1115
	}
1116

1117 1118
	if (IS_GEN5(dev))
		intel_gpu_ips_init(dev_priv);
1119

1120
	intel_runtime_pm_enable(dev_priv);
1121

I
Imre Deak 已提交
1122 1123
	i915_audio_component_init(dev_priv);

J
Jesse Barnes 已提交
1124 1125
	return 0;

1126
out_power_well:
1127
	intel_power_domains_fini(dev_priv);
1128
	drm_vblank_cleanup(dev);
1129
out_gem_unload:
1130 1131
	WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
	unregister_shrinker(&dev_priv->mm.shrinker);
1132

1133 1134 1135 1136 1137
	if (dev->pdev->msi_enabled)
		pci_disable_msi(dev->pdev);

	intel_teardown_gmbus(dev);
	intel_teardown_mchbar(dev);
1138
	pm_qos_remove_request(&dev_priv->pm_qos);
1139 1140
	destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
out_freedpwq:
1141
	destroy_workqueue(dev_priv->hotplug.dp_wq);
1142
out_freewq:
1143
	destroy_workqueue(dev_priv->wq);
1144
out_mtrrfree:
1145
	arch_phys_wc_del(dev_priv->gtt.mtrr);
B
Ben Widawsky 已提交
1146
	io_mapping_free(dev_priv->gtt.mappable);
1147
out_gtt:
1148
	i915_global_gtt_cleanup(dev);
1149 1150
out_freecsr:
	intel_csr_ucode_fini(dev);
1151
	intel_uncore_fini(dev);
1152
	pci_iounmap(dev->pdev, dev_priv->regs);
1153 1154
put_bridge:
	pci_dev_put(dev_priv->bridge_dev);
J
Jesse Barnes 已提交
1155
free_priv:
1156 1157 1158
	kmem_cache_destroy(dev_priv->requests);
	kmem_cache_destroy(dev_priv->vmas);
	kmem_cache_destroy(dev_priv->objects);
1159
	kfree(dev_priv);
J
Jesse Barnes 已提交
1160 1161 1162 1163 1164 1165
	return ret;
}

int i915_driver_unload(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1166
	int ret;
J
Jesse Barnes 已提交
1167

1168 1169
	intel_fbdev_fini(dev);

I
Imre Deak 已提交
1170 1171
	i915_audio_component_cleanup(dev_priv);

1172 1173 1174 1175 1176 1177
	ret = i915_gem_suspend(dev);
	if (ret) {
		DRM_ERROR("failed to idle hardware: %d\n", ret);
		return ret;
	}

1178
	intel_power_domains_fini(dev_priv);
1179

1180
	intel_gpu_ips_teardown();
1181

B
Ben Widawsky 已提交
1182 1183
	i915_teardown_sysfs(dev);

1184 1185
	WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
	unregister_shrinker(&dev_priv->mm.shrinker);
1186

B
Ben Widawsky 已提交
1187
	io_mapping_free(dev_priv->gtt.mappable);
1188
	arch_phys_wc_del(dev_priv->gtt.mtrr);
1189

1190 1191
	acpi_video_unregister();

1192 1193
	drm_vblank_cleanup(dev);

1194
	intel_modeset_cleanup(dev);
1195

1196 1197 1198 1199 1200 1201 1202 1203
	/*
	 * free the memory space allocated for the child device
	 * config parsed from VBT
	 */
	if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
		kfree(dev_priv->vbt.child_dev);
		dev_priv->vbt.child_dev = NULL;
		dev_priv->vbt.child_dev_num = 0;
J
Jesse Barnes 已提交
1204
	}
M
Matt Roper 已提交
1205 1206 1207 1208
	kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
	dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
	kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
	dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
J
Jesse Barnes 已提交
1209

1210 1211 1212
	vga_switcheroo_unregister_client(dev->pdev);
	vga_client_register(dev->pdev, NULL, NULL, NULL);

1213
	/* Free error state after interrupts are fully disabled. */
1214
	cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1215
	i915_destroy_error_state(dev);
1216

1217 1218 1219
	if (dev->pdev->msi_enabled)
		pci_disable_msi(dev->pdev);

1220
	intel_opregion_fini(dev);
1221

1222 1223
	/* Flush any outstanding unpin_work. */
	flush_workqueue(dev_priv->wq);
1224

1225
	mutex_lock(&dev->struct_mutex);
1226
	intel_guc_ucode_fini(dev);
1227 1228 1229
	i915_gem_cleanup_ringbuffer(dev);
	i915_gem_context_fini(dev);
	mutex_unlock(&dev->struct_mutex);
1230
	intel_fbc_cleanup_cfb(dev_priv);
1231
	i915_gem_cleanup_stolen(dev);
J
Jesse Barnes 已提交
1232

1233 1234
	intel_csr_ucode_fini(dev);

1235
	intel_teardown_gmbus(dev);
1236 1237
	intel_teardown_mchbar(dev);

1238
	destroy_workqueue(dev_priv->hotplug.dp_wq);
1239
	destroy_workqueue(dev_priv->wq);
1240
	destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
1241
	pm_qos_remove_request(&dev_priv->pm_qos);
1242

1243
	i915_global_gtt_cleanup(dev);
1244

1245 1246 1247 1248
	intel_uncore_fini(dev);
	if (dev_priv->regs != NULL)
		pci_iounmap(dev->pdev, dev_priv->regs);

1249 1250 1251
	kmem_cache_destroy(dev_priv->requests);
	kmem_cache_destroy(dev_priv->vmas);
	kmem_cache_destroy(dev_priv->objects);
1252
	pci_dev_put(dev_priv->bridge_dev);
1253
	kfree(dev_priv);
J
Jesse Barnes 已提交
1254

1255 1256 1257
	return 0;
}

1258
int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1259
{
1260
	int ret;
1261

1262 1263 1264
	ret = i915_gem_open(dev, file);
	if (ret)
		return ret;
1265

1266 1267 1268
	return 0;
}

J
Jesse Barnes 已提交
1269 1270 1271 1272 1273 1274 1275 1276
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
1277
 * Additionally, in the non-mode setting case, we'll tear down the GTT
J
Jesse Barnes 已提交
1278 1279 1280
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
1281
void i915_driver_lastclose(struct drm_device *dev)
L
Linus Torvalds 已提交
1282
{
D
Daniel Vetter 已提交
1283 1284
	intel_fbdev_restore_mode(dev);
	vga_switcheroo_process_delayed_switch();
L
Linus Torvalds 已提交
1285 1286
}

1287
void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
L
Linus Torvalds 已提交
1288
{
1289
	mutex_lock(&dev->struct_mutex);
1290 1291
	i915_gem_context_close(dev, file);
	i915_gem_release(dev, file);
1292
	mutex_unlock(&dev->struct_mutex);
1293

1294
	intel_modeset_preclose(dev, file);
L
Linus Torvalds 已提交
1295 1296
}

1297
void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1298
{
1299
	struct drm_i915_file_private *file_priv = file->driver_priv;
1300

1301 1302
	if (file_priv && file_priv->bsd_ring)
		file_priv->bsd_ring = NULL;
1303
	kfree(file_priv);
1304 1305
}

D
Daniel Vetter 已提交
1306 1307 1308 1309 1310 1311 1312
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

R
Rob Clark 已提交
1313
const struct drm_ioctl_desc i915_ioctls[] = {
1314 1315 1316 1317 1318 1319
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
1320
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
1321
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
D
Daniel Vetter 已提交
1322 1323 1324
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1325
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
D
Daniel Vetter 已提交
1326
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1327
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1328 1329 1330
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
D
Daniel Vetter 已提交
1331
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1332
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
1333
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
1334 1335
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1336 1337 1338 1339
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1340 1341
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1352
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
1353
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1354 1355
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1356
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1357
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1358 1359 1360 1361
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1362
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1363
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1364 1365
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
D
Dave Airlie 已提交
1366 1367
};

1368
int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);