i915_dma.c 37.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/async.h>
32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
35
#include <drm/drm_legacy.h>
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
38
#include "i915_drv.h"
39
#include "i915_vgpu.h"
C
Chris Wilson 已提交
40
#include "i915_trace.h"
41
#include <linux/pci.h>
D
Daniel Vetter 已提交
42 43
#include <linux/console.h>
#include <linux/vt.h>
44
#include <linux/vgaarb.h>
45 46
#include <linux/acpi.h>
#include <linux/pnp.h>
47
#include <linux/vga_switcheroo.h>
48
#include <linux/slab.h>
49
#include <acpi/video.h>
50 51
#include <linux/pm.h>
#include <linux/pm_runtime.h>
52
#include <linux/oom.h>
L
Linus Torvalds 已提交
53 54


55 56
static int i915_getparam(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
57
{
58
	struct drm_i915_private *dev_priv = dev->dev_private;
59
	drm_i915_getparam_t *param = data;
L
Linus Torvalds 已提交
60 61
	int value;

62
	switch (param->param) {
L
Linus Torvalds 已提交
63 64
	case I915_PARAM_IRQ_ACTIVE:
	case I915_PARAM_ALLOW_BATCHBUFFER:
D
Dave Airlie 已提交
65
	case I915_PARAM_LAST_DISPATCH:
66
		/* Reject all old ums/dri params. */
67
		return -ENODEV;
K
Kristian Høgsberg 已提交
68
	case I915_PARAM_CHIPSET_ID:
69
		value = dev->pdev->device;
K
Kristian Høgsberg 已提交
70
		break;
N
Neil Roberts 已提交
71 72 73
	case I915_PARAM_REVISION:
		value = dev->pdev->revision;
		break;
74
	case I915_PARAM_HAS_GEM:
75
		value = 1;
76
		break;
77 78 79
	case I915_PARAM_NUM_FENCES_AVAIL:
		value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
		break;
80 81 82
	case I915_PARAM_HAS_OVERLAY:
		value = dev_priv->overlay ? 1 : 0;
		break;
83 84 85
	case I915_PARAM_HAS_PAGEFLIPPING:
		value = 1;
		break;
J
Jesse Barnes 已提交
86 87
	case I915_PARAM_HAS_EXECBUF2:
		/* depends on GEM */
88
		value = 1;
J
Jesse Barnes 已提交
89
		break;
90
	case I915_PARAM_HAS_BSD:
91
		value = intel_ring_initialized(&dev_priv->ring[VCS]);
92
		break;
93
	case I915_PARAM_HAS_BLT:
94
		value = intel_ring_initialized(&dev_priv->ring[BCS]);
95
		break;
96 97 98
	case I915_PARAM_HAS_VEBOX:
		value = intel_ring_initialized(&dev_priv->ring[VECS]);
		break;
99 100 101
	case I915_PARAM_HAS_BSD2:
		value = intel_ring_initialized(&dev_priv->ring[VCS2]);
		break;
102 103 104
	case I915_PARAM_HAS_RELAXED_FENCING:
		value = 1;
		break;
105 106 107
	case I915_PARAM_HAS_COHERENT_RINGS:
		value = 1;
		break;
108 109 110
	case I915_PARAM_HAS_EXEC_CONSTANTS:
		value = INTEL_INFO(dev)->gen >= 4;
		break;
111 112 113
	case I915_PARAM_HAS_RELAXED_DELTA:
		value = 1;
		break;
114 115 116
	case I915_PARAM_HAS_GEN7_SOL_RESET:
		value = 1;
		break;
117 118 119
	case I915_PARAM_HAS_LLC:
		value = HAS_LLC(dev);
		break;
120 121 122
	case I915_PARAM_HAS_WT:
		value = HAS_WT(dev);
		break;
123
	case I915_PARAM_HAS_ALIASING_PPGTT:
124
		value = USES_PPGTT(dev);
125
		break;
126 127 128
	case I915_PARAM_HAS_WAIT_TIMEOUT:
		value = 1;
		break;
129 130 131
	case I915_PARAM_HAS_SEMAPHORES:
		value = i915_semaphore_is_enabled(dev);
		break;
132 133 134
	case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
		value = 1;
		break;
135 136 137
	case I915_PARAM_HAS_SECURE_BATCHES:
		value = capable(CAP_SYS_ADMIN);
		break;
138 139 140
	case I915_PARAM_HAS_PINNED_BATCHES:
		value = 1;
		break;
141 142 143
	case I915_PARAM_HAS_EXEC_NO_RELOC:
		value = 1;
		break;
144 145 146
	case I915_PARAM_HAS_EXEC_HANDLE_LUT:
		value = 1;
		break;
147 148 149
	case I915_PARAM_CMD_PARSER_VERSION:
		value = i915_cmd_parser_get_version();
		break;
150 151
	case I915_PARAM_HAS_COHERENT_PHYS_GTT:
		value = 1;
152 153 154
		break;
	case I915_PARAM_MMAP_VERSION:
		value = 1;
155
		break;
156 157 158 159 160 161 162 163 164 165
	case I915_PARAM_SUBSLICE_TOTAL:
		value = INTEL_INFO(dev)->subslice_total;
		if (!value)
			return -ENODEV;
		break;
	case I915_PARAM_EU_TOTAL:
		value = INTEL_INFO(dev)->eu_total;
		if (!value)
			return -ENODEV;
		break;
166 167 168 169
	case I915_PARAM_HAS_GPU_RESET:
		value = i915.enable_hangcheck &&
			intel_has_gpu_reset(dev);
		break;
170 171 172
	case I915_PARAM_HAS_RESOURCE_STREAMER:
		value = HAS_RESOURCE_STREAMER(dev);
		break;
L
Linus Torvalds 已提交
173
	default:
174
		DRM_DEBUG("Unknown parameter %d\n", param->param);
E
Eric Anholt 已提交
175
		return -EINVAL;
L
Linus Torvalds 已提交
176 177
	}

D
Daniel Vetter 已提交
178 179
	if (copy_to_user(param->value, &value, sizeof(int))) {
		DRM_ERROR("copy_to_user failed\n");
E
Eric Anholt 已提交
180
		return -EFAULT;
L
Linus Torvalds 已提交
181 182 183 184 185
	}

	return 0;
}

186 187
static int i915_setparam(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
188
{
189
	struct drm_i915_private *dev_priv = dev->dev_private;
190
	drm_i915_setparam_t *param = data;
L
Linus Torvalds 已提交
191

192
	switch (param->param) {
L
Linus Torvalds 已提交
193 194 195
	case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
	case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
	case I915_SETPARAM_ALLOW_BATCHBUFFER:
196
		/* Reject all old ums/dri params. */
197 198
		return -ENODEV;

199 200 201 202 203 204 205
	case I915_SETPARAM_NUM_USED_FENCES:
		if (param->value > dev_priv->num_fence_regs ||
		    param->value < 0)
			return -EINVAL;
		/* Userspace can use first N regs */
		dev_priv->fence_reg_start = param->value;
		break;
L
Linus Torvalds 已提交
206
	default:
207
		DRM_DEBUG_DRIVER("unknown parameter %d\n",
208
					param->param);
E
Eric Anholt 已提交
209
		return -EINVAL;
L
Linus Torvalds 已提交
210 211 212 213 214
	}

	return 0;
}

215 216 217 218
static int i915_get_bridge_dev(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

219
	dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
220 221 222 223 224 225 226
	if (!dev_priv->bridge_dev) {
		DRM_ERROR("bridge device not found\n");
		return -1;
	}
	return 0;
}

227 228 229 230 231 232 233 234 235 236 237
#define MCHBAR_I915 0x44
#define MCHBAR_I965 0x48
#define MCHBAR_SIZE (4*4096)

#define DEVEN_REG 0x54
#define   DEVEN_MCHBAR_EN (1 << 28)

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
intel_alloc_mchbar_resource(struct drm_device *dev)
{
238
	struct drm_i915_private *dev_priv = dev->dev_private;
239
	int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
240 241
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
242
	int ret;
243

244
	if (INTEL_INFO(dev)->gen >= 4)
245 246 247 248 249 250 251
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
252 253
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
254 255 256
#endif

	/* Get some space for it */
257 258 259 260
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
261 262
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
263
				     0, pcibios_align_resource,
264 265 266 267
				     dev_priv->bridge_dev);
	if (ret) {
		DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
		dev_priv->mch_res.start = 0;
268
		return ret;
269 270
	}

271
	if (INTEL_INFO(dev)->gen >= 4)
272 273 274 275 276
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
277
	return 0;
278 279 280 281 282 283
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
intel_setup_mchbar(struct drm_device *dev)
{
284
	struct drm_i915_private *dev_priv = dev->dev_private;
285
	int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
286 287 288
	u32 temp;
	bool enabled;

J
Jesse Barnes 已提交
289 290 291
	if (IS_VALLEYVIEW(dev))
		return;

292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
	dev_priv->mchbar_need_disable = false;

	if (IS_I915G(dev) || IS_I915GM(dev)) {
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

	if (intel_alloc_mchbar_resource(dev))
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
	if (IS_I915G(dev) || IS_I915GM(dev)) {
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
intel_teardown_mchbar(struct drm_device *dev)
{
324
	struct drm_i915_private *dev_priv = dev->dev_private;
325
	int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
	u32 temp;

	if (dev_priv->mchbar_need_disable) {
		if (IS_I915G(dev) || IS_I915GM(dev)) {
			pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
			temp &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
		} else {
			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
			temp &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

344 345 346 347 348 349 350 351 352 353 354 355 356
/* true = enable decode, false = disable decoder */
static unsigned int i915_vga_set_decode(void *cookie, bool state)
{
	struct drm_device *dev = cookie;

	intel_modeset_vga_set_state(dev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

357 358 359 360
static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
361

362
	if (state == VGA_SWITCHEROO_ON) {
363
		pr_info("switched on\n");
364
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
365 366
		/* i915 resume handler doesn't set to D0 */
		pci_set_power_state(dev->pdev, PCI_D0);
367
		i915_resume_legacy(dev);
368
		dev->switch_power_state = DRM_SWITCH_POWER_ON;
369
	} else {
370
		pr_err("switched off\n");
371
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
372
		i915_suspend_legacy(dev, pmm);
373
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
374 375 376 377 378 379 380
	}
}

static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

381 382 383 384 385 386
	/*
	 * FIXME: open_count is protected by drm_global_mutex but that would lead to
	 * locking inversion with the driver load path. And the access here is
	 * completely racy anyway. So don't bother with locking for now.
	 */
	return dev->open_count == 0;
387 388
}

389 390 391 392 393 394
static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
	.set_gpu_state = i915_switcheroo_set_state,
	.reprobe = NULL,
	.can_switch = i915_switcheroo_can_switch,
};

395 396 397 398
static int i915_load_modeset_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
J
Jesse Barnes 已提交
399

400
	ret = intel_parse_bios(dev);
J
Jesse Barnes 已提交
401 402 403
	if (ret)
		DRM_INFO("failed to find VBIOS tables\n");

404 405 406 407 408 409 410
	/* If we have > 1 VGA cards, then we need to arbitrate access
	 * to the common VGA resources.
	 *
	 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
	 * then we do not take part in VGA arbitration and the
	 * vga_client_register() fails with -ENODEV.
	 */
411 412 413
	ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
	if (ret && ret != -ENODEV)
		goto out;
414

J
Jesse Barnes 已提交
415 416
	intel_register_dsm_handler();

417
	ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
418
	if (ret)
419
		goto cleanup_vga_client;
420

421 422 423 424 425 426 427
	/* Initialise stolen first so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
	ret = i915_gem_init_stolen(dev);
	if (ret)
		goto cleanup_vga_switcheroo;

428 429
	intel_power_domains_init_hw(dev_priv);

430
	ret = intel_irq_install(dev_priv);
431 432 433 434 435
	if (ret)
		goto cleanup_gem_stolen;

	/* Important: The output setup functions called by modeset_init need
	 * working irqs for e.g. gmbus and dp aux transfers. */
436 437
	intel_modeset_init(dev);

438
	ret = i915_gem_init(dev);
J
Jesse Barnes 已提交
439
	if (ret)
440
		goto cleanup_irq;
441

442
	intel_modeset_gem_init(dev);
443

J
Jesse Barnes 已提交
444 445
	/* Always safe in the mode setting case. */
	/* FIXME: do pre/post-mode set stuff in core KMS code */
446
	dev->vblank_disable_allowed = true;
447
	if (INTEL_INFO(dev)->num_pipes == 0)
B
Ben Widawsky 已提交
448
		return 0;
J
Jesse Barnes 已提交
449

450 451
	ret = intel_fbdev_init(dev);
	if (ret)
452 453
		goto cleanup_gem;

454
	/* Only enable hotplug handling once the fbdev is fully set up. */
455
	intel_hpd_init(dev_priv);
456 457 458 459 460 461 462 463 464 465 466

	/*
	 * Some ports require correctly set-up hpd registers for detection to
	 * work properly (leading to ghost connected connector status), e.g. VGA
	 * on gm45.  Hence we can only set up the initial fbdev config after hpd
	 * irqs are fully enabled. Now we should scan for the initial config
	 * only once hotplug handling is enabled, but due to screwed-up locking
	 * around kms/fbdev init we can't protect the fdbev initial config
	 * scanning against hotplug events. Hence do this first and ignore the
	 * tiny window where we will loose hotplug notifactions.
	 */
467
	async_schedule(intel_fbdev_initial_config, dev_priv);
468

469
	drm_kms_helper_poll_init(dev);
470

J
Jesse Barnes 已提交
471 472
	return 0;

473 474 475
cleanup_gem:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
476
	i915_gem_context_fini(dev);
477
	mutex_unlock(&dev->struct_mutex);
478
cleanup_irq:
479
	drm_irq_uninstall(dev);
480 481
cleanup_gem_stolen:
	i915_gem_cleanup_stolen(dev);
482 483 484 485
cleanup_vga_switcheroo:
	vga_switcheroo_unregister_client(dev->pdev);
cleanup_vga_client:
	vga_client_register(dev->pdev, NULL, NULL, NULL);
J
Jesse Barnes 已提交
486 487 488 489
out:
	return ret;
}

490
#if IS_ENABLED(CONFIG_FB)
491
static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
492 493 494 495
{
	struct apertures_struct *ap;
	struct pci_dev *pdev = dev_priv->dev->pdev;
	bool primary;
496
	int ret;
497 498 499

	ap = alloc_apertures(1);
	if (!ap)
500
		return -ENOMEM;
501

502
	ap->ranges[0].base = dev_priv->gtt.mappable_base;
503
	ap->ranges[0].size = dev_priv->gtt.mappable_end;
504

505 506 507
	primary =
		pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;

508
	ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
509 510

	kfree(ap);
511 512

	return ret;
513
}
514
#else
515
static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
516
{
517
	return 0;
518 519
}
#endif
520

D
Daniel Vetter 已提交
521 522 523 524 525 526 527 528 529 530 531 532 533
#if !defined(CONFIG_VGA_CONSOLE)
static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
{
	return 0;
}
#elif !defined(CONFIG_DUMMY_CONSOLE)
static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
{
	return -ENODEV;
}
#else
static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
{
534
	int ret = 0;
D
Daniel Vetter 已提交
535 536 537 538

	DRM_INFO("Replacing VGA console driver\n");

	console_lock();
539 540
	if (con_is_bound(&vga_con))
		ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
D
Daniel Vetter 已提交
541 542 543 544 545 546 547 548 549 550 551 552 553
	if (ret == 0) {
		ret = do_unregister_con_driver(&vga_con);

		/* Ignore "already unregistered". */
		if (ret == -ENODEV)
			ret = 0;
	}
	console_unlock();

	return ret;
}
#endif

D
Daniel Vetter 已提交
554 555
static void i915_dump_device_info(struct drm_i915_private *dev_priv)
{
556
	const struct intel_device_info *info = &dev_priv->info;
D
Daniel Vetter 已提交
557

558 559
#define PRINT_S(name) "%s"
#define SEP_EMPTY
560 561
#define PRINT_FLAG(name) info->name ? #name "," : ""
#define SEP_COMMA ,
562
	DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
563
			 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
D
Daniel Vetter 已提交
564 565
			 info->gen,
			 dev_priv->dev->pdev->device,
566
			 dev_priv->dev->pdev->revision,
567
			 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
568 569
#undef PRINT_S
#undef SEP_EMPTY
570 571
#undef PRINT_FLAG
#undef SEP_COMMA
D
Daniel Vetter 已提交
572 573
}

574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620
static void cherryview_sseu_info_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_device_info *info;
	u32 fuse, eu_dis;

	info = (struct intel_device_info *)&dev_priv->info;
	fuse = I915_READ(CHV_FUSE_GT);

	info->slice_total = 1;

	if (!(fuse & CHV_FGT_DISABLE_SS0)) {
		info->subslice_per_slice++;
		eu_dis = fuse & (CHV_FGT_EU_DIS_SS0_R0_MASK |
				 CHV_FGT_EU_DIS_SS0_R1_MASK);
		info->eu_total += 8 - hweight32(eu_dis);
	}

	if (!(fuse & CHV_FGT_DISABLE_SS1)) {
		info->subslice_per_slice++;
		eu_dis = fuse & (CHV_FGT_EU_DIS_SS1_R0_MASK |
				 CHV_FGT_EU_DIS_SS1_R1_MASK);
		info->eu_total += 8 - hweight32(eu_dis);
	}

	info->subslice_total = info->subslice_per_slice;
	/*
	 * CHV expected to always have a uniform distribution of EU
	 * across subslices.
	*/
	info->eu_per_subslice = info->subslice_total ?
				info->eu_total / info->subslice_total :
				0;
	/*
	 * CHV supports subslice power gating on devices with more than
	 * one subslice, and supports EU power gating on devices with
	 * more than one EU pair per subslice.
	*/
	info->has_slice_pg = 0;
	info->has_subslice_pg = (info->subslice_total > 1);
	info->has_eu_pg = (info->eu_per_subslice > 2);
}

static void gen9_sseu_info_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_device_info *info;
621
	int s_max = 3, ss_max = 4, eu_max = 8;
622
	int s, ss;
623 624 625 626 627 628 629 630 631 632 633 634 635
	u32 fuse2, s_enable, ss_disable, eu_disable;
	u8 eu_mask = 0xff;

	/*
	 * BXT has a single slice. BXT also has at most 6 EU per subslice,
	 * and therefore only the lowest 6 bits of the 8-bit EU disable
	 * fields are valid.
	*/
	if (IS_BROXTON(dev)) {
		s_max = 1;
		eu_max = 6;
		eu_mask = 0x3f;
	}
636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661

	info = (struct intel_device_info *)&dev_priv->info;
	fuse2 = I915_READ(GEN8_FUSE2);
	s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >>
		   GEN8_F2_S_ENA_SHIFT;
	ss_disable = (fuse2 & GEN9_F2_SS_DIS_MASK) >>
		     GEN9_F2_SS_DIS_SHIFT;

	info->slice_total = hweight32(s_enable);
	/*
	 * The subslice disable field is global, i.e. it applies
	 * to each of the enabled slices.
	*/
	info->subslice_per_slice = ss_max - hweight32(ss_disable);
	info->subslice_total = info->slice_total *
			       info->subslice_per_slice;

	/*
	 * Iterate through enabled slices and subslices to
	 * count the total enabled EU.
	*/
	for (s = 0; s < s_max; s++) {
		if (!(s_enable & (0x1 << s)))
			/* skip disabled slice */
			continue;

662
		eu_disable = I915_READ(GEN9_EU_DISABLE(s));
663
		for (ss = 0; ss < ss_max; ss++) {
664
			int eu_per_ss;
665 666 667 668 669

			if (ss_disable & (0x1 << ss))
				/* skip disabled subslice */
				continue;

670 671
			eu_per_ss = eu_max - hweight8((eu_disable >> (ss*8)) &
						      eu_mask);
672 673 674 675 676 677

			/*
			 * Record which subslice(s) has(have) 7 EUs. we
			 * can tune the hash used to spread work among
			 * subslices if they are unbalanced.
			 */
678
			if (eu_per_ss == 7)
679 680
				info->subslice_7eu[s] |= 1 << ss;

681
			info->eu_total += eu_per_ss;
682 683 684 685 686 687 688
		}
	}

	/*
	 * SKL is expected to always have a uniform distribution
	 * of EU across subslices with the exception that any one
	 * EU in any one subslice may be fused off for die
689 690
	 * recovery. BXT is expected to be perfectly uniform in EU
	 * distribution.
691 692 693 694 695 696 697
	*/
	info->eu_per_subslice = info->subslice_total ?
				DIV_ROUND_UP(info->eu_total,
					     info->subslice_total) : 0;
	/*
	 * SKL supports slice power gating on devices with more than
	 * one slice, and supports EU power gating on devices with
698 699 700 701
	 * more than one EU pair per subslice. BXT supports subslice
	 * power gating on devices with more than one subslice, and
	 * supports EU power gating on devices with more than one EU
	 * pair per subslice.
702
	*/
703 704 705
	info->has_slice_pg = (IS_SKYLAKE(dev) && (info->slice_total > 1));
	info->has_subslice_pg = (IS_BROXTON(dev) && (info->subslice_total > 1));
	info->has_eu_pg = (info->eu_per_subslice > 2);
706 707
}

708 709 710 711 712 713 714
/*
 * Determine various intel_device_info fields at runtime.
 *
 * Use it when either:
 *   - it's judged too laborious to fill n static structures with the limit
 *     when a simple if statement does the job,
 *   - run-time checks (eg read fuse/strap registers) are needed.
715 716 717 718 719
 *
 * This function needs to be called:
 *   - after the MMIO has been setup as we are reading registers,
 *   - after the PCH has been detected,
 *   - before the first usage of the fields it can tweak.
720 721 722
 */
static void intel_device_info_runtime_init(struct drm_device *dev)
{
723
	struct drm_i915_private *dev_priv = dev->dev_private;
724
	struct intel_device_info *info;
725
	enum pipe pipe;
726

727
	info = (struct intel_device_info *)&dev_priv->info;
728

729 730 731 732 733 734 735 736
	/*
	 * Skylake and Broxton currently don't expose the topmost plane as its
	 * use is exclusive with the legacy cursor and we only want to expose
	 * one of those, not both. Until we can safely expose the topmost plane
	 * as a DRM_PLANE_TYPE_CURSOR with all the features exposed/supported,
	 * we don't expose the topmost plane at all to prevent ABI breakage
	 * down the line.
	 */
737
	if (IS_BROXTON(dev)) {
738 739 740 741
		info->num_sprites[PIPE_A] = 2;
		info->num_sprites[PIPE_B] = 2;
		info->num_sprites[PIPE_C] = 1;
	} else if (IS_VALLEYVIEW(dev))
742
		for_each_pipe(dev_priv, pipe)
743 744
			info->num_sprites[pipe] = 2;
	else
745
		for_each_pipe(dev_priv, pipe)
746
			info->num_sprites[pipe] = 1;
747

748 749 750 751 752 753
	if (i915.disable_display) {
		DRM_INFO("Display disabled (module parameter)\n");
		info->num_pipes = 0;
	} else if (info->num_pipes > 0 &&
		   (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
		   !IS_VALLEYVIEW(dev)) {
754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773
		u32 fuse_strap = I915_READ(FUSE_STRAP);
		u32 sfuse_strap = I915_READ(SFUSE_STRAP);

		/*
		 * SFUSE_STRAP is supposed to have a bit signalling the display
		 * is fused off. Unfortunately it seems that, at least in
		 * certain cases, fused off display means that PCH display
		 * reads don't land anywhere. In that case, we read 0s.
		 *
		 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
		 * should be set when taking over after the firmware.
		 */
		if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
		    sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
		    (dev_priv->pch_type == PCH_CPT &&
		     !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
			DRM_INFO("Display fused off, disabling\n");
			info->num_pipes = 0;
		}
	}
774

775
	/* Initialize slice/subslice/EU info */
776 777
	if (IS_CHERRYVIEW(dev))
		cherryview_sseu_info_init(dev);
778
	else if (INTEL_INFO(dev)->gen >= 9)
779
		gen9_sseu_info_init(dev);
780 781 782 783 784 785 786 787 788 789 790 791

	DRM_DEBUG_DRIVER("slice total: %u\n", info->slice_total);
	DRM_DEBUG_DRIVER("subslice total: %u\n", info->subslice_total);
	DRM_DEBUG_DRIVER("subslice per slice: %u\n", info->subslice_per_slice);
	DRM_DEBUG_DRIVER("EU total: %u\n", info->eu_total);
	DRM_DEBUG_DRIVER("EU per subslice: %u\n", info->eu_per_subslice);
	DRM_DEBUG_DRIVER("has slice power gating: %s\n",
			 info->has_slice_pg ? "y" : "n");
	DRM_DEBUG_DRIVER("has subslice power gating: %s\n",
			 info->has_subslice_pg ? "y" : "n");
	DRM_DEBUG_DRIVER("has EU power gating: %s\n",
			 info->has_eu_pg ? "y" : "n");
792 793
}

J
Jesse Barnes 已提交
794 795 796 797 798 799 800 801 802 803 804
/**
 * i915_driver_load - setup chip and create an initial config
 * @dev: DRM device
 * @flags: startup flags
 *
 * The driver load routine has to do several things:
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
805
int i915_driver_load(struct drm_device *dev, unsigned long flags)
806
{
807
	struct drm_i915_private *dev_priv;
808
	struct intel_device_info *info, *device_info;
809
	int ret = 0, mmio_bar, mmio_size;
810
	uint32_t aperture_size;
811

812 813
	info = (struct intel_device_info *) flags;

814
	dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
J
Jesse Barnes 已提交
815 816 817
	if (dev_priv == NULL)
		return -ENOMEM;

818
	dev->dev_private = dev_priv;
819
	dev_priv->dev = dev;
820

821
	/* Setup the write-once "constant" device info */
822
	device_info = (struct intel_device_info *)&dev_priv->info;
823 824
	memcpy(device_info, info, sizeof(dev_priv->info));
	device_info->device_id = dev->pdev->device;
J
Jesse Barnes 已提交
825

826 827
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
828
	mutex_init(&dev_priv->backlight_lock);
829
	spin_lock_init(&dev_priv->uncore.lock);
830
	spin_lock_init(&dev_priv->mm.object_stat_lock);
831
	spin_lock_init(&dev_priv->mmio_flip_lock);
V
Ville Syrjälä 已提交
832
	mutex_init(&dev_priv->sb_lock);
833
	mutex_init(&dev_priv->modeset_restore_lock);
834
	mutex_init(&dev_priv->csr_lock);
835

D
Daniel Vetter 已提交
836
	intel_pm_setup(dev);
837

838 839
	intel_display_crc_init(dev);

D
Daniel Vetter 已提交
840 841
	i915_dump_device_info(dev_priv);

842 843 844 845 846 847 848 849
	/* Not all pre-production machines fall into this category, only the
	 * very first ones. Almost everything should work, except for maybe
	 * suspend/resume. And we don't implement workarounds that affect only
	 * pre-production machines. */
	if (IS_HSW_EARLY_SDV(dev))
		DRM_INFO("This is an early pre-production Haswell machine. "
			 "It may not be fully functional.\n");

850 851 852 853 854
	if (i915_get_bridge_dev(dev)) {
		ret = -EIO;
		goto free_priv;
	}

855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874
	mmio_bar = IS_GEN2(dev) ? 1 : 0;
	/* Before gen4, the registers and the GTT are behind different BARs.
	 * However, from gen4 onwards, the registers and the GTT are shared
	 * in the same BAR, so we want to restrict this ioremap from
	 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
	 * the register BAR remains the same size for all the earlier
	 * generations up to Ironlake.
	 */
	if (info->gen < 5)
		mmio_size = 512*1024;
	else
		mmio_size = 2*1024*1024;

	dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
	if (!dev_priv->regs) {
		DRM_ERROR("failed to map registers\n");
		ret = -EIO;
		goto put_bridge;
	}

875 876 877 878 879
	/* This must be called before any calls to HAS_PCH_* */
	intel_detect_pch(dev);

	intel_uncore_init(dev);

880 881 882
	/* Load CSR Firmware for SKL */
	intel_csr_ucode_init(dev);

883 884
	ret = i915_gem_gtt_init(dev);
	if (ret)
885
		goto out_freecsr;
886

887 888 889 890 891 892 893
	/* WARNING: Apparently we must kick fbdev drivers before vgacon,
	 * otherwise the vga fbdev driver falls over. */
	ret = i915_kick_out_firmware_fb(dev_priv);
	if (ret) {
		DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
		goto out_gtt;
	}
D
Daniel Vetter 已提交
894

895 896 897 898
	ret = i915_kick_out_vgacon(dev_priv);
	if (ret) {
		DRM_ERROR("failed to remove conflicting VGA console\n");
		goto out_gtt;
D
Daniel Vetter 已提交
899
	}
900

901 902
	pci_set_master(dev->pdev);

903 904 905 906
	/* overlay on gen2 is broken and can't address above 1G */
	if (IS_GEN2(dev))
		dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));

907 908 909 910 911 912 913 914 915 916 917
	/* 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
		dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));

918
	aperture_size = dev_priv->gtt.mappable_end;
919

B
Ben Widawsky 已提交
920 921
	dev_priv->gtt.mappable =
		io_mapping_create_wc(dev_priv->gtt.mappable_base,
922
				     aperture_size);
B
Ben Widawsky 已提交
923
	if (dev_priv->gtt.mappable == NULL) {
924
		ret = -EIO;
925
		goto out_gtt;
926 927
	}

928 929
	dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
					      aperture_size);
930

931 932 933 934 935 936 937
	/* The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
	 * by the GPU. i915_gem_retire_requests() is called directly when we
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
938
	 * idle-timers and recording error state.
939 940 941
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
942
	 * workqueue at any time.  Use an ordered one.
943
	 */
944
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
945 946 947
	if (dev_priv->wq == NULL) {
		DRM_ERROR("Failed to create our workqueue.\n");
		ret = -ENOMEM;
948
		goto out_mtrrfree;
949 950
	}

951 952
	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL) {
953 954 955 956 957
		DRM_ERROR("Failed to create our dp workqueue.\n");
		ret = -ENOMEM;
		goto out_freewq;
	}

958 959 960 961 962 963 964 965
	dev_priv->gpu_error.hangcheck_wq =
		alloc_ordered_workqueue("i915-hangcheck", 0);
	if (dev_priv->gpu_error.hangcheck_wq == NULL) {
		DRM_ERROR("Failed to create our hangcheck workqueue.\n");
		ret = -ENOMEM;
		goto out_freedpwq;
	}

966
	intel_irq_init(dev_priv);
967
	intel_uncore_sanitize(dev);
968

969 970
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev);
971
	intel_setup_gmbus(dev);
972
	intel_opregion_setup(dev);
973

974 975
	intel_setup_bios(dev);

976 977
	i915_gem_load(dev);

978 979 980 981 982 983
	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
984 985
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
986 987
	 * be lost or delayed, but we use them anyways to avoid
	 * stuck interrupts on some machines.
988
	 */
989
	if (!IS_I945G(dev) && !IS_I945GM(dev))
990
		pci_enable_msi(dev->pdev);
991

992
	intel_device_info_runtime_init(dev);
993

B
Ben Widawsky 已提交
994 995 996 997 998
	if (INTEL_INFO(dev)->num_pipes) {
		ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
		if (ret)
			goto out_gem_unload;
	}
999

1000
	intel_power_domains_init(dev_priv);
1001

1002 1003 1004 1005
	ret = i915_load_modeset_init(dev);
	if (ret < 0) {
		DRM_ERROR("failed to init modeset\n");
		goto out_power_well;
J
Jesse Barnes 已提交
1006 1007
	}

1008 1009 1010 1011 1012 1013 1014
	/*
	 * Notify a valid surface after modesetting,
	 * when running inside a VM.
	 */
	if (intel_vgpu_active(dev))
		I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);

B
Ben Widawsky 已提交
1015 1016
	i915_setup_sysfs(dev);

B
Ben Widawsky 已提交
1017 1018 1019
	if (INTEL_INFO(dev)->num_pipes) {
		/* Must be done after probing outputs */
		intel_opregion_init(dev);
1020
		acpi_video_register();
B
Ben Widawsky 已提交
1021
	}
1022

1023 1024
	if (IS_GEN5(dev))
		intel_gpu_ips_init(dev_priv);
1025

1026
	intel_runtime_pm_enable(dev_priv);
1027

I
Imre Deak 已提交
1028 1029
	i915_audio_component_init(dev_priv);

J
Jesse Barnes 已提交
1030 1031
	return 0;

1032
out_power_well:
1033
	intel_power_domains_fini(dev_priv);
1034
	drm_vblank_cleanup(dev);
1035
out_gem_unload:
1036 1037
	WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
	unregister_shrinker(&dev_priv->mm.shrinker);
1038

1039 1040 1041 1042 1043
	if (dev->pdev->msi_enabled)
		pci_disable_msi(dev->pdev);

	intel_teardown_gmbus(dev);
	intel_teardown_mchbar(dev);
1044
	pm_qos_remove_request(&dev_priv->pm_qos);
1045 1046
	destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
out_freedpwq:
1047
	destroy_workqueue(dev_priv->hotplug.dp_wq);
1048
out_freewq:
1049
	destroy_workqueue(dev_priv->wq);
1050
out_mtrrfree:
1051
	arch_phys_wc_del(dev_priv->gtt.mtrr);
B
Ben Widawsky 已提交
1052
	io_mapping_free(dev_priv->gtt.mappable);
1053
out_gtt:
1054
	i915_global_gtt_cleanup(dev);
1055 1056
out_freecsr:
	intel_csr_ucode_fini(dev);
1057
	intel_uncore_fini(dev);
1058
	pci_iounmap(dev->pdev, dev_priv->regs);
1059 1060
put_bridge:
	pci_dev_put(dev_priv->bridge_dev);
J
Jesse Barnes 已提交
1061
free_priv:
1062 1063
	if (dev_priv->requests)
		kmem_cache_destroy(dev_priv->requests);
1064 1065
	if (dev_priv->vmas)
		kmem_cache_destroy(dev_priv->vmas);
1066 1067
	if (dev_priv->objects)
		kmem_cache_destroy(dev_priv->objects);
1068
	kfree(dev_priv);
J
Jesse Barnes 已提交
1069 1070 1071 1072 1073 1074
	return ret;
}

int i915_driver_unload(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1075
	int ret;
J
Jesse Barnes 已提交
1076

I
Imre Deak 已提交
1077 1078
	i915_audio_component_cleanup(dev_priv);

1079 1080 1081 1082 1083 1084
	ret = i915_gem_suspend(dev);
	if (ret) {
		DRM_ERROR("failed to idle hardware: %d\n", ret);
		return ret;
	}

1085
	intel_power_domains_fini(dev_priv);
1086

1087
	intel_gpu_ips_teardown();
1088

B
Ben Widawsky 已提交
1089 1090
	i915_teardown_sysfs(dev);

1091 1092
	WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
	unregister_shrinker(&dev_priv->mm.shrinker);
1093

B
Ben Widawsky 已提交
1094
	io_mapping_free(dev_priv->gtt.mappable);
1095
	arch_phys_wc_del(dev_priv->gtt.mtrr);
1096

1097 1098
	acpi_video_unregister();

1099
	intel_fbdev_fini(dev);
1100 1101 1102

	drm_vblank_cleanup(dev);

1103
	intel_modeset_cleanup(dev);
1104

1105 1106 1107 1108 1109 1110 1111 1112
	/*
	 * free the memory space allocated for the child device
	 * config parsed from VBT
	 */
	if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
		kfree(dev_priv->vbt.child_dev);
		dev_priv->vbt.child_dev = NULL;
		dev_priv->vbt.child_dev_num = 0;
J
Jesse Barnes 已提交
1113 1114
	}

1115 1116 1117
	vga_switcheroo_unregister_client(dev->pdev);
	vga_client_register(dev->pdev, NULL, NULL, NULL);

1118
	/* Free error state after interrupts are fully disabled. */
1119
	cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1120
	i915_destroy_error_state(dev);
1121

1122 1123 1124
	if (dev->pdev->msi_enabled)
		pci_disable_msi(dev->pdev);

1125
	intel_opregion_fini(dev);
1126

1127 1128
	/* Flush any outstanding unpin_work. */
	flush_workqueue(dev_priv->wq);
1129

1130 1131 1132 1133
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
	i915_gem_context_fini(dev);
	mutex_unlock(&dev->struct_mutex);
1134
	intel_fbc_cleanup_cfb(dev_priv);
1135
	i915_gem_cleanup_stolen(dev);
J
Jesse Barnes 已提交
1136

1137 1138
	intel_csr_ucode_fini(dev);

1139
	intel_teardown_gmbus(dev);
1140 1141
	intel_teardown_mchbar(dev);

1142
	destroy_workqueue(dev_priv->hotplug.dp_wq);
1143
	destroy_workqueue(dev_priv->wq);
1144
	destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
1145
	pm_qos_remove_request(&dev_priv->pm_qos);
1146

1147
	i915_global_gtt_cleanup(dev);
1148

1149 1150 1151 1152
	intel_uncore_fini(dev);
	if (dev_priv->regs != NULL)
		pci_iounmap(dev->pdev, dev_priv->regs);

1153 1154
	if (dev_priv->requests)
		kmem_cache_destroy(dev_priv->requests);
1155 1156
	if (dev_priv->vmas)
		kmem_cache_destroy(dev_priv->vmas);
1157 1158
	if (dev_priv->objects)
		kmem_cache_destroy(dev_priv->objects);
1159

1160
	pci_dev_put(dev_priv->bridge_dev);
1161
	kfree(dev_priv);
J
Jesse Barnes 已提交
1162

1163 1164 1165
	return 0;
}

1166
int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1167
{
1168
	int ret;
1169

1170 1171 1172
	ret = i915_gem_open(dev, file);
	if (ret)
		return ret;
1173

1174 1175 1176
	return 0;
}

J
Jesse Barnes 已提交
1177 1178 1179 1180 1181 1182 1183 1184
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
1185
 * Additionally, in the non-mode setting case, we'll tear down the GTT
J
Jesse Barnes 已提交
1186 1187 1188
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
1189
void i915_driver_lastclose(struct drm_device *dev)
L
Linus Torvalds 已提交
1190
{
D
Daniel Vetter 已提交
1191 1192
	intel_fbdev_restore_mode(dev);
	vga_switcheroo_process_delayed_switch();
L
Linus Torvalds 已提交
1193 1194
}

1195
void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
L
Linus Torvalds 已提交
1196
{
1197
	mutex_lock(&dev->struct_mutex);
1198 1199
	i915_gem_context_close(dev, file);
	i915_gem_release(dev, file);
1200
	mutex_unlock(&dev->struct_mutex);
1201

1202
	intel_modeset_preclose(dev, file);
L
Linus Torvalds 已提交
1203 1204
}

1205
void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1206
{
1207
	struct drm_i915_file_private *file_priv = file->driver_priv;
1208

1209 1210
	if (file_priv && file_priv->bsd_ring)
		file_priv->bsd_ring = NULL;
1211
	kfree(file_priv);
1212 1213
}

D
Daniel Vetter 已提交
1214 1215 1216 1217 1218 1219 1220
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

R
Rob Clark 已提交
1221
const struct drm_ioctl_desc i915_ioctls[] = {
1222 1223 1224 1225 1226 1227
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
1228
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
1229
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
D
Daniel Vetter 已提交
1230 1231 1232
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1233
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
D
Daniel Vetter 已提交
1234
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1235
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1236 1237 1238
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
D
Daniel Vetter 已提交
1239
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1240
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
1241
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
1242 1243
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1244 1245 1246 1247
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1248 1249
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1260
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
1261
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1262 1263
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1264
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1265
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1266 1267 1268 1269
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1270
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1271
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1272 1273
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
D
Dave Airlie 已提交
1274 1275
};

1276
int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);