i915_gem_gtt.h 19.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Please try to maintain the following order within this file unless it makes
 * sense to do otherwise. From top to bottom:
 * 1. typedefs
 * 2. #defines, and macros
 * 3. structure definitions
 * 4. function prototypes
 *
 * Within each section, please try to order by generation in ascending order,
 * from top to bottom (ie. gen6 on the top, gen8 on the bottom).
 */

#ifndef __I915_GEM_GTT_H__
#define __I915_GEM_GTT_H__

37
#include <linux/io-mapping.h>
J
Joonas Lahtinen 已提交
38
#include <linux/mm.h>
39
#include <linux/pagevec.h>
40

41
#include "i915_request.h"
42
#include "i915_reset.h"
43
#include "i915_selftest.h"
44
#include "i915_timeline.h"
45

C
Chris Wilson 已提交
46 47 48
#define I915_GTT_PAGE_SIZE_4K	BIT_ULL(12)
#define I915_GTT_PAGE_SIZE_64K	BIT_ULL(16)
#define I915_GTT_PAGE_SIZE_2M	BIT_ULL(21)
49 50 51 52

#define I915_GTT_PAGE_SIZE I915_GTT_PAGE_SIZE_4K
#define I915_GTT_MAX_PAGE_SIZE I915_GTT_PAGE_SIZE_2M

53 54
#define I915_GTT_PAGE_MASK -I915_GTT_PAGE_SIZE

55 56
#define I915_GTT_MIN_ALIGNMENT I915_GTT_PAGE_SIZE

57 58 59 60 61
#define I915_FENCE_REG_NONE -1
#define I915_MAX_NUM_FENCES 32
/* 32 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 6

62
struct drm_i915_file_private;
63
struct drm_i915_fence_reg;
64
struct i915_vma;
65

66 67 68 69 70
typedef u32 gen6_pte_t;
typedef u64 gen8_pte_t;
typedef u64 gen8_pde_t;
typedef u64 gen8_ppgtt_pdpe_t;
typedef u64 gen8_ppgtt_pml4e_t;
71

72
#define ggtt_total_entries(ggtt) ((ggtt)->vm.total >> PAGE_SHIFT)
73 74 75 76 77 78 79 80 81

/* gen6-hsw has bit 11-4 for physical addr bit 39-32 */
#define GEN6_GTT_ADDR_ENCODE(addr)	((addr) | (((addr) >> 28) & 0xff0))
#define GEN6_PTE_ADDR_ENCODE(addr)	GEN6_GTT_ADDR_ENCODE(addr)
#define GEN6_PDE_ADDR_ENCODE(addr)	GEN6_GTT_ADDR_ENCODE(addr)
#define GEN6_PTE_CACHE_LLC		(2 << 1)
#define GEN6_PTE_UNCACHED		(1 << 1)
#define GEN6_PTE_VALID			(1 << 0)

82
#define I915_PTES(pte_len)		((unsigned int)(PAGE_SIZE / (pte_len)))
83 84 85
#define I915_PTE_MASK(pte_len)		(I915_PTES(pte_len) - 1)
#define I915_PDES			512
#define I915_PDE_MASK			(I915_PDES - 1)
86
#define NUM_PTE(pde_shift)     (1 << (pde_shift - PAGE_SHIFT))
87 88 89

#define GEN6_PTES			I915_PTES(sizeof(gen6_pte_t))
#define GEN6_PD_SIZE		        (I915_PDES * PAGE_SIZE)
90
#define GEN6_PD_ALIGN			(PAGE_SIZE * 16)
91
#define GEN6_PDE_SHIFT			22
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
#define GEN6_PDE_VALID			(1 << 0)

#define GEN7_PTE_CACHE_L3_LLC		(3 << 1)

#define BYT_PTE_SNOOPED_BY_CPU_CACHES	(1 << 2)
#define BYT_PTE_WRITEABLE		(1 << 1)

/* Cacheability Control is a 4-bit value. The low three bits are stored in bits
 * 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
 */
#define HSW_CACHEABILITY_CONTROL(bits)	((((bits) & 0x7) << 1) | \
					 (((bits) & 0x8) << (11 - 3)))
#define HSW_WB_LLC_AGE3			HSW_CACHEABILITY_CONTROL(0x2)
#define HSW_WB_LLC_AGE0			HSW_CACHEABILITY_CONTROL(0x3)
#define HSW_WB_ELLC_LLC_AGE3		HSW_CACHEABILITY_CONTROL(0x8)
#define HSW_WB_ELLC_LLC_AGE0		HSW_CACHEABILITY_CONTROL(0xb)
#define HSW_WT_ELLC_LLC_AGE3		HSW_CACHEABILITY_CONTROL(0x7)
#define HSW_WT_ELLC_LLC_AGE0		HSW_CACHEABILITY_CONTROL(0x6)
#define HSW_PTE_UNCACHED		(0)
#define HSW_GTT_ADDR_ENCODE(addr)	((addr) | (((addr) >> 28) & 0x7f0))
#define HSW_PTE_ADDR_ENCODE(addr)	HSW_GTT_ADDR_ENCODE(addr)

114
/* GEN8 32b style address is defined as a 3 level page table:
115 116 117 118
 * 31:30 | 29:21 | 20:12 |  11:0
 * PDPE  |  PDE  |  PTE  | offset
 * The difference as compared to normal x86 3 level page table is the PDPEs are
 * programmed via register.
119 120 121 122 123 124 125 126 127
 */
#define GEN8_3LVL_PDPES			4
#define GEN8_PDE_SHIFT			21
#define GEN8_PDE_MASK			0x1ff
#define GEN8_PTE_SHIFT			12
#define GEN8_PTE_MASK			0x1ff
#define GEN8_PTES			I915_PTES(sizeof(gen8_pte_t))

/* GEN8 48b style address is defined as a 4 level page table:
128 129
 * 47:39 | 38:30 | 29:21 | 20:12 |  11:0
 * PML4E | PDPE  |  PDE  |  PTE  | offset
130
 */
131 132
#define GEN8_PML4ES_PER_PML4		512
#define GEN8_PML4E_SHIFT		39
133
#define GEN8_PML4E_MASK			(GEN8_PML4ES_PER_PML4 - 1)
134
#define GEN8_PDPE_SHIFT			30
135 136 137
/* NB: GEN8_PDPE_MASK is untrue for 32b platforms, but it has no impact on 32b page
 * tables */
#define GEN8_PDPE_MASK			0x1ff
138

139 140 141 142
#define PPAT_UNCACHED			(_PAGE_PWT | _PAGE_PCD)
#define PPAT_CACHED_PDE			0 /* WB LLC */
#define PPAT_CACHED			_PAGE_PAT /* WB LLCeLLC */
#define PPAT_DISPLAY_ELLC		_PAGE_PCD /* WT eLLC */
143

144
#define CHV_PPAT_SNOOP			(1<<6)
145
#define GEN8_PPAT_AGE(x)		((x)<<4)
146 147 148 149 150 151 152 153
#define GEN8_PPAT_LLCeLLC		(3<<2)
#define GEN8_PPAT_LLCELLC		(2<<2)
#define GEN8_PPAT_LLC			(1<<2)
#define GEN8_PPAT_WB			(3<<0)
#define GEN8_PPAT_WT			(2<<0)
#define GEN8_PPAT_WC			(1<<0)
#define GEN8_PPAT_UC			(0<<0)
#define GEN8_PPAT_ELLC_OVERRIDE		(0<<2)
154
#define GEN8_PPAT(i, x)			((u64)(x) << ((i) * 8))
155

156 157 158 159 160
#define GEN8_PPAT_GET_CA(x) ((x) & 3)
#define GEN8_PPAT_GET_TC(x) ((x) & (3 << 2))
#define GEN8_PPAT_GET_AGE(x) ((x) & (3 << 4))
#define CHV_PPAT_GET_SNOOP(x) ((x) & (1 << 6))

161
#define GEN8_PDE_IPS_64K BIT(11)
162 163
#define GEN8_PDE_PS_2M   BIT(7)

J
Joonas Lahtinen 已提交
164 165
struct sg_table;

166
struct intel_rotation_info {
167
	struct intel_rotation_plane_info {
168
		/* tiles */
169
		unsigned int width, height, stride, offset;
170
	} plane[2];
171 172
} __packed;

173 174 175
struct intel_partial_info {
	u64 offset;
	unsigned int size;
176 177
} __packed;

178 179 180 181 182 183
enum i915_ggtt_view_type {
	I915_GGTT_VIEW_NORMAL = 0,
	I915_GGTT_VIEW_ROTATED = sizeof(struct intel_rotation_info),
	I915_GGTT_VIEW_PARTIAL = sizeof(struct intel_partial_info),
};

V
Ville Syrjälä 已提交
184
static inline void assert_i915_gem_gtt_types(void)
185
{
V
Ville Syrjälä 已提交
186 187 188
	BUILD_BUG_ON(sizeof(struct intel_rotation_info) != 8*sizeof(unsigned int));
	BUILD_BUG_ON(sizeof(struct intel_partial_info) != sizeof(u64) + sizeof(unsigned int));

189 190 191 192 193 194 195 196 197 198 199 200
	/* As we encode the size of each branch inside the union into its type,
	 * we have to be careful that each branch has a unique size.
	 */
	switch ((enum i915_ggtt_view_type)0) {
	case I915_GGTT_VIEW_NORMAL:
	case I915_GGTT_VIEW_PARTIAL:
	case I915_GGTT_VIEW_ROTATED:
		/* gcc complains if these are identical cases */
		break;
	}
}

201 202
struct i915_ggtt_view {
	enum i915_ggtt_view_type type;
203
	union {
204
		/* Members need to contain no holes/padding */
205
		struct intel_partial_info partial;
206
		struct intel_rotation_info rotated;
207
	};
208 209
};

210
enum i915_cache_level;
211

J
Joonas Lahtinen 已提交
212
struct i915_vma;
213

214
struct i915_page_dma {
B
Ben Widawsky 已提交
215
	struct page *page;
216
	int order;
217 218 219 220 221 222
	union {
		dma_addr_t daddr;

		/* For gen6/gen7 only. This is the offset in the GGTT
		 * where the page directory entries for PPGTT begin
		 */
223
		u32 ggtt_offset;
224 225 226
	};
};

227 228 229
#define px_base(px) (&(px)->base)
#define px_dma(px) (px_base(px)->daddr)

230 231
struct i915_page_table {
	struct i915_page_dma base;
232
	unsigned int used_ptes;
B
Ben Widawsky 已提交
233 234
};

235
struct i915_page_directory {
236
	struct i915_page_dma base;
237

238
	struct i915_page_table *page_table[I915_PDES]; /* PDEs */
239
	unsigned int used_pdes;
B
Ben Widawsky 已提交
240 241
};

242
struct i915_page_directory_pointer {
243 244
	struct i915_page_dma base;
	struct i915_page_directory **page_directory;
245
	unsigned int used_pdpes;
B
Ben Widawsky 已提交
246 247
};

248 249 250 251 252
struct i915_pml4 {
	struct i915_page_dma base;
	struct i915_page_directory_pointer *pdps[GEN8_PML4ES_PER_PML4];
};

253 254 255 256 257 258 259 260 261 262 263 264 265 266 267
struct i915_vma_ops {
	/* Map an object into an address space with the given cache flags. */
	int (*bind_vma)(struct i915_vma *vma,
			enum i915_cache_level cache_level,
			u32 flags);
	/*
	 * Unmap an object from an address space. This usually consists of
	 * setting the valid PTE entries to a reserved scratch page.
	 */
	void (*unbind_vma)(struct i915_vma *vma);

	int (*set_pages)(struct i915_vma *vma);
	void (*clear_pages)(struct i915_vma *vma);
};

268 269 270 271 272
struct pagestash {
	spinlock_t lock;
	struct pagevec pvec;
};

273 274
struct i915_address_space {
	struct drm_mm mm;
275
	struct drm_i915_private *i915;
276
	struct device *dma;
277 278 279 280 281 282 283 284 285
	/* Every address space belongs to a struct file - except for the global
	 * GTT that is owned by the driver (and so @file is set to NULL). In
	 * principle, no information should leak from one context to another
	 * (or between files/processes etc) unless explicitly shared by the
	 * owner. Tracking the owner is important in order to free up per-file
	 * objects along with the file, to aide resource tracking, and to
	 * assign blame.
	 */
	struct drm_i915_file_private *file;
286
	u64 total;		/* size addr space maps (ex. 2GB for ggtt) */
287
	u64 reserved;		/* size addr space reserved */
288

289 290
	bool closed;

291
	struct mutex mutex; /* protects vma and our lists */
292 293
#define VM_CLASS_GGTT 0
#define VM_CLASS_PPGTT 1
294

295
	u64 scratch_pte;
296
	struct i915_page_dma scratch_page;
297 298
	struct i915_page_table *scratch_pt;
	struct i915_page_directory *scratch_pd;
299
	struct i915_page_directory_pointer *scratch_pdp; /* GEN8+ & 48b PPGTT */
300 301

	/**
302
	 * List of vma currently bound.
303
	 */
304
	struct list_head bound_list;
305 306

	/**
307
	 * List of vma that are not unbound.
308 309 310
	 */
	struct list_head unbound_list;

311
	struct pagestash free_pages;
312

313 314 315
	/* Global GTT */
	bool is_ggtt:1;

316 317 318 319 320
	/* Some systems require uncached updates of the page directories */
	bool pt_kmap_wc:1;

	/* Some systems support read-only mappings for GGTT and/or PPGTT */
	bool has_read_only:1;
321

322 323 324
	u64 (*pte_encode)(dma_addr_t addr,
			  enum i915_cache_level level,
			  u32 flags); /* Create a valid PTE */
325
#define PTE_READ_ONLY	(1<<0)
326

327
	int (*allocate_va_range)(struct i915_address_space *vm,
328
				 u64 start, u64 length);
329
	void (*clear_range)(struct i915_address_space *vm,
330
			    u64 start, u64 length);
331 332
	void (*insert_page)(struct i915_address_space *vm,
			    dma_addr_t addr,
333
			    u64 offset,
334 335
			    enum i915_cache_level cache_level,
			    u32 flags);
336
	void (*insert_entries)(struct i915_address_space *vm,
337
			       struct i915_vma *vma,
338 339
			       enum i915_cache_level cache_level,
			       u32 flags);
340
	void (*cleanup)(struct i915_address_space *vm);
341 342

	struct i915_vma_ops vma_ops;
343 344

	I915_SELFTEST_DECLARE(struct fault_attr fault_attr);
M
Matthew Auld 已提交
345
	I915_SELFTEST_DECLARE(bool scrub_64K);
346 347
};

348
#define i915_is_ggtt(vm) ((vm)->is_ggtt)
349

350 351 352 353 354 355
static inline bool
i915_vm_is_48bit(const struct i915_address_space *vm)
{
	return (vm->total - 1) >> 32;
}

356 357 358 359 360 361
static inline bool
i915_vm_has_scratch_64K(struct i915_address_space *vm)
{
	return vm->scratch_page.order == get_order(I915_GTT_PAGE_SIZE_64K);
}

362 363 364 365 366 367 368
/* The Graphics Translation Table is the way in which GEN hardware translates a
 * Graphics Virtual Address into a Physical Address. In addition to the normal
 * collateral associated with any va->pa translations GEN hardware also has a
 * portion of the GTT which can be mapped by the CPU and remain both coherent
 * and correct (in cases like swizzling). That region is referred to as GMADR in
 * the spec.
 */
369
struct i915_ggtt {
370
	struct i915_address_space vm;
371

372 373
	struct io_mapping iomap;	/* Mapping to our CPU mappable region */
	struct resource gmadr;          /* GMADR resource */
374
	resource_size_t mappable_end;	/* End offset that we can CPU map */
375

376 377
	/** "Graphics Stolen Memory" holds the global PTEs */
	void __iomem *gsm;
378
	void (*invalidate)(struct drm_i915_private *dev_priv);
379 380 381 382

	bool do_idle_maps;

	int mtrr;
383

384 385
	u32 pin_bias;

386
	struct drm_mm_node error_capture;
387 388 389
};

struct i915_hw_ppgtt {
390
	struct i915_address_space vm;
391
	struct kref ref;
392

393
	unsigned long pd_dirty_rings;
B
Ben Widawsky 已提交
394
	union {
395 396 397
		struct i915_pml4 pml4;		/* GEN8+ & 48b PPGTT */
		struct i915_page_directory_pointer pdp;	/* GEN8+ */
		struct i915_page_directory pd;		/* GEN6-7 */
B
Ben Widawsky 已提交
398
	};
399 400
};

401 402 403
struct gen6_hw_ppgtt {
	struct i915_hw_ppgtt base;

404
	struct i915_vma *vma;
405
	gen6_pte_t __iomem *pd_addr;
406 407

	unsigned int pin_count;
408
	bool scan_for_unused_pt;
409 410 411 412 413 414 415 416 417 418
};

#define __to_gen6_ppgtt(base) container_of(base, struct gen6_hw_ppgtt, base)

static inline struct gen6_hw_ppgtt *to_gen6_ppgtt(struct i915_hw_ppgtt *base)
{
	BUILD_BUG_ON(offsetof(struct gen6_hw_ppgtt, base));
	return __to_gen6_ppgtt(base);
}

419 420 421 422 423 424 425
/*
 * gen6_for_each_pde() iterates over every pde from start until start+length.
 * If start and start+length are not perfectly divisible, the macro will round
 * down and up as needed. Start=0 and length=2G effectively iterates over
 * every PDE in the system. The macro modifies ALL its parameters except 'pd',
 * so each of the other parameters should preferably be a simple variable, or
 * at most an lvalue with no side-effects!
426
 */
427 428 429 430 431 432 433 434 435 436 437 438 439
#define gen6_for_each_pde(pt, pd, start, length, iter)			\
	for (iter = gen6_pde_index(start);				\
	     length > 0 && iter < I915_PDES &&				\
		(pt = (pd)->page_table[iter], true);			\
	     ({ u32 temp = ALIGN(start+1, 1 << GEN6_PDE_SHIFT);		\
		    temp = min(temp - start, length);			\
		    start += temp, length -= temp; }), ++iter)

#define gen6_for_all_pdes(pt, pd, iter)					\
	for (iter = 0;							\
	     iter < I915_PDES &&					\
		(pt = (pd)->page_table[iter], true);			\
	     ++iter)
440

441
static inline u32 i915_pte_index(u64 address, unsigned int pde_shift)
442
{
443
	const u32 mask = NUM_PTE(pde_shift) - 1;
444 445 446 447 448 449 450 451

	return (address >> PAGE_SHIFT) & mask;
}

/* Helper to counts the number of PTEs within the given length. This count
 * does not cross a page table boundary, so the max value would be
 * GEN6_PTES for GEN6, and GEN8_PTES for GEN8.
*/
452
static inline u32 i915_pte_count(u64 addr, u64 length, unsigned int pde_shift)
453
{
454 455
	const u64 mask = ~((1ULL << pde_shift) - 1);
	u64 end;
456

457 458
	GEM_BUG_ON(length == 0);
	GEM_BUG_ON(offset_in_page(addr | length));
459 460 461 462 463 464 465 466 467

	end = addr + length;

	if ((addr & mask) != (end & mask))
		return NUM_PTE(pde_shift) - i915_pte_index(addr, pde_shift);

	return i915_pte_index(end, pde_shift) - i915_pte_index(addr, pde_shift);
}

468
static inline u32 i915_pde_index(u64 addr, u32 shift)
469 470 471 472
{
	return (addr >> shift) & I915_PDE_MASK;
}

473
static inline u32 gen6_pte_index(u32 addr)
474 475 476 477
{
	return i915_pte_index(addr, GEN6_PDE_SHIFT);
}

478
static inline u32 gen6_pte_count(u32 addr, u32 length)
479 480 481 482
{
	return i915_pte_count(addr, length, GEN6_PDE_SHIFT);
}

483
static inline u32 gen6_pde_index(u32 addr)
484 485 486 487
{
	return i915_pde_index(addr, GEN6_PDE_SHIFT);
}

488 489 490 491 492 493
static inline unsigned int
i915_pdpes_per_pdp(const struct i915_address_space *vm)
{
	if (i915_vm_is_48bit(vm))
		return GEN8_PML4ES_PER_PML4;

494
	return GEN8_3LVL_PDPES;
495 496
}

497 498 499 500
/* Equivalent to the gen6 version, For each pde iterates over every pde
 * between from start until start + length. On gen8+ it simply iterates
 * over every page directory entry in a page directory.
 */
501 502 503 504 505 506 507 508 509 510
#define gen8_for_each_pde(pt, pd, start, length, iter)			\
	for (iter = gen8_pde_index(start);				\
	     length > 0 && iter < I915_PDES &&				\
		(pt = (pd)->page_table[iter], true);			\
	     ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDE_SHIFT);		\
		    temp = min(temp - start, length);			\
		    start += temp, length -= temp; }), ++iter)

#define gen8_for_each_pdpe(pd, pdp, start, length, iter)		\
	for (iter = gen8_pdpe_index(start);				\
511
	     length > 0 && iter < i915_pdpes_per_pdp(vm) &&		\
512 513 514 515 516 517 518 519 520 521 522 523
		(pd = (pdp)->page_directory[iter], true);		\
	     ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDPE_SHIFT);	\
		    temp = min(temp - start, length);			\
		    start += temp, length -= temp; }), ++iter)

#define gen8_for_each_pml4e(pdp, pml4, start, length, iter)		\
	for (iter = gen8_pml4e_index(start);				\
	     length > 0 && iter < GEN8_PML4ES_PER_PML4 &&		\
		(pdp = (pml4)->pdps[iter], true);			\
	     ({ u64 temp = ALIGN(start+1, 1ULL << GEN8_PML4E_SHIFT);	\
		    temp = min(temp - start, length);			\
		    start += temp, length -= temp; }), ++iter)
524

525
static inline u32 gen8_pte_index(u64 address)
526 527 528 529
{
	return i915_pte_index(address, GEN8_PDE_SHIFT);
}

530
static inline u32 gen8_pde_index(u64 address)
531 532 533 534
{
	return i915_pde_index(address, GEN8_PDE_SHIFT);
}

535
static inline u32 gen8_pdpe_index(u64 address)
536 537 538 539
{
	return (address >> GEN8_PDPE_SHIFT) & GEN8_PDPE_MASK;
}

540
static inline u32 gen8_pml4e_index(u64 address)
541
{
542
	return (address >> GEN8_PML4E_SHIFT) & GEN8_PML4E_MASK;
543 544
}

545
static inline u64 gen8_pte_count(u64 address, u64 length)
546 547 548 549
{
	return i915_pte_count(address, length, GEN8_PDE_SHIFT);
}

550 551 552
static inline dma_addr_t
i915_page_dir_dma_addr(const struct i915_hw_ppgtt *ppgtt, const unsigned n)
{
553
	return px_dma(ppgtt->pdp.page_directory[n]);
554 555
}

J
Joonas Lahtinen 已提交
556 557 558 559
static inline struct i915_ggtt *
i915_vm_to_ggtt(struct i915_address_space *vm)
{
	GEM_BUG_ON(!i915_is_ggtt(vm));
560
	return container_of(vm, struct i915_ggtt, vm);
J
Joonas Lahtinen 已提交
561 562
}

563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593
#define INTEL_MAX_PPAT_ENTRIES 8
#define INTEL_PPAT_PERFECT_MATCH (~0U)

struct intel_ppat;

struct intel_ppat_entry {
	struct intel_ppat *ppat;
	struct kref ref;
	u8 value;
};

struct intel_ppat {
	struct intel_ppat_entry entries[INTEL_MAX_PPAT_ENTRIES];
	DECLARE_BITMAP(used, INTEL_MAX_PPAT_ENTRIES);
	DECLARE_BITMAP(dirty, INTEL_MAX_PPAT_ENTRIES);
	unsigned int max_entries;
	u8 clear_value;
	/*
	 * Return a score to show how two PPAT values match,
	 * a INTEL_PPAT_PERFECT_MATCH indicates a perfect match
	 */
	unsigned int (*match)(u8 src, u8 dst);
	void (*update_hw)(struct drm_i915_private *i915);

	struct drm_i915_private *i915;
};

const struct intel_ppat_entry *
intel_ppat_get(struct drm_i915_private *i915, u8 value);
void intel_ppat_put(const struct intel_ppat_entry *entry);

594 595 596
int i915_gem_init_aliasing_ppgtt(struct drm_i915_private *i915);
void i915_gem_fini_aliasing_ppgtt(struct drm_i915_private *i915);

597 598 599
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv);
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv);
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv);
600 601
void i915_ggtt_enable_guc(struct drm_i915_private *i915);
void i915_ggtt_disable_guc(struct drm_i915_private *i915);
602
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv);
603
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv);
604

605
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv);
606
void i915_ppgtt_release(struct kref *kref);
607
struct i915_hw_ppgtt *i915_ppgtt_create(struct drm_i915_private *dev_priv,
608
					struct drm_i915_file_private *fpriv);
609
void i915_ppgtt_close(struct i915_address_space *vm);
610 611 612 613 614 615 616 617 618 619
static inline void i915_ppgtt_get(struct i915_hw_ppgtt *ppgtt)
{
	if (ppgtt)
		kref_get(&ppgtt->ref);
}
static inline void i915_ppgtt_put(struct i915_hw_ppgtt *ppgtt)
{
	if (ppgtt)
		kref_put(&ppgtt->ref, i915_ppgtt_release);
}
620

621 622 623
int gen6_ppgtt_pin(struct i915_hw_ppgtt *base);
void gen6_ppgtt_unpin(struct i915_hw_ppgtt *base);

624
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv);
625 626
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv);
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv);
627

628 629 630 631
int __must_check i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
					    struct sg_table *pages);
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages);
632

633 634 635 636 637
int i915_gem_gtt_reserve(struct i915_address_space *vm,
			 struct drm_mm_node *node,
			 u64 size, u64 offset, unsigned long color,
			 unsigned int flags);

638 639 640 641 642
int i915_gem_gtt_insert(struct i915_address_space *vm,
			struct drm_mm_node *node,
			u64 size, u64 alignment, unsigned long color,
			u64 start, u64 end, unsigned int flags);

643
/* Flags used by pin/bind&friends. */
C
Chris Wilson 已提交
644
#define PIN_NONBLOCK		BIT_ULL(0)
C
Chris Wilson 已提交
645 646 647 648 649 650 651 652 653 654 655 656 657
#define PIN_NONFAULT		BIT_ULL(1)
#define PIN_NOEVICT		BIT_ULL(2)
#define PIN_MAPPABLE		BIT_ULL(3)
#define PIN_ZONE_4G		BIT_ULL(4)
#define PIN_HIGH		BIT_ULL(5)
#define PIN_OFFSET_BIAS		BIT_ULL(6)
#define PIN_OFFSET_FIXED	BIT_ULL(7)

#define PIN_MBZ			BIT_ULL(8) /* I915_VMA_PIN_OVERFLOW */
#define PIN_GLOBAL		BIT_ULL(9) /* I915_VMA_GLOBAL_BIND */
#define PIN_USER		BIT_ULL(10) /* I915_VMA_LOCAL_BIND */
#define PIN_UPDATE		BIT_ULL(11)

658
#define PIN_OFFSET_MASK		(-I915_GTT_PAGE_SIZE)
659

660
#endif