intel_sprite.c 33.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright © 2011 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 * Authors:
 *   Jesse Barnes <jbarnes@virtuousgeek.org>
 *
 * New plane/sprite handling.
 *
 * The older chips had a separate interface for programming plane related
 * registers; newer ones are much simpler and we can use the new DRM plane
 * support.
 */
32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_fourcc.h>
35
#include <drm/drm_rect.h>
36
#include <drm/drm_atomic.h>
37
#include <drm/drm_plane_helper.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41
#include "i915_drv.h"

42 43 44 45 46 47 48 49 50 51 52 53 54 55
static bool
format_is_yuv(uint32_t format)
{
	switch (format) {
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_VYUY:
	case DRM_FORMAT_YVYU:
		return true;
	default:
		return false;
	}
}

56 57 58 59 60 61 62 63 64
static int usecs_to_scanlines(const struct drm_display_mode *mode, int usecs)
{
	/* paranoia */
	if (!mode->crtc_htotal)
		return 1;

	return DIV_ROUND_UP(usecs * mode->crtc_clock, 1000 * mode->crtc_htotal);
}

65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
/**
 * intel_pipe_update_start() - start update of a set of display registers
 * @crtc: the crtc of which the registers are going to be updated
 * @start_vbl_count: vblank counter return pointer used for error checking
 *
 * Mark the start of an update to pipe registers that should be updated
 * atomically regarding vblank. If the next vblank will happens within
 * the next 100 us, this function waits until the vblank passes.
 *
 * After a successful call to this function, interrupts will be disabled
 * until a subsequent call to intel_pipe_update_end(). That is done to
 * avoid random delays. The value written to @start_vbl_count should be
 * supplied to intel_pipe_update_end() for error checking.
 *
 * Return: true if the call was successful
 */
81
bool intel_pipe_update_start(struct intel_crtc *crtc, uint32_t *start_vbl_count)
82 83
{
	struct drm_device *dev = crtc->base.dev;
84
	const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
85 86 87
	enum pipe pipe = crtc->pipe;
	long timeout = msecs_to_jiffies_timeout(1);
	int scanline, min, max, vblank_start;
88
	wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
89 90 91 92 93 94 95 96 97 98 99 100 101
	DEFINE_WAIT(wait);

	vblank_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vblank_start = DIV_ROUND_UP(vblank_start, 2);

	/* FIXME needs to be calibrated sensibly */
	min = vblank_start - usecs_to_scanlines(mode, 100);
	max = vblank_start - 1;

	if (min <= 0 || max <= 0)
		return false;

102
	if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
103 104 105 106
		return false;

	local_irq_disable();

107 108
	trace_i915_pipe_update_start(crtc, min, max);

109 110 111 112 113 114
	for (;;) {
		/*
		 * prepare_to_wait() has a memory barrier, which guarantees
		 * other CPUs can see the task state update by the time we
		 * read the scanline.
		 */
115
		prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133

		scanline = intel_get_crtc_scanline(crtc);
		if (scanline < min || scanline > max)
			break;

		if (timeout <= 0) {
			DRM_ERROR("Potential atomic update failure on pipe %c\n",
				  pipe_name(crtc->pipe));
			break;
		}

		local_irq_enable();

		timeout = schedule_timeout(timeout);

		local_irq_disable();
	}

134
	finish_wait(wq, &wait);
135

136
	drm_crtc_vblank_put(&crtc->base);
137 138 139

	*start_vbl_count = dev->driver->get_vblank_counter(dev, pipe);

140 141
	trace_i915_pipe_update_vblank_evaded(crtc, min, max, *start_vbl_count);

142 143 144
	return true;
}

145 146 147 148 149 150 151 152 153
/**
 * intel_pipe_update_end() - end update of a set of display registers
 * @crtc: the crtc of which the registers were updated
 * @start_vbl_count: start vblank counter (used for error checking)
 *
 * Mark the end of an update started with intel_pipe_update_start(). This
 * re-enables interrupts and verifies the update was actually completed
 * before a vblank using the value of @start_vbl_count.
 */
154
void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count)
155 156 157 158 159
{
	struct drm_device *dev = crtc->base.dev;
	enum pipe pipe = crtc->pipe;
	u32 end_vbl_count = dev->driver->get_vblank_counter(dev, pipe);

160 161
	trace_i915_pipe_update_end(crtc, end_vbl_count);

162 163 164 165 166 167 168
	local_irq_enable();

	if (start_vbl_count != end_vbl_count)
		DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u)\n",
			  pipe_name(pipe), start_vbl_count, end_vbl_count);
}

169 170 171
static void
skl_update_plane(struct drm_plane *drm_plane, struct drm_crtc *crtc,
		 struct drm_framebuffer *fb,
172
		 int crtc_x, int crtc_y,
173 174 175 176 177 178 179
		 unsigned int crtc_w, unsigned int crtc_h,
		 uint32_t x, uint32_t y,
		 uint32_t src_w, uint32_t src_h)
{
	struct drm_device *dev = drm_plane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(drm_plane);
180
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
181 182
	const int pipe = intel_plane->pipe;
	const int plane = intel_plane->plane + 1;
183
	u32 plane_ctl, stride_div, stride;
184
	int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
185
	const struct drm_intel_sprite_colorkey *key = &intel_plane->ckey;
186
	unsigned long surf_addr;
187 188 189
	u32 tile_height, plane_offset, plane_size;
	unsigned int rotation;
	int x_offset, y_offset;
190 191
	struct intel_crtc_state *crtc_state = to_intel_crtc(crtc)->config;
	int scaler_id;
192

193 194
	plane_ctl = PLANE_CTL_ENABLE |
		PLANE_CTL_PIPE_CSC_ENABLE;
195

196 197
	plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
	plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
198

199
	rotation = drm_plane->state->rotation;
200
	plane_ctl |= skl_plane_ctl_rotation(rotation);
201 202 203 204 205

	intel_update_sprite_watermarks(drm_plane, crtc, src_w, src_h,
				       pixel_size, true,
				       src_w != crtc_w || src_h != crtc_h);

206 207 208
	stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
					       fb->pixel_format);

209 210
	scaler_id = to_intel_plane_state(drm_plane->state)->scaler_id;

211 212 213 214 215 216
	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

217 218 219 220 221 222 223 224 225 226 227
	if (key->flags) {
		I915_WRITE(PLANE_KEYVAL(pipe, plane), key->min_value);
		I915_WRITE(PLANE_KEYMAX(pipe, plane), key->max_value);
		I915_WRITE(PLANE_KEYMSK(pipe, plane), key->channel_mask);
	}

	if (key->flags & I915_SET_COLORKEY_DESTINATION)
		plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
	else if (key->flags & I915_SET_COLORKEY_SOURCE)
		plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;

228 229
	surf_addr = intel_plane_obj_offset(intel_plane, obj);

230 231
	if (intel_rotation_90_or_270(rotation)) {
		/* stride: Surface height in tiles */
232 233
		tile_height = intel_tile_height(dev, fb->pixel_format,
						fb->modifier[0]);
234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
		stride = DIV_ROUND_UP(fb->height, tile_height);
		plane_size = (src_w << 16) | src_h;
		x_offset = stride * tile_height - y - (src_h + 1);
		y_offset = x;
	} else {
		stride = fb->pitches[0] / stride_div;
		plane_size = (src_h << 16) | src_w;
		x_offset = x;
		y_offset = y;
	}
	plane_offset = y_offset << 16 | x_offset;

	I915_WRITE(PLANE_OFFSET(pipe, plane), plane_offset);
	I915_WRITE(PLANE_STRIDE(pipe, plane), stride);
	I915_WRITE(PLANE_SIZE(pipe, plane), plane_size);
249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268

	/* program plane scaler */
	if (scaler_id >= 0) {
		uint32_t ps_ctrl = 0;

		DRM_DEBUG_KMS("plane = %d PS_PLANE_SEL(plane) = 0x%x\n", plane,
			PS_PLANE_SEL(plane));
		ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane) |
			crtc_state->scaler_state.scalers[scaler_id].mode;
		I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
		I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
		I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
		I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id),
			((crtc_w + 1) << 16)|(crtc_h + 1));

		I915_WRITE(PLANE_POS(pipe, plane), 0);
	} else {
		I915_WRITE(PLANE_POS(pipe, plane), (crtc_y << 16) | crtc_x);
	}

269
	I915_WRITE(PLANE_CTL(pipe, plane), plane_ctl);
270
	I915_WRITE(PLANE_SURF(pipe, plane), surf_addr);
271 272 273 274
	POSTING_READ(PLANE_SURF(pipe, plane));
}

static void
275
skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc, bool force)
276
{
277
	struct drm_device *dev = dplane->dev;
278
	struct drm_i915_private *dev_priv = dev->dev_private;
279
	struct intel_plane *intel_plane = to_intel_plane(dplane);
280 281 282
	const int pipe = intel_plane->pipe;
	const int plane = intel_plane->plane + 1;

283
	I915_WRITE(PLANE_CTL(pipe, plane), 0);
284

285 286
	I915_WRITE(PLANE_SURF(pipe, plane), 0);
	POSTING_READ(PLANE_SURF(pipe, plane));
287

288
	intel_update_sprite_watermarks(dplane, crtc, 0, 0, 0, false, false);
289 290
}

291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
static void
chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
{
	struct drm_i915_private *dev_priv = intel_plane->base.dev->dev_private;
	int plane = intel_plane->plane;

	/* Seems RGB data bypasses the CSC always */
	if (!format_is_yuv(format))
		return;

	/*
	 * BT.601 limited range YCbCr -> full range RGB
	 *
	 * |r|   | 6537 4769     0|   |cr  |
	 * |g| = |-3330 4769 -1605| x |y-64|
	 * |b|   |    0 4769  8263|   |cb  |
	 *
	 * Cb and Cr apparently come in as signed already, so no
	 * need for any offset. For Y we need to remove the offset.
	 */
	I915_WRITE(SPCSCYGOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
	I915_WRITE(SPCSCCBOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
	I915_WRITE(SPCSCCROFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));

	I915_WRITE(SPCSCC01(plane), SPCSC_C1(4769) | SPCSC_C0(6537));
	I915_WRITE(SPCSCC23(plane), SPCSC_C1(-3330) | SPCSC_C0(0));
	I915_WRITE(SPCSCC45(plane), SPCSC_C1(-1605) | SPCSC_C0(4769));
	I915_WRITE(SPCSCC67(plane), SPCSC_C1(4769) | SPCSC_C0(0));
	I915_WRITE(SPCSCC8(plane), SPCSC_C0(8263));

	I915_WRITE(SPCSCYGICLAMP(plane), SPCSC_IMAX(940) | SPCSC_IMIN(64));
	I915_WRITE(SPCSCCBICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
	I915_WRITE(SPCSCCRICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));

	I915_WRITE(SPCSCYGOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
	I915_WRITE(SPCSCCBOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
	I915_WRITE(SPCSCCROCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
}

330
static void
331 332
vlv_update_plane(struct drm_plane *dplane, struct drm_crtc *crtc,
		 struct drm_framebuffer *fb,
333
		 int crtc_x, int crtc_y,
334 335 336 337 338 339 340
		 unsigned int crtc_w, unsigned int crtc_h,
		 uint32_t x, uint32_t y,
		 uint32_t src_w, uint32_t src_h)
{
	struct drm_device *dev = dplane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(dplane);
341
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
342 343 344 345 346
	int pipe = intel_plane->pipe;
	int plane = intel_plane->plane;
	u32 sprctl;
	unsigned long sprsurf_offset, linear_offset;
	int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
347
	const struct drm_intel_sprite_colorkey *key = &intel_plane->ckey;
348

349
	sprctl = SP_ENABLE;
350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393

	switch (fb->pixel_format) {
	case DRM_FORMAT_YUYV:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
		break;
	case DRM_FORMAT_YVYU:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
		break;
	case DRM_FORMAT_UYVY:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
		break;
	case DRM_FORMAT_VYUY:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
		break;
	case DRM_FORMAT_RGB565:
		sprctl |= SP_FORMAT_BGR565;
		break;
	case DRM_FORMAT_XRGB8888:
		sprctl |= SP_FORMAT_BGRX8888;
		break;
	case DRM_FORMAT_ARGB8888:
		sprctl |= SP_FORMAT_BGRA8888;
		break;
	case DRM_FORMAT_XBGR2101010:
		sprctl |= SP_FORMAT_RGBX1010102;
		break;
	case DRM_FORMAT_ABGR2101010:
		sprctl |= SP_FORMAT_RGBA1010102;
		break;
	case DRM_FORMAT_XBGR8888:
		sprctl |= SP_FORMAT_RGBX8888;
		break;
	case DRM_FORMAT_ABGR8888:
		sprctl |= SP_FORMAT_RGBA8888;
		break;
	default:
		/*
		 * If we get here one of the upper layers failed to filter
		 * out the unsupported plane formats
		 */
		BUG();
		break;
	}

394 395 396 397 398 399
	/*
	 * Enable gamma to match primary/cursor plane behaviour.
	 * FIXME should be user controllable via propertiesa.
	 */
	sprctl |= SP_GAMMA_ENABLE;

400 401 402
	if (obj->tiling_mode != I915_TILING_NONE)
		sprctl |= SP_TILED;

403 404
	intel_update_sprite_watermarks(dplane, crtc, src_w, src_h,
				       pixel_size, true,
405 406
				       src_w != crtc_w || src_h != crtc_h);

407 408 409 410 411 412 413 414 415 416 417 418 419
	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

	linear_offset = y * fb->pitches[0] + x * pixel_size;
	sprsurf_offset = intel_gen4_compute_page_offset(&x, &y,
							obj->tiling_mode,
							pixel_size,
							fb->pitches[0]);
	linear_offset -= sprsurf_offset;

420
	if (dplane->state->rotation == BIT(DRM_ROTATE_180)) {
421 422 423 424 425 426 427
		sprctl |= SP_ROTATE_180;

		x += src_w;
		y += src_h;
		linear_offset += src_h * fb->pitches[0] + src_w * pixel_size;
	}

428 429 430 431 432 433 434 435 436
	if (key->flags) {
		I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
		I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
		I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
	}

	if (key->flags & I915_SET_COLORKEY_SOURCE)
		sprctl |= SP_SOURCE_KEY;

437 438 439
	if (IS_CHERRYVIEW(dev) && pipe == PIPE_B)
		chv_update_csc(intel_plane, fb->pixel_format);

440 441 442
	I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
	I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);

443 444 445 446 447
	if (obj->tiling_mode != I915_TILING_NONE)
		I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
	else
		I915_WRITE(SPLINOFF(pipe, plane), linear_offset);

448 449
	I915_WRITE(SPCONSTALPHA(pipe, plane), 0);

450 451
	I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
	I915_WRITE(SPCNTR(pipe, plane), sprctl);
452 453
	I915_WRITE(SPSURF(pipe, plane), i915_gem_obj_ggtt_offset(obj) +
		   sprsurf_offset);
454
	POSTING_READ(SPSURF(pipe, plane));
455 456 457
}

static void
458
vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc, bool force)
459 460 461 462 463 464 465
{
	struct drm_device *dev = dplane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(dplane);
	int pipe = intel_plane->pipe;
	int plane = intel_plane->plane;

466 467
	I915_WRITE(SPCNTR(pipe, plane), 0);

468
	I915_WRITE(SPSURF(pipe, plane), 0);
469
	POSTING_READ(SPSURF(pipe, plane));
470

471
	intel_update_sprite_watermarks(dplane, crtc, 0, 0, 0, false, false);
472 473
}

474
static void
475 476
ivb_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
		 struct drm_framebuffer *fb,
477
		 int crtc_x, int crtc_y,
478 479 480 481 482 483 484
		 unsigned int crtc_w, unsigned int crtc_h,
		 uint32_t x, uint32_t y,
		 uint32_t src_w, uint32_t src_h)
{
	struct drm_device *dev = plane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(plane);
485
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
486
	enum pipe pipe = intel_plane->pipe;
487
	u32 sprctl, sprscale = 0;
488
	unsigned long sprsurf_offset, linear_offset;
V
Ville Syrjälä 已提交
489
	int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
490
	const struct drm_intel_sprite_colorkey *key = &intel_plane->ckey;
491

492
	sprctl = SPRITE_ENABLE;
493 494 495

	switch (fb->pixel_format) {
	case DRM_FORMAT_XBGR8888:
496
		sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
497 498
		break;
	case DRM_FORMAT_XRGB8888:
499
		sprctl |= SPRITE_FORMAT_RGBX888;
500 501 502 503 504 505 506 507 508 509 510 511 512 513
		break;
	case DRM_FORMAT_YUYV:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
		break;
	case DRM_FORMAT_YVYU:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
		break;
	case DRM_FORMAT_UYVY:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
		break;
	case DRM_FORMAT_VYUY:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
		break;
	default:
514
		BUG();
515 516
	}

517 518 519 520 521 522
	/*
	 * Enable gamma to match primary/cursor plane behaviour.
	 * FIXME should be user controllable via propertiesa.
	 */
	sprctl |= SPRITE_GAMMA_ENABLE;

523 524 525
	if (obj->tiling_mode != I915_TILING_NONE)
		sprctl |= SPRITE_TILED;

526
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
527 528 529 530
		sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
	else
		sprctl |= SPRITE_TRICKLE_FEED_DISABLE;

531
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
532 533
		sprctl |= SPRITE_PIPE_CSC_ENABLE;

534 535
	intel_update_sprite_watermarks(plane, crtc, src_w, src_h, pixel_size,
				       true,
536 537
				       src_w != crtc_w || src_h != crtc_h);

538 539 540 541 542 543
	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

544
	if (crtc_w != src_w || crtc_h != src_h)
545 546
		sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;

547
	linear_offset = y * fb->pitches[0] + x * pixel_size;
548
	sprsurf_offset =
549 550
		intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
					       pixel_size, fb->pitches[0]);
551 552
	linear_offset -= sprsurf_offset;

553
	if (plane->state->rotation == BIT(DRM_ROTATE_180)) {
554 555 556 557 558 559 560 561 562 563 564
		sprctl |= SPRITE_ROTATE_180;

		/* HSW and BDW does this automagically in hardware */
		if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
			x += src_w;
			y += src_h;
			linear_offset += src_h * fb->pitches[0] +
				src_w * pixel_size;
		}
	}

565 566 567 568 569 570 571 572 573 574 575
	if (key->flags) {
		I915_WRITE(SPRKEYVAL(pipe), key->min_value);
		I915_WRITE(SPRKEYMAX(pipe), key->max_value);
		I915_WRITE(SPRKEYMSK(pipe), key->channel_mask);
	}

	if (key->flags & I915_SET_COLORKEY_DESTINATION)
		sprctl |= SPRITE_DEST_KEY;
	else if (key->flags & I915_SET_COLORKEY_SOURCE)
		sprctl |= SPRITE_SOURCE_KEY;

576 577 578
	I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
	I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);

579 580
	/* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
	 * register */
581
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
582
		I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
583
	else if (obj->tiling_mode != I915_TILING_NONE)
584
		I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
585 586
	else
		I915_WRITE(SPRLINOFF(pipe), linear_offset);
587

588
	I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
589 590
	if (intel_plane->can_scale)
		I915_WRITE(SPRSCALE(pipe), sprscale);
591
	I915_WRITE(SPRCTL(pipe), sprctl);
592 593
	I915_WRITE(SPRSURF(pipe),
		   i915_gem_obj_ggtt_offset(obj) + sprsurf_offset);
594
	POSTING_READ(SPRSURF(pipe));
595 596 597
}

static void
598
ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc, bool force)
599 600 601 602 603 604 605 606
{
	struct drm_device *dev = plane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(plane);
	int pipe = intel_plane->pipe;

	I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
	/* Can't leave the scaler enabled... */
607 608
	if (intel_plane->can_scale)
		I915_WRITE(SPRSCALE(pipe), 0);
609

610 611
	I915_WRITE(SPRSURF(pipe), 0);
	POSTING_READ(SPRSURF(pipe));
612 613 614
}

static void
615 616
ilk_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
		 struct drm_framebuffer *fb,
617
		 int crtc_x, int crtc_y,
618 619 620 621 622 623 624
		 unsigned int crtc_w, unsigned int crtc_h,
		 uint32_t x, uint32_t y,
		 uint32_t src_w, uint32_t src_h)
{
	struct drm_device *dev = plane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(plane);
625
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
V
Ville Syrjälä 已提交
626
	int pipe = intel_plane->pipe;
627
	unsigned long dvssurf_offset, linear_offset;
628
	u32 dvscntr, dvsscale;
V
Ville Syrjälä 已提交
629
	int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
630
	const struct drm_intel_sprite_colorkey *key = &intel_plane->ckey;
631

632
	dvscntr = DVS_ENABLE;
633 634 635

	switch (fb->pixel_format) {
	case DRM_FORMAT_XBGR8888:
636
		dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
637 638
		break;
	case DRM_FORMAT_XRGB8888:
639
		dvscntr |= DVS_FORMAT_RGBX888;
640 641 642 643 644 645 646 647 648 649 650 651 652 653
		break;
	case DRM_FORMAT_YUYV:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
		break;
	case DRM_FORMAT_YVYU:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
		break;
	case DRM_FORMAT_UYVY:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
		break;
	case DRM_FORMAT_VYUY:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
		break;
	default:
654
		BUG();
655 656
	}

657 658 659 660 661 662
	/*
	 * Enable gamma to match primary/cursor plane behaviour.
	 * FIXME should be user controllable via propertiesa.
	 */
	dvscntr |= DVS_GAMMA_ENABLE;

663 664 665
	if (obj->tiling_mode != I915_TILING_NONE)
		dvscntr |= DVS_TILED;

666 667
	if (IS_GEN6(dev))
		dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
668

669 670
	intel_update_sprite_watermarks(plane, crtc, src_w, src_h,
				       pixel_size, true,
671 672
				       src_w != crtc_w || src_h != crtc_h);

673 674 675 676 677 678
	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

679
	dvsscale = 0;
680
	if (crtc_w != src_w || crtc_h != src_h)
681 682
		dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;

683
	linear_offset = y * fb->pitches[0] + x * pixel_size;
684
	dvssurf_offset =
685 686
		intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
					       pixel_size, fb->pitches[0]);
687 688
	linear_offset -= dvssurf_offset;

689
	if (plane->state->rotation == BIT(DRM_ROTATE_180)) {
690 691 692 693 694 695 696
		dvscntr |= DVS_ROTATE_180;

		x += src_w;
		y += src_h;
		linear_offset += src_h * fb->pitches[0] + src_w * pixel_size;
	}

697 698 699 700 701 702 703 704 705 706 707
	if (key->flags) {
		I915_WRITE(DVSKEYVAL(pipe), key->min_value);
		I915_WRITE(DVSKEYMAX(pipe), key->max_value);
		I915_WRITE(DVSKEYMSK(pipe), key->channel_mask);
	}

	if (key->flags & I915_SET_COLORKEY_DESTINATION)
		dvscntr |= DVS_DEST_KEY;
	else if (key->flags & I915_SET_COLORKEY_SOURCE)
		dvscntr |= DVS_SOURCE_KEY;

708 709 710
	I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
	I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);

711
	if (obj->tiling_mode != I915_TILING_NONE)
712
		I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
713 714
	else
		I915_WRITE(DVSLINOFF(pipe), linear_offset);
715 716 717 718

	I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
	I915_WRITE(DVSSCALE(pipe), dvsscale);
	I915_WRITE(DVSCNTR(pipe), dvscntr);
719 720
	I915_WRITE(DVSSURF(pipe),
		   i915_gem_obj_ggtt_offset(obj) + dvssurf_offset);
721
	POSTING_READ(DVSSURF(pipe));
722 723 724
}

static void
725
ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc, bool force)
726 727 728 729 730 731
{
	struct drm_device *dev = plane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(plane);
	int pipe = intel_plane->pipe;

732
	I915_WRITE(DVSCNTR(pipe), 0);
733 734
	/* Disable the scaler */
	I915_WRITE(DVSSCALE(pipe), 0);
735

736
	I915_WRITE(DVSSURF(pipe), 0);
737
	POSTING_READ(DVSSURF(pipe));
738 739 740
}

static int
741 742
intel_check_sprite_plane(struct drm_plane *plane,
			 struct intel_plane_state *state)
743
{
744
	struct drm_device *dev = plane->dev;
745
	struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
746
	struct intel_crtc_state *crtc_state;
747
	struct intel_plane *intel_plane = to_intel_plane(plane);
748
	struct drm_framebuffer *fb = state->base.fb;
749 750 751 752 753 754
	int crtc_x, crtc_y;
	unsigned int crtc_w, crtc_h;
	uint32_t src_x, src_y, src_w, src_h;
	struct drm_rect *src = &state->src;
	struct drm_rect *dst = &state->dst;
	const struct drm_rect *clip = &state->clip;
755 756
	int hscale, vscale;
	int max_scale, min_scale;
757
	bool can_scale;
758
	int pixel_size;
759
	int ret;
760

761
	intel_crtc = intel_crtc ? intel_crtc : to_intel_crtc(plane->crtc);
762 763
	crtc_state = state->base.state ?
		intel_atomic_get_crtc_state(state->base.state, intel_crtc) : NULL;
764

765 766
	if (!fb) {
		state->visible = false;
767
		goto finish;
768
	}
769

770 771 772
	/* Don't modify another pipe's plane */
	if (intel_plane->pipe != intel_crtc->pipe) {
		DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
773
		return -EINVAL;
774
	}
775

776 777 778
	/* FIXME check all gen limits */
	if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
		DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
779
		return -EINVAL;
780
	}
781

782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
	/* setup can_scale, min_scale, max_scale */
	if (INTEL_INFO(dev)->gen >= 9) {
		/* use scaler when colorkey is not required */
		if (intel_plane->ckey.flags == I915_SET_COLORKEY_NONE) {
			can_scale = 1;
			min_scale = 1;
			max_scale = skl_max_scale(intel_crtc, crtc_state);
		} else {
			can_scale = 0;
			min_scale = DRM_PLANE_HELPER_NO_SCALING;
			max_scale = DRM_PLANE_HELPER_NO_SCALING;
		}
	} else {
		can_scale = intel_plane->can_scale;
		max_scale = intel_plane->max_downscale << 16;
		min_scale = intel_plane->can_scale ? 1 : (1 << 16);
	}

800 801 802 803 804
	/*
	 * FIXME the following code does a bunch of fuzzy adjustments to the
	 * coordinates and sizes. We probably need some way to decide whether
	 * more strict checking should be done instead.
	 */
805

806
	drm_rect_rotate(src, fb->width << 16, fb->height << 16,
807
			state->base.rotation);
808

809
	hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
810
	BUG_ON(hscale < 0);
811

812
	vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
813
	BUG_ON(vscale < 0);
814

815
	state->visible =  drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
816

817 818 819 820
	crtc_x = dst->x1;
	crtc_y = dst->y1;
	crtc_w = drm_rect_width(dst);
	crtc_h = drm_rect_height(dst);
821

822
	if (state->visible) {
823
		/* check again in case clipping clamped the results */
824
		hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
825 826
		if (hscale < 0) {
			DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
827 828
			drm_rect_debug_print(src, true);
			drm_rect_debug_print(dst, false);
829 830 831 832

			return hscale;
		}

833
		vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
834 835
		if (vscale < 0) {
			DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
836 837
			drm_rect_debug_print(src, true);
			drm_rect_debug_print(dst, false);
838 839 840 841

			return vscale;
		}

842
		/* Make the source viewport size an exact multiple of the scaling factors. */
843 844 845
		drm_rect_adjust_size(src,
				     drm_rect_width(dst) * hscale - drm_rect_width(src),
				     drm_rect_height(dst) * vscale - drm_rect_height(src));
846

847
		drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
848
				    state->base.rotation);
849

850
		/* sanity check to make sure the src viewport wasn't enlarged */
851 852 853 854
		WARN_ON(src->x1 < (int) state->base.src_x ||
			src->y1 < (int) state->base.src_y ||
			src->x2 > (int) state->base.src_x + state->base.src_w ||
			src->y2 > (int) state->base.src_y + state->base.src_h);
855 856 857 858 859 860 861

		/*
		 * Hardware doesn't handle subpixel coordinates.
		 * Adjust to (macro)pixel boundary, but be careful not to
		 * increase the source viewport size, because that could
		 * push the downscaling factor out of bounds.
		 */
862 863 864 865
		src_x = src->x1 >> 16;
		src_w = drm_rect_width(src) >> 16;
		src_y = src->y1 >> 16;
		src_h = drm_rect_height(src) >> 16;
866 867 868 869 870 871 872 873 874

		if (format_is_yuv(fb->pixel_format)) {
			src_x &= ~1;
			src_w &= ~1;

			/*
			 * Must keep src and dst the
			 * same if we can't scale.
			 */
875
			if (!can_scale)
876 877 878
				crtc_w &= ~1;

			if (crtc_w == 0)
879
				state->visible = false;
880 881 882 883
		}
	}

	/* Check size restrictions when scaling */
884
	if (state->visible && (src_w != crtc_w || src_h != crtc_h)) {
885 886
		unsigned int width_bytes;

887
		WARN_ON(!can_scale);
888 889 890 891

		/* FIXME interlacing min height is 6 */

		if (crtc_w < 3 || crtc_h < 3)
892
			state->visible = false;
893 894

		if (src_w < 3 || src_h < 3)
895
			state->visible = false;
896

897
		pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
898 899
		width_bytes = ((src_x * pixel_size) & 63) +
					src_w * pixel_size;
900

901 902
		if (INTEL_INFO(dev)->gen < 9 && (src_w > 2048 || src_h > 2048 ||
		    width_bytes > 4096 || fb->pitches[0] > 4096)) {
903 904 905 906 907
			DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
			return -EINVAL;
		}
	}

908
	if (state->visible) {
909 910 911 912
		src->x1 = src_x << 16;
		src->x2 = (src_x + src_w) << 16;
		src->y1 = src_y << 16;
		src->y2 = (src_y + src_h) << 16;
913 914 915 916 917 918 919
	}

	dst->x1 = crtc_x;
	dst->x2 = crtc_x + crtc_w;
	dst->y1 = crtc_y;
	dst->y2 = crtc_y + crtc_h;

920 921 922 923 924 925 926 927 928
finish:
	/*
	 * If the sprite is completely covering the primary plane,
	 * we can disable the primary and save power.
	 */
	if (intel_crtc->active) {
		intel_crtc->atomic.fb_bits |=
			INTEL_FRONTBUFFER_SPRITE(intel_crtc->pipe);

929
		if (intel_wm_need_update(plane, &state->base))
930
			intel_crtc->atomic.update_wm = true;
931 932 933 934 935 936 937 938 939 940

		if (!state->visible) {
			/*
			 * Avoid underruns when disabling the sprite.
			 * FIXME remove once watermark updates are done properly.
			 */
			intel_crtc->atomic.wait_vblank = true;
			intel_crtc->atomic.update_sprite_watermarks |=
				(1 << drm_plane_index(plane));
		}
941 942
	}

943 944 945 946 947 948 949
	if (INTEL_INFO(dev)->gen >= 9) {
		ret = skl_update_scaler_users(intel_crtc, crtc_state, intel_plane,
			state, 0);
		if (ret)
			return ret;
	}

950 951 952
	return 0;
}

953 954 955 956
static void
intel_commit_sprite_plane(struct drm_plane *plane,
			  struct intel_plane_state *state)
{
957
	struct drm_crtc *crtc = state->base.crtc;
958
	struct intel_crtc *intel_crtc;
959
	struct intel_plane *intel_plane = to_intel_plane(plane);
960
	struct drm_framebuffer *fb = state->base.fb;
961 962 963 964
	int crtc_x, crtc_y;
	unsigned int crtc_w, crtc_h;
	uint32_t src_x, src_y, src_w, src_h;

965 966 967
	crtc = crtc ? crtc : plane->crtc;
	intel_crtc = to_intel_crtc(crtc);

968
	plane->fb = fb;
969

970
	if (intel_crtc->active) {
971 972
		if (state->visible) {
			crtc_x = state->dst.x1;
973
			crtc_y = state->dst.y1;
974 975
			crtc_w = drm_rect_width(&state->dst);
			crtc_h = drm_rect_height(&state->dst);
976 977 978 979
			src_x = state->src.x1 >> 16;
			src_y = state->src.y1 >> 16;
			src_w = drm_rect_width(&state->src) >> 16;
			src_h = drm_rect_height(&state->src) >> 16;
980
			intel_plane->update_plane(plane, crtc, fb,
981 982
						  crtc_x, crtc_y, crtc_w, crtc_h,
						  src_x, src_y, src_w, src_h);
983
		} else {
984
			intel_plane->disable_plane(plane, crtc, false);
985
		}
986
	}
987 988
}

989 990 991 992 993 994 995 996 997 998 999 1000
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv)
{
	struct drm_intel_sprite_colorkey *set = data;
	struct drm_plane *plane;
	struct intel_plane *intel_plane;
	int ret = 0;

	/* Make sure we don't try to enable both src & dest simultaneously */
	if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
		return -EINVAL;

1001 1002 1003 1004
	if (IS_VALLEYVIEW(dev) &&
	    set->flags & I915_SET_COLORKEY_DESTINATION)
		return -EINVAL;

1005
	drm_modeset_lock_all(dev);
1006

R
Rob Clark 已提交
1007
	plane = drm_plane_find(dev, set->plane_id);
1008
	if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY) {
1009
		ret = -ENOENT;
1010 1011 1012 1013
		goto out_unlock;
	}

	intel_plane = to_intel_plane(plane);
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023

	if (INTEL_INFO(dev)->gen >= 9) {
		/* plane scaling and colorkey are mutually exclusive */
		if (to_intel_plane_state(plane->state)->scaler_id >= 0) {
			DRM_ERROR("colorkey not allowed with scaler\n");
			ret = -EINVAL;
			goto out_unlock;
		}
	}

1024 1025 1026 1027 1028 1029 1030 1031 1032
	intel_plane->ckey = *set;

	/*
	 * The only way this could fail would be due to
	 * the current plane state being unsupportable already,
	 * and we dont't consider that an error for the
	 * colorkey ioctl. So just ignore any error.
	 */
	intel_plane_restore(plane);
1033 1034

out_unlock:
1035
	drm_modeset_unlock_all(dev);
1036 1037 1038
	return ret;
}

1039
int intel_plane_restore(struct drm_plane *plane)
1040
{
1041
	if (!plane->crtc || !plane->state->fb)
1042
		return 0;
1043

1044 1045 1046 1047 1048
	return drm_plane_helper_update(plane, plane->crtc, plane->state->fb,
				       plane->state->crtc_x, plane->state->crtc_y,
				       plane->state->crtc_w, plane->state->crtc_h,
				       plane->state->src_x, plane->state->src_y,
				       plane->state->src_w, plane->state->src_h);
1049 1050
}

1051
static const uint32_t ilk_plane_formats[] = {
1052 1053 1054 1055 1056 1057 1058
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1059
static const uint32_t snb_plane_formats[] = {
1060 1061 1062 1063 1064 1065 1066 1067
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1068
static const uint32_t vlv_plane_formats[] = {
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
	DRM_FORMAT_RGB565,
	DRM_FORMAT_ABGR8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_XBGR2101010,
	DRM_FORMAT_ABGR2101010,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
static uint32_t skl_plane_formats[] = {
	DRM_FORMAT_RGB565,
	DRM_FORMAT_ABGR8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1094
int
1095
intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
1096 1097
{
	struct intel_plane *intel_plane;
1098
	struct intel_plane_state *state;
1099
	unsigned long possible_crtcs;
1100 1101
	const uint32_t *plane_formats;
	int num_plane_formats;
1102 1103
	int ret;

1104
	if (INTEL_INFO(dev)->gen < 5)
1105 1106
		return -ENODEV;

1107
	intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
1108 1109 1110
	if (!intel_plane)
		return -ENOMEM;

1111 1112
	state = intel_create_plane_state(&intel_plane->base);
	if (!state) {
1113 1114 1115
		kfree(intel_plane);
		return -ENOMEM;
	}
1116
	intel_plane->base.state = &state->base;
1117

1118 1119 1120
	switch (INTEL_INFO(dev)->gen) {
	case 5:
	case 6:
1121
		intel_plane->can_scale = true;
1122
		intel_plane->max_downscale = 16;
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
		intel_plane->update_plane = ilk_update_plane;
		intel_plane->disable_plane = ilk_disable_plane;

		if (IS_GEN6(dev)) {
			plane_formats = snb_plane_formats;
			num_plane_formats = ARRAY_SIZE(snb_plane_formats);
		} else {
			plane_formats = ilk_plane_formats;
			num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
		}
		break;

	case 7:
B
Ben Widawsky 已提交
1136
	case 8:
1137
		if (IS_IVYBRIDGE(dev)) {
1138
			intel_plane->can_scale = true;
1139 1140 1141 1142 1143
			intel_plane->max_downscale = 2;
		} else {
			intel_plane->can_scale = false;
			intel_plane->max_downscale = 1;
		}
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157

		if (IS_VALLEYVIEW(dev)) {
			intel_plane->update_plane = vlv_update_plane;
			intel_plane->disable_plane = vlv_disable_plane;

			plane_formats = vlv_plane_formats;
			num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
		} else {
			intel_plane->update_plane = ivb_update_plane;
			intel_plane->disable_plane = ivb_disable_plane;

			plane_formats = snb_plane_formats;
			num_plane_formats = ARRAY_SIZE(snb_plane_formats);
		}
1158
		break;
1159
	case 9:
1160
		intel_plane->can_scale = true;
1161 1162
		intel_plane->update_plane = skl_update_plane;
		intel_plane->disable_plane = skl_disable_plane;
1163
		state->scaler_id = -1;
1164 1165 1166 1167

		plane_formats = skl_plane_formats;
		num_plane_formats = ARRAY_SIZE(skl_plane_formats);
		break;
1168
	default:
1169
		kfree(intel_plane);
1170
		return -ENODEV;
1171 1172 1173
	}

	intel_plane->pipe = pipe;
1174
	intel_plane->plane = plane;
1175 1176
	intel_plane->check_plane = intel_check_sprite_plane;
	intel_plane->commit_plane = intel_commit_sprite_plane;
1177
	intel_plane->ckey.flags = I915_SET_COLORKEY_NONE;
1178
	possible_crtcs = (1 << pipe);
1179
	ret = drm_universal_plane_init(dev, &intel_plane->base, possible_crtcs,
1180
				       &intel_plane_funcs,
1181 1182
				       plane_formats, num_plane_formats,
				       DRM_PLANE_TYPE_OVERLAY);
1183
	if (ret) {
1184
		kfree(intel_plane);
1185 1186 1187
		goto out;
	}

1188
	intel_create_rotation_property(dev, intel_plane);
1189

1190 1191
	drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);

1192
 out:
1193 1194
	return ret;
}