intel_sprite.c 36.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright © 2011 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 * Authors:
 *   Jesse Barnes <jbarnes@virtuousgeek.org>
 *
 * New plane/sprite handling.
 *
 * The older chips had a separate interface for programming plane related
 * registers; newer ones are much simpler and we can use the new DRM plane
 * support.
 */
32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_fourcc.h>
35
#include <drm/drm_rect.h>
36
#include <drm/drm_plane_helper.h>
37
#include "intel_drv.h"
38
#include <drm/i915_drm.h>
39 40
#include "i915_drv.h"

41 42 43 44 45 46 47 48 49 50 51 52 53 54
static bool
format_is_yuv(uint32_t format)
{
	switch (format) {
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_VYUY:
	case DRM_FORMAT_YVYU:
		return true;
	default:
		return false;
	}
}

55 56 57 58 59 60 61 62 63
static int usecs_to_scanlines(const struct drm_display_mode *mode, int usecs)
{
	/* paranoia */
	if (!mode->crtc_htotal)
		return 1;

	return DIV_ROUND_UP(usecs * mode->crtc_clock, 1000 * mode->crtc_htotal);
}

64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
/**
 * intel_pipe_update_start() - start update of a set of display registers
 * @crtc: the crtc of which the registers are going to be updated
 * @start_vbl_count: vblank counter return pointer used for error checking
 *
 * Mark the start of an update to pipe registers that should be updated
 * atomically regarding vblank. If the next vblank will happens within
 * the next 100 us, this function waits until the vblank passes.
 *
 * After a successful call to this function, interrupts will be disabled
 * until a subsequent call to intel_pipe_update_end(). That is done to
 * avoid random delays. The value written to @start_vbl_count should be
 * supplied to intel_pipe_update_end() for error checking.
 *
 * Return: true if the call was successful
 */
80
bool intel_pipe_update_start(struct intel_crtc *crtc, uint32_t *start_vbl_count)
81 82
{
	struct drm_device *dev = crtc->base.dev;
83
	const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
84 85 86
	enum pipe pipe = crtc->pipe;
	long timeout = msecs_to_jiffies_timeout(1);
	int scanline, min, max, vblank_start;
87
	wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
88 89 90 91 92 93 94 95 96 97 98 99 100
	DEFINE_WAIT(wait);

	vblank_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vblank_start = DIV_ROUND_UP(vblank_start, 2);

	/* FIXME needs to be calibrated sensibly */
	min = vblank_start - usecs_to_scanlines(mode, 100);
	max = vblank_start - 1;

	if (min <= 0 || max <= 0)
		return false;

101
	if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
102 103 104 105
		return false;

	local_irq_disable();

106 107
	trace_i915_pipe_update_start(crtc, min, max);

108 109 110 111 112 113
	for (;;) {
		/*
		 * prepare_to_wait() has a memory barrier, which guarantees
		 * other CPUs can see the task state update by the time we
		 * read the scanline.
		 */
114
		prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132

		scanline = intel_get_crtc_scanline(crtc);
		if (scanline < min || scanline > max)
			break;

		if (timeout <= 0) {
			DRM_ERROR("Potential atomic update failure on pipe %c\n",
				  pipe_name(crtc->pipe));
			break;
		}

		local_irq_enable();

		timeout = schedule_timeout(timeout);

		local_irq_disable();
	}

133
	finish_wait(wq, &wait);
134

135
	drm_crtc_vblank_put(&crtc->base);
136 137 138

	*start_vbl_count = dev->driver->get_vblank_counter(dev, pipe);

139 140
	trace_i915_pipe_update_vblank_evaded(crtc, min, max, *start_vbl_count);

141 142 143
	return true;
}

144 145 146 147 148 149 150 151 152
/**
 * intel_pipe_update_end() - end update of a set of display registers
 * @crtc: the crtc of which the registers were updated
 * @start_vbl_count: start vblank counter (used for error checking)
 *
 * Mark the end of an update started with intel_pipe_update_start(). This
 * re-enables interrupts and verifies the update was actually completed
 * before a vblank using the value of @start_vbl_count.
 */
153
void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count)
154 155 156 157 158
{
	struct drm_device *dev = crtc->base.dev;
	enum pipe pipe = crtc->pipe;
	u32 end_vbl_count = dev->driver->get_vblank_counter(dev, pipe);

159 160
	trace_i915_pipe_update_end(crtc, end_vbl_count);

161 162 163 164 165 166 167
	local_irq_enable();

	if (start_vbl_count != end_vbl_count)
		DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u)\n",
			  pipe_name(pipe), start_vbl_count, end_vbl_count);
}

168 169 170 171 172 173 174 175 176 177 178
static void intel_update_primary_plane(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	int reg = DSPCNTR(crtc->plane);

	if (crtc->primary_enabled)
		I915_WRITE(reg, I915_READ(reg) | DISPLAY_PLANE_ENABLE);
	else
		I915_WRITE(reg, I915_READ(reg) & ~DISPLAY_PLANE_ENABLE);
}

179 180 181
static void
skl_update_plane(struct drm_plane *drm_plane, struct drm_crtc *crtc,
		 struct drm_framebuffer *fb,
182
		 int crtc_x, int crtc_y,
183 184 185 186 187 188 189
		 unsigned int crtc_w, unsigned int crtc_h,
		 uint32_t x, uint32_t y,
		 uint32_t src_w, uint32_t src_h)
{
	struct drm_device *dev = drm_plane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(drm_plane);
190
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
191 192
	const int pipe = intel_plane->pipe;
	const int plane = intel_plane->plane + 1;
193
	u32 plane_ctl, stride_div;
194
	int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
195
	const struct drm_intel_sprite_colorkey *key = &intel_plane->ckey;
196
	unsigned long surf_addr;
197

198 199
	plane_ctl = PLANE_CTL_ENABLE |
		PLANE_CTL_PIPE_CSC_ENABLE;
200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240

	switch (fb->pixel_format) {
	case DRM_FORMAT_RGB565:
		plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
		break;
	case DRM_FORMAT_XBGR8888:
		plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
		break;
	case DRM_FORMAT_XRGB8888:
		plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
		break;
	/*
	 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
	 * to be already pre-multiplied. We need to add a knob (or a different
	 * DRM_FORMAT) for user-space to configure that.
	 */
	case DRM_FORMAT_ABGR8888:
		plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888 |
			     PLANE_CTL_ORDER_RGBX |
			     PLANE_CTL_ALPHA_SW_PREMULTIPLY;
		break;
	case DRM_FORMAT_ARGB8888:
		plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888 |
			     PLANE_CTL_ALPHA_SW_PREMULTIPLY;
		break;
	case DRM_FORMAT_YUYV:
		plane_ctl |= PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
		break;
	case DRM_FORMAT_YVYU:
		plane_ctl |= PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
		break;
	case DRM_FORMAT_UYVY:
		plane_ctl |= PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
		break;
	case DRM_FORMAT_VYUY:
		plane_ctl |= PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
		break;
	default:
		BUG();
	}

241 242
	switch (fb->modifier[0]) {
	case DRM_FORMAT_MOD_NONE:
243
		break;
244
	case I915_FORMAT_MOD_X_TILED:
245
		plane_ctl |= PLANE_CTL_TILED_X;
246 247 248 249 250 251
		break;
	case I915_FORMAT_MOD_Y_TILED:
		plane_ctl |= PLANE_CTL_TILED_Y;
		break;
	case I915_FORMAT_MOD_Yf_TILED:
		plane_ctl |= PLANE_CTL_TILED_YF;
252 253
		break;
	default:
254
		MISSING_CASE(fb->modifier[0]);
255
	}
256

257
	if (drm_plane->state->rotation == BIT(DRM_ROTATE_180))
258
		plane_ctl |= PLANE_CTL_ROTATE_180;
259 260 261 262 263

	intel_update_sprite_watermarks(drm_plane, crtc, src_w, src_h,
				       pixel_size, true,
				       src_w != crtc_w || src_h != crtc_h);

264 265 266
	stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
					       fb->pixel_format);

267 268 269 270 271 272
	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

273 274 275 276 277 278 279 280 281 282 283
	if (key->flags) {
		I915_WRITE(PLANE_KEYVAL(pipe, plane), key->min_value);
		I915_WRITE(PLANE_KEYMAX(pipe, plane), key->max_value);
		I915_WRITE(PLANE_KEYMSK(pipe, plane), key->channel_mask);
	}

	if (key->flags & I915_SET_COLORKEY_DESTINATION)
		plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
	else if (key->flags & I915_SET_COLORKEY_SOURCE)
		plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;

284 285
	surf_addr = intel_plane_obj_offset(intel_plane, obj);

286
	I915_WRITE(PLANE_OFFSET(pipe, plane), (y << 16) | x);
287
	I915_WRITE(PLANE_STRIDE(pipe, plane), fb->pitches[0] / stride_div);
288 289 290
	I915_WRITE(PLANE_POS(pipe, plane), (crtc_y << 16) | crtc_x);
	I915_WRITE(PLANE_SIZE(pipe, plane), (crtc_h << 16) | crtc_w);
	I915_WRITE(PLANE_CTL(pipe, plane), plane_ctl);
291
	I915_WRITE(PLANE_SURF(pipe, plane), surf_addr);
292 293 294 295 296 297 298 299 300 301 302 303
	POSTING_READ(PLANE_SURF(pipe, plane));
}

static void
skl_disable_plane(struct drm_plane *drm_plane, struct drm_crtc *crtc)
{
	struct drm_device *dev = drm_plane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(drm_plane);
	const int pipe = intel_plane->pipe;
	const int plane = intel_plane->plane + 1;

304
	I915_WRITE(PLANE_CTL(pipe, plane), 0);
305 306

	/* Activate double buffered register update */
307 308
	I915_WRITE(PLANE_SURF(pipe, plane), 0);
	POSTING_READ(PLANE_SURF(pipe, plane));
309 310 311 312

	intel_update_sprite_watermarks(drm_plane, crtc, 0, 0, 0, false, false);
}

313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
static void
chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
{
	struct drm_i915_private *dev_priv = intel_plane->base.dev->dev_private;
	int plane = intel_plane->plane;

	/* Seems RGB data bypasses the CSC always */
	if (!format_is_yuv(format))
		return;

	/*
	 * BT.601 limited range YCbCr -> full range RGB
	 *
	 * |r|   | 6537 4769     0|   |cr  |
	 * |g| = |-3330 4769 -1605| x |y-64|
	 * |b|   |    0 4769  8263|   |cb  |
	 *
	 * Cb and Cr apparently come in as signed already, so no
	 * need for any offset. For Y we need to remove the offset.
	 */
	I915_WRITE(SPCSCYGOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
	I915_WRITE(SPCSCCBOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
	I915_WRITE(SPCSCCROFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));

	I915_WRITE(SPCSCC01(plane), SPCSC_C1(4769) | SPCSC_C0(6537));
	I915_WRITE(SPCSCC23(plane), SPCSC_C1(-3330) | SPCSC_C0(0));
	I915_WRITE(SPCSCC45(plane), SPCSC_C1(-1605) | SPCSC_C0(4769));
	I915_WRITE(SPCSCC67(plane), SPCSC_C1(4769) | SPCSC_C0(0));
	I915_WRITE(SPCSCC8(plane), SPCSC_C0(8263));

	I915_WRITE(SPCSCYGICLAMP(plane), SPCSC_IMAX(940) | SPCSC_IMIN(64));
	I915_WRITE(SPCSCCBICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
	I915_WRITE(SPCSCCRICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));

	I915_WRITE(SPCSCYGOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
	I915_WRITE(SPCSCCBOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
	I915_WRITE(SPCSCCROCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
}

352
static void
353 354
vlv_update_plane(struct drm_plane *dplane, struct drm_crtc *crtc,
		 struct drm_framebuffer *fb,
355
		 int crtc_x, int crtc_y,
356 357 358 359 360 361 362
		 unsigned int crtc_w, unsigned int crtc_h,
		 uint32_t x, uint32_t y,
		 uint32_t src_w, uint32_t src_h)
{
	struct drm_device *dev = dplane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(dplane);
363
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
364
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
365 366 367 368 369
	int pipe = intel_plane->pipe;
	int plane = intel_plane->plane;
	u32 sprctl;
	unsigned long sprsurf_offset, linear_offset;
	int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
370
	const struct drm_intel_sprite_colorkey *key = &intel_plane->ckey;
371

372
	sprctl = SP_ENABLE;
373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416

	switch (fb->pixel_format) {
	case DRM_FORMAT_YUYV:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
		break;
	case DRM_FORMAT_YVYU:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
		break;
	case DRM_FORMAT_UYVY:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
		break;
	case DRM_FORMAT_VYUY:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
		break;
	case DRM_FORMAT_RGB565:
		sprctl |= SP_FORMAT_BGR565;
		break;
	case DRM_FORMAT_XRGB8888:
		sprctl |= SP_FORMAT_BGRX8888;
		break;
	case DRM_FORMAT_ARGB8888:
		sprctl |= SP_FORMAT_BGRA8888;
		break;
	case DRM_FORMAT_XBGR2101010:
		sprctl |= SP_FORMAT_RGBX1010102;
		break;
	case DRM_FORMAT_ABGR2101010:
		sprctl |= SP_FORMAT_RGBA1010102;
		break;
	case DRM_FORMAT_XBGR8888:
		sprctl |= SP_FORMAT_RGBX8888;
		break;
	case DRM_FORMAT_ABGR8888:
		sprctl |= SP_FORMAT_RGBA8888;
		break;
	default:
		/*
		 * If we get here one of the upper layers failed to filter
		 * out the unsupported plane formats
		 */
		BUG();
		break;
	}

417 418 419 420 421 422
	/*
	 * Enable gamma to match primary/cursor plane behaviour.
	 * FIXME should be user controllable via propertiesa.
	 */
	sprctl |= SP_GAMMA_ENABLE;

423 424 425
	if (obj->tiling_mode != I915_TILING_NONE)
		sprctl |= SP_TILED;

426 427
	intel_update_sprite_watermarks(dplane, crtc, src_w, src_h,
				       pixel_size, true,
428 429
				       src_w != crtc_w || src_h != crtc_h);

430 431 432 433 434 435 436 437 438 439 440 441 442
	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

	linear_offset = y * fb->pitches[0] + x * pixel_size;
	sprsurf_offset = intel_gen4_compute_page_offset(&x, &y,
							obj->tiling_mode,
							pixel_size,
							fb->pitches[0]);
	linear_offset -= sprsurf_offset;

443
	if (dplane->state->rotation == BIT(DRM_ROTATE_180)) {
444 445 446 447 448 449 450
		sprctl |= SP_ROTATE_180;

		x += src_w;
		y += src_h;
		linear_offset += src_h * fb->pitches[0] + src_w * pixel_size;
	}

451 452
	intel_update_primary_plane(intel_crtc);

453 454 455 456 457 458 459 460 461
	if (key->flags) {
		I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
		I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
		I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
	}

	if (key->flags & I915_SET_COLORKEY_SOURCE)
		sprctl |= SP_SOURCE_KEY;

462 463 464
	if (IS_CHERRYVIEW(dev) && pipe == PIPE_B)
		chv_update_csc(intel_plane, fb->pixel_format);

465 466 467
	I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
	I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);

468 469 470 471 472
	if (obj->tiling_mode != I915_TILING_NONE)
		I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
	else
		I915_WRITE(SPLINOFF(pipe, plane), linear_offset);

473 474
	I915_WRITE(SPCONSTALPHA(pipe, plane), 0);

475 476
	I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
	I915_WRITE(SPCNTR(pipe, plane), sprctl);
477 478
	I915_WRITE(SPSURF(pipe, plane), i915_gem_obj_ggtt_offset(obj) +
		   sprsurf_offset);
479 480

	intel_flush_primary_plane(dev_priv, intel_crtc->plane);
481 482 483
}

static void
484
vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
485 486 487 488
{
	struct drm_device *dev = dplane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(dplane);
489
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
490 491 492
	int pipe = intel_plane->pipe;
	int plane = intel_plane->plane;

493 494
	intel_update_primary_plane(intel_crtc);

495 496
	I915_WRITE(SPCNTR(pipe, plane), 0);

497
	/* Activate double buffered register update */
498
	I915_WRITE(SPSURF(pipe, plane), 0);
499 500

	intel_flush_primary_plane(dev_priv, intel_crtc->plane);
501

502
	intel_update_sprite_watermarks(dplane, crtc, 0, 0, 0, false, false);
503 504 505
}


506
static void
507 508
ivb_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
		 struct drm_framebuffer *fb,
509
		 int crtc_x, int crtc_y,
510 511 512 513 514 515 516
		 unsigned int crtc_w, unsigned int crtc_h,
		 uint32_t x, uint32_t y,
		 uint32_t src_w, uint32_t src_h)
{
	struct drm_device *dev = plane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(plane);
517
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
518
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
519
	enum pipe pipe = intel_plane->pipe;
520
	u32 sprctl, sprscale = 0;
521
	unsigned long sprsurf_offset, linear_offset;
V
Ville Syrjälä 已提交
522
	int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
523
	const struct drm_intel_sprite_colorkey *key = &intel_plane->ckey;
524

525
	sprctl = SPRITE_ENABLE;
526 527 528

	switch (fb->pixel_format) {
	case DRM_FORMAT_XBGR8888:
529
		sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
530 531
		break;
	case DRM_FORMAT_XRGB8888:
532
		sprctl |= SPRITE_FORMAT_RGBX888;
533 534 535 536 537 538 539 540 541 542 543 544 545 546
		break;
	case DRM_FORMAT_YUYV:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
		break;
	case DRM_FORMAT_YVYU:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
		break;
	case DRM_FORMAT_UYVY:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
		break;
	case DRM_FORMAT_VYUY:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
		break;
	default:
547
		BUG();
548 549
	}

550 551 552 553 554 555
	/*
	 * Enable gamma to match primary/cursor plane behaviour.
	 * FIXME should be user controllable via propertiesa.
	 */
	sprctl |= SPRITE_GAMMA_ENABLE;

556 557 558
	if (obj->tiling_mode != I915_TILING_NONE)
		sprctl |= SPRITE_TILED;

559
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
560 561 562 563
		sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
	else
		sprctl |= SPRITE_TRICKLE_FEED_DISABLE;

564
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
565 566
		sprctl |= SPRITE_PIPE_CSC_ENABLE;

567 568
	intel_update_sprite_watermarks(plane, crtc, src_w, src_h, pixel_size,
				       true,
569 570
				       src_w != crtc_w || src_h != crtc_h);

571 572 573 574 575 576
	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

577
	if (crtc_w != src_w || crtc_h != src_h)
578 579
		sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;

580
	linear_offset = y * fb->pitches[0] + x * pixel_size;
581
	sprsurf_offset =
582 583
		intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
					       pixel_size, fb->pitches[0]);
584 585
	linear_offset -= sprsurf_offset;

586
	if (plane->state->rotation == BIT(DRM_ROTATE_180)) {
587 588 589 590 591 592 593 594 595 596 597
		sprctl |= SPRITE_ROTATE_180;

		/* HSW and BDW does this automagically in hardware */
		if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
			x += src_w;
			y += src_h;
			linear_offset += src_h * fb->pitches[0] +
				src_w * pixel_size;
		}
	}

598 599
	intel_update_primary_plane(intel_crtc);

600 601 602 603 604 605 606 607 608 609 610
	if (key->flags) {
		I915_WRITE(SPRKEYVAL(pipe), key->min_value);
		I915_WRITE(SPRKEYMAX(pipe), key->max_value);
		I915_WRITE(SPRKEYMSK(pipe), key->channel_mask);
	}

	if (key->flags & I915_SET_COLORKEY_DESTINATION)
		sprctl |= SPRITE_DEST_KEY;
	else if (key->flags & I915_SET_COLORKEY_SOURCE)
		sprctl |= SPRITE_SOURCE_KEY;

611 612 613
	I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
	I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);

614 615
	/* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
	 * register */
616
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
617
		I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
618
	else if (obj->tiling_mode != I915_TILING_NONE)
619
		I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
620 621
	else
		I915_WRITE(SPRLINOFF(pipe), linear_offset);
622

623
	I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
624 625
	if (intel_plane->can_scale)
		I915_WRITE(SPRSCALE(pipe), sprscale);
626
	I915_WRITE(SPRCTL(pipe), sprctl);
627 628
	I915_WRITE(SPRSURF(pipe),
		   i915_gem_obj_ggtt_offset(obj) + sprsurf_offset);
629 630

	intel_flush_primary_plane(dev_priv, intel_crtc->plane);
631 632 633
}

static void
634
ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
635 636 637 638
{
	struct drm_device *dev = plane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(plane);
639
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
640 641
	int pipe = intel_plane->pipe;

642 643
	intel_update_primary_plane(intel_crtc);

644 645
	I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
	/* Can't leave the scaler enabled... */
646 647
	if (intel_plane->can_scale)
		I915_WRITE(SPRSCALE(pipe), 0);
648
	/* Activate double buffered register update */
649
	I915_WRITE(SPRSURF(pipe), 0);
650 651

	intel_flush_primary_plane(dev_priv, intel_crtc->plane);
652 653 654
}

static void
655 656
ilk_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
		 struct drm_framebuffer *fb,
657
		 int crtc_x, int crtc_y,
658 659 660 661 662 663 664
		 unsigned int crtc_w, unsigned int crtc_h,
		 uint32_t x, uint32_t y,
		 uint32_t src_w, uint32_t src_h)
{
	struct drm_device *dev = plane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(plane);
665
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
666
	struct drm_i915_gem_object *obj = intel_fb_obj(fb);
V
Ville Syrjälä 已提交
667
	int pipe = intel_plane->pipe;
668
	unsigned long dvssurf_offset, linear_offset;
669
	u32 dvscntr, dvsscale;
V
Ville Syrjälä 已提交
670
	int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
671
	const struct drm_intel_sprite_colorkey *key = &intel_plane->ckey;
672

673
	dvscntr = DVS_ENABLE;
674 675 676

	switch (fb->pixel_format) {
	case DRM_FORMAT_XBGR8888:
677
		dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
678 679
		break;
	case DRM_FORMAT_XRGB8888:
680
		dvscntr |= DVS_FORMAT_RGBX888;
681 682 683 684 685 686 687 688 689 690 691 692 693 694
		break;
	case DRM_FORMAT_YUYV:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
		break;
	case DRM_FORMAT_YVYU:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
		break;
	case DRM_FORMAT_UYVY:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
		break;
	case DRM_FORMAT_VYUY:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
		break;
	default:
695
		BUG();
696 697
	}

698 699 700 701 702 703
	/*
	 * Enable gamma to match primary/cursor plane behaviour.
	 * FIXME should be user controllable via propertiesa.
	 */
	dvscntr |= DVS_GAMMA_ENABLE;

704 705 706
	if (obj->tiling_mode != I915_TILING_NONE)
		dvscntr |= DVS_TILED;

707 708
	if (IS_GEN6(dev))
		dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
709

710 711
	intel_update_sprite_watermarks(plane, crtc, src_w, src_h,
				       pixel_size, true,
712 713
				       src_w != crtc_w || src_h != crtc_h);

714 715 716 717 718 719
	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

720
	dvsscale = 0;
721
	if (crtc_w != src_w || crtc_h != src_h)
722 723
		dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;

724
	linear_offset = y * fb->pitches[0] + x * pixel_size;
725
	dvssurf_offset =
726 727
		intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
					       pixel_size, fb->pitches[0]);
728 729
	linear_offset -= dvssurf_offset;

730
	if (plane->state->rotation == BIT(DRM_ROTATE_180)) {
731 732 733 734 735 736 737
		dvscntr |= DVS_ROTATE_180;

		x += src_w;
		y += src_h;
		linear_offset += src_h * fb->pitches[0] + src_w * pixel_size;
	}

738 739
	intel_update_primary_plane(intel_crtc);

740 741 742 743 744 745 746 747 748 749 750
	if (key->flags) {
		I915_WRITE(DVSKEYVAL(pipe), key->min_value);
		I915_WRITE(DVSKEYMAX(pipe), key->max_value);
		I915_WRITE(DVSKEYMSK(pipe), key->channel_mask);
	}

	if (key->flags & I915_SET_COLORKEY_DESTINATION)
		dvscntr |= DVS_DEST_KEY;
	else if (key->flags & I915_SET_COLORKEY_SOURCE)
		dvscntr |= DVS_SOURCE_KEY;

751 752 753
	I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
	I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);

754
	if (obj->tiling_mode != I915_TILING_NONE)
755
		I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
756 757
	else
		I915_WRITE(DVSLINOFF(pipe), linear_offset);
758 759 760 761

	I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
	I915_WRITE(DVSSCALE(pipe), dvsscale);
	I915_WRITE(DVSCNTR(pipe), dvscntr);
762 763
	I915_WRITE(DVSSURF(pipe),
		   i915_gem_obj_ggtt_offset(obj) + dvssurf_offset);
764 765

	intel_flush_primary_plane(dev_priv, intel_crtc->plane);
766 767 768
}

static void
769
ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
770 771 772 773
{
	struct drm_device *dev = plane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(plane);
774
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
775 776
	int pipe = intel_plane->pipe;

777 778
	intel_update_primary_plane(intel_crtc);

779
	I915_WRITE(DVSCNTR(pipe), 0);
780 781
	/* Disable the scaler */
	I915_WRITE(DVSSCALE(pipe), 0);
782

783
	/* Flush double buffered register updates */
784
	I915_WRITE(DVSSURF(pipe), 0);
785 786

	intel_flush_primary_plane(dev_priv, intel_crtc->plane);
787 788
}

789 790 791 792 793 794 795 796 797 798 799
/**
 * intel_post_enable_primary - Perform operations after enabling primary plane
 * @crtc: the CRTC whose primary plane was just enabled
 *
 * Performs potentially sleeping operations that must be done after the primary
 * plane is enabled, such as updating FBC and IPS.  Note that this may be
 * called due to an explicit primary plane update, or due to an implicit
 * re-enable that is caused when a sprite plane is updated to no longer
 * completely hide the primary plane.
 */
void
800
intel_post_enable_primary(struct drm_crtc *crtc)
801 802 803
{
	struct drm_device *dev = crtc->dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
804

805 806 807 808 809 810 811 812
	/*
	 * BDW signals flip done immediately if the plane
	 * is disabled, even if the plane enable is already
	 * armed to occur at the next vblank :(
	 */
	if (IS_BROADWELL(dev))
		intel_wait_for_vblank(dev, intel_crtc->pipe);

813 814 815 816 817 818
	/*
	 * FIXME IPS should be fine as long as one plane is
	 * enabled, but in practice it seems to have problems
	 * when going from primary only to sprite only and vice
	 * versa.
	 */
819
	hsw_enable_ips(intel_crtc);
820

821
	mutex_lock(&dev->struct_mutex);
822
	intel_fbc_update(dev);
823
	mutex_unlock(&dev->struct_mutex);
824 825
}

826 827 828 829 830 831 832 833 834 835 836
/**
 * intel_pre_disable_primary - Perform operations before disabling primary plane
 * @crtc: the CRTC whose primary plane is to be disabled
 *
 * Performs potentially sleeping operations that must be done before the
 * primary plane is enabled, such as updating FBC and IPS.  Note that this may
 * be called due to an explicit primary plane update, or due to an implicit
 * disable that is caused when a sprite plane completely hides the primary
 * plane.
 */
void
837
intel_pre_disable_primary(struct drm_crtc *crtc)
838 839 840 841
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
842 843

	mutex_lock(&dev->struct_mutex);
844
	if (dev_priv->fbc.crtc == intel_crtc)
845
		intel_fbc_disable(dev);
846
	mutex_unlock(&dev->struct_mutex);
847

848 849 850 851 852 853 854
	/*
	 * FIXME IPS should be fine as long as one plane is
	 * enabled, but in practice it seems to have problems
	 * when going from primary only to sprite only and vice
	 * versa.
	 */
	hsw_disable_ips(intel_crtc);
855 856
}

857 858
static bool colorkey_enabled(struct intel_plane *intel_plane)
{
859
	return intel_plane->ckey.flags != I915_SET_COLORKEY_NONE;
860 861
}

862
static int
863 864
intel_check_sprite_plane(struct drm_plane *plane,
			 struct intel_plane_state *state)
865
{
866
	struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
867
	struct intel_plane *intel_plane = to_intel_plane(plane);
868
	struct drm_framebuffer *fb = state->base.fb;
869 870 871 872 873 874
	int crtc_x, crtc_y;
	unsigned int crtc_w, crtc_h;
	uint32_t src_x, src_y, src_w, src_h;
	struct drm_rect *src = &state->src;
	struct drm_rect *dst = &state->dst;
	const struct drm_rect *clip = &state->clip;
875 876
	int hscale, vscale;
	int max_scale, min_scale;
877 878
	int pixel_size;

879 880
	intel_crtc = intel_crtc ? intel_crtc : to_intel_crtc(plane->crtc);

881 882
	if (!fb) {
		state->visible = false;
883
		goto finish;
884
	}
885

886 887 888
	/* Don't modify another pipe's plane */
	if (intel_plane->pipe != intel_crtc->pipe) {
		DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
889
		return -EINVAL;
890
	}
891

892 893 894
	/* FIXME check all gen limits */
	if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
		DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
895
		return -EINVAL;
896
	}
897

898 899 900 901 902
	/*
	 * FIXME the following code does a bunch of fuzzy adjustments to the
	 * coordinates and sizes. We probably need some way to decide whether
	 * more strict checking should be done instead.
	 */
903 904 905
	max_scale = intel_plane->max_downscale << 16;
	min_scale = intel_plane->can_scale ? 1 : (1 << 16);

906
	drm_rect_rotate(src, fb->width << 16, fb->height << 16,
907
			state->base.rotation);
908

909
	hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
910
	BUG_ON(hscale < 0);
911

912
	vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
913
	BUG_ON(vscale < 0);
914

915
	state->visible =  drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
916

917 918 919 920
	crtc_x = dst->x1;
	crtc_y = dst->y1;
	crtc_w = drm_rect_width(dst);
	crtc_h = drm_rect_height(dst);
921

922
	if (state->visible) {
923
		/* check again in case clipping clamped the results */
924
		hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
925 926
		if (hscale < 0) {
			DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
927 928
			drm_rect_debug_print(src, true);
			drm_rect_debug_print(dst, false);
929 930 931 932

			return hscale;
		}

933
		vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
934 935
		if (vscale < 0) {
			DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
936 937
			drm_rect_debug_print(src, true);
			drm_rect_debug_print(dst, false);
938 939 940 941

			return vscale;
		}

942
		/* Make the source viewport size an exact multiple of the scaling factors. */
943 944 945
		drm_rect_adjust_size(src,
				     drm_rect_width(dst) * hscale - drm_rect_width(src),
				     drm_rect_height(dst) * vscale - drm_rect_height(src));
946

947
		drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
948
				    state->base.rotation);
949

950
		/* sanity check to make sure the src viewport wasn't enlarged */
951 952 953 954
		WARN_ON(src->x1 < (int) state->base.src_x ||
			src->y1 < (int) state->base.src_y ||
			src->x2 > (int) state->base.src_x + state->base.src_w ||
			src->y2 > (int) state->base.src_y + state->base.src_h);
955 956 957 958 959 960 961

		/*
		 * Hardware doesn't handle subpixel coordinates.
		 * Adjust to (macro)pixel boundary, but be careful not to
		 * increase the source viewport size, because that could
		 * push the downscaling factor out of bounds.
		 */
962 963 964 965
		src_x = src->x1 >> 16;
		src_w = drm_rect_width(src) >> 16;
		src_y = src->y1 >> 16;
		src_h = drm_rect_height(src) >> 16;
966 967 968 969 970 971 972 973 974 975 976 977 978

		if (format_is_yuv(fb->pixel_format)) {
			src_x &= ~1;
			src_w &= ~1;

			/*
			 * Must keep src and dst the
			 * same if we can't scale.
			 */
			if (!intel_plane->can_scale)
				crtc_w &= ~1;

			if (crtc_w == 0)
979
				state->visible = false;
980 981 982 983
		}
	}

	/* Check size restrictions when scaling */
984
	if (state->visible && (src_w != crtc_w || src_h != crtc_h)) {
985 986 987 988 989 990 991
		unsigned int width_bytes;

		WARN_ON(!intel_plane->can_scale);

		/* FIXME interlacing min height is 6 */

		if (crtc_w < 3 || crtc_h < 3)
992
			state->visible = false;
993 994

		if (src_w < 3 || src_h < 3)
995
			state->visible = false;
996

997
		pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
998 999
		width_bytes = ((src_x * pixel_size) & 63) +
					src_w * pixel_size;
1000 1001 1002 1003 1004 1005 1006 1007

		if (src_w > 2048 || src_h > 2048 ||
		    width_bytes > 4096 || fb->pitches[0] > 4096) {
			DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
			return -EINVAL;
		}
	}

1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
	if (state->visible) {
		src->x1 = src_x;
		src->x2 = src_x + src_w;
		src->y1 = src_y;
		src->y2 = src_y + src_h;
	}

	dst->x1 = crtc_x;
	dst->x2 = crtc_x + crtc_w;
	dst->y1 = crtc_y;
	dst->y2 = crtc_y + crtc_h;

1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
finish:
	/*
	 * If the sprite is completely covering the primary plane,
	 * we can disable the primary and save power.
	 */
	state->hides_primary = fb != NULL && drm_rect_equals(dst, clip) &&
		!colorkey_enabled(intel_plane);
	WARN_ON(state->hides_primary && !state->visible && intel_crtc->active);

	if (intel_crtc->active) {
		if (intel_crtc->primary_enabled == state->hides_primary)
			intel_crtc->atomic.wait_for_flips = true;

		if (intel_crtc->primary_enabled && state->hides_primary)
			intel_crtc->atomic.pre_disable_primary = true;

		intel_crtc->atomic.fb_bits |=
			INTEL_FRONTBUFFER_SPRITE(intel_crtc->pipe);

		if (!intel_crtc->primary_enabled && !state->hides_primary)
			intel_crtc->atomic.post_enable_primary = true;
1041

1042
		if (intel_wm_need_update(plane, &state->base))
1043
			intel_crtc->atomic.update_wm = true;
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053

		if (!state->visible) {
			/*
			 * Avoid underruns when disabling the sprite.
			 * FIXME remove once watermark updates are done properly.
			 */
			intel_crtc->atomic.wait_vblank = true;
			intel_crtc->atomic.update_sprite_watermarks |=
				(1 << drm_plane_index(plane));
		}
1054 1055
	}

1056 1057 1058
	return 0;
}

1059 1060 1061 1062
static void
intel_commit_sprite_plane(struct drm_plane *plane,
			  struct intel_plane_state *state)
{
1063
	struct drm_crtc *crtc = state->base.crtc;
1064
	struct intel_crtc *intel_crtc;
1065
	struct intel_plane *intel_plane = to_intel_plane(plane);
1066
	struct drm_framebuffer *fb = state->base.fb;
1067 1068 1069 1070
	int crtc_x, crtc_y;
	unsigned int crtc_w, crtc_h;
	uint32_t src_x, src_y, src_w, src_h;

1071 1072 1073
	crtc = crtc ? crtc : plane->crtc;
	intel_crtc = to_intel_crtc(crtc);

1074
	plane->fb = fb;
1075

1076
	if (intel_crtc->active) {
1077
		intel_crtc->primary_enabled = !state->hides_primary;
1078

1079 1080
		if (state->visible) {
			crtc_x = state->dst.x1;
1081
			crtc_y = state->dst.y1;
1082 1083 1084 1085 1086 1087
			crtc_w = drm_rect_width(&state->dst);
			crtc_h = drm_rect_height(&state->dst);
			src_x = state->src.x1;
			src_y = state->src.y1;
			src_w = drm_rect_width(&state->src);
			src_h = drm_rect_height(&state->src);
1088
			intel_plane->update_plane(plane, crtc, fb,
1089 1090
						  crtc_x, crtc_y, crtc_w, crtc_h,
						  src_x, src_y, src_w, src_h);
1091
		} else {
1092
			intel_plane->disable_plane(plane, crtc);
1093
		}
1094
	}
1095 1096
}

1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv)
{
	struct drm_intel_sprite_colorkey *set = data;
	struct drm_plane *plane;
	struct intel_plane *intel_plane;
	int ret = 0;

	/* Make sure we don't try to enable both src & dest simultaneously */
	if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
		return -EINVAL;

1109 1110 1111 1112
	if (IS_VALLEYVIEW(dev) &&
	    set->flags & I915_SET_COLORKEY_DESTINATION)
		return -EINVAL;

1113
	drm_modeset_lock_all(dev);
1114

R
Rob Clark 已提交
1115 1116
	plane = drm_plane_find(dev, set->plane_id);
	if (!plane) {
1117
		ret = -ENOENT;
1118 1119 1120 1121
		goto out_unlock;
	}

	intel_plane = to_intel_plane(plane);
1122 1123 1124 1125 1126 1127 1128 1129 1130
	intel_plane->ckey = *set;

	/*
	 * The only way this could fail would be due to
	 * the current plane state being unsupportable already,
	 * and we dont't consider that an error for the
	 * colorkey ioctl. So just ignore any error.
	 */
	intel_plane_restore(plane);
1131 1132

out_unlock:
1133
	drm_modeset_unlock_all(dev);
1134 1135 1136
	return ret;
}

1137
int intel_plane_restore(struct drm_plane *plane)
1138
{
1139
	if (!plane->crtc || !plane->state->fb)
1140
		return 0;
1141

1142
	return plane->funcs->update_plane(plane, plane->crtc, plane->state->fb,
1143 1144 1145 1146
				  plane->state->crtc_x, plane->state->crtc_y,
				  plane->state->crtc_w, plane->state->crtc_h,
				  plane->state->src_x, plane->state->src_y,
				  plane->state->src_w, plane->state->src_h);
1147 1148
}

1149 1150 1151 1152 1153 1154 1155 1156
static uint32_t ilk_plane_formats[] = {
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1157 1158 1159 1160 1161 1162 1163 1164 1165
static uint32_t snb_plane_formats[] = {
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
static uint32_t vlv_plane_formats[] = {
	DRM_FORMAT_RGB565,
	DRM_FORMAT_ABGR8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_XBGR2101010,
	DRM_FORMAT_ABGR2101010,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191
static uint32_t skl_plane_formats[] = {
	DRM_FORMAT_RGB565,
	DRM_FORMAT_ABGR8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1192
int
1193
intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
1194 1195
{
	struct intel_plane *intel_plane;
1196
	struct intel_plane_state *state;
1197
	unsigned long possible_crtcs;
1198 1199
	const uint32_t *plane_formats;
	int num_plane_formats;
1200 1201
	int ret;

1202
	if (INTEL_INFO(dev)->gen < 5)
1203 1204
		return -ENODEV;

1205
	intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
1206 1207 1208
	if (!intel_plane)
		return -ENOMEM;

1209 1210
	state = intel_create_plane_state(&intel_plane->base);
	if (!state) {
1211 1212 1213
		kfree(intel_plane);
		return -ENOMEM;
	}
1214
	intel_plane->base.state = &state->base;
1215

1216 1217 1218
	switch (INTEL_INFO(dev)->gen) {
	case 5:
	case 6:
1219
		intel_plane->can_scale = true;
1220
		intel_plane->max_downscale = 16;
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
		intel_plane->update_plane = ilk_update_plane;
		intel_plane->disable_plane = ilk_disable_plane;

		if (IS_GEN6(dev)) {
			plane_formats = snb_plane_formats;
			num_plane_formats = ARRAY_SIZE(snb_plane_formats);
		} else {
			plane_formats = ilk_plane_formats;
			num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
		}
		break;

	case 7:
B
Ben Widawsky 已提交
1234
	case 8:
1235
		if (IS_IVYBRIDGE(dev)) {
1236
			intel_plane->can_scale = true;
1237 1238 1239 1240 1241
			intel_plane->max_downscale = 2;
		} else {
			intel_plane->can_scale = false;
			intel_plane->max_downscale = 1;
		}
1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255

		if (IS_VALLEYVIEW(dev)) {
			intel_plane->update_plane = vlv_update_plane;
			intel_plane->disable_plane = vlv_disable_plane;

			plane_formats = vlv_plane_formats;
			num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
		} else {
			intel_plane->update_plane = ivb_update_plane;
			intel_plane->disable_plane = ivb_disable_plane;

			plane_formats = snb_plane_formats;
			num_plane_formats = ARRAY_SIZE(snb_plane_formats);
		}
1256
		break;
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
	case 9:
		/*
		 * FIXME: Skylake planes can be scaled (with some restrictions),
		 * but this is for another time.
		 */
		intel_plane->can_scale = false;
		intel_plane->max_downscale = 1;
		intel_plane->update_plane = skl_update_plane;
		intel_plane->disable_plane = skl_disable_plane;

		plane_formats = skl_plane_formats;
		num_plane_formats = ARRAY_SIZE(skl_plane_formats);
		break;
1270
	default:
1271
		kfree(intel_plane);
1272
		return -ENODEV;
1273 1274 1275
	}

	intel_plane->pipe = pipe;
1276
	intel_plane->plane = plane;
1277 1278
	intel_plane->check_plane = intel_check_sprite_plane;
	intel_plane->commit_plane = intel_commit_sprite_plane;
1279
	possible_crtcs = (1 << pipe);
1280
	ret = drm_universal_plane_init(dev, &intel_plane->base, possible_crtcs,
1281
				       &intel_plane_funcs,
1282 1283
				       plane_formats, num_plane_formats,
				       DRM_PLANE_TYPE_OVERLAY);
1284
	if (ret) {
1285
		kfree(intel_plane);
1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
		goto out;
	}

	if (!dev->mode_config.rotation_property)
		dev->mode_config.rotation_property =
			drm_mode_create_rotation_property(dev,
							  BIT(DRM_ROTATE_0) |
							  BIT(DRM_ROTATE_180));

	if (dev->mode_config.rotation_property)
		drm_object_attach_property(&intel_plane->base.base,
					   dev->mode_config.rotation_property,
1298
					   state->base.rotation);
1299

1300 1301
	drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);

1302
 out:
1303 1304
	return ret;
}