intel_sprite.c 37.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright © 2011 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 * Authors:
 *   Jesse Barnes <jbarnes@virtuousgeek.org>
 *
 * New plane/sprite handling.
 *
 * The older chips had a separate interface for programming plane related
 * registers; newer ones are much simpler and we can use the new DRM plane
 * support.
 */
32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_fourcc.h>
35
#include <drm/drm_rect.h>
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
38 39
#include "i915_drv.h"

40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
static int usecs_to_scanlines(const struct drm_display_mode *mode, int usecs)
{
	/* paranoia */
	if (!mode->crtc_htotal)
		return 1;

	return DIV_ROUND_UP(usecs * mode->crtc_clock, 1000 * mode->crtc_htotal);
}

static bool intel_pipe_update_start(struct intel_crtc *crtc, uint32_t *start_vbl_count)
{
	struct drm_device *dev = crtc->base.dev;
	const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
	enum pipe pipe = crtc->pipe;
	long timeout = msecs_to_jiffies_timeout(1);
	int scanline, min, max, vblank_start;
56
	wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
57 58
	DEFINE_WAIT(wait);

59
	WARN_ON(!drm_modeset_is_locked(&crtc->base.mutex));
60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76

	vblank_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vblank_start = DIV_ROUND_UP(vblank_start, 2);

	/* FIXME needs to be calibrated sensibly */
	min = vblank_start - usecs_to_scanlines(mode, 100);
	max = vblank_start - 1;

	if (min <= 0 || max <= 0)
		return false;

	if (WARN_ON(drm_vblank_get(dev, pipe)))
		return false;

	local_irq_disable();

77 78
	trace_i915_pipe_update_start(crtc, min, max);

79 80 81 82 83 84
	for (;;) {
		/*
		 * prepare_to_wait() has a memory barrier, which guarantees
		 * other CPUs can see the task state update by the time we
		 * read the scanline.
		 */
85
		prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103

		scanline = intel_get_crtc_scanline(crtc);
		if (scanline < min || scanline > max)
			break;

		if (timeout <= 0) {
			DRM_ERROR("Potential atomic update failure on pipe %c\n",
				  pipe_name(crtc->pipe));
			break;
		}

		local_irq_enable();

		timeout = schedule_timeout(timeout);

		local_irq_disable();
	}

104
	finish_wait(wq, &wait);
105 106 107 108 109

	drm_vblank_put(dev, pipe);

	*start_vbl_count = dev->driver->get_vblank_counter(dev, pipe);

110 111
	trace_i915_pipe_update_vblank_evaded(crtc, min, max, *start_vbl_count);

112 113 114 115 116 117 118 119 120
	return true;
}

static void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count)
{
	struct drm_device *dev = crtc->base.dev;
	enum pipe pipe = crtc->pipe;
	u32 end_vbl_count = dev->driver->get_vblank_counter(dev, pipe);

121 122
	trace_i915_pipe_update_end(crtc, end_vbl_count);

123 124 125 126 127 128 129
	local_irq_enable();

	if (start_vbl_count != end_vbl_count)
		DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u)\n",
			  pipe_name(pipe), start_vbl_count, end_vbl_count);
}

130 131 132 133 134 135 136 137 138 139 140
static void intel_update_primary_plane(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	int reg = DSPCNTR(crtc->plane);

	if (crtc->primary_enabled)
		I915_WRITE(reg, I915_READ(reg) | DISPLAY_PLANE_ENABLE);
	else
		I915_WRITE(reg, I915_READ(reg) & ~DISPLAY_PLANE_ENABLE);
}

141
static void
142 143
vlv_update_plane(struct drm_plane *dplane, struct drm_crtc *crtc,
		 struct drm_framebuffer *fb,
144 145 146 147 148 149 150 151
		 struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
		 unsigned int crtc_w, unsigned int crtc_h,
		 uint32_t x, uint32_t y,
		 uint32_t src_w, uint32_t src_h)
{
	struct drm_device *dev = dplane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(dplane);
152
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
153 154 155 156 157
	int pipe = intel_plane->pipe;
	int plane = intel_plane->plane;
	u32 sprctl;
	unsigned long sprsurf_offset, linear_offset;
	int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
158 159
	u32 start_vbl_count;
	bool atomic_update;
160 161 162 163 164 165 166

	sprctl = I915_READ(SPCNTR(pipe, plane));

	/* Mask out pixel format bits in case we change it */
	sprctl &= ~SP_PIXFORMAT_MASK;
	sprctl &= ~SP_YUV_BYTE_ORDER_MASK;
	sprctl &= ~SP_TILED;
167
	sprctl &= ~SP_ROTATE_180;
168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211

	switch (fb->pixel_format) {
	case DRM_FORMAT_YUYV:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
		break;
	case DRM_FORMAT_YVYU:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
		break;
	case DRM_FORMAT_UYVY:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
		break;
	case DRM_FORMAT_VYUY:
		sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
		break;
	case DRM_FORMAT_RGB565:
		sprctl |= SP_FORMAT_BGR565;
		break;
	case DRM_FORMAT_XRGB8888:
		sprctl |= SP_FORMAT_BGRX8888;
		break;
	case DRM_FORMAT_ARGB8888:
		sprctl |= SP_FORMAT_BGRA8888;
		break;
	case DRM_FORMAT_XBGR2101010:
		sprctl |= SP_FORMAT_RGBX1010102;
		break;
	case DRM_FORMAT_ABGR2101010:
		sprctl |= SP_FORMAT_RGBA1010102;
		break;
	case DRM_FORMAT_XBGR8888:
		sprctl |= SP_FORMAT_RGBX8888;
		break;
	case DRM_FORMAT_ABGR8888:
		sprctl |= SP_FORMAT_RGBA8888;
		break;
	default:
		/*
		 * If we get here one of the upper layers failed to filter
		 * out the unsupported plane formats
		 */
		BUG();
		break;
	}

212 213 214 215 216 217
	/*
	 * Enable gamma to match primary/cursor plane behaviour.
	 * FIXME should be user controllable via propertiesa.
	 */
	sprctl |= SP_GAMMA_ENABLE;

218 219 220 221 222
	if (obj->tiling_mode != I915_TILING_NONE)
		sprctl |= SP_TILED;

	sprctl |= SP_ENABLE;

223 224
	intel_update_sprite_watermarks(dplane, crtc, src_w, src_h,
				       pixel_size, true,
225 226
				       src_w != crtc_w || src_h != crtc_h);

227 228 229 230 231 232 233 234 235 236 237 238 239
	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

	linear_offset = y * fb->pitches[0] + x * pixel_size;
	sprsurf_offset = intel_gen4_compute_page_offset(&x, &y,
							obj->tiling_mode,
							pixel_size,
							fb->pitches[0]);
	linear_offset -= sprsurf_offset;

240 241 242 243 244 245 246 247
	if (intel_plane->rotation == BIT(DRM_ROTATE_180)) {
		sprctl |= SP_ROTATE_180;

		x += src_w;
		y += src_h;
		linear_offset += src_h * fb->pitches[0] + src_w * pixel_size;
	}

248 249
	atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);

250 251
	intel_update_primary_plane(intel_crtc);

252 253 254
	I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
	I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);

255 256 257 258 259 260 261
	if (obj->tiling_mode != I915_TILING_NONE)
		I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
	else
		I915_WRITE(SPLINOFF(pipe, plane), linear_offset);

	I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
	I915_WRITE(SPCNTR(pipe, plane), sprctl);
262 263
	I915_WRITE(SPSURF(pipe, plane), i915_gem_obj_ggtt_offset(obj) +
		   sprsurf_offset);
264 265

	intel_flush_primary_plane(dev_priv, intel_crtc->plane);
266 267 268

	if (atomic_update)
		intel_pipe_update_end(intel_crtc, start_vbl_count);
269 270 271
}

static void
272
vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
273 274 275 276
{
	struct drm_device *dev = dplane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(dplane);
277
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
278 279
	int pipe = intel_plane->pipe;
	int plane = intel_plane->plane;
280 281 282 283
	u32 start_vbl_count;
	bool atomic_update;

	atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
284

285 286
	intel_update_primary_plane(intel_crtc);

287 288 289
	I915_WRITE(SPCNTR(pipe, plane), I915_READ(SPCNTR(pipe, plane)) &
		   ~SP_ENABLE);
	/* Activate double buffered register update */
290
	I915_WRITE(SPSURF(pipe, plane), 0);
291 292

	intel_flush_primary_plane(dev_priv, intel_crtc->plane);
293

294 295 296
	if (atomic_update)
		intel_pipe_update_end(intel_crtc, start_vbl_count);

297
	intel_update_sprite_watermarks(dplane, crtc, 0, 0, 0, false, false);
298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
}

static int
vlv_update_colorkey(struct drm_plane *dplane,
		    struct drm_intel_sprite_colorkey *key)
{
	struct drm_device *dev = dplane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(dplane);
	int pipe = intel_plane->pipe;
	int plane = intel_plane->plane;
	u32 sprctl;

	if (key->flags & I915_SET_COLORKEY_DESTINATION)
		return -EINVAL;

	I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
	I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
	I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);

	sprctl = I915_READ(SPCNTR(pipe, plane));
	sprctl &= ~SP_SOURCE_KEY;
	if (key->flags & I915_SET_COLORKEY_SOURCE)
		sprctl |= SP_SOURCE_KEY;
	I915_WRITE(SPCNTR(pipe, plane), sprctl);

	POSTING_READ(SPKEYMSK(pipe, plane));

	return 0;
}

static void
vlv_get_colorkey(struct drm_plane *dplane,
		 struct drm_intel_sprite_colorkey *key)
{
	struct drm_device *dev = dplane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(dplane);
	int pipe = intel_plane->pipe;
	int plane = intel_plane->plane;
	u32 sprctl;

	key->min_value = I915_READ(SPKEYMINVAL(pipe, plane));
	key->max_value = I915_READ(SPKEYMAXVAL(pipe, plane));
	key->channel_mask = I915_READ(SPKEYMSK(pipe, plane));

	sprctl = I915_READ(SPCNTR(pipe, plane));
	if (sprctl & SP_SOURCE_KEY)
		key->flags = I915_SET_COLORKEY_SOURCE;
	else
		key->flags = I915_SET_COLORKEY_NONE;
}

351
static void
352 353
ivb_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
		 struct drm_framebuffer *fb,
354 355 356 357 358 359 360 361
		 struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
		 unsigned int crtc_w, unsigned int crtc_h,
		 uint32_t x, uint32_t y,
		 uint32_t src_w, uint32_t src_h)
{
	struct drm_device *dev = plane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(plane);
362
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
363 364
	int pipe = intel_plane->pipe;
	u32 sprctl, sprscale = 0;
365
	unsigned long sprsurf_offset, linear_offset;
V
Ville Syrjälä 已提交
366
	int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
367 368
	u32 start_vbl_count;
	bool atomic_update;
369 370 371 372 373 374 375

	sprctl = I915_READ(SPRCTL(pipe));

	/* Mask out pixel format bits in case we change it */
	sprctl &= ~SPRITE_PIXFORMAT_MASK;
	sprctl &= ~SPRITE_RGB_ORDER_RGBX;
	sprctl &= ~SPRITE_YUV_BYTE_ORDER_MASK;
376
	sprctl &= ~SPRITE_TILED;
377
	sprctl &= ~SPRITE_ROTATE_180;
378 379 380

	switch (fb->pixel_format) {
	case DRM_FORMAT_XBGR8888:
381
		sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
382 383
		break;
	case DRM_FORMAT_XRGB8888:
384
		sprctl |= SPRITE_FORMAT_RGBX888;
385 386 387 388 389 390 391 392 393 394 395 396 397 398
		break;
	case DRM_FORMAT_YUYV:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
		break;
	case DRM_FORMAT_YVYU:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
		break;
	case DRM_FORMAT_UYVY:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
		break;
	case DRM_FORMAT_VYUY:
		sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
		break;
	default:
399
		BUG();
400 401
	}

402 403 404 405 406 407
	/*
	 * Enable gamma to match primary/cursor plane behaviour.
	 * FIXME should be user controllable via propertiesa.
	 */
	sprctl |= SPRITE_GAMMA_ENABLE;

408 409 410
	if (obj->tiling_mode != I915_TILING_NONE)
		sprctl |= SPRITE_TILED;

411
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
412 413 414 415
		sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
	else
		sprctl |= SPRITE_TRICKLE_FEED_DISABLE;

416 417
	sprctl |= SPRITE_ENABLE;

418
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
419 420
		sprctl |= SPRITE_PIPE_CSC_ENABLE;

421 422
	intel_update_sprite_watermarks(plane, crtc, src_w, src_h, pixel_size,
				       true,
423 424
				       src_w != crtc_w || src_h != crtc_h);

425 426 427 428 429 430
	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

431
	if (crtc_w != src_w || crtc_h != src_h)
432 433
		sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;

434
	linear_offset = y * fb->pitches[0] + x * pixel_size;
435
	sprsurf_offset =
436 437
		intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
					       pixel_size, fb->pitches[0]);
438 439
	linear_offset -= sprsurf_offset;

440 441 442 443 444 445 446 447 448 449 450 451
	if (intel_plane->rotation == BIT(DRM_ROTATE_180)) {
		sprctl |= SPRITE_ROTATE_180;

		/* HSW and BDW does this automagically in hardware */
		if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
			x += src_w;
			y += src_h;
			linear_offset += src_h * fb->pitches[0] +
				src_w * pixel_size;
		}
	}

452 453
	atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);

454 455
	intel_update_primary_plane(intel_crtc);

456 457 458
	I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
	I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);

459 460
	/* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
	 * register */
461
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
462
		I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
463
	else if (obj->tiling_mode != I915_TILING_NONE)
464
		I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
465 466
	else
		I915_WRITE(SPRLINOFF(pipe), linear_offset);
467

468
	I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
469 470
	if (intel_plane->can_scale)
		I915_WRITE(SPRSCALE(pipe), sprscale);
471
	I915_WRITE(SPRCTL(pipe), sprctl);
472 473
	I915_WRITE(SPRSURF(pipe),
		   i915_gem_obj_ggtt_offset(obj) + sprsurf_offset);
474 475

	intel_flush_primary_plane(dev_priv, intel_crtc->plane);
476 477 478

	if (atomic_update)
		intel_pipe_update_end(intel_crtc, start_vbl_count);
479 480 481
}

static void
482
ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
483 484 485 486
{
	struct drm_device *dev = plane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(plane);
487
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
488
	int pipe = intel_plane->pipe;
489 490 491 492
	u32 start_vbl_count;
	bool atomic_update;

	atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
493

494 495
	intel_update_primary_plane(intel_crtc);

496 497
	I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
	/* Can't leave the scaler enabled... */
498 499
	if (intel_plane->can_scale)
		I915_WRITE(SPRSCALE(pipe), 0);
500
	/* Activate double buffered register update */
501
	I915_WRITE(SPRSURF(pipe), 0);
502 503

	intel_flush_primary_plane(dev_priv, intel_crtc->plane);
504

505 506 507
	if (atomic_update)
		intel_pipe_update_end(intel_crtc, start_vbl_count);

508 509 510 511 512 513
	/*
	 * Avoid underruns when disabling the sprite.
	 * FIXME remove once watermark updates are done properly.
	 */
	intel_wait_for_vblank(dev, pipe);

514
	intel_update_sprite_watermarks(plane, crtc, 0, 0, 0, false, false);
515 516
}

517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
static int
ivb_update_colorkey(struct drm_plane *plane,
		    struct drm_intel_sprite_colorkey *key)
{
	struct drm_device *dev = plane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane;
	u32 sprctl;
	int ret = 0;

	intel_plane = to_intel_plane(plane);

	I915_WRITE(SPRKEYVAL(intel_plane->pipe), key->min_value);
	I915_WRITE(SPRKEYMAX(intel_plane->pipe), key->max_value);
	I915_WRITE(SPRKEYMSK(intel_plane->pipe), key->channel_mask);

	sprctl = I915_READ(SPRCTL(intel_plane->pipe));
	sprctl &= ~(SPRITE_SOURCE_KEY | SPRITE_DEST_KEY);
	if (key->flags & I915_SET_COLORKEY_DESTINATION)
		sprctl |= SPRITE_DEST_KEY;
	else if (key->flags & I915_SET_COLORKEY_SOURCE)
		sprctl |= SPRITE_SOURCE_KEY;
	I915_WRITE(SPRCTL(intel_plane->pipe), sprctl);

	POSTING_READ(SPRKEYMSK(intel_plane->pipe));

	return ret;
}

static void
ivb_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
{
	struct drm_device *dev = plane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane;
	u32 sprctl;

	intel_plane = to_intel_plane(plane);

	key->min_value = I915_READ(SPRKEYVAL(intel_plane->pipe));
	key->max_value = I915_READ(SPRKEYMAX(intel_plane->pipe));
	key->channel_mask = I915_READ(SPRKEYMSK(intel_plane->pipe));
	key->flags = 0;

	sprctl = I915_READ(SPRCTL(intel_plane->pipe));

	if (sprctl & SPRITE_DEST_KEY)
		key->flags = I915_SET_COLORKEY_DESTINATION;
	else if (sprctl & SPRITE_SOURCE_KEY)
		key->flags = I915_SET_COLORKEY_SOURCE;
	else
		key->flags = I915_SET_COLORKEY_NONE;
}

571
static void
572 573
ilk_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
		 struct drm_framebuffer *fb,
574 575 576 577 578 579 580 581
		 struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
		 unsigned int crtc_w, unsigned int crtc_h,
		 uint32_t x, uint32_t y,
		 uint32_t src_w, uint32_t src_h)
{
	struct drm_device *dev = plane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(plane);
582
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
V
Ville Syrjälä 已提交
583
	int pipe = intel_plane->pipe;
584
	unsigned long dvssurf_offset, linear_offset;
585
	u32 dvscntr, dvsscale;
V
Ville Syrjälä 已提交
586
	int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
587 588
	u32 start_vbl_count;
	bool atomic_update;
589 590 591 592 593

	dvscntr = I915_READ(DVSCNTR(pipe));

	/* Mask out pixel format bits in case we change it */
	dvscntr &= ~DVS_PIXFORMAT_MASK;
594
	dvscntr &= ~DVS_RGB_ORDER_XBGR;
595
	dvscntr &= ~DVS_YUV_BYTE_ORDER_MASK;
596
	dvscntr &= ~DVS_TILED;
597
	dvscntr &= ~DVS_ROTATE_180;
598 599 600

	switch (fb->pixel_format) {
	case DRM_FORMAT_XBGR8888:
601
		dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
602 603
		break;
	case DRM_FORMAT_XRGB8888:
604
		dvscntr |= DVS_FORMAT_RGBX888;
605 606 607 608 609 610 611 612 613 614 615 616 617 618
		break;
	case DRM_FORMAT_YUYV:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
		break;
	case DRM_FORMAT_YVYU:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
		break;
	case DRM_FORMAT_UYVY:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
		break;
	case DRM_FORMAT_VYUY:
		dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
		break;
	default:
619
		BUG();
620 621
	}

622 623 624 625 626 627
	/*
	 * Enable gamma to match primary/cursor plane behaviour.
	 * FIXME should be user controllable via propertiesa.
	 */
	dvscntr |= DVS_GAMMA_ENABLE;

628 629 630
	if (obj->tiling_mode != I915_TILING_NONE)
		dvscntr |= DVS_TILED;

631 632
	if (IS_GEN6(dev))
		dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
633 634
	dvscntr |= DVS_ENABLE;

635 636
	intel_update_sprite_watermarks(plane, crtc, src_w, src_h,
				       pixel_size, true,
637 638
				       src_w != crtc_w || src_h != crtc_h);

639 640 641 642 643 644
	/* Sizes are 0 based */
	src_w--;
	src_h--;
	crtc_w--;
	crtc_h--;

645
	dvsscale = 0;
646
	if (crtc_w != src_w || crtc_h != src_h)
647 648
		dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;

649
	linear_offset = y * fb->pitches[0] + x * pixel_size;
650
	dvssurf_offset =
651 652
		intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
					       pixel_size, fb->pitches[0]);
653 654
	linear_offset -= dvssurf_offset;

655 656 657 658 659 660 661 662
	if (intel_plane->rotation == BIT(DRM_ROTATE_180)) {
		dvscntr |= DVS_ROTATE_180;

		x += src_w;
		y += src_h;
		linear_offset += src_h * fb->pitches[0] + src_w * pixel_size;
	}

663 664
	atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);

665 666
	intel_update_primary_plane(intel_crtc);

667 668 669
	I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
	I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);

670
	if (obj->tiling_mode != I915_TILING_NONE)
671
		I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
672 673
	else
		I915_WRITE(DVSLINOFF(pipe), linear_offset);
674 675 676 677

	I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
	I915_WRITE(DVSSCALE(pipe), dvsscale);
	I915_WRITE(DVSCNTR(pipe), dvscntr);
678 679
	I915_WRITE(DVSSURF(pipe),
		   i915_gem_obj_ggtt_offset(obj) + dvssurf_offset);
680 681

	intel_flush_primary_plane(dev_priv, intel_crtc->plane);
682 683 684

	if (atomic_update)
		intel_pipe_update_end(intel_crtc, start_vbl_count);
685 686 687
}

static void
688
ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
689 690 691 692
{
	struct drm_device *dev = plane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane = to_intel_plane(plane);
693
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
694
	int pipe = intel_plane->pipe;
695 696 697 698
	u32 start_vbl_count;
	bool atomic_update;

	atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
699

700 701
	intel_update_primary_plane(intel_crtc);

702 703 704 705
	I915_WRITE(DVSCNTR(pipe), I915_READ(DVSCNTR(pipe)) & ~DVS_ENABLE);
	/* Disable the scaler */
	I915_WRITE(DVSSCALE(pipe), 0);
	/* Flush double buffered register updates */
706
	I915_WRITE(DVSSURF(pipe), 0);
707 708

	intel_flush_primary_plane(dev_priv, intel_crtc->plane);
709

710 711 712
	if (atomic_update)
		intel_pipe_update_end(intel_crtc, start_vbl_count);

713 714 715 716 717 718
	/*
	 * Avoid underruns when disabling the sprite.
	 * FIXME remove once watermark updates are done properly.
	 */
	intel_wait_for_vblank(dev, pipe);

719
	intel_update_sprite_watermarks(plane, crtc, 0, 0, 0, false, false);
720 721
}

722
static void
723
intel_post_enable_primary(struct drm_crtc *crtc)
724 725 726
{
	struct drm_device *dev = crtc->dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
727

728 729 730 731 732 733 734 735
	/*
	 * BDW signals flip done immediately if the plane
	 * is disabled, even if the plane enable is already
	 * armed to occur at the next vblank :(
	 */
	if (IS_BROADWELL(dev))
		intel_wait_for_vblank(dev, intel_crtc->pipe);

736 737 738 739 740 741
	/*
	 * FIXME IPS should be fine as long as one plane is
	 * enabled, but in practice it seems to have problems
	 * when going from primary only to sprite only and vice
	 * versa.
	 */
742
	hsw_enable_ips(intel_crtc);
743

744
	mutex_lock(&dev->struct_mutex);
745
	intel_update_fbc(dev);
746
	mutex_unlock(&dev->struct_mutex);
747 748 749
}

static void
750
intel_pre_disable_primary(struct drm_crtc *crtc)
751 752 753 754
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
755 756

	mutex_lock(&dev->struct_mutex);
757 758
	if (dev_priv->fbc.plane == intel_crtc->plane)
		intel_disable_fbc(dev);
759
	mutex_unlock(&dev->struct_mutex);
760

761 762 763 764 765 766 767
	/*
	 * FIXME IPS should be fine as long as one plane is
	 * enabled, but in practice it seems to have problems
	 * when going from primary only to sprite only and vice
	 * versa.
	 */
	hsw_disable_ips(intel_crtc);
768 769
}

770
static int
771
ilk_update_colorkey(struct drm_plane *plane,
772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
		    struct drm_intel_sprite_colorkey *key)
{
	struct drm_device *dev = plane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane;
	u32 dvscntr;
	int ret = 0;

	intel_plane = to_intel_plane(plane);

	I915_WRITE(DVSKEYVAL(intel_plane->pipe), key->min_value);
	I915_WRITE(DVSKEYMAX(intel_plane->pipe), key->max_value);
	I915_WRITE(DVSKEYMSK(intel_plane->pipe), key->channel_mask);

	dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
	dvscntr &= ~(DVS_SOURCE_KEY | DVS_DEST_KEY);
	if (key->flags & I915_SET_COLORKEY_DESTINATION)
		dvscntr |= DVS_DEST_KEY;
	else if (key->flags & I915_SET_COLORKEY_SOURCE)
		dvscntr |= DVS_SOURCE_KEY;
	I915_WRITE(DVSCNTR(intel_plane->pipe), dvscntr);

	POSTING_READ(DVSKEYMSK(intel_plane->pipe));

	return ret;
}

static void
800
ilk_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823
{
	struct drm_device *dev = plane->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_plane *intel_plane;
	u32 dvscntr;

	intel_plane = to_intel_plane(plane);

	key->min_value = I915_READ(DVSKEYVAL(intel_plane->pipe));
	key->max_value = I915_READ(DVSKEYMAX(intel_plane->pipe));
	key->channel_mask = I915_READ(DVSKEYMSK(intel_plane->pipe));
	key->flags = 0;

	dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));

	if (dvscntr & DVS_DEST_KEY)
		key->flags = I915_SET_COLORKEY_DESTINATION;
	else if (dvscntr & DVS_SOURCE_KEY)
		key->flags = I915_SET_COLORKEY_SOURCE;
	else
		key->flags = I915_SET_COLORKEY_NONE;
}

824 825 826 827 828 829 830 831 832 833 834 835 836 837
static bool
format_is_yuv(uint32_t format)
{
	switch (format) {
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_VYUY:
	case DRM_FORMAT_YVYU:
		return true;
	default:
		return false;
	}
}

838 839 840 841 842 843 844 845 846
static bool colorkey_enabled(struct intel_plane *intel_plane)
{
	struct drm_intel_sprite_colorkey key;

	intel_plane->get_colorkey(&intel_plane->base, &key);

	return key.flags != I915_SET_COLORKEY_NONE;
}

847 848 849 850 851 852 853 854 855 856
static int
intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
		   struct drm_framebuffer *fb, int crtc_x, int crtc_y,
		   unsigned int crtc_w, unsigned int crtc_h,
		   uint32_t src_x, uint32_t src_y,
		   uint32_t src_w, uint32_t src_h)
{
	struct drm_device *dev = plane->dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_plane *intel_plane = to_intel_plane(plane);
857
	enum pipe pipe = intel_crtc->pipe;
858 859 860 861
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
	struct drm_i915_gem_object *obj = intel_fb->obj;
	struct drm_i915_gem_object *old_obj = intel_plane->obj;
	int ret;
862
	bool primary_enabled;
863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
	bool visible;
	int hscale, vscale;
	int max_scale, min_scale;
	int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
	struct drm_rect src = {
		/* sample coordinates in 16.16 fixed point */
		.x1 = src_x,
		.x2 = src_x + src_w,
		.y1 = src_y,
		.y2 = src_y + src_h,
	};
	struct drm_rect dst = {
		/* integer pixels */
		.x1 = crtc_x,
		.x2 = crtc_x + crtc_w,
		.y1 = crtc_y,
		.y2 = crtc_y + crtc_h,
	};
	const struct drm_rect clip = {
882 883
		.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
		.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
884
	};
885 886 887 888 889 890 891 892 893 894 895 896 897 898
	const struct {
		int crtc_x, crtc_y;
		unsigned int crtc_w, crtc_h;
		uint32_t src_x, src_y, src_w, src_h;
	} orig = {
		.crtc_x = crtc_x,
		.crtc_y = crtc_y,
		.crtc_w = crtc_w,
		.crtc_h = crtc_h,
		.src_x = src_x,
		.src_y = src_y,
		.src_w = src_w,
		.src_h = src_h,
	};
899

900 901 902
	/* Don't modify another pipe's plane */
	if (intel_plane->pipe != intel_crtc->pipe) {
		DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
903
		return -EINVAL;
904
	}
905

906 907 908
	/* FIXME check all gen limits */
	if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
		DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
909
		return -EINVAL;
910
	}
911

912 913 914 915 916 917
	/* Sprite planes can be linear or x-tiled surfaces */
	switch (obj->tiling_mode) {
		case I915_TILING_NONE:
		case I915_TILING_X:
			break;
		default:
918
			DRM_DEBUG_KMS("Unsupported tiling mode\n");
919 920 921
			return -EINVAL;
	}

922 923 924 925 926
	/*
	 * FIXME the following code does a bunch of fuzzy adjustments to the
	 * coordinates and sizes. We probably need some way to decide whether
	 * more strict checking should be done instead.
	 */
927 928 929
	max_scale = intel_plane->max_downscale << 16;
	min_scale = intel_plane->can_scale ? 1 : (1 << 16);

930 931 932
	drm_rect_rotate(&src, fb->width << 16, fb->height << 16,
			intel_plane->rotation);

933 934
	hscale = drm_rect_calc_hscale_relaxed(&src, &dst, min_scale, max_scale);
	BUG_ON(hscale < 0);
935

936 937
	vscale = drm_rect_calc_vscale_relaxed(&src, &dst, min_scale, max_scale);
	BUG_ON(vscale < 0);
938

939
	visible = drm_rect_clip_scaled(&src, &dst, &clip, hscale, vscale);
940

941 942 943 944
	crtc_x = dst.x1;
	crtc_y = dst.y1;
	crtc_w = drm_rect_width(&dst);
	crtc_h = drm_rect_height(&dst);
945

946
	if (visible) {
947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
		/* check again in case clipping clamped the results */
		hscale = drm_rect_calc_hscale(&src, &dst, min_scale, max_scale);
		if (hscale < 0) {
			DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
			drm_rect_debug_print(&src, true);
			drm_rect_debug_print(&dst, false);

			return hscale;
		}

		vscale = drm_rect_calc_vscale(&src, &dst, min_scale, max_scale);
		if (vscale < 0) {
			DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
			drm_rect_debug_print(&src, true);
			drm_rect_debug_print(&dst, false);

			return vscale;
		}

966 967 968 969 970
		/* Make the source viewport size an exact multiple of the scaling factors. */
		drm_rect_adjust_size(&src,
				     drm_rect_width(&dst) * hscale - drm_rect_width(&src),
				     drm_rect_height(&dst) * vscale - drm_rect_height(&src));

971 972 973
		drm_rect_rotate_inv(&src, fb->width << 16, fb->height << 16,
				    intel_plane->rotation);

974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
		/* sanity check to make sure the src viewport wasn't enlarged */
		WARN_ON(src.x1 < (int) src_x ||
			src.y1 < (int) src_y ||
			src.x2 > (int) (src_x + src_w) ||
			src.y2 > (int) (src_y + src_h));

		/*
		 * Hardware doesn't handle subpixel coordinates.
		 * Adjust to (macro)pixel boundary, but be careful not to
		 * increase the source viewport size, because that could
		 * push the downscaling factor out of bounds.
		 */
		src_x = src.x1 >> 16;
		src_w = drm_rect_width(&src) >> 16;
		src_y = src.y1 >> 16;
		src_h = drm_rect_height(&src) >> 16;

		if (format_is_yuv(fb->pixel_format)) {
			src_x &= ~1;
			src_w &= ~1;

			/*
			 * Must keep src and dst the
			 * same if we can't scale.
			 */
			if (!intel_plane->can_scale)
				crtc_w &= ~1;

			if (crtc_w == 0)
				visible = false;
		}
	}

	/* Check size restrictions when scaling */
	if (visible && (src_w != crtc_w || src_h != crtc_h)) {
		unsigned int width_bytes;

		WARN_ON(!intel_plane->can_scale);

		/* FIXME interlacing min height is 6 */

		if (crtc_w < 3 || crtc_h < 3)
			visible = false;

		if (src_w < 3 || src_h < 3)
			visible = false;

		width_bytes = ((src_x * pixel_size) & 63) + src_w * pixel_size;

		if (src_w > 2048 || src_h > 2048 ||
		    width_bytes > 4096 || fb->pitches[0] > 4096) {
			DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
			return -EINVAL;
		}
	}

	dst.x1 = crtc_x;
	dst.x2 = crtc_x + crtc_w;
	dst.y1 = crtc_y;
	dst.y2 = crtc_y + crtc_h;
1034 1035 1036 1037 1038

	/*
	 * If the sprite is completely covering the primary plane,
	 * we can disable the primary and save power.
	 */
1039 1040
	primary_enabled = !drm_rect_equals(&dst, &clip) || colorkey_enabled(intel_plane);
	WARN_ON(!primary_enabled && !visible && intel_crtc->active);
1041 1042 1043

	mutex_lock(&dev->struct_mutex);

1044 1045 1046 1047 1048
	/* Note that this will apply the VT-d workaround for scanouts,
	 * which is more restrictive than required for sprites. (The
	 * primary plane requires 256KiB alignment with 64 PTE padding,
	 * the sprite planes only require 128KiB alignment and 32 PTE padding.
	 */
1049
	ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
1050

1051 1052
	i915_gem_track_fb(old_obj, obj,
			  INTEL_FRONTBUFFER_SPRITE(pipe));
1053 1054
	mutex_unlock(&dev->struct_mutex);

1055
	if (ret)
1056
		return ret;
1057

1058 1059 1060 1061 1062 1063 1064 1065
	intel_plane->crtc_x = orig.crtc_x;
	intel_plane->crtc_y = orig.crtc_y;
	intel_plane->crtc_w = orig.crtc_w;
	intel_plane->crtc_h = orig.crtc_h;
	intel_plane->src_x = orig.src_x;
	intel_plane->src_y = orig.src_y;
	intel_plane->src_w = orig.src_w;
	intel_plane->src_h = orig.src_h;
1066 1067
	intel_plane->obj = obj;

1068
	if (intel_crtc->active) {
1069 1070 1071 1072
		bool primary_was_enabled = intel_crtc->primary_enabled;

		intel_crtc->primary_enabled = primary_enabled;

1073 1074 1075
		if (primary_was_enabled != primary_enabled)
			intel_crtc_wait_for_pending_flips(crtc);

1076 1077
		if (primary_was_enabled && !primary_enabled)
			intel_pre_disable_primary(crtc);
1078 1079 1080 1081 1082 1083 1084 1085

		if (visible)
			intel_plane->update_plane(plane, crtc, fb, obj,
						  crtc_x, crtc_y, crtc_w, crtc_h,
						  src_x, src_y, src_w, src_h);
		else
			intel_plane->disable_plane(plane, crtc);

1086 1087
		intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_SPRITE(pipe));

1088 1089
		if (!primary_was_enabled && primary_enabled)
			intel_post_enable_primary(crtc);
1090
	}
1091

1092 1093 1094 1095 1096 1097 1098 1099
	/* Unpin old obj after new one is active to avoid ugliness */
	if (old_obj) {
		/*
		 * It's fairly common to simply update the position of
		 * an existing object.  In that case, we don't need to
		 * wait for vblank to avoid ugliness, we only need to
		 * do the pin & ref bookkeeping.
		 */
1100
		if (old_obj != obj && intel_crtc->active)
1101
			intel_wait_for_vblank(dev, intel_crtc->pipe);
1102 1103

		mutex_lock(&dev->struct_mutex);
1104
		intel_unpin_fb_obj(old_obj);
1105
		mutex_unlock(&dev->struct_mutex);
1106 1107
	}

1108
	return 0;
1109 1110 1111 1112 1113 1114 1115
}

static int
intel_disable_plane(struct drm_plane *plane)
{
	struct drm_device *dev = plane->dev;
	struct intel_plane *intel_plane = to_intel_plane(plane);
1116
	struct intel_crtc *intel_crtc;
1117
	enum pipe pipe;
1118

1119 1120 1121 1122 1123 1124
	if (!plane->fb)
		return 0;

	if (WARN_ON(!plane->crtc))
		return -EINVAL;

1125
	intel_crtc = to_intel_crtc(plane->crtc);
1126
	pipe = intel_crtc->pipe;
1127 1128

	if (intel_crtc->active) {
1129 1130 1131 1132
		bool primary_was_enabled = intel_crtc->primary_enabled;

		intel_crtc->primary_enabled = true;

1133
		intel_plane->disable_plane(plane, plane->crtc);
1134 1135 1136

		if (!primary_was_enabled && intel_crtc->primary_enabled)
			intel_post_enable_primary(plane->crtc);
1137
	}
1138

1139 1140 1141
	if (intel_plane->obj) {
		if (intel_crtc->active)
			intel_wait_for_vblank(dev, intel_plane->pipe);
1142

1143 1144
		mutex_lock(&dev->struct_mutex);
		intel_unpin_fb_obj(intel_plane->obj);
1145 1146
		i915_gem_track_fb(intel_plane->obj, NULL,
				  INTEL_FRONTBUFFER_SPRITE(pipe));
1147
		mutex_unlock(&dev->struct_mutex);
1148

1149 1150
		intel_plane->obj = NULL;
	}
1151

1152
	return 0;
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
}

static void intel_destroy_plane(struct drm_plane *plane)
{
	struct intel_plane *intel_plane = to_intel_plane(plane);
	intel_disable_plane(plane);
	drm_plane_cleanup(plane);
	kfree(intel_plane);
}

1163 1164 1165 1166 1167 1168 1169 1170
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv)
{
	struct drm_intel_sprite_colorkey *set = data;
	struct drm_plane *plane;
	struct intel_plane *intel_plane;
	int ret = 0;

1171 1172
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;
1173 1174 1175 1176 1177

	/* Make sure we don't try to enable both src & dest simultaneously */
	if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
		return -EINVAL;

1178
	drm_modeset_lock_all(dev);
1179

R
Rob Clark 已提交
1180 1181
	plane = drm_plane_find(dev, set->plane_id);
	if (!plane) {
1182
		ret = -ENOENT;
1183 1184 1185 1186 1187 1188 1189
		goto out_unlock;
	}

	intel_plane = to_intel_plane(plane);
	ret = intel_plane->update_colorkey(plane, set);

out_unlock:
1190
	drm_modeset_unlock_all(dev);
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
	return ret;
}

int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv)
{
	struct drm_intel_sprite_colorkey *get = data;
	struct drm_plane *plane;
	struct intel_plane *intel_plane;
	int ret = 0;

1202 1203
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;
1204

1205
	drm_modeset_lock_all(dev);
1206

R
Rob Clark 已提交
1207 1208
	plane = drm_plane_find(dev, get->plane_id);
	if (!plane) {
1209
		ret = -ENOENT;
1210 1211 1212 1213 1214 1215 1216
		goto out_unlock;
	}

	intel_plane = to_intel_plane(plane);
	intel_plane->get_colorkey(plane, get);

out_unlock:
1217
	drm_modeset_unlock_all(dev);
1218 1219 1220
	return ret;
}

1221 1222 1223
int intel_plane_set_property(struct drm_plane *plane,
			     struct drm_property *prop,
			     uint64_t val)
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
{
	struct drm_device *dev = plane->dev;
	struct intel_plane *intel_plane = to_intel_plane(plane);
	uint64_t old_val;
	int ret = -ENOENT;

	if (prop == dev->mode_config.rotation_property) {
		/* exactly one rotation angle please */
		if (hweight32(val & 0xf) != 1)
			return -EINVAL;

1235 1236 1237
		if (intel_plane->rotation == val)
			return 0;

1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
		old_val = intel_plane->rotation;
		intel_plane->rotation = val;
		ret = intel_plane_restore(plane);
		if (ret)
			intel_plane->rotation = old_val;
	}

	return ret;
}

1248
int intel_plane_restore(struct drm_plane *plane)
1249 1250 1251 1252
{
	struct intel_plane *intel_plane = to_intel_plane(plane);

	if (!plane->crtc || !plane->fb)
1253
		return 0;
1254

1255
	return plane->funcs->update_plane(plane, plane->crtc, plane->fb,
1256 1257 1258 1259
				  intel_plane->crtc_x, intel_plane->crtc_y,
				  intel_plane->crtc_w, intel_plane->crtc_h,
				  intel_plane->src_x, intel_plane->src_y,
				  intel_plane->src_w, intel_plane->src_h);
1260 1261
}

1262 1263 1264 1265 1266 1267 1268 1269
void intel_plane_disable(struct drm_plane *plane)
{
	if (!plane->crtc || !plane->fb)
		return;

	intel_disable_plane(plane);
}

1270 1271 1272 1273
static const struct drm_plane_funcs intel_plane_funcs = {
	.update_plane = intel_update_plane,
	.disable_plane = intel_disable_plane,
	.destroy = intel_destroy_plane,
1274
	.set_property = intel_plane_set_property,
1275 1276
};

1277 1278 1279 1280 1281 1282 1283 1284
static uint32_t ilk_plane_formats[] = {
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1285 1286 1287 1288 1289 1290 1291 1292 1293
static uint32_t snb_plane_formats[] = {
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
static uint32_t vlv_plane_formats[] = {
	DRM_FORMAT_RGB565,
	DRM_FORMAT_ABGR8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_XBGR2101010,
	DRM_FORMAT_ABGR2101010,
	DRM_FORMAT_YUYV,
	DRM_FORMAT_YVYU,
	DRM_FORMAT_UYVY,
	DRM_FORMAT_VYUY,
};

1308
int
1309
intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
1310 1311 1312
{
	struct intel_plane *intel_plane;
	unsigned long possible_crtcs;
1313 1314
	const uint32_t *plane_formats;
	int num_plane_formats;
1315 1316
	int ret;

1317
	if (INTEL_INFO(dev)->gen < 5)
1318 1319
		return -ENODEV;

1320
	intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
1321 1322 1323
	if (!intel_plane)
		return -ENOMEM;

1324 1325 1326
	switch (INTEL_INFO(dev)->gen) {
	case 5:
	case 6:
1327
		intel_plane->can_scale = true;
1328
		intel_plane->max_downscale = 16;
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
		intel_plane->update_plane = ilk_update_plane;
		intel_plane->disable_plane = ilk_disable_plane;
		intel_plane->update_colorkey = ilk_update_colorkey;
		intel_plane->get_colorkey = ilk_get_colorkey;

		if (IS_GEN6(dev)) {
			plane_formats = snb_plane_formats;
			num_plane_formats = ARRAY_SIZE(snb_plane_formats);
		} else {
			plane_formats = ilk_plane_formats;
			num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
		}
		break;

	case 7:
B
Ben Widawsky 已提交
1344
	case 8:
1345
		if (IS_IVYBRIDGE(dev)) {
1346
			intel_plane->can_scale = true;
1347 1348 1349 1350 1351
			intel_plane->max_downscale = 2;
		} else {
			intel_plane->can_scale = false;
			intel_plane->max_downscale = 1;
		}
1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369

		if (IS_VALLEYVIEW(dev)) {
			intel_plane->update_plane = vlv_update_plane;
			intel_plane->disable_plane = vlv_disable_plane;
			intel_plane->update_colorkey = vlv_update_colorkey;
			intel_plane->get_colorkey = vlv_get_colorkey;

			plane_formats = vlv_plane_formats;
			num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
		} else {
			intel_plane->update_plane = ivb_update_plane;
			intel_plane->disable_plane = ivb_disable_plane;
			intel_plane->update_colorkey = ivb_update_colorkey;
			intel_plane->get_colorkey = ivb_get_colorkey;

			plane_formats = snb_plane_formats;
			num_plane_formats = ARRAY_SIZE(snb_plane_formats);
		}
1370 1371 1372
		break;

	default:
1373
		kfree(intel_plane);
1374
		return -ENODEV;
1375 1376 1377
	}

	intel_plane->pipe = pipe;
1378
	intel_plane->plane = plane;
1379
	intel_plane->rotation = BIT(DRM_ROTATE_0);
1380 1381
	possible_crtcs = (1 << pipe);
	ret = drm_plane_init(dev, &intel_plane->base, possible_crtcs,
1382 1383 1384
			     &intel_plane_funcs,
			     plane_formats, num_plane_formats,
			     false);
1385
	if (ret) {
1386
		kfree(intel_plane);
1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
		goto out;
	}

	if (!dev->mode_config.rotation_property)
		dev->mode_config.rotation_property =
			drm_mode_create_rotation_property(dev,
							  BIT(DRM_ROTATE_0) |
							  BIT(DRM_ROTATE_180));

	if (dev->mode_config.rotation_property)
		drm_object_attach_property(&intel_plane->base.base,
					   dev->mode_config.rotation_property,
					   intel_plane->rotation);
1400

1401
 out:
1402 1403
	return ret;
}