core.c 27.8 KB
Newer Older
1 2 3 4 5 6 7 8
/**
 * core.c - DesignWare USB3 DRD Controller Core file
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 *
F
Felipe Balbi 已提交
9 10 11
 * This program is free software: you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2  of
 * the License as published by the Free Software Foundation.
12
 *
F
Felipe Balbi 已提交
13 14 15 16
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
17
 *
F
Felipe Balbi 已提交
18 19
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
20 21
 */

22
#include <linux/version.h>
23
#include <linux/module.h>
24 25 26 27 28 29 30 31 32 33 34
#include <linux/kernel.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/platform_device.h>
#include <linux/pm_runtime.h>
#include <linux/interrupt.h>
#include <linux/ioport.h>
#include <linux/io.h>
#include <linux/list.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
35
#include <linux/of.h>
H
Heikki Krogerus 已提交
36
#include <linux/acpi.h>
37 38 39

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>
40
#include <linux/usb/of.h>
41
#include <linux/usb/otg.h>
42

43
#include "platform_data.h"
44 45 46 47 48 49
#include "core.h"
#include "gadget.h"
#include "io.h"

#include "debug.h"

50 51
/* -------------------------------------------------------------------------- */

52 53 54 55 56 57 58 59 60
void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
{
	u32 reg;

	reg = dwc3_readl(dwc->regs, DWC3_GCTL);
	reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
	reg |= DWC3_GCTL_PRTCAPDIR(mode);
	dwc3_writel(dwc->regs, DWC3_GCTL, reg);
}
61

62 63 64 65
/**
 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
 * @dwc: pointer to our context structure
 */
66
static int dwc3_core_soft_reset(struct dwc3 *dwc)
67 68
{
	u32		reg;
69
	int		ret;
70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85

	/* Before Resetting PHY, put Core in Reset */
	reg = dwc3_readl(dwc->regs, DWC3_GCTL);
	reg |= DWC3_GCTL_CORESOFTRESET;
	dwc3_writel(dwc->regs, DWC3_GCTL, reg);

	/* Assert USB3 PHY reset */
	reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
	reg |= DWC3_GUSB3PIPECTL_PHYSOFTRST;
	dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);

	/* Assert USB2 PHY reset */
	reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
	reg |= DWC3_GUSB2PHYCFG_PHYSOFTRST;
	dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);

F
Felipe Balbi 已提交
86 87
	usb_phy_init(dwc->usb2_phy);
	usb_phy_init(dwc->usb3_phy);
88 89 90 91 92 93 94 95 96
	ret = phy_init(dwc->usb2_generic_phy);
	if (ret < 0)
		return ret;

	ret = phy_init(dwc->usb3_generic_phy);
	if (ret < 0) {
		phy_exit(dwc->usb2_generic_phy);
		return ret;
	}
97 98 99 100 101 102 103 104 105 106 107 108
	mdelay(100);

	/* Clear USB3 PHY reset */
	reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
	reg &= ~DWC3_GUSB3PIPECTL_PHYSOFTRST;
	dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);

	/* Clear USB2 PHY reset */
	reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
	reg &= ~DWC3_GUSB2PHYCFG_PHYSOFTRST;
	dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);

109 110
	mdelay(100);

111 112 113 114
	/* After PHYs are stable we can take Core out of reset state */
	reg = dwc3_readl(dwc->regs, DWC3_GCTL);
	reg &= ~DWC3_GCTL_CORESOFTRESET;
	dwc3_writel(dwc->regs, DWC3_GCTL, reg);
115 116

	return 0;
117 118
}

119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
/**
 * dwc3_soft_reset - Issue soft reset
 * @dwc: Pointer to our controller context structure
 */
static int dwc3_soft_reset(struct dwc3 *dwc)
{
	unsigned long timeout;
	u32 reg;

	timeout = jiffies + msecs_to_jiffies(500);
	dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
	do {
		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		if (!(reg & DWC3_DCTL_CSFTRST))
			break;

		if (time_after(jiffies, timeout)) {
			dev_err(dwc->dev, "Reset Timed Out\n");
			return -ETIMEDOUT;
		}

		cpu_relax();
	} while (true);

	return 0;
}

146 147 148 149 150 151 152 153 154 155 156 157
/**
 * dwc3_free_one_event_buffer - Frees one event buffer
 * @dwc: Pointer to our controller context structure
 * @evt: Pointer to event buffer to be freed
 */
static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
		struct dwc3_event_buffer *evt)
{
	dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
}

/**
158
 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
159 160 161
 * @dwc: Pointer to our controller context structure
 * @length: size of the event buffer
 *
162
 * Returns a pointer to the allocated event buffer structure on success
163 164
 * otherwise ERR_PTR(errno).
 */
165 166
static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
		unsigned length)
167 168 169
{
	struct dwc3_event_buffer	*evt;

170
	evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
171 172 173 174 175 176 177
	if (!evt)
		return ERR_PTR(-ENOMEM);

	evt->dwc	= dwc;
	evt->length	= length;
	evt->buf	= dma_alloc_coherent(dwc->dev, length,
			&evt->dma, GFP_KERNEL);
178
	if (!evt->buf)
179 180 181 182 183 184 185 186 187 188 189 190 191 192
		return ERR_PTR(-ENOMEM);

	return evt;
}

/**
 * dwc3_free_event_buffers - frees all allocated event buffers
 * @dwc: Pointer to our controller context structure
 */
static void dwc3_free_event_buffers(struct dwc3 *dwc)
{
	struct dwc3_event_buffer	*evt;
	int i;

193
	for (i = 0; i < dwc->num_event_buffers; i++) {
194
		evt = dwc->ev_buffs[i];
195
		if (evt)
196 197 198 199 200 201
			dwc3_free_one_event_buffer(dwc, evt);
	}
}

/**
 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
202
 * @dwc: pointer to our controller context structure
203 204
 * @length: size of event buffer
 *
205
 * Returns 0 on success otherwise negative errno. In the error case, dwc
206 207
 * may contain some buffers allocated but not all which were requested.
 */
B
Bill Pemberton 已提交
208
static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
209
{
210
	int			num;
211 212
	int			i;

213 214 215
	num = DWC3_NUM_INT(dwc->hwparams.hwparams1);
	dwc->num_event_buffers = num;

216 217
	dwc->ev_buffs = devm_kzalloc(dwc->dev, sizeof(*dwc->ev_buffs) * num,
			GFP_KERNEL);
218
	if (!dwc->ev_buffs)
219 220
		return -ENOMEM;

221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
	for (i = 0; i < num; i++) {
		struct dwc3_event_buffer	*evt;

		evt = dwc3_alloc_one_event_buffer(dwc, length);
		if (IS_ERR(evt)) {
			dev_err(dwc->dev, "can't allocate event buffer\n");
			return PTR_ERR(evt);
		}
		dwc->ev_buffs[i] = evt;
	}

	return 0;
}

/**
 * dwc3_event_buffers_setup - setup our allocated event buffers
237
 * @dwc: pointer to our controller context structure
238 239 240
 *
 * Returns 0 on success otherwise negative errno.
 */
241
static int dwc3_event_buffers_setup(struct dwc3 *dwc)
242 243 244 245
{
	struct dwc3_event_buffer	*evt;
	int				n;

246
	for (n = 0; n < dwc->num_event_buffers; n++) {
247 248 249 250 251
		evt = dwc->ev_buffs[n];
		dev_dbg(dwc->dev, "Event buf %p dma %08llx length %d\n",
				evt->buf, (unsigned long long) evt->dma,
				evt->length);

252 253
		evt->lpos = 0;

254 255 256 257 258
		dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n),
				lower_32_bits(evt->dma));
		dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n),
				upper_32_bits(evt->dma));
		dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n),
259
				DWC3_GEVNTSIZ_SIZE(evt->length));
260 261 262 263 264 265 266 267 268 269 270
		dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
	}

	return 0;
}

static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
{
	struct dwc3_event_buffer	*evt;
	int				n;

271
	for (n = 0; n < dwc->num_event_buffers; n++) {
272
		evt = dwc->ev_buffs[n];
273 274 275

		evt->lpos = 0;

276 277
		dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n), 0);
		dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n), 0);
278 279
		dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n), DWC3_GEVNTSIZ_INTMASK
				| DWC3_GEVNTSIZ_SIZE(0));
280 281 282 283
		dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
	}
}

284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367
static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
{
	if (!dwc->has_hibernation)
		return 0;

	if (!dwc->nr_scratch)
		return 0;

	dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
			DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
	if (!dwc->scratchbuf)
		return -ENOMEM;

	return 0;
}

static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
{
	dma_addr_t scratch_addr;
	u32 param;
	int ret;

	if (!dwc->has_hibernation)
		return 0;

	if (!dwc->nr_scratch)
		return 0;

	 /* should never fall here */
	if (!WARN_ON(dwc->scratchbuf))
		return 0;

	scratch_addr = dma_map_single(dwc->dev, dwc->scratchbuf,
			dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
			DMA_BIDIRECTIONAL);
	if (dma_mapping_error(dwc->dev, scratch_addr)) {
		dev_err(dwc->dev, "failed to map scratch buffer\n");
		ret = -EFAULT;
		goto err0;
	}

	dwc->scratch_addr = scratch_addr;

	param = lower_32_bits(scratch_addr);

	ret = dwc3_send_gadget_generic_command(dwc,
			DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
	if (ret < 0)
		goto err1;

	param = upper_32_bits(scratch_addr);

	ret = dwc3_send_gadget_generic_command(dwc,
			DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
	if (ret < 0)
		goto err1;

	return 0;

err1:
	dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
			DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);

err0:
	return ret;
}

static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
{
	if (!dwc->has_hibernation)
		return;

	if (!dwc->nr_scratch)
		return;

	 /* should never fall here */
	if (!WARN_ON(dwc->scratchbuf))
		return;

	dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
			DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
	kfree(dwc->scratchbuf);
}

368 369 370 371 372 373 374
static void dwc3_core_num_eps(struct dwc3 *dwc)
{
	struct dwc3_hwparams	*parms = &dwc->hwparams;

	dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
	dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;

375
	dwc3_trace(trace_dwc3_core, "found %d IN and %d OUT endpoints",
376 377 378
			dwc->num_in_eps, dwc->num_out_eps);
}

B
Bill Pemberton 已提交
379
static void dwc3_cache_hwparams(struct dwc3 *dwc)
380 381 382 383 384 385 386 387 388 389 390 391 392 393
{
	struct dwc3_hwparams	*parms = &dwc->hwparams;

	parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
	parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
	parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
	parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
	parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
	parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
	parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
	parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
	parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
}

394 395 396 397 398 399 400 401 402 403
/**
 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
 * @dwc: Pointer to our controller context structure
 */
static void dwc3_phy_setup(struct dwc3 *dwc)
{
	u32 reg;

	reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));

404 405 406 407 408 409 410 411 412
	/*
	 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
	 * to '0' during coreConsultant configuration. So default value
	 * will be '0' when the core is reset. Application needs to set it
	 * to '1' after the core initialization is completed.
	 */
	if (dwc->revision > DWC3_REVISION_194A)
		reg |= DWC3_GUSB3PIPECTL_SUSPHY;

413 414 415
	if (dwc->u2ss_inp3_quirk)
		reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;

H
Huang Rui 已提交
416 417 418
	if (dwc->req_p1p2p3_quirk)
		reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;

H
Huang Rui 已提交
419 420 421
	if (dwc->del_p1p2p3_quirk)
		reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;

422 423 424
	if (dwc->del_phy_power_chg_quirk)
		reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;

H
Huang Rui 已提交
425 426 427
	if (dwc->lfps_filter_quirk)
		reg |= DWC3_GUSB3PIPECTL_LFPSFILT;

428 429 430
	if (dwc->rx_detect_poll_quirk)
		reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;

H
Huang Rui 已提交
431 432 433
	if (dwc->tx_de_emphasis_quirk)
		reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);

434
	if (dwc->dis_u3_susphy_quirk)
435 436
		reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;

437 438 439
	dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);

	mdelay(100);
440 441 442 443 444 445 446 447 448 449 450 451

	reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));

	/*
	 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
	 * '0' during coreConsultant configuration. So default value will
	 * be '0' when the core is reset. Application needs to set it to
	 * '1' after the core initialization is completed.
	 */
	if (dwc->revision > DWC3_REVISION_194A)
		reg |= DWC3_GUSB2PHYCFG_SUSPHY;

452
	if (dwc->dis_u2_susphy_quirk)
453 454
		reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;

455 456 457
	dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);

	mdelay(100);
458 459
}

460 461 462 463 464 465
/**
 * dwc3_core_init - Low-level initialization of DWC3 Core
 * @dwc: Pointer to our controller context structure
 *
 * Returns 0 on success otherwise negative errno.
 */
B
Bill Pemberton 已提交
466
static int dwc3_core_init(struct dwc3 *dwc)
467
{
468
	u32			hwparams4 = dwc->hwparams.hwparams4;
469 470 471
	u32			reg;
	int			ret;

472 473 474 475 476 477 478
	reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
	/* This should read as U3 followed by revision number */
	if ((reg & DWC3_GSNPSID_MASK) != 0x55330000) {
		dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
		ret = -ENODEV;
		goto err0;
	}
479
	dwc->revision = reg;
480

481 482 483 484 485 486
	/*
	 * Write Linux Version Code to our GUID register so it's easy to figure
	 * out which kernel version a bug was found.
	 */
	dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);

487 488 489 490 491 492 493
	/* Handle USB2.0-only core configuration */
	if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
			DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
		if (dwc->maximum_speed == USB_SPEED_SUPER)
			dwc->maximum_speed = USB_SPEED_HIGH;
	}

494
	/* issue device SoftReset too */
495 496 497
	ret = dwc3_soft_reset(dwc);
	if (ret)
		goto err0;
498

499 500 501
	ret = dwc3_core_soft_reset(dwc);
	if (ret)
		goto err0;
502

503
	reg = dwc3_readl(dwc->regs, DWC3_GCTL);
504
	reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
505

506
	switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
507
	case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526
		/**
		 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
		 * issue which would cause xHCI compliance tests to fail.
		 *
		 * Because of that we cannot enable clock gating on such
		 * configurations.
		 *
		 * Refers to:
		 *
		 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
		 * SOF/ITP Mode Used
		 */
		if ((dwc->dr_mode == USB_DR_MODE_HOST ||
				dwc->dr_mode == USB_DR_MODE_OTG) &&
				(dwc->revision >= DWC3_REVISION_210A &&
				dwc->revision <= DWC3_REVISION_250A))
			reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
		else
			reg &= ~DWC3_GCTL_DSBLCLKGTNG;
527
		break;
528 529 530
	case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
		/* enable hibernation here */
		dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
531 532 533 534 535 536

		/*
		 * REVISIT Enabling this bit so that host-mode hibernation
		 * will work. Device-mode hibernation is not yet implemented.
		 */
		reg |= DWC3_GCTL_GBLHIBERNATIONEN;
537
		break;
538 539 540 541
	default:
		dev_dbg(dwc->dev, "No power optimization available\n");
	}

542 543 544 545 546 547
	/* check if current dwc3 is on simulation board */
	if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
		dev_dbg(dwc->dev, "it is on FPGA board\n");
		dwc->is_fpga = true;
	}

H
Huang Rui 已提交
548 549 550 551 552 553 554 555
	WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
			"disable_scramble cannot be used on non-FPGA builds\n");

	if (dwc->disable_scramble_quirk && dwc->is_fpga)
		reg |= DWC3_GCTL_DISSCRAMBLE;
	else
		reg &= ~DWC3_GCTL_DISSCRAMBLE;

H
Huang Rui 已提交
556 557 558
	if (dwc->u2exit_lfps_quirk)
		reg |= DWC3_GCTL_U2EXIT_LFPS;

559 560
	/*
	 * WORKAROUND: DWC3 revisions <1.90a have a bug
561
	 * where the device can fail to connect at SuperSpeed
562
	 * and falls back to high-speed mode which causes
563
	 * the device to enter a Connect/Disconnect loop
564 565 566 567
	 */
	if (dwc->revision < DWC3_REVISION_190A)
		reg |= DWC3_GCTL_U2RSTECN;

568 569
	dwc3_core_num_eps(dwc);

570 571
	dwc3_writel(dwc->regs, DWC3_GCTL, reg);

572 573
	dwc3_phy_setup(dwc);

574 575 576 577 578 579 580 581
	ret = dwc3_alloc_scratch_buffers(dwc);
	if (ret)
		goto err1;

	ret = dwc3_setup_scratch_buffers(dwc);
	if (ret)
		goto err2;

582 583
	return 0;

584 585 586 587 588 589
err2:
	dwc3_free_scratch_buffers(dwc);

err1:
	usb_phy_shutdown(dwc->usb2_phy);
	usb_phy_shutdown(dwc->usb3_phy);
590 591
	phy_exit(dwc->usb2_generic_phy);
	phy_exit(dwc->usb3_generic_phy);
592

593 594 595 596 597 598
err0:
	return ret;
}

static void dwc3_core_exit(struct dwc3 *dwc)
{
599
	dwc3_free_scratch_buffers(dwc);
600 601
	usb_phy_shutdown(dwc->usb2_phy);
	usb_phy_shutdown(dwc->usb3_phy);
602 603
	phy_exit(dwc->usb2_generic_phy);
	phy_exit(dwc->usb3_generic_phy);
604 605
}

606
static int dwc3_core_get_phy(struct dwc3 *dwc)
607
{
608
	struct device		*dev = dwc->dev;
F
Felipe Balbi 已提交
609
	struct device_node	*node = dev->of_node;
610
	int ret;
611

612 613 614
	if (node) {
		dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
		dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
615 616 617
	} else {
		dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
		dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
618 619
	}

F
Felipe Balbi 已提交
620 621
	if (IS_ERR(dwc->usb2_phy)) {
		ret = PTR_ERR(dwc->usb2_phy);
622 623 624
		if (ret == -ENXIO || ret == -ENODEV) {
			dwc->usb2_phy = NULL;
		} else if (ret == -EPROBE_DEFER) {
F
Felipe Balbi 已提交
625
			return ret;
626 627 628 629
		} else {
			dev_err(dev, "no usb2 phy configured\n");
			return ret;
		}
F
Felipe Balbi 已提交
630 631
	}

F
Felipe Balbi 已提交
632
	if (IS_ERR(dwc->usb3_phy)) {
633
		ret = PTR_ERR(dwc->usb3_phy);
634 635 636
		if (ret == -ENXIO || ret == -ENODEV) {
			dwc->usb3_phy = NULL;
		} else if (ret == -EPROBE_DEFER) {
F
Felipe Balbi 已提交
637
			return ret;
638 639 640 641
		} else {
			dev_err(dev, "no usb3 phy configured\n");
			return ret;
		}
F
Felipe Balbi 已提交
642 643
	}

644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669
	dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
	if (IS_ERR(dwc->usb2_generic_phy)) {
		ret = PTR_ERR(dwc->usb2_generic_phy);
		if (ret == -ENOSYS || ret == -ENODEV) {
			dwc->usb2_generic_phy = NULL;
		} else if (ret == -EPROBE_DEFER) {
			return ret;
		} else {
			dev_err(dev, "no usb2 phy configured\n");
			return ret;
		}
	}

	dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
	if (IS_ERR(dwc->usb3_generic_phy)) {
		ret = PTR_ERR(dwc->usb3_generic_phy);
		if (ret == -ENOSYS || ret == -ENODEV) {
			dwc->usb3_generic_phy = NULL;
		} else if (ret == -EPROBE_DEFER) {
			return ret;
		} else {
			dev_err(dev, "no usb3 phy configured\n");
			return ret;
		}
	}

670 671 672
	return 0;
}

673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735
static int dwc3_core_init_mode(struct dwc3 *dwc)
{
	struct device *dev = dwc->dev;
	int ret;

	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
		dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
		ret = dwc3_gadget_init(dwc);
		if (ret) {
			dev_err(dev, "failed to initialize gadget\n");
			return ret;
		}
		break;
	case USB_DR_MODE_HOST:
		dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
		ret = dwc3_host_init(dwc);
		if (ret) {
			dev_err(dev, "failed to initialize host\n");
			return ret;
		}
		break;
	case USB_DR_MODE_OTG:
		dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
		ret = dwc3_host_init(dwc);
		if (ret) {
			dev_err(dev, "failed to initialize host\n");
			return ret;
		}

		ret = dwc3_gadget_init(dwc);
		if (ret) {
			dev_err(dev, "failed to initialize gadget\n");
			return ret;
		}
		break;
	default:
		dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
		return -EINVAL;
	}

	return 0;
}

static void dwc3_core_exit_mode(struct dwc3 *dwc)
{
	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
		dwc3_gadget_exit(dwc);
		break;
	case USB_DR_MODE_HOST:
		dwc3_host_exit(dwc);
		break;
	case USB_DR_MODE_OTG:
		dwc3_host_exit(dwc);
		dwc3_gadget_exit(dwc);
		break;
	default:
		/* do nothing */
		break;
	}
}

736 737 738 739 740 741 742 743 744
#define DWC3_ALIGN_MASK		(16 - 1)

static int dwc3_probe(struct platform_device *pdev)
{
	struct device		*dev = &pdev->dev;
	struct dwc3_platform_data *pdata = dev_get_platdata(dev);
	struct device_node	*node = dev->of_node;
	struct resource		*res;
	struct dwc3		*dwc;
H
Huang Rui 已提交
745
	u8			lpm_nyet_threshold;
H
Huang Rui 已提交
746
	u8			tx_de_emphasis;
747
	u8			hird_threshold;
748

749
	int			ret;
750 751 752 753 754

	void __iomem		*regs;
	void			*mem;

	mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
755
	if (!mem)
756
		return -ENOMEM;
757

758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777
	dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
	dwc->mem = mem;
	dwc->dev = dev;

	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (!res) {
		dev_err(dev, "missing IRQ\n");
		return -ENODEV;
	}
	dwc->xhci_resources[1].start = res->start;
	dwc->xhci_resources[1].end = res->end;
	dwc->xhci_resources[1].flags = res->flags;
	dwc->xhci_resources[1].name = res->name;

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(dev, "missing memory resource\n");
		return -ENODEV;
	}

778 779 780 781 782 783 784 785 786 787 788 789 790
	dwc->xhci_resources[0].start = res->start;
	dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
					DWC3_XHCI_REGS_END;
	dwc->xhci_resources[0].flags = res->flags;
	dwc->xhci_resources[0].name = res->name;

	res->start += DWC3_GLOBALS_REGS_START;

	/*
	 * Request memory region but exclude xHCI regs,
	 * since it will be requested by the xhci-plat driver.
	 */
	regs = devm_ioremap_resource(dev, res);
791 792 793 794
	if (IS_ERR(regs)) {
		ret = PTR_ERR(regs);
		goto err0;
	}
795 796 797 798

	dwc->regs	= regs;
	dwc->regs_size	= resource_size(res);

H
Huang Rui 已提交
799 800 801
	/* default to highest possible threshold */
	lpm_nyet_threshold = 0xff;

H
Huang Rui 已提交
802 803 804
	/* default to -3.5dB de-emphasis */
	tx_de_emphasis = 1;

805 806 807 808 809 810
	/*
	 * default to assert utmi_sleep_n and use maximum allowed HIRD
	 * threshold value of 0b1100
	 */
	hird_threshold = 12;

811 812
	if (node) {
		dwc->maximum_speed = of_usb_get_maximum_speed(node);
H
Huang Rui 已提交
813 814 815 816
		dwc->has_lpm_erratum = of_property_read_bool(node,
				"snps,has-lpm-erratum");
		of_property_read_u8(node, "snps,lpm-nyet-threshold",
				&lpm_nyet_threshold);
817 818 819 820
		dwc->is_utmi_l1_suspend = of_property_read_bool(node,
				"snps,is-utmi-l1-suspend");
		of_property_read_u8(node, "snps,hird-threshold",
				&hird_threshold);
821 822
		dwc->usb3_lpm_capable = of_property_read_bool(node,
				"snps,usb3_lpm_capable");
823

H
Huang Rui 已提交
824 825
		dwc->needs_fifo_resize = of_property_read_bool(node,
				"tx-fifo-resize");
826
		dwc->dr_mode = of_usb_get_dr_mode(node);
H
Huang Rui 已提交
827 828 829

		dwc->disable_scramble_quirk = of_property_read_bool(node,
				"snps,disable_scramble_quirk");
H
Huang Rui 已提交
830 831
		dwc->u2exit_lfps_quirk = of_property_read_bool(node,
				"snps,u2exit_lfps_quirk");
832 833
		dwc->u2ss_inp3_quirk = of_property_read_bool(node,
				"snps,u2ss_inp3_quirk");
H
Huang Rui 已提交
834 835
		dwc->req_p1p2p3_quirk = of_property_read_bool(node,
				"snps,req_p1p2p3_quirk");
H
Huang Rui 已提交
836 837
		dwc->del_p1p2p3_quirk = of_property_read_bool(node,
				"snps,del_p1p2p3_quirk");
838 839
		dwc->del_phy_power_chg_quirk = of_property_read_bool(node,
				"snps,del_phy_power_chg_quirk");
H
Huang Rui 已提交
840 841
		dwc->lfps_filter_quirk = of_property_read_bool(node,
				"snps,lfps_filter_quirk");
842 843
		dwc->rx_detect_poll_quirk = of_property_read_bool(node,
				"snps,rx_detect_poll_quirk");
844 845
		dwc->dis_u3_susphy_quirk = of_property_read_bool(node,
				"snps,dis_u3_susphy_quirk");
846 847
		dwc->dis_u2_susphy_quirk = of_property_read_bool(node,
				"snps,dis_u2_susphy_quirk");
H
Huang Rui 已提交
848 849 850 851 852

		dwc->tx_de_emphasis_quirk = of_property_read_bool(node,
				"snps,tx_de_emphasis_quirk");
		of_property_read_u8(node, "snps,tx_de_emphasis",
				&tx_de_emphasis);
853 854
	} else if (pdata) {
		dwc->maximum_speed = pdata->maximum_speed;
H
Huang Rui 已提交
855 856 857
		dwc->has_lpm_erratum = pdata->has_lpm_erratum;
		if (pdata->lpm_nyet_threshold)
			lpm_nyet_threshold = pdata->lpm_nyet_threshold;
858 859 860
		dwc->is_utmi_l1_suspend = pdata->is_utmi_l1_suspend;
		if (pdata->hird_threshold)
			hird_threshold = pdata->hird_threshold;
861 862

		dwc->needs_fifo_resize = pdata->tx_fifo_resize;
863
		dwc->usb3_lpm_capable = pdata->usb3_lpm_capable;
864
		dwc->dr_mode = pdata->dr_mode;
H
Huang Rui 已提交
865 866

		dwc->disable_scramble_quirk = pdata->disable_scramble_quirk;
H
Huang Rui 已提交
867
		dwc->u2exit_lfps_quirk = pdata->u2exit_lfps_quirk;
868
		dwc->u2ss_inp3_quirk = pdata->u2ss_inp3_quirk;
H
Huang Rui 已提交
869
		dwc->req_p1p2p3_quirk = pdata->req_p1p2p3_quirk;
H
Huang Rui 已提交
870
		dwc->del_p1p2p3_quirk = pdata->del_p1p2p3_quirk;
871
		dwc->del_phy_power_chg_quirk = pdata->del_phy_power_chg_quirk;
H
Huang Rui 已提交
872
		dwc->lfps_filter_quirk = pdata->lfps_filter_quirk;
873
		dwc->rx_detect_poll_quirk = pdata->rx_detect_poll_quirk;
874
		dwc->dis_u3_susphy_quirk = pdata->dis_u3_susphy_quirk;
875
		dwc->dis_u2_susphy_quirk = pdata->dis_u2_susphy_quirk;
H
Huang Rui 已提交
876 877 878 879

		dwc->tx_de_emphasis_quirk = pdata->tx_de_emphasis_quirk;
		if (pdata->tx_de_emphasis)
			tx_de_emphasis = pdata->tx_de_emphasis;
880 881 882 883 884 885
	}

	/* default to superspeed if no maximum_speed passed */
	if (dwc->maximum_speed == USB_SPEED_UNKNOWN)
		dwc->maximum_speed = USB_SPEED_SUPER;

H
Huang Rui 已提交
886
	dwc->lpm_nyet_threshold = lpm_nyet_threshold;
H
Huang Rui 已提交
887
	dwc->tx_de_emphasis = tx_de_emphasis;
H
Huang Rui 已提交
888

889 890 891
	dwc->hird_threshold = hird_threshold
		| (dwc->is_utmi_l1_suspend << 4);

892
	platform_set_drvdata(pdev, dwc);
893
	dwc3_cache_hwparams(dwc);
894

895 896
	ret = dwc3_core_get_phy(dwc);
	if (ret)
897
		goto err0;
898

899 900
	spin_lock_init(&dwc->lock);

901 902 903 904 905
	if (!dev->dma_mask) {
		dev->dma_mask = dev->parent->dma_mask;
		dev->dma_parms = dev->parent->dma_parms;
		dma_set_coherent_mask(dev, dev->parent->coherent_dma_mask);
	}
906

C
Chanho Park 已提交
907 908 909
	pm_runtime_enable(dev);
	pm_runtime_get_sync(dev);
	pm_runtime_forbid(dev);
910

911 912 913 914
	ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
	if (ret) {
		dev_err(dwc->dev, "failed to allocate event buffers\n");
		ret = -ENOMEM;
915
		goto err1;
916 917
	}

918 919 920 921 922 923 924 925
	if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
		dwc->dr_mode = USB_DR_MODE_HOST;
	else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
		dwc->dr_mode = USB_DR_MODE_PERIPHERAL;

	if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
		dwc->dr_mode = USB_DR_MODE_OTG;

926 927
	ret = dwc3_core_init(dwc);
	if (ret) {
C
Chanho Park 已提交
928
		dev_err(dev, "failed to initialize core\n");
929
		goto err1;
930 931
	}

932 933
	usb_phy_set_suspend(dwc->usb2_phy, 0);
	usb_phy_set_suspend(dwc->usb3_phy, 0);
934 935
	ret = phy_power_on(dwc->usb2_generic_phy);
	if (ret < 0)
936
		goto err2;
937 938 939

	ret = phy_power_on(dwc->usb3_generic_phy);
	if (ret < 0)
940
		goto err3;
941

942 943 944
	ret = dwc3_event_buffers_setup(dwc);
	if (ret) {
		dev_err(dwc->dev, "failed to setup event buffers\n");
945
		goto err4;
946 947
	}

948 949
	ret = dwc3_core_init_mode(dwc);
	if (ret)
950
		goto err5;
951 952 953

	ret = dwc3_debugfs_init(dwc);
	if (ret) {
C
Chanho Park 已提交
954
		dev_err(dev, "failed to initialize debugfs\n");
955
		goto err6;
956 957
	}

C
Chanho Park 已提交
958
	pm_runtime_allow(dev);
959 960 961

	return 0;

962
err6:
963
	dwc3_core_exit_mode(dwc);
964

965
err5:
966 967
	dwc3_event_buffers_cleanup(dwc);

968
err4:
969 970
	phy_power_off(dwc->usb3_generic_phy);

971
err3:
972 973
	phy_power_off(dwc->usb2_generic_phy);

974
err2:
975 976
	usb_phy_set_suspend(dwc->usb2_phy, 1);
	usb_phy_set_suspend(dwc->usb3_phy, 1);
C
Chanho Park 已提交
977
	dwc3_core_exit(dwc);
978

979
err1:
980 981
	dwc3_free_event_buffers(dwc);

982 983 984 985 986 987 988 989
err0:
	/*
	 * restore res->start back to its original value so that, in case the
	 * probe is deferred, we don't end up getting error in request the
	 * memory region the next time probe is called.
	 */
	res->start -= DWC3_GLOBALS_REGS_START;

990 991 992
	return ret;
}

B
Bill Pemberton 已提交
993
static int dwc3_remove(struct platform_device *pdev)
994 995
{
	struct dwc3	*dwc = platform_get_drvdata(pdev);
996 997 998 999 1000 1001 1002 1003
	struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

	/*
	 * restore res->start back to its original value so that, in case the
	 * probe is deferred, we don't end up getting error in request the
	 * memory region the next time probe is called.
	 */
	res->start -= DWC3_GLOBALS_REGS_START;
1004

1005 1006 1007 1008 1009
	dwc3_debugfs_exit(dwc);
	dwc3_core_exit_mode(dwc);
	dwc3_event_buffers_cleanup(dwc);
	dwc3_free_event_buffers(dwc);

1010 1011
	usb_phy_set_suspend(dwc->usb2_phy, 1);
	usb_phy_set_suspend(dwc->usb3_phy, 1);
1012 1013
	phy_power_off(dwc->usb2_generic_phy);
	phy_power_off(dwc->usb3_generic_phy);
1014

1015 1016
	dwc3_core_exit(dwc);

1017
	pm_runtime_put_sync(&pdev->dev);
1018 1019 1020 1021 1022
	pm_runtime_disable(&pdev->dev);

	return 0;
}

1023
#ifdef CONFIG_PM_SLEEP
1024 1025 1026 1027 1028 1029 1030
static int dwc3_suspend(struct device *dev)
{
	struct dwc3	*dwc = dev_get_drvdata(dev);
	unsigned long	flags;

	spin_lock_irqsave(&dwc->lock, flags);

1031 1032 1033
	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
	case USB_DR_MODE_OTG:
1034 1035
		dwc3_gadget_suspend(dwc);
		/* FALLTHROUGH */
1036
	case USB_DR_MODE_HOST:
1037
	default:
1038
		dwc3_event_buffers_cleanup(dwc);
1039 1040 1041 1042 1043 1044 1045 1046
		break;
	}

	dwc->gctl = dwc3_readl(dwc->regs, DWC3_GCTL);
	spin_unlock_irqrestore(&dwc->lock, flags);

	usb_phy_shutdown(dwc->usb3_phy);
	usb_phy_shutdown(dwc->usb2_phy);
1047 1048
	phy_exit(dwc->usb2_generic_phy);
	phy_exit(dwc->usb3_generic_phy);
1049 1050 1051 1052 1053 1054 1055 1056

	return 0;
}

static int dwc3_resume(struct device *dev)
{
	struct dwc3	*dwc = dev_get_drvdata(dev);
	unsigned long	flags;
1057
	int		ret;
1058 1059 1060

	usb_phy_init(dwc->usb3_phy);
	usb_phy_init(dwc->usb2_phy);
1061 1062 1063 1064 1065 1066 1067
	ret = phy_init(dwc->usb2_generic_phy);
	if (ret < 0)
		return ret;

	ret = phy_init(dwc->usb3_generic_phy);
	if (ret < 0)
		goto err_usb2phy_init;
1068 1069 1070

	spin_lock_irqsave(&dwc->lock, flags);

1071
	dwc3_event_buffers_setup(dwc);
1072 1073
	dwc3_writel(dwc->regs, DWC3_GCTL, dwc->gctl);

1074 1075 1076
	switch (dwc->dr_mode) {
	case USB_DR_MODE_PERIPHERAL:
	case USB_DR_MODE_OTG:
1077 1078
		dwc3_gadget_resume(dwc);
		/* FALLTHROUGH */
1079
	case USB_DR_MODE_HOST:
1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
	default:
		/* do nothing */
		break;
	}

	spin_unlock_irqrestore(&dwc->lock, flags);

	pm_runtime_disable(dev);
	pm_runtime_set_active(dev);
	pm_runtime_enable(dev);

	return 0;
1092 1093 1094 1095 1096

err_usb2phy_init:
	phy_exit(dwc->usb2_generic_phy);

	return ret;
1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
}

static const struct dev_pm_ops dwc3_dev_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
};

#define DWC3_PM_OPS	&(dwc3_dev_pm_ops)
#else
#define DWC3_PM_OPS	NULL
#endif

1108 1109
#ifdef CONFIG_OF
static const struct of_device_id of_dwc3_match[] = {
1110 1111 1112
	{
		.compatible = "snps,dwc3"
	},
1113 1114 1115 1116 1117 1118 1119 1120
	{
		.compatible = "synopsys,dwc3"
	},
	{ },
};
MODULE_DEVICE_TABLE(of, of_dwc3_match);
#endif

H
Heikki Krogerus 已提交
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
#ifdef CONFIG_ACPI

#define ACPI_ID_INTEL_BSW	"808622B7"

static const struct acpi_device_id dwc3_acpi_match[] = {
	{ ACPI_ID_INTEL_BSW, 0 },
	{ },
};
MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
#endif

1132 1133
static struct platform_driver dwc3_driver = {
	.probe		= dwc3_probe,
B
Bill Pemberton 已提交
1134
	.remove		= dwc3_remove,
1135 1136
	.driver		= {
		.name	= "dwc3",
1137
		.of_match_table	= of_match_ptr(of_dwc3_match),
H
Heikki Krogerus 已提交
1138
		.acpi_match_table = ACPI_PTR(dwc3_acpi_match),
1139
		.pm	= DWC3_PM_OPS,
1140 1141 1142
	},
};

1143 1144
module_platform_driver(dwc3_driver);

1145
MODULE_ALIAS("platform:dwc3");
1146
MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
F
Felipe Balbi 已提交
1147
MODULE_LICENSE("GPL v2");
1148
MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");