intel_ringbuffer.c 59.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <linux/log2.h>
31

32
#include <drm/i915_drm.h>
33

34 35
#include "gem/i915_gem_context.h"

36 37
#include "i915_drv.h"
#include "i915_gem_render_state.h"
38
#include "i915_trace.h"
39
#include "intel_context.h"
40
#include "intel_reset.h"
41
#include "intel_workarounds.h"
42

43 44 45 46 47
/* Rough estimate of the typical request size, performing a flush,
 * set-context and then emitting the batch.
 */
#define LEGACY_REQUEST_SIZE 200

48
unsigned int intel_ring_update_space(struct intel_ring *ring)
49
{
50 51 52 53 54 55
	unsigned int space;

	space = __intel_ring_space(ring->head, ring->emit, ring->size);

	ring->space = space;
	return space;
56 57
}

58
static int
59
gen2_render_ring_flush(struct i915_request *rq, u32 mode)
60
{
61
	unsigned int num_store_dw;
62
	u32 cmd, *cs;
63 64

	cmd = MI_FLUSH;
65
	num_store_dw = 0;
66
	if (mode & EMIT_INVALIDATE)
67
		cmd |= MI_READ_FLUSH;
68 69
	if (mode & EMIT_FLUSH)
		num_store_dw = 4;
70

71
	cs = intel_ring_begin(rq, 2 + 3 * num_store_dw);
72 73
	if (IS_ERR(cs))
		return PTR_ERR(cs);
74

75
	*cs++ = cmd;
76 77 78 79 80 81 82
	while (num_store_dw--) {
		*cs++ = MI_STORE_DWORD_IMM | MI_MEM_VIRTUAL;
		*cs++ = i915_scratch_offset(rq->i915);
		*cs++ = 0;
	}
	*cs++ = MI_FLUSH | MI_NO_WRITE_FLUSH;

83
	intel_ring_advance(rq, cs);
84 85 86 87 88

	return 0;
}

static int
89
gen4_render_ring_flush(struct i915_request *rq, u32 mode)
90
{
91
	u32 cmd, *cs;
92
	int i;
93

94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

122
	cmd = MI_FLUSH;
123
	if (mode & EMIT_INVALIDATE) {
124
		cmd |= MI_EXE_FLUSH;
125
		if (IS_G4X(rq->i915) || IS_GEN(rq->i915, 5))
126 127
			cmd |= MI_INVALIDATE_ISP;
	}
128

129 130 131 132 133
	i = 2;
	if (mode & EMIT_INVALIDATE)
		i += 20;

	cs = intel_ring_begin(rq, i);
134 135
	if (IS_ERR(cs))
		return PTR_ERR(cs);
136

137
	*cs++ = cmd;
138 139 140 141 142 143 144 145 146 147 148 149 150

	/*
	 * A random delay to let the CS invalidate take effect? Without this
	 * delay, the GPU relocation path fails as the CS does not see
	 * the updated contents. Just as important, if we apply the flushes
	 * to the EMIT_FLUSH branch (i.e. immediately after the relocation
	 * write and before the invalidate on the next batch), the relocations
	 * still fail. This implies that is a delay following invalidation
	 * that is required to reset the caches as opposed to a delay to
	 * ensure the memory is written.
	 */
	if (mode & EMIT_INVALIDATE) {
		*cs++ = GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE;
151
		*cs++ = i915_scratch_offset(rq->i915) | PIPE_CONTROL_GLOBAL_GTT;
152 153 154 155 156 157 158
		*cs++ = 0;
		*cs++ = 0;

		for (i = 0; i < 12; i++)
			*cs++ = MI_FLUSH;

		*cs++ = GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE;
159
		*cs++ = i915_scratch_offset(rq->i915) | PIPE_CONTROL_GLOBAL_GTT;
160 161 162 163 164 165
		*cs++ = 0;
		*cs++ = 0;
	}

	*cs++ = cmd;

166
	intel_ring_advance(rq, cs);
167 168

	return 0;
169 170
}

171
/*
172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
209
gen6_emit_post_sync_nonzero_flush(struct i915_request *rq)
210
{
211
	u32 scratch_addr = i915_scratch_offset(rq->i915) + 2 * CACHELINE_BYTES;
212 213
	u32 *cs;

214
	cs = intel_ring_begin(rq, 6);
215 216 217 218 219 220 221 222 223
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = GFX_OP_PIPE_CONTROL(5);
	*cs++ = PIPE_CONTROL_CS_STALL | PIPE_CONTROL_STALL_AT_SCOREBOARD;
	*cs++ = scratch_addr | PIPE_CONTROL_GLOBAL_GTT;
	*cs++ = 0; /* low dword */
	*cs++ = 0; /* high dword */
	*cs++ = MI_NOOP;
224
	intel_ring_advance(rq, cs);
225

226
	cs = intel_ring_begin(rq, 6);
227 228 229 230 231 232 233 234 235
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = GFX_OP_PIPE_CONTROL(5);
	*cs++ = PIPE_CONTROL_QW_WRITE;
	*cs++ = scratch_addr | PIPE_CONTROL_GLOBAL_GTT;
	*cs++ = 0;
	*cs++ = 0;
	*cs++ = MI_NOOP;
236
	intel_ring_advance(rq, cs);
237 238 239 240 241

	return 0;
}

static int
242
gen6_render_ring_flush(struct i915_request *rq, u32 mode)
243
{
244
	u32 scratch_addr = i915_scratch_offset(rq->i915) + 2 * CACHELINE_BYTES;
245
	u32 *cs, flags = 0;
246 247
	int ret;

248
	/* Force SNB workarounds for PIPE_CONTROL flushes */
249
	ret = gen6_emit_post_sync_nonzero_flush(rq);
250 251 252
	if (ret)
		return ret;

253 254 255 256
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
257
	if (mode & EMIT_FLUSH) {
258 259 260 261 262 263
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
264
		flags |= PIPE_CONTROL_CS_STALL;
265
	}
266
	if (mode & EMIT_INVALIDATE) {
267 268 269 270 271 272 273 274 275
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
276
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
277
	}
278

279
	cs = intel_ring_begin(rq, 4);
280 281
	if (IS_ERR(cs))
		return PTR_ERR(cs);
282

283 284 285 286
	*cs++ = GFX_OP_PIPE_CONTROL(4);
	*cs++ = flags;
	*cs++ = scratch_addr | PIPE_CONTROL_GLOBAL_GTT;
	*cs++ = 0;
287
	intel_ring_advance(rq, cs);
288 289 290 291

	return 0;
}

292
static u32 *gen6_rcs_emit_breadcrumb(struct i915_request *rq, u32 *cs)
293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311
{
	/* First we do the gen6_emit_post_sync_nonzero_flush w/a */
	*cs++ = GFX_OP_PIPE_CONTROL(4);
	*cs++ = PIPE_CONTROL_CS_STALL | PIPE_CONTROL_STALL_AT_SCOREBOARD;
	*cs++ = 0;
	*cs++ = 0;

	*cs++ = GFX_OP_PIPE_CONTROL(4);
	*cs++ = PIPE_CONTROL_QW_WRITE;
	*cs++ = i915_scratch_offset(rq->i915) | PIPE_CONTROL_GLOBAL_GTT;
	*cs++ = 0;

	/* Finally we can flush and with it emit the breadcrumb */
	*cs++ = GFX_OP_PIPE_CONTROL(4);
	*cs++ = (PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH |
		 PIPE_CONTROL_DEPTH_CACHE_FLUSH |
		 PIPE_CONTROL_DC_FLUSH_ENABLE |
		 PIPE_CONTROL_QW_WRITE |
		 PIPE_CONTROL_CS_STALL);
312 313 314
	*cs++ = rq->timeline->hwsp_offset | PIPE_CONTROL_GLOBAL_GTT;
	*cs++ = rq->fence.seqno;

315 316 317 318 319
	*cs++ = MI_USER_INTERRUPT;
	*cs++ = MI_NOOP;

	rq->tail = intel_ring_offset(rq, cs);
	assert_ring_tail_valid(rq->ring, rq->tail);
320 321

	return cs;
322 323
}

324
static int
325
gen7_render_ring_cs_stall_wa(struct i915_request *rq)
326
{
327
	u32 *cs;
328

329
	cs = intel_ring_begin(rq, 4);
330 331
	if (IS_ERR(cs))
		return PTR_ERR(cs);
332

333 334 335 336
	*cs++ = GFX_OP_PIPE_CONTROL(4);
	*cs++ = PIPE_CONTROL_CS_STALL | PIPE_CONTROL_STALL_AT_SCOREBOARD;
	*cs++ = 0;
	*cs++ = 0;
337
	intel_ring_advance(rq, cs);
338 339 340 341

	return 0;
}

342
static int
343
gen7_render_ring_flush(struct i915_request *rq, u32 mode)
344
{
345
	u32 scratch_addr = i915_scratch_offset(rq->i915) + 2 * CACHELINE_BYTES;
346
	u32 *cs, flags = 0;
347

348 349 350 351 352 353 354 355 356 357
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

358 359 360 361
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
362
	if (mode & EMIT_FLUSH) {
363 364
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
365
		flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
366
		flags |= PIPE_CONTROL_FLUSH_ENABLE;
367
	}
368
	if (mode & EMIT_INVALIDATE) {
369 370 371 372 373 374
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
375
		flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
376 377 378 379
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
380
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
381

382 383
		flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;

384 385 386
		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
387
		gen7_render_ring_cs_stall_wa(rq);
388 389
	}

390
	cs = intel_ring_begin(rq, 4);
391 392
	if (IS_ERR(cs))
		return PTR_ERR(cs);
393

394 395 396 397
	*cs++ = GFX_OP_PIPE_CONTROL(4);
	*cs++ = flags;
	*cs++ = scratch_addr;
	*cs++ = 0;
398
	intel_ring_advance(rq, cs);
399 400 401 402

	return 0;
}

403
static u32 *gen7_rcs_emit_breadcrumb(struct i915_request *rq, u32 *cs)
404 405 406 407 408 409 410 411 412
{
	*cs++ = GFX_OP_PIPE_CONTROL(4);
	*cs++ = (PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH |
		 PIPE_CONTROL_DEPTH_CACHE_FLUSH |
		 PIPE_CONTROL_DC_FLUSH_ENABLE |
		 PIPE_CONTROL_FLUSH_ENABLE |
		 PIPE_CONTROL_QW_WRITE |
		 PIPE_CONTROL_GLOBAL_GTT_IVB |
		 PIPE_CONTROL_CS_STALL);
413 414 415
	*cs++ = rq->timeline->hwsp_offset;
	*cs++ = rq->fence.seqno;

416 417 418 419 420
	*cs++ = MI_USER_INTERRUPT;
	*cs++ = MI_NOOP;

	rq->tail = intel_ring_offset(rq, cs);
	assert_ring_tail_valid(rq->ring, rq->tail);
421 422

	return cs;
423 424
}

425
static u32 *gen6_xcs_emit_breadcrumb(struct i915_request *rq, u32 *cs)
426
{
427 428 429 430 431 432 433
	GEM_BUG_ON(rq->timeline->hwsp_ggtt != rq->engine->status_page.vma);
	GEM_BUG_ON(offset_in_page(rq->timeline->hwsp_offset) != I915_GEM_HWS_SEQNO_ADDR);

	*cs++ = MI_FLUSH_DW | MI_FLUSH_DW_OP_STOREDW | MI_FLUSH_DW_STORE_INDEX;
	*cs++ = I915_GEM_HWS_SEQNO_ADDR | MI_FLUSH_DW_USE_GTT;
	*cs++ = rq->fence.seqno;

434 435 436 437
	*cs++ = MI_USER_INTERRUPT;

	rq->tail = intel_ring_offset(rq, cs);
	assert_ring_tail_valid(rq->ring, rq->tail);
438 439

	return cs;
440 441
}

442
#define GEN7_XCS_WA 32
443
static u32 *gen7_xcs_emit_breadcrumb(struct i915_request *rq, u32 *cs)
444 445 446
{
	int i;

447 448 449 450 451 452 453
	GEM_BUG_ON(rq->timeline->hwsp_ggtt != rq->engine->status_page.vma);
	GEM_BUG_ON(offset_in_page(rq->timeline->hwsp_offset) != I915_GEM_HWS_SEQNO_ADDR);

	*cs++ = MI_FLUSH_DW | MI_FLUSH_DW_OP_STOREDW | MI_FLUSH_DW_STORE_INDEX;
	*cs++ = I915_GEM_HWS_SEQNO_ADDR | MI_FLUSH_DW_USE_GTT;
	*cs++ = rq->fence.seqno;

454 455
	for (i = 0; i < GEN7_XCS_WA; i++) {
		*cs++ = MI_STORE_DWORD_INDEX;
456 457
		*cs++ = I915_GEM_HWS_SEQNO_ADDR;
		*cs++ = rq->fence.seqno;
458 459 460 461 462 463 464
	}

	*cs++ = MI_FLUSH_DW;
	*cs++ = 0;
	*cs++ = 0;

	*cs++ = MI_USER_INTERRUPT;
465
	*cs++ = MI_NOOP;
466 467 468

	rq->tail = intel_ring_offset(rq, cs);
	assert_ring_tail_valid(rq->ring, rq->tail);
469 470

	return cs;
471 472 473
}
#undef GEN7_XCS_WA

474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
static void set_hwstam(struct intel_engine_cs *engine, u32 mask)
{
	/*
	 * Keep the render interrupt unmasked as this papers over
	 * lost interrupts following a reset.
	 */
	if (engine->class == RENDER_CLASS) {
		if (INTEL_GEN(engine->i915) >= 6)
			mask &= ~BIT(0);
		else
			mask &= ~I915_USER_INTERRUPT;
	}

	intel_engine_set_hwsp_writemask(engine, mask);
}

static void set_hws_pga(struct intel_engine_cs *engine, phys_addr_t phys)
491
{
492
	struct drm_i915_private *dev_priv = engine->i915;
493 494
	u32 addr;

495
	addr = lower_32_bits(phys);
496
	if (INTEL_GEN(dev_priv) >= 4)
497 498
		addr |= (phys >> 28) & 0xf0;

499 500 501
	I915_WRITE(HWS_PGA, addr);
}

502
static struct page *status_page(struct intel_engine_cs *engine)
503
{
504
	struct drm_i915_gem_object *obj = engine->status_page.vma->obj;
505

506 507 508 509 510 511 512
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
	return sg_page(obj->mm.pages->sgl);
}

static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
{
	set_hws_pga(engine, PFN_PHYS(page_to_pfn(status_page(engine))));
513 514 515 516
	set_hwstam(engine, ~0u);
}

static void set_hwsp(struct intel_engine_cs *engine, u32 offset)
517
{
518
	struct drm_i915_private *dev_priv = engine->i915;
519
	i915_reg_t hwsp;
520

521 522
	/*
	 * The ring status page addresses are no longer next to the rest of
523 524
	 * the ring registers as of gen7.
	 */
525
	if (IS_GEN(dev_priv, 7)) {
526
		switch (engine->id) {
527 528 529 530 531 532
		/*
		 * No more rings exist on Gen7. Default case is only to shut up
		 * gcc switch check warning.
		 */
		default:
			GEM_BUG_ON(engine->id);
533 534
			/* fallthrough */
		case RCS0:
535
			hwsp = RENDER_HWS_PGA_GEN7;
536
			break;
537
		case BCS0:
538
			hwsp = BLT_HWS_PGA_GEN7;
539
			break;
540
		case VCS0:
541
			hwsp = BSD_HWS_PGA_GEN7;
542
			break;
543
		case VECS0:
544
			hwsp = VEBOX_HWS_PGA_GEN7;
545 546
			break;
		}
547
	} else if (IS_GEN(dev_priv, 6)) {
548
		hwsp = RING_HWS_PGA_GEN6(engine->mmio_base);
549
	} else {
550
		hwsp = RING_HWS_PGA(engine->mmio_base);
551
	}
552

553 554 555
	I915_WRITE(hwsp, offset);
	POSTING_READ(hwsp);
}
556

557 558 559 560 561 562 563 564
static void flush_cs_tlb(struct intel_engine_cs *engine)
{
	struct drm_i915_private *dev_priv = engine->i915;

	if (!IS_GEN_RANGE(dev_priv, 6, 7))
		return;

	/* ring should be idle before issuing a sync flush*/
565 566 567 568 569 570 571 572
	WARN_ON((ENGINE_READ(engine, RING_MI_MODE) & MODE_IDLE) == 0);

	ENGINE_WRITE(engine, RING_INSTPM,
		     _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					INSTPM_SYNC_FLUSH));
	if (intel_wait_for_register(engine->uncore,
				    RING_INSTPM(engine->mmio_base),
				    INSTPM_SYNC_FLUSH, 0,
573 574 575 576
				    1000))
		DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
			  engine->name);
}
577

578 579
static void ring_setup_status_page(struct intel_engine_cs *engine)
{
580
	set_hwsp(engine, i915_ggtt_offset(engine->status_page.vma));
581
	set_hwstam(engine, ~0u);
582

583
	flush_cs_tlb(engine);
584 585
}

586
static bool stop_ring(struct intel_engine_cs *engine)
587
{
588
	struct drm_i915_private *dev_priv = engine->i915;
589

590
	if (INTEL_GEN(dev_priv) > 2) {
591 592 593
		ENGINE_WRITE(engine,
			     RING_MI_MODE, _MASKED_BIT_ENABLE(STOP_RING));
		if (intel_wait_for_register(engine->uncore,
594 595 596 597
					    RING_MI_MODE(engine->mmio_base),
					    MODE_IDLE,
					    MODE_IDLE,
					    1000)) {
598 599
			DRM_ERROR("%s : timed out trying to stop ring\n",
				  engine->name);
600 601 602

			/*
			 * Sometimes we observe that the idle flag is not
603 604 605
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
606 607
			if (ENGINE_READ(engine, RING_HEAD) !=
			    ENGINE_READ(engine, RING_TAIL))
608
				return false;
609 610
		}
	}
611

612
	ENGINE_WRITE(engine, RING_HEAD, ENGINE_READ(engine, RING_TAIL));
613

614 615
	ENGINE_WRITE(engine, RING_HEAD, 0);
	ENGINE_WRITE(engine, RING_TAIL, 0);
616

617
	/* The ring must be empty before it is disabled */
618
	ENGINE_WRITE(engine, RING_CTL, 0);
619

620
	return (ENGINE_READ(engine, RING_HEAD) & HEAD_ADDR) == 0;
621
}
622

623
static int xcs_resume(struct intel_engine_cs *engine)
624
{
625
	struct drm_i915_private *dev_priv = engine->i915;
626
	struct intel_ring *ring = engine->buffer;
627 628
	int ret = 0;

629 630 631
	GEM_TRACE("%s: ring:{HEAD:%04x, TAIL:%04x}\n",
		  engine->name, ring->head, ring->tail);

632
	intel_uncore_forcewake_get(engine->uncore, FORCEWAKE_ALL);
633

634
	if (!stop_ring(engine)) {
635
		/* G45 ring initialization often fails to reset head to zero */
636 637 638
		DRM_DEBUG_DRIVER("%s head not reset to zero "
				"ctl %08x head %08x tail %08x start %08x\n",
				engine->name,
639 640 641 642
				ENGINE_READ(engine, RING_CTL),
				ENGINE_READ(engine, RING_HEAD),
				ENGINE_READ(engine, RING_TAIL),
				ENGINE_READ(engine, RING_START));
643

644
		if (!stop_ring(engine)) {
645 646
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
647
				  engine->name,
648 649 650 651
				  ENGINE_READ(engine, RING_CTL),
				  ENGINE_READ(engine, RING_HEAD),
				  ENGINE_READ(engine, RING_TAIL),
				  ENGINE_READ(engine, RING_START));
652 653
			ret = -EIO;
			goto out;
654
		}
655 656
	}

657
	if (HWS_NEEDS_PHYSICAL(dev_priv))
658
		ring_setup_phys_status_page(engine);
659
	else
660
		ring_setup_status_page(engine);
661

662
	intel_engine_reset_breadcrumbs(engine);
663

664
	/* Enforce ordering by reading HEAD register back */
665
	ENGINE_READ(engine, RING_HEAD);
666

667 668 669 670
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
671
	ENGINE_WRITE(engine, RING_START, i915_ggtt_offset(ring->vma));
672 673

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
674
	if (ENGINE_READ(engine, RING_HEAD))
675
		DRM_DEBUG_DRIVER("%s initialization failed [head=%08x], fudging\n",
676
				 engine->name, ENGINE_READ(engine, RING_HEAD));
677

678 679 680
	/* Check that the ring offsets point within the ring! */
	GEM_BUG_ON(!intel_ring_offset_valid(ring, ring->head));
	GEM_BUG_ON(!intel_ring_offset_valid(ring, ring->tail));
681
	intel_ring_update_space(ring);
C
Chris Wilson 已提交
682 683

	/* First wake the ring up to an empty/idle ring */
684 685 686
	ENGINE_WRITE(engine, RING_HEAD, ring->head);
	ENGINE_WRITE(engine, RING_TAIL, ring->head);
	ENGINE_POSTING_READ(engine, RING_TAIL);
687

688
	ENGINE_WRITE(engine, RING_CTL, RING_CTL_SIZE(ring->size) | RING_VALID);
689 690

	/* If the head is still not zero, the ring is dead */
691
	if (intel_wait_for_register(engine->uncore,
692
				    RING_CTL(engine->mmio_base),
693 694
				    RING_VALID, RING_VALID,
				    50)) {
695
		DRM_ERROR("%s initialization failed "
696
			  "ctl %08x (valid? %d) head %08x [%08x] tail %08x [%08x] start %08x [expected %08x]\n",
697
			  engine->name,
698 699 700 701 702
			  ENGINE_READ(engine, RING_CTL),
			  ENGINE_READ(engine, RING_CTL) & RING_VALID,
			  ENGINE_READ(engine, RING_HEAD), ring->head,
			  ENGINE_READ(engine, RING_TAIL), ring->tail,
			  ENGINE_READ(engine, RING_START),
703
			  i915_ggtt_offset(ring->vma));
704 705
		ret = -EIO;
		goto out;
706 707
	}

708
	if (INTEL_GEN(dev_priv) > 2)
709 710
		ENGINE_WRITE(engine,
			     RING_MI_MODE, _MASKED_BIT_DISABLE(STOP_RING));
711

C
Chris Wilson 已提交
712 713
	/* Now awake, let it get started */
	if (ring->tail != ring->head) {
714 715
		ENGINE_WRITE(engine, RING_TAIL, ring->tail);
		ENGINE_POSTING_READ(engine, RING_TAIL);
C
Chris Wilson 已提交
716 717
	}

718
	/* Papering over lost _interrupts_ immediately following the restart */
719
	intel_engine_queue_breadcrumbs(engine);
720
out:
721
	intel_uncore_forcewake_put(engine->uncore, FORCEWAKE_ALL);
722 723

	return ret;
724 725
}

726
static void reset_prepare(struct intel_engine_cs *engine)
727
{
728
	intel_engine_stop_cs(engine);
729 730
}

731
static void reset_ring(struct intel_engine_cs *engine, bool stalled)
732
{
733 734 735
	struct i915_timeline *tl = &engine->timeline;
	struct i915_request *pos, *rq;
	unsigned long flags;
736
	u32 head;
737

738 739 740
	rq = NULL;
	spin_lock_irqsave(&tl->lock, flags);
	list_for_each_entry(pos, &tl->requests, link) {
741
		if (!i915_request_completed(pos)) {
742 743 744
			rq = pos;
			break;
		}
745
	}
746 747

	/*
748
	 * The guilty request will get skipped on a hung engine.
749
	 *
750 751 752 753 754 755 756 757 758 759 760 761 762
	 * Users of client default contexts do not rely on logical
	 * state preserved between batches so it is safe to execute
	 * queued requests following the hang. Non default contexts
	 * rely on preserved state, so skipping a batch loses the
	 * evolution of the state and it needs to be considered corrupted.
	 * Executing more queued batches on top of corrupted state is
	 * risky. But we take the risk by trying to advance through
	 * the queued requests in order to make the client behaviour
	 * more predictable around resets, by not throwing away random
	 * amount of batches it has prepared for execution. Sophisticated
	 * clients can use gem_reset_stats_ioctl and dma fence status
	 * (exported via sync_file info ioctl on explicit fences) to observe
	 * when it loses the context state and should rebuild accordingly.
763
	 *
764 765 766
	 * The context ban, and ultimately the client ban, mechanism are safety
	 * valves if client submission ends up resulting in nothing more than
	 * subsequent hangs.
767
	 */
768

769
	if (rq) {
770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
		/*
		 * Try to restore the logical GPU state to match the
		 * continuation of the request queue. If we skip the
		 * context/PD restore, then the next request may try to execute
		 * assuming that its context is valid and loaded on the GPU and
		 * so may try to access invalid memory, prompting repeated GPU
		 * hangs.
		 *
		 * If the request was guilty, we still restore the logical
		 * state in case the next request requires it (e.g. the
		 * aliasing ppgtt), but skip over the hung batch.
		 *
		 * If the request was innocent, we try to replay the request
		 * with the restored context.
		 */
		i915_reset_request(rq, stalled);

		GEM_BUG_ON(rq->ring != engine->buffer);
		head = rq->head;
	} else {
		head = engine->buffer->tail;
791
	}
792 793 794
	engine->buffer->head = intel_ring_wrap(engine->buffer, head);

	spin_unlock_irqrestore(&tl->lock, flags);
795 796
}

797 798 799 800
static void reset_finish(struct intel_engine_cs *engine)
{
}

801
static int intel_rcs_ctx_init(struct i915_request *rq)
802 803 804
{
	int ret;

805
	ret = intel_engine_emit_ctx_wa(rq);
806 807 808
	if (ret != 0)
		return ret;

809
	ret = i915_gem_render_state_emit(rq);
810
	if (ret)
811
		return ret;
812

813
	return 0;
814 815
}

816
static int rcs_resume(struct intel_engine_cs *engine)
817
{
818
	struct drm_i915_private *dev_priv = engine->i915;
819

820 821 822 823 824 825 826 827 828 829 830 831 832 833
	/*
	 * Disable CONSTANT_BUFFER before it is loaded from the context
	 * image. For as it is loaded, it is executed and the stored
	 * address may no longer be valid, leading to a GPU hang.
	 *
	 * This imposes the requirement that userspace reload their
	 * CONSTANT_BUFFER on every batch, fortunately a requirement
	 * they are already accustomed to from before contexts were
	 * enabled.
	 */
	if (IS_GEN(dev_priv, 4))
		I915_WRITE(ECOSKPD,
			   _MASKED_BIT_ENABLE(ECO_CONSTANT_BUFFER_SR_DISABLE));

834
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
835
	if (IS_GEN_RANGE(dev_priv, 4, 6))
836
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
837 838 839 840

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
841
	 *
842
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
843
	 */
844
	if (IS_GEN_RANGE(dev_priv, 6, 7))
845 846
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

847
	/* Required for the hardware to program scanline values for waiting */
848
	/* WaEnableFlushTlbInvalidationMode:snb */
849
	if (IS_GEN(dev_priv, 6))
850
		I915_WRITE(GFX_MODE,
851
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
852

853
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
854
	if (IS_GEN(dev_priv, 7))
855
		I915_WRITE(GFX_MODE_GEN7,
856
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
857
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
858

859
	if (IS_GEN(dev_priv, 6)) {
860 861 862 863 864 865
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
866
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
867 868
	}

869
	if (IS_GEN_RANGE(dev_priv, 6, 7))
870
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
871

872
	return xcs_resume(engine);
873 874
}

875 876
static void cancel_requests(struct intel_engine_cs *engine)
{
877
	struct i915_request *request;
878 879
	unsigned long flags;

880
	spin_lock_irqsave(&engine->timeline.lock, flags);
881 882

	/* Mark all submitted requests as skipped. */
883
	list_for_each_entry(request, &engine->timeline.requests, link) {
884 885
		if (!i915_request_signaled(request))
			dma_fence_set_error(&request->fence, -EIO);
886

887
		i915_request_mark_complete(request);
888
	}
889

890 891
	/* Remaining _unready_ requests will be nop'ed when submitted */

892
	spin_unlock_irqrestore(&engine->timeline.lock, flags);
893 894
}

895
static void i9xx_submit_request(struct i915_request *request)
896
{
897
	i915_request_submit(request);
898

899 900
	ENGINE_WRITE(request->engine, RING_TAIL,
		     intel_ring_set_tail(request->ring, request->tail));
901 902
}

903
static u32 *i9xx_emit_breadcrumb(struct i915_request *rq, u32 *cs)
904
{
905 906 907
	GEM_BUG_ON(rq->timeline->hwsp_ggtt != rq->engine->status_page.vma);
	GEM_BUG_ON(offset_in_page(rq->timeline->hwsp_offset) != I915_GEM_HWS_SEQNO_ADDR);

908 909
	*cs++ = MI_FLUSH;

910 911 912 913
	*cs++ = MI_STORE_DWORD_INDEX;
	*cs++ = I915_GEM_HWS_SEQNO_ADDR;
	*cs++ = rq->fence.seqno;

914
	*cs++ = MI_USER_INTERRUPT;
915
	*cs++ = MI_NOOP;
916

917 918
	rq->tail = intel_ring_offset(rq, cs);
	assert_ring_tail_valid(rq->ring, rq->tail);
919 920

	return cs;
921
}
922

923
#define GEN5_WA_STORES 8 /* must be at least 1! */
924
static u32 *gen5_emit_breadcrumb(struct i915_request *rq, u32 *cs)
925
{
926 927
	int i;

928 929 930
	GEM_BUG_ON(rq->timeline->hwsp_ggtt != rq->engine->status_page.vma);
	GEM_BUG_ON(offset_in_page(rq->timeline->hwsp_offset) != I915_GEM_HWS_SEQNO_ADDR);

931 932 933 934 935
	*cs++ = MI_FLUSH;

	BUILD_BUG_ON(GEN5_WA_STORES < 1);
	for (i = 0; i < GEN5_WA_STORES; i++) {
		*cs++ = MI_STORE_DWORD_INDEX;
936 937
		*cs++ = I915_GEM_HWS_SEQNO_ADDR;
		*cs++ = rq->fence.seqno;
938 939 940 941 942 943
	}

	*cs++ = MI_USER_INTERRUPT;

	rq->tail = intel_ring_offset(rq, cs);
	assert_ring_tail_valid(rq->ring, rq->tail);
944 945

	return cs;
946
}
947
#undef GEN5_WA_STORES
948

949 950
static void
gen5_irq_enable(struct intel_engine_cs *engine)
951
{
952
	gen5_enable_gt_irq(engine->i915, engine->irq_enable_mask);
953 954 955
}

static void
956
gen5_irq_disable(struct intel_engine_cs *engine)
957
{
958
	gen5_disable_gt_irq(engine->i915, engine->irq_enable_mask);
959 960
}

961 962
static void
i9xx_irq_enable(struct intel_engine_cs *engine)
963
{
964
	engine->i915->irq_mask &= ~engine->irq_enable_mask;
965 966
	intel_uncore_write(engine->uncore, GEN2_IMR, engine->i915->irq_mask);
	intel_uncore_posting_read_fw(engine->uncore, GEN2_IMR);
967 968
}

969
static void
970
i9xx_irq_disable(struct intel_engine_cs *engine)
971
{
972
	engine->i915->irq_mask |= engine->irq_enable_mask;
973
	intel_uncore_write(engine->uncore, GEN2_IMR, engine->i915->irq_mask);
974 975
}

976 977
static void
i8xx_irq_enable(struct intel_engine_cs *engine)
C
Chris Wilson 已提交
978
{
979
	struct drm_i915_private *dev_priv = engine->i915;
C
Chris Wilson 已提交
980

981
	dev_priv->irq_mask &= ~engine->irq_enable_mask;
982
	I915_WRITE16(GEN2_IMR, dev_priv->irq_mask);
983
	POSTING_READ16(RING_IMR(engine->mmio_base));
C
Chris Wilson 已提交
984 985 986
}

static void
987
i8xx_irq_disable(struct intel_engine_cs *engine)
C
Chris Wilson 已提交
988
{
989
	struct drm_i915_private *dev_priv = engine->i915;
C
Chris Wilson 已提交
990

991
	dev_priv->irq_mask |= engine->irq_enable_mask;
992
	I915_WRITE16(GEN2_IMR, dev_priv->irq_mask);
C
Chris Wilson 已提交
993 994
}

995
static int
996
bsd_ring_flush(struct i915_request *rq, u32 mode)
997
{
998
	u32 *cs;
999

1000
	cs = intel_ring_begin(rq, 2);
1001 1002
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1003

1004 1005
	*cs++ = MI_FLUSH;
	*cs++ = MI_NOOP;
1006
	intel_ring_advance(rq, cs);
1007
	return 0;
1008 1009
}

1010 1011
static void
gen6_irq_enable(struct intel_engine_cs *engine)
1012
{
1013 1014
	ENGINE_WRITE(engine, RING_IMR,
		     ~(engine->irq_enable_mask | engine->irq_keep_mask));
1015 1016

	/* Flush/delay to ensure the RING_IMR is active before the GT IMR */
1017
	ENGINE_POSTING_READ(engine, RING_IMR);
1018

1019
	gen5_enable_gt_irq(engine->i915, engine->irq_enable_mask);
1020 1021 1022
}

static void
1023
gen6_irq_disable(struct intel_engine_cs *engine)
1024
{
1025 1026
	ENGINE_WRITE(engine, RING_IMR, ~engine->irq_keep_mask);
	gen5_disable_gt_irq(engine->i915, engine->irq_enable_mask);
1027 1028
}

1029 1030
static void
hsw_vebox_irq_enable(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
1031
{
1032
	ENGINE_WRITE(engine, RING_IMR, ~engine->irq_enable_mask);
1033 1034

	/* Flush/delay to ensure the RING_IMR is active before the GT IMR */
1035
	ENGINE_POSTING_READ(engine, RING_IMR);
1036

1037
	gen6_unmask_pm_irq(engine->i915, engine->irq_enable_mask);
B
Ben Widawsky 已提交
1038 1039 1040
}

static void
1041
hsw_vebox_irq_disable(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
1042
{
1043 1044
	ENGINE_WRITE(engine, RING_IMR, ~0);
	gen6_mask_pm_irq(engine->i915, engine->irq_enable_mask);
B
Ben Widawsky 已提交
1045 1046
}

1047
static int
1048
i965_emit_bb_start(struct i915_request *rq,
1049 1050
		   u64 offset, u32 length,
		   unsigned int dispatch_flags)
1051
{
1052
	u32 *cs;
1053

1054
	cs = intel_ring_begin(rq, 2);
1055 1056
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1057

1058 1059 1060
	*cs++ = MI_BATCH_BUFFER_START | MI_BATCH_GTT | (dispatch_flags &
		I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965);
	*cs++ = offset;
1061
	intel_ring_advance(rq, cs);
1062

1063 1064 1065
	return 0;
}

1066
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1067
#define I830_BATCH_LIMIT SZ_256K
1068 1069
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1070
static int
1071
i830_emit_bb_start(struct i915_request *rq,
1072 1073
		   u64 offset, u32 len,
		   unsigned int dispatch_flags)
1074
{
1075 1076 1077
	u32 *cs, cs_offset = i915_scratch_offset(rq->i915);

	GEM_BUG_ON(rq->i915->gt.scratch->size < I830_WA_SIZE);
1078

1079
	cs = intel_ring_begin(rq, 6);
1080 1081
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1082

1083
	/* Evict the invalid PTE TLBs */
1084 1085 1086 1087 1088 1089
	*cs++ = COLOR_BLT_CMD | BLT_WRITE_RGBA;
	*cs++ = BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096;
	*cs++ = I830_TLB_ENTRIES << 16 | 4; /* load each page */
	*cs++ = cs_offset;
	*cs++ = 0xdeadbeef;
	*cs++ = MI_NOOP;
1090
	intel_ring_advance(rq, cs);
1091

1092
	if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
1093 1094 1095
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1096
		cs = intel_ring_begin(rq, 6 + 2);
1097 1098
		if (IS_ERR(cs))
			return PTR_ERR(cs);
1099 1100 1101 1102 1103

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
1104 1105 1106 1107 1108 1109 1110 1111 1112
		*cs++ = SRC_COPY_BLT_CMD | BLT_WRITE_RGBA;
		*cs++ = BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096;
		*cs++ = DIV_ROUND_UP(len, 4096) << 16 | 4096;
		*cs++ = cs_offset;
		*cs++ = 4096;
		*cs++ = offset;

		*cs++ = MI_FLUSH;
		*cs++ = MI_NOOP;
1113
		intel_ring_advance(rq, cs);
1114 1115

		/* ... and execute it. */
1116
		offset = cs_offset;
1117
	}
1118

1119
	cs = intel_ring_begin(rq, 2);
1120 1121
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1122

1123 1124 1125
	*cs++ = MI_BATCH_BUFFER_START | MI_BATCH_GTT;
	*cs++ = offset | (dispatch_flags & I915_DISPATCH_SECURE ? 0 :
		MI_BATCH_NON_SECURE);
1126
	intel_ring_advance(rq, cs);
1127

1128 1129 1130 1131
	return 0;
}

static int
1132
i915_emit_bb_start(struct i915_request *rq,
1133 1134
		   u64 offset, u32 len,
		   unsigned int dispatch_flags)
1135
{
1136
	u32 *cs;
1137

1138
	cs = intel_ring_begin(rq, 2);
1139 1140
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1141

1142 1143 1144
	*cs++ = MI_BATCH_BUFFER_START | MI_BATCH_GTT;
	*cs++ = offset | (dispatch_flags & I915_DISPATCH_SECURE ? 0 :
		MI_BATCH_NON_SECURE);
1145
	intel_ring_advance(rq, cs);
1146 1147 1148 1149

	return 0;
}

1150
int intel_ring_pin(struct intel_ring *ring)
1151
{
1152
	struct i915_vma *vma = ring->vma;
1153
	enum i915_map_type map = i915_coherent_map_type(vma->vm->i915);
1154
	unsigned int flags;
1155
	void *addr;
1156 1157
	int ret;

1158
	GEM_BUG_ON(ring->vaddr);
1159

1160 1161 1162 1163
	ret = i915_timeline_pin(ring->timeline);
	if (ret)
		return ret;

1164
	flags = PIN_GLOBAL;
1165 1166 1167 1168

	/* Ring wraparound at offset 0 sometimes hangs. No idea why. */
	flags |= PIN_OFFSET_BIAS | i915_ggtt_pin_bias(vma);

1169
	if (vma->obj->stolen)
1170
		flags |= PIN_MAPPABLE;
C
Chris Wilson 已提交
1171 1172
	else
		flags |= PIN_HIGH;
1173

1174
	ret = i915_vma_pin(vma, 0, 0, flags);
1175
	if (unlikely(ret))
1176
		goto unpin_timeline;
1177

1178
	if (i915_vma_is_map_and_fenceable(vma))
1179 1180
		addr = (void __force *)i915_vma_pin_iomap(vma);
	else
1181
		addr = i915_gem_object_pin_map(vma->obj, map);
1182 1183 1184 1185
	if (IS_ERR(addr)) {
		ret = PTR_ERR(addr);
		goto unpin_ring;
	}
1186

1187 1188
	vma->obj->pin_global++;

1189
	ring->vaddr = addr;
1190
	return 0;
1191

1192
unpin_ring:
1193
	i915_vma_unpin(vma);
1194 1195 1196
unpin_timeline:
	i915_timeline_unpin(ring->timeline);
	return ret;
1197 1198
}

1199 1200
void intel_ring_reset(struct intel_ring *ring, u32 tail)
{
1201 1202
	GEM_BUG_ON(!intel_ring_offset_valid(ring, tail));

1203 1204 1205 1206 1207 1208
	ring->tail = tail;
	ring->head = tail;
	ring->emit = tail;
	intel_ring_update_space(ring);
}

1209 1210 1211 1212 1213
void intel_ring_unpin(struct intel_ring *ring)
{
	GEM_BUG_ON(!ring->vma);
	GEM_BUG_ON(!ring->vaddr);

1214 1215 1216
	/* Discard any unused bytes beyond that submitted to hw. */
	intel_ring_reset(ring, ring->tail);

1217
	if (i915_vma_is_map_and_fenceable(ring->vma))
1218
		i915_vma_unpin_iomap(ring->vma);
1219 1220
	else
		i915_gem_object_unpin_map(ring->vma->obj);
1221 1222
	ring->vaddr = NULL;

1223
	ring->vma->obj->pin_global--;
1224
	i915_vma_unpin(ring->vma);
1225 1226

	i915_timeline_unpin(ring->timeline);
1227 1228
}

1229 1230
static struct i915_vma *
intel_ring_create_vma(struct drm_i915_private *dev_priv, int size)
1231
{
1232
	struct i915_address_space *vm = &dev_priv->ggtt.vm;
1233
	struct drm_i915_gem_object *obj;
1234
	struct i915_vma *vma;
1235

1236
	obj = i915_gem_object_create_stolen(dev_priv, size);
1237
	if (!obj)
1238
		obj = i915_gem_object_create_internal(dev_priv, size);
1239 1240
	if (IS_ERR(obj))
		return ERR_CAST(obj);
1241

1242 1243 1244 1245 1246
	/*
	 * Mark ring buffers as read-only from GPU side (so no stray overwrites)
	 * if supported by the platform's GGTT.
	 */
	if (vm->has_read_only)
1247
		i915_gem_object_set_readonly(obj);
1248

1249
	vma = i915_vma_instance(obj, vm, NULL);
1250 1251 1252 1253
	if (IS_ERR(vma))
		goto err;

	return vma;
1254

1255 1256 1257
err:
	i915_gem_object_put(obj);
	return vma;
1258 1259
}

1260
struct intel_ring *
1261
intel_engine_create_ring(struct intel_engine_cs *engine,
1262
			 struct i915_timeline *timeline,
1263
			 int size)
1264
{
1265
	struct intel_ring *ring;
1266
	struct i915_vma *vma;
1267

1268
	GEM_BUG_ON(!is_power_of_2(size));
1269
	GEM_BUG_ON(RING_CTL_SIZE(size) & ~RING_NR_PAGES);
1270
	GEM_BUG_ON(timeline == &engine->timeline);
1271
	lockdep_assert_held(&engine->i915->drm.struct_mutex);
1272

1273
	ring = kzalloc(sizeof(*ring), GFP_KERNEL);
1274
	if (!ring)
1275 1276
		return ERR_PTR(-ENOMEM);

1277
	kref_init(&ring->ref);
1278
	INIT_LIST_HEAD(&ring->request_list);
1279
	ring->timeline = i915_timeline_get(timeline);
1280

1281 1282 1283 1284 1285 1286
	ring->size = size;
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = size;
1287
	if (IS_I830(engine->i915) || IS_I845G(engine->i915))
1288 1289 1290 1291
		ring->effective_size -= 2 * CACHELINE_BYTES;

	intel_ring_update_space(ring);

1292 1293
	vma = intel_ring_create_vma(engine->i915, size);
	if (IS_ERR(vma)) {
1294
		kfree(ring);
1295
		return ERR_CAST(vma);
1296
	}
1297
	ring->vma = vma;
1298 1299 1300 1301

	return ring;
}

1302
void intel_ring_free(struct kref *ref)
1303
{
1304
	struct intel_ring *ring = container_of(ref, typeof(*ring), ref);
1305 1306

	i915_vma_close(ring->vma);
1307
	i915_vma_put(ring->vma);
1308

1309
	i915_timeline_put(ring->timeline);
1310 1311 1312
	kfree(ring);
}

1313 1314 1315 1316 1317 1318
static void __ring_context_fini(struct intel_context *ce)
{
	GEM_BUG_ON(i915_gem_object_is_active(ce->state->obj));
	i915_gem_object_put(ce->state->obj);
}

1319
static void ring_context_destroy(struct kref *ref)
1320
{
1321 1322
	struct intel_context *ce = container_of(ref, typeof(*ce), ref);

1323
	GEM_BUG_ON(intel_context_is_pinned(ce));
1324

1325 1326
	if (ce->state)
		__ring_context_fini(ce);
1327

1328
	intel_context_free(ce);
1329 1330
}

1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
static int __context_pin_ppgtt(struct i915_gem_context *ctx)
{
	struct i915_hw_ppgtt *ppgtt;
	int err = 0;

	ppgtt = ctx->ppgtt ?: ctx->i915->mm.aliasing_ppgtt;
	if (ppgtt)
		err = gen6_ppgtt_pin(ppgtt);

	return err;
}

static void __context_unpin_ppgtt(struct i915_gem_context *ctx)
{
	struct i915_hw_ppgtt *ppgtt;

	ppgtt = ctx->ppgtt ?: ctx->i915->mm.aliasing_ppgtt;
	if (ppgtt)
		gen6_ppgtt_unpin(ppgtt);
}

1352
static int __context_pin(struct intel_context *ce)
1353
{
1354 1355 1356 1357 1358 1359
	struct i915_vma *vma;
	int err;

	vma = ce->state;
	if (!vma)
		return 0;
1360

1361
	err = i915_vma_pin(vma, 0, 0, PIN_GLOBAL | PIN_HIGH);
1362 1363 1364 1365 1366 1367 1368 1369
	if (err)
		return err;

	/*
	 * And mark is as a globally pinned object to let the shrinker know
	 * it cannot reclaim the object until we release it.
	 */
	vma->obj->pin_global++;
1370
	vma->obj->mm.dirty = true;
1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386

	return 0;
}

static void __context_unpin(struct intel_context *ce)
{
	struct i915_vma *vma;

	vma = ce->state;
	if (!vma)
		return;

	vma->obj->pin_global--;
	i915_vma_unpin(vma);
}

1387
static void ring_context_unpin(struct intel_context *ce)
1388
{
1389
	__context_unpin_ppgtt(ce->gem_context);
1390
	__context_unpin(ce);
1391 1392
}

1393 1394 1395 1396 1397 1398
static struct i915_vma *
alloc_context_vma(struct intel_engine_cs *engine)
{
	struct drm_i915_private *i915 = engine->i915;
	struct drm_i915_gem_object *obj;
	struct i915_vma *vma;
1399
	int err;
1400

1401
	obj = i915_gem_object_create_shmem(i915, engine->context_size);
1402 1403 1404
	if (IS_ERR(obj))
		return ERR_CAST(obj);

1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
	/*
	 * Try to make the context utilize L3 as well as LLC.
	 *
	 * On VLV we don't have L3 controls in the PTEs so we
	 * shouldn't touch the cache level, especially as that
	 * would make the object snooped which might have a
	 * negative performance impact.
	 *
	 * Snooping is required on non-llc platforms in execlist
	 * mode, but since all GGTT accesses use PAT entry 0 we
	 * get snooping anyway regardless of cache_level.
	 *
	 * This is only applicable for Ivy Bridge devices since
	 * later platforms don't have L3 control bits in the PTE.
	 */
	if (IS_IVYBRIDGE(i915))
		i915_gem_object_set_cache_coherency(obj, I915_CACHE_L3_LLC);

1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
	if (engine->default_state) {
		void *defaults, *vaddr;

		vaddr = i915_gem_object_pin_map(obj, I915_MAP_WB);
		if (IS_ERR(vaddr)) {
			err = PTR_ERR(vaddr);
			goto err_obj;
		}

		defaults = i915_gem_object_pin_map(engine->default_state,
						   I915_MAP_WB);
		if (IS_ERR(defaults)) {
			err = PTR_ERR(defaults);
			goto err_map;
		}

		memcpy(vaddr, defaults, engine->context_size);
		i915_gem_object_unpin_map(engine->default_state);

1442 1443
		i915_gem_object_flush_map(obj);
		i915_gem_object_unpin_map(obj);
1444 1445
	}

1446
	vma = i915_vma_instance(obj, &i915->ggtt.vm, NULL);
1447 1448 1449 1450
	if (IS_ERR(vma)) {
		err = PTR_ERR(vma);
		goto err_obj;
	}
1451 1452

	return vma;
1453 1454 1455 1456 1457 1458

err_map:
	i915_gem_object_unpin_map(obj);
err_obj:
	i915_gem_object_put(obj);
	return ERR_PTR(err);
1459 1460
}

1461
static int ring_context_pin(struct intel_context *ce)
1462
{
1463
	struct intel_engine_cs *engine = ce->engine;
1464
	int err;
1465

1466 1467 1468 1469
	/* One ringbuffer to rule them all */
	GEM_BUG_ON(!engine->buffer);
	ce->ring = engine->buffer;

1470
	if (!ce->state && engine->context_size) {
1471 1472 1473
		struct i915_vma *vma;

		vma = alloc_context_vma(engine);
1474 1475
		if (IS_ERR(vma))
			return PTR_ERR(vma);
1476 1477 1478 1479

		ce->state = vma;
	}

1480 1481
	err = __context_pin(ce);
	if (err)
1482
		return err;
1483

1484 1485 1486 1487
	err = __context_pin_ppgtt(ce->gem_context);
	if (err)
		goto err_unpin;

1488
	return 0;
1489

1490 1491
err_unpin:
	__context_unpin(ce);
1492
	return err;
1493 1494
}

1495 1496 1497 1498 1499
static void ring_context_reset(struct intel_context *ce)
{
	intel_ring_reset(ce->ring, 0);
}

1500
static const struct intel_context_ops ring_context_ops = {
1501
	.pin = ring_context_pin,
1502
	.unpin = ring_context_unpin,
1503

1504 1505 1506
	.enter = intel_context_enter_engine,
	.exit = intel_context_exit_engine,

1507
	.reset = ring_context_reset,
1508 1509 1510
	.destroy = ring_context_destroy,
};

1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
static int load_pd_dir(struct i915_request *rq,
		       const struct i915_hw_ppgtt *ppgtt)
{
	const struct intel_engine_cs * const engine = rq->engine;
	u32 *cs;

	cs = intel_ring_begin(rq, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = MI_LOAD_REGISTER_IMM(1);
1522
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine->mmio_base));
1523 1524 1525
	*cs++ = PP_DIR_DCLV_2G;

	*cs++ = MI_LOAD_REGISTER_IMM(1);
1526
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine->mmio_base));
1527 1528 1529 1530 1531 1532 1533
	*cs++ = ppgtt->pd.base.ggtt_offset << 10;

	intel_ring_advance(rq, cs);

	return 0;
}

1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544
static int flush_pd_dir(struct i915_request *rq)
{
	const struct intel_engine_cs * const engine = rq->engine;
	u32 *cs;

	cs = intel_ring_begin(rq, 4);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	/* Stall until the page table load is complete */
	*cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
1545
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine->mmio_base));
1546
	*cs++ = i915_scratch_offset(rq->i915);
1547 1548 1549 1550 1551 1552
	*cs++ = MI_NOOP;

	intel_ring_advance(rq, cs);
	return 0;
}

1553
static inline int mi_set_context(struct i915_request *rq, u32 flags)
1554 1555 1556 1557
{
	struct drm_i915_private *i915 = rq->i915;
	struct intel_engine_cs *engine = rq->engine;
	enum intel_engine_id id;
1558 1559
	const int num_engines =
		IS_HSW_GT1(i915) ? RUNTIME_INFO(i915)->num_engines - 1 : 0;
1560
	bool force_restore = false;
1561 1562 1563 1564 1565 1566 1567 1568
	int len;
	u32 *cs;

	flags |= MI_MM_SPACE_GTT;
	if (IS_HASWELL(i915))
		/* These flags are for resource streamer on HSW+ */
		flags |= HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN;
	else
1569
		/* We need to save the extended state for powersaving modes */
1570 1571 1572
		flags |= MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN;

	len = 4;
1573
	if (IS_GEN(i915, 7))
1574
		len += 2 + (num_engines ? 4 * num_engines + 6 : 0);
1575 1576
	else if (IS_GEN(i915, 5))
		len += 2;
1577 1578 1579 1580 1581 1582
	if (flags & MI_FORCE_RESTORE) {
		GEM_BUG_ON(flags & MI_RESTORE_INHIBIT);
		flags &= ~MI_FORCE_RESTORE;
		force_restore = true;
		len += 2;
	}
1583 1584 1585 1586 1587 1588

	cs = intel_ring_begin(rq, len);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	/* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
1589
	if (IS_GEN(i915, 7)) {
1590
		*cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1591
		if (num_engines) {
1592 1593
			struct intel_engine_cs *signaller;

1594
			*cs++ = MI_LOAD_REGISTER_IMM(num_engines);
1595 1596 1597 1598 1599 1600 1601 1602 1603 1604
			for_each_engine(signaller, i915, id) {
				if (signaller == engine)
					continue;

				*cs++ = i915_mmio_reg_offset(
					   RING_PSMI_CTL(signaller->mmio_base));
				*cs++ = _MASKED_BIT_ENABLE(
						GEN6_PSMI_SLEEP_MSG_DISABLE);
			}
		}
1605 1606 1607 1608 1609 1610 1611 1612
	} else if (IS_GEN(i915, 5)) {
		/*
		 * This w/a is only listed for pre-production ilk a/b steppings,
		 * but is also mentioned for programming the powerctx. To be
		 * safe, just apply the workaround; we do not use SyncFlush so
		 * this should never take effect and so be a no-op!
		 */
		*cs++ = MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN;
1613 1614
	}

1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
	if (force_restore) {
		/*
		 * The HW doesn't handle being told to restore the current
		 * context very well. Quite often it likes goes to go off and
		 * sulk, especially when it is meant to be reloading PP_DIR.
		 * A very simple fix to force the reload is to simply switch
		 * away from the current context and back again.
		 *
		 * Note that the kernel_context will contain random state
		 * following the INHIBIT_RESTORE. We accept this since we
		 * never use the kernel_context state; it is merely a
		 * placeholder we use to flush other contexts.
		 */
		*cs++ = MI_SET_CONTEXT;
1629
		*cs++ = i915_ggtt_offset(engine->kernel_context->state) |
1630 1631 1632 1633
			MI_MM_SPACE_GTT |
			MI_RESTORE_INHIBIT;
	}

1634 1635
	*cs++ = MI_NOOP;
	*cs++ = MI_SET_CONTEXT;
1636
	*cs++ = i915_ggtt_offset(rq->hw_context->state) | flags;
1637 1638 1639 1640 1641 1642
	/*
	 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
	 * WaMiSetContext_Hang:snb,ivb,vlv
	 */
	*cs++ = MI_NOOP;

1643
	if (IS_GEN(i915, 7)) {
1644
		if (num_engines) {
1645 1646 1647
			struct intel_engine_cs *signaller;
			i915_reg_t last_reg = {}; /* keep gcc quiet */

1648
			*cs++ = MI_LOAD_REGISTER_IMM(num_engines);
1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
			for_each_engine(signaller, i915, id) {
				if (signaller == engine)
					continue;

				last_reg = RING_PSMI_CTL(signaller->mmio_base);
				*cs++ = i915_mmio_reg_offset(last_reg);
				*cs++ = _MASKED_BIT_DISABLE(
						GEN6_PSMI_SLEEP_MSG_DISABLE);
			}

			/* Insert a delay before the next switch! */
			*cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
			*cs++ = i915_mmio_reg_offset(last_reg);
1662
			*cs++ = i915_scratch_offset(rq->i915);
1663 1664 1665
			*cs++ = MI_NOOP;
		}
		*cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1666 1667
	} else if (IS_GEN(i915, 5)) {
		*cs++ = MI_SUSPEND_FLUSH;
1668 1669 1670 1671 1672 1673 1674
	}

	intel_ring_advance(rq, cs);

	return 0;
}

1675
static int remap_l3(struct i915_request *rq, int slice)
1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702
{
	u32 *cs, *remap_info = rq->i915->l3_parity.remap_info[slice];
	int i;

	if (!remap_info)
		return 0;

	cs = intel_ring_begin(rq, GEN7_L3LOG_SIZE/4 * 2 + 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
	*cs++ = MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4);
	for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
		*cs++ = i915_mmio_reg_offset(GEN7_L3LOG(slice, i));
		*cs++ = remap_info[i];
	}
	*cs++ = MI_NOOP;
	intel_ring_advance(rq, cs);

	return 0;
}

1703
static int switch_context(struct i915_request *rq)
1704 1705
{
	struct intel_engine_cs *engine = rq->engine;
1706 1707 1708
	struct i915_gem_context *ctx = rq->gem_context;
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: rq->i915->mm.aliasing_ppgtt;
	unsigned int unwind_mm = 0;
1709 1710 1711 1712 1713
	u32 hw_flags = 0;
	int ret, i;

	GEM_BUG_ON(HAS_EXECLISTS(rq->i915));

1714
	if (ppgtt) {
1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726
		int loops;

		/*
		 * Baytail takes a little more convincing that it really needs
		 * to reload the PD between contexts. It is not just a little
		 * longer, as adding more stalls after the load_pd_dir (i.e.
		 * adding a long loop around flush_pd_dir) is not as effective
		 * as reloading the PD umpteen times. 32 is derived from
		 * experimentation (gem_exec_parallel/fds) and has no good
		 * explanation.
		 */
		loops = 1;
1727
		if (engine->id == BCS0 && IS_VALLEYVIEW(engine->i915))
1728 1729 1730 1731 1732 1733 1734
			loops = 32;

		do {
			ret = load_pd_dir(rq, ppgtt);
			if (ret)
				goto err;
		} while (--loops);
1735

1736 1737 1738
		if (ppgtt->pd_dirty_engines & engine->mask) {
			unwind_mm = engine->mask;
			ppgtt->pd_dirty_engines &= ~unwind_mm;
1739 1740
			hw_flags = MI_FORCE_RESTORE;
		}
1741 1742
	}

1743
	if (rq->hw_context->state) {
1744
		GEM_BUG_ON(engine->id != RCS0);
1745 1746 1747 1748 1749 1750 1751 1752

		/*
		 * The kernel context(s) is treated as pure scratch and is not
		 * expected to retain any state (as we sacrifice it during
		 * suspend and on resume it may be corrupted). This is ok,
		 * as nothing actually executes using the kernel context; it
		 * is purely used for flushing user contexts.
		 */
1753
		if (i915_gem_context_is_kernel(ctx))
1754 1755 1756 1757 1758 1759 1760
			hw_flags = MI_RESTORE_INHIBIT;

		ret = mi_set_context(rq, hw_flags);
		if (ret)
			goto err_mm;
	}

1761
	if (ppgtt) {
1762 1763 1764 1765
		ret = engine->emit_flush(rq, EMIT_INVALIDATE);
		if (ret)
			goto err_mm;

1766 1767 1768
		ret = flush_pd_dir(rq);
		if (ret)
			goto err_mm;
1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784

		/*
		 * Not only do we need a full barrier (post-sync write) after
		 * invalidating the TLBs, but we need to wait a little bit
		 * longer. Whether this is merely delaying us, or the
		 * subsequent flush is a key part of serialising with the
		 * post-sync op, this extra pass appears vital before a
		 * mm switch!
		 */
		ret = engine->emit_flush(rq, EMIT_INVALIDATE);
		if (ret)
			goto err_mm;

		ret = engine->emit_flush(rq, EMIT_FLUSH);
		if (ret)
			goto err_mm;
1785 1786
	}

1787
	if (ctx->remap_slice) {
1788
		for (i = 0; i < MAX_L3_SLICES; i++) {
1789
			if (!(ctx->remap_slice & BIT(i)))
1790 1791 1792 1793
				continue;

			ret = remap_l3(rq, i);
			if (ret)
1794
				goto err_mm;
1795 1796
		}

1797
		ctx->remap_slice = 0;
1798 1799 1800 1801 1802
	}

	return 0;

err_mm:
1803
	if (unwind_mm)
1804
		ppgtt->pd_dirty_engines |= unwind_mm;
1805 1806 1807 1808
err:
	return ret;
}

1809
static int ring_request_alloc(struct i915_request *request)
1810
{
1811
	int ret;
1812

1813
	GEM_BUG_ON(!intel_context_is_pinned(request->hw_context));
1814
	GEM_BUG_ON(request->timeline->has_initial_breadcrumb);
1815

1816 1817
	/*
	 * Flush enough space to reduce the likelihood of waiting after
1818 1819 1820
	 * we start building the request - in which case we will just
	 * have to repeat work.
	 */
1821
	request->reserved_space += LEGACY_REQUEST_SIZE;
1822

1823 1824
	/* Unconditionally invalidate GPU caches and TLBs. */
	ret = request->engine->emit_flush(request, EMIT_INVALIDATE);
1825 1826
	if (ret)
		return ret;
1827

1828
	ret = switch_context(request);
1829 1830 1831
	if (ret)
		return ret;

1832
	request->reserved_space -= LEGACY_REQUEST_SIZE;
1833
	return 0;
1834 1835
}

1836
static noinline int wait_for_space(struct intel_ring *ring, unsigned int bytes)
1837
{
1838
	struct i915_request *target;
1839 1840
	long timeout;

1841
	if (intel_ring_update_space(ring) >= bytes)
1842 1843
		return 0;

1844
	GEM_BUG_ON(list_empty(&ring->request_list));
1845
	list_for_each_entry(target, &ring->request_list, ring_link) {
1846
		/* Would completion of this request free enough space? */
1847 1848
		if (bytes <= __intel_ring_space(target->postfix,
						ring->emit, ring->size))
1849
			break;
1850
	}
1851

1852
	if (WARN_ON(&target->ring_link == &ring->request_list))
1853 1854
		return -ENOSPC;

1855
	timeout = i915_request_wait(target,
1856 1857 1858 1859
				    I915_WAIT_INTERRUPTIBLE | I915_WAIT_LOCKED,
				    MAX_SCHEDULE_TIMEOUT);
	if (timeout < 0)
		return timeout;
1860

1861
	i915_request_retire_upto(target);
1862 1863 1864 1865

	intel_ring_update_space(ring);
	GEM_BUG_ON(ring->space < bytes);
	return 0;
1866 1867
}

1868
u32 *intel_ring_begin(struct i915_request *rq, unsigned int num_dwords)
M
Mika Kuoppala 已提交
1869
{
1870
	struct intel_ring *ring = rq->ring;
1871 1872 1873 1874
	const unsigned int remain_usable = ring->effective_size - ring->emit;
	const unsigned int bytes = num_dwords * sizeof(u32);
	unsigned int need_wrap = 0;
	unsigned int total_bytes;
1875
	u32 *cs;
1876

1877 1878 1879
	/* Packets must be qword aligned. */
	GEM_BUG_ON(num_dwords & 1);

1880
	total_bytes = bytes + rq->reserved_space;
1881
	GEM_BUG_ON(total_bytes > ring->effective_size);
1882

1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900
	if (unlikely(total_bytes > remain_usable)) {
		const int remain_actual = ring->size - ring->emit;

		if (bytes > remain_usable) {
			/*
			 * Not enough space for the basic request. So need to
			 * flush out the remainder and then wait for
			 * base + reserved.
			 */
			total_bytes += remain_actual;
			need_wrap = remain_actual | 1;
		} else  {
			/*
			 * The base request will fit but the reserved space
			 * falls off the end. So we don't need an immediate
			 * wrap and only need to effectively wait for the
			 * reserved size from the start of ringbuffer.
			 */
1901
			total_bytes = rq->reserved_space + remain_actual;
1902
		}
M
Mika Kuoppala 已提交
1903 1904
	}

1905
	if (unlikely(total_bytes > ring->space)) {
1906 1907 1908 1909 1910 1911 1912 1913 1914
		int ret;

		/*
		 * Space is reserved in the ringbuffer for finalising the
		 * request, as that cannot be allowed to fail. During request
		 * finalisation, reserved_space is set to 0 to stop the
		 * overallocation and the assumption is that then we never need
		 * to wait (which has the risk of failing with EINTR).
		 *
1915
		 * See also i915_request_alloc() and i915_request_add().
1916
		 */
1917
		GEM_BUG_ON(!rq->reserved_space);
1918 1919

		ret = wait_for_space(ring, total_bytes);
M
Mika Kuoppala 已提交
1920
		if (unlikely(ret))
1921
			return ERR_PTR(ret);
M
Mika Kuoppala 已提交
1922 1923
	}

1924
	if (unlikely(need_wrap)) {
1925 1926 1927
		need_wrap &= ~1;
		GEM_BUG_ON(need_wrap > ring->space);
		GEM_BUG_ON(ring->emit + need_wrap > ring->size);
1928
		GEM_BUG_ON(!IS_ALIGNED(need_wrap, sizeof(u64)));
1929

1930
		/* Fill the tail with MI_NOOP */
1931
		memset64(ring->vaddr + ring->emit, 0, need_wrap / sizeof(u64));
1932
		ring->space -= need_wrap;
1933
		ring->emit = 0;
1934
	}
1935

1936
	GEM_BUG_ON(ring->emit > ring->size - bytes);
1937
	GEM_BUG_ON(ring->space < bytes);
1938
	cs = ring->vaddr + ring->emit;
1939
	GEM_DEBUG_EXEC(memset32(cs, POISON_INUSE, bytes / sizeof(*cs)));
1940
	ring->emit += bytes;
1941
	ring->space -= bytes;
1942 1943

	return cs;
1944
}
1945

1946
/* Align the ring tail to a cacheline boundary */
1947
int intel_ring_cacheline_align(struct i915_request *rq)
1948
{
1949 1950
	int num_dwords;
	void *cs;
1951

1952
	num_dwords = (rq->ring->emit & (CACHELINE_BYTES - 1)) / sizeof(u32);
1953 1954 1955
	if (num_dwords == 0)
		return 0;

1956 1957 1958
	num_dwords = CACHELINE_DWORDS - num_dwords;
	GEM_BUG_ON(num_dwords & 1);

1959
	cs = intel_ring_begin(rq, num_dwords);
1960 1961
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1962

1963
	memset64(cs, (u64)MI_NOOP << 32 | MI_NOOP, num_dwords / 2);
1964
	intel_ring_advance(rq, cs);
1965

1966
	GEM_BUG_ON(rq->ring->emit & (CACHELINE_BYTES - 1));
1967 1968 1969
	return 0;
}

1970
static void gen6_bsd_submit_request(struct i915_request *request)
1971
{
1972
	struct intel_uncore *uncore = request->engine->uncore;
1973

1974
	intel_uncore_forcewake_get(uncore, FORCEWAKE_ALL);
1975

1976
       /* Every tail move must follow the sequence below */
1977 1978 1979 1980

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1981 1982
	intel_uncore_write_fw(uncore, GEN6_BSD_SLEEP_PSMI_CONTROL,
			      _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1983 1984

	/* Clear the context id. Here be magic! */
1985
	intel_uncore_write64_fw(uncore, GEN6_BSD_RNCID, 0x0);
1986

1987
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1988
	if (__intel_wait_for_register_fw(uncore,
1989 1990 1991 1992
					 GEN6_BSD_SLEEP_PSMI_CONTROL,
					 GEN6_BSD_SLEEP_INDICATOR,
					 0,
					 1000, 0, NULL))
1993
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1994

1995
	/* Now that the ring is fully powered up, update the tail */
1996
	i9xx_submit_request(request);
1997 1998 1999 2000

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2001 2002
	intel_uncore_write_fw(uncore, GEN6_BSD_SLEEP_PSMI_CONTROL,
			      _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2003

2004
	intel_uncore_forcewake_put(uncore, FORCEWAKE_ALL);
2005 2006
}

2007
static int mi_flush_dw(struct i915_request *rq, u32 flags)
2008
{
2009
	u32 cmd, *cs;
2010

2011
	cs = intel_ring_begin(rq, 4);
2012 2013
	if (IS_ERR(cs))
		return PTR_ERR(cs);
2014

2015
	cmd = MI_FLUSH_DW;
2016

2017 2018
	/*
	 * We always require a command barrier so that subsequent
2019 2020 2021 2022 2023 2024
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2025
	/*
2026
	 * Bspec vol 1c.3 - blitter engine command streamer:
2027 2028 2029 2030
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2031
	cmd |= flags;
2032

2033 2034
	*cs++ = cmd;
	*cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
2035
	*cs++ = 0;
2036
	*cs++ = MI_NOOP;
2037

2038
	intel_ring_advance(rq, cs);
2039

2040 2041 2042
	return 0;
}

2043 2044
static int gen6_flush_dw(struct i915_request *rq, u32 mode, u32 invflags)
{
2045
	return mi_flush_dw(rq, mode & EMIT_INVALIDATE ? invflags : 0);
2046 2047 2048 2049 2050 2051 2052
}

static int gen6_bsd_ring_flush(struct i915_request *rq, u32 mode)
{
	return gen6_flush_dw(rq, mode, MI_INVALIDATE_TLB | MI_INVALIDATE_BSD);
}

2053
static int
2054
hsw_emit_bb_start(struct i915_request *rq,
2055 2056
		  u64 offset, u32 len,
		  unsigned int dispatch_flags)
2057
{
2058
	u32 *cs;
2059

2060
	cs = intel_ring_begin(rq, 2);
2061 2062
	if (IS_ERR(cs))
		return PTR_ERR(cs);
2063

2064
	*cs++ = MI_BATCH_BUFFER_START | (dispatch_flags & I915_DISPATCH_SECURE ?
2065
		0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW);
2066
	/* bit0-7 is the length on GEN6+ */
2067
	*cs++ = offset;
2068
	intel_ring_advance(rq, cs);
2069 2070 2071 2072

	return 0;
}

2073
static int
2074
gen6_emit_bb_start(struct i915_request *rq,
2075 2076
		   u64 offset, u32 len,
		   unsigned int dispatch_flags)
2077
{
2078
	u32 *cs;
2079

2080
	cs = intel_ring_begin(rq, 2);
2081 2082
	if (IS_ERR(cs))
		return PTR_ERR(cs);
2083

2084 2085
	*cs++ = MI_BATCH_BUFFER_START | (dispatch_flags & I915_DISPATCH_SECURE ?
		0 : MI_BATCH_NON_SECURE_I965);
2086
	/* bit0-7 is the length on GEN6+ */
2087
	*cs++ = offset;
2088
	intel_ring_advance(rq, cs);
2089

2090
	return 0;
2091 2092
}

2093 2094
/* Blitter support (SandyBridge+) */

2095
static int gen6_ring_flush(struct i915_request *rq, u32 mode)
Z
Zou Nan hai 已提交
2096
{
2097
	return gen6_flush_dw(rq, mode, MI_INVALIDATE_TLB);
Z
Zou Nan hai 已提交
2098 2099
}

2100 2101 2102
static void i9xx_set_default_submission(struct intel_engine_cs *engine)
{
	engine->submit_request = i9xx_submit_request;
2103
	engine->cancel_requests = cancel_requests;
2104 2105 2106

	engine->park = NULL;
	engine->unpark = NULL;
2107 2108 2109 2110
}

static void gen6_bsd_set_default_submission(struct intel_engine_cs *engine)
{
2111
	i9xx_set_default_submission(engine);
2112 2113 2114
	engine->submit_request = gen6_bsd_submit_request;
}

2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128
static void ring_destroy(struct intel_engine_cs *engine)
{
	struct drm_i915_private *dev_priv = engine->i915;

	WARN_ON(INTEL_GEN(dev_priv) > 2 &&
		(ENGINE_READ(engine, RING_MI_MODE) & MODE_IDLE) == 0);

	intel_ring_unpin(engine->buffer);
	intel_ring_put(engine->buffer);

	intel_engine_cleanup_common(engine);
	kfree(engine);
}

2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
static void setup_irq(struct intel_engine_cs *engine)
{
	struct drm_i915_private *i915 = engine->i915;

	if (INTEL_GEN(i915) >= 6) {
		engine->irq_enable = gen6_irq_enable;
		engine->irq_disable = gen6_irq_disable;
	} else if (INTEL_GEN(i915) >= 5) {
		engine->irq_enable = gen5_irq_enable;
		engine->irq_disable = gen5_irq_disable;
	} else if (INTEL_GEN(i915) >= 3) {
		engine->irq_enable = i9xx_irq_enable;
		engine->irq_disable = i9xx_irq_disable;
	} else {
		engine->irq_enable = i8xx_irq_enable;
		engine->irq_disable = i8xx_irq_disable;
	}
}

static void setup_common(struct intel_engine_cs *engine)
2149
{
2150 2151
	struct drm_i915_private *i915 = engine->i915;

2152
	/* gen8+ are only supported with execlists */
2153
	GEM_BUG_ON(INTEL_GEN(i915) >= 8);
2154

2155
	setup_irq(engine);
2156

2157 2158
	engine->destroy = ring_destroy;

2159
	engine->resume = xcs_resume;
2160 2161 2162
	engine->reset.prepare = reset_prepare;
	engine->reset.reset = reset_ring;
	engine->reset.finish = reset_finish;
2163

2164
	engine->cops = &ring_context_ops;
2165 2166
	engine->request_alloc = ring_request_alloc;

2167 2168 2169 2170 2171 2172
	/*
	 * Using a global execution timeline; the previous final breadcrumb is
	 * equivalent to our next initial bread so we can elide
	 * engine->emit_init_breadcrumb().
	 */
	engine->emit_fini_breadcrumb = i9xx_emit_breadcrumb;
2173
	if (IS_GEN(i915, 5))
2174
		engine->emit_fini_breadcrumb = gen5_emit_breadcrumb;
2175 2176

	engine->set_default_submission = i9xx_set_default_submission;
2177

2178
	if (INTEL_GEN(i915) >= 6)
2179
		engine->emit_bb_start = gen6_emit_bb_start;
2180
	else if (INTEL_GEN(i915) >= 4)
2181
		engine->emit_bb_start = i965_emit_bb_start;
2182
	else if (IS_I830(i915) || IS_I845G(i915))
2183
		engine->emit_bb_start = i830_emit_bb_start;
2184
	else
2185
		engine->emit_bb_start = i915_emit_bb_start;
2186 2187
}

2188
static void setup_rcs(struct intel_engine_cs *engine)
2189
{
2190
	struct drm_i915_private *i915 = engine->i915;
2191

2192
	if (HAS_L3_DPF(i915))
2193
		engine->irq_keep_mask = GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2194

2195 2196
	engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;

2197
	if (INTEL_GEN(i915) >= 7) {
2198
		engine->init_context = intel_rcs_ctx_init;
2199
		engine->emit_flush = gen7_render_ring_flush;
2200
		engine->emit_fini_breadcrumb = gen7_rcs_emit_breadcrumb;
2201
	} else if (IS_GEN(i915, 6)) {
2202 2203
		engine->init_context = intel_rcs_ctx_init;
		engine->emit_flush = gen6_render_ring_flush;
2204
		engine->emit_fini_breadcrumb = gen6_rcs_emit_breadcrumb;
2205
	} else if (IS_GEN(i915, 5)) {
2206
		engine->emit_flush = gen4_render_ring_flush;
2207
	} else {
2208
		if (INTEL_GEN(i915) < 4)
2209
			engine->emit_flush = gen2_render_ring_flush;
2210
		else
2211
			engine->emit_flush = gen4_render_ring_flush;
2212
		engine->irq_enable_mask = I915_USER_INTERRUPT;
2213
	}
B
Ben Widawsky 已提交
2214

2215
	if (IS_HASWELL(i915))
2216
		engine->emit_bb_start = hsw_emit_bb_start;
2217

2218
	engine->resume = rcs_resume;
2219 2220
}

2221
static void setup_vcs(struct intel_engine_cs *engine)
2222
{
2223
	struct drm_i915_private *i915 = engine->i915;
2224

2225
	if (INTEL_GEN(i915) >= 6) {
2226
		/* gen6 bsd needs a special wa for tail updates */
2227
		if (IS_GEN(i915, 6))
2228
			engine->set_default_submission = gen6_bsd_set_default_submission;
2229
		engine->emit_flush = gen6_bsd_ring_flush;
2230
		engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2231

2232
		if (IS_GEN(i915, 6))
2233
			engine->emit_fini_breadcrumb = gen6_xcs_emit_breadcrumb;
2234
		else
2235
			engine->emit_fini_breadcrumb = gen7_xcs_emit_breadcrumb;
2236
	} else {
2237
		engine->emit_flush = bsd_ring_flush;
2238
		if (IS_GEN(i915, 5))
2239
			engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2240
		else
2241
			engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2242
	}
2243
}
2244

2245
static void setup_bcs(struct intel_engine_cs *engine)
2246
{
2247
	struct drm_i915_private *i915 = engine->i915;
2248

2249
	engine->emit_flush = gen6_ring_flush;
2250
	engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2251

2252
	if (IS_GEN(i915, 6))
2253
		engine->emit_fini_breadcrumb = gen6_xcs_emit_breadcrumb;
2254
	else
2255
		engine->emit_fini_breadcrumb = gen7_xcs_emit_breadcrumb;
2256
}
2257

2258
static void setup_vecs(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
2259
{
2260
	struct drm_i915_private *i915 = engine->i915;
2261

2262
	GEM_BUG_ON(INTEL_GEN(i915) < 7);
2263

2264
	engine->emit_flush = gen6_ring_flush;
2265 2266 2267
	engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
	engine->irq_enable = hsw_vebox_irq_enable;
	engine->irq_disable = hsw_vebox_irq_disable;
B
Ben Widawsky 已提交
2268

2269
	engine->emit_fini_breadcrumb = gen7_xcs_emit_breadcrumb;
2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319
}

int intel_ring_submission_setup(struct intel_engine_cs *engine)
{
	setup_common(engine);

	switch (engine->class) {
	case RENDER_CLASS:
		setup_rcs(engine);
		break;
	case VIDEO_DECODE_CLASS:
		setup_vcs(engine);
		break;
	case COPY_ENGINE_CLASS:
		setup_bcs(engine);
		break;
	case VIDEO_ENHANCEMENT_CLASS:
		setup_vecs(engine);
		break;
	default:
		MISSING_CASE(engine->class);
		return -ENODEV;
	}

	return 0;
}

int intel_ring_submission_init(struct intel_engine_cs *engine)
{
	struct i915_timeline *timeline;
	struct intel_ring *ring;
	int err;

	timeline = i915_timeline_create(engine->i915, engine->status_page.vma);
	if (IS_ERR(timeline)) {
		err = PTR_ERR(timeline);
		goto err;
	}
	GEM_BUG_ON(timeline->has_initial_breadcrumb);

	ring = intel_engine_create_ring(engine, timeline, 32 * PAGE_SIZE);
	i915_timeline_put(timeline);
	if (IS_ERR(ring)) {
		err = PTR_ERR(ring);
		goto err;
	}

	err = intel_ring_pin(ring);
	if (err)
		goto err_ring;
2320

2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338
	GEM_BUG_ON(engine->buffer);
	engine->buffer = ring;

	err = intel_engine_init_common(engine);
	if (err)
		goto err_unpin;

	GEM_BUG_ON(ring->timeline->hwsp_ggtt != engine->status_page.vma);

	return 0;

err_unpin:
	intel_ring_unpin(ring);
err_ring:
	intel_ring_put(ring);
err:
	intel_engine_cleanup_common(engine);
	return err;
B
Ben Widawsky 已提交
2339
}