intel_ringbuffer.c 59.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <linux/log2.h>
31

32
#include <drm/i915_drm.h>
33 34 35

#include "i915_drv.h"
#include "i915_gem_render_state.h"
36
#include "i915_trace.h"
37
#include "intel_reset.h"
38
#include "intel_workarounds.h"
39

40 41 42 43 44
/* Rough estimate of the typical request size, performing a flush,
 * set-context and then emitting the batch.
 */
#define LEGACY_REQUEST_SIZE 200

45
unsigned int intel_ring_update_space(struct intel_ring *ring)
46
{
47 48 49 50 51 52
	unsigned int space;

	space = __intel_ring_space(ring->head, ring->emit, ring->size);

	ring->space = space;
	return space;
53 54
}

55
static int
56
gen2_render_ring_flush(struct i915_request *rq, u32 mode)
57
{
58
	unsigned int num_store_dw;
59
	u32 cmd, *cs;
60 61

	cmd = MI_FLUSH;
62
	num_store_dw = 0;
63
	if (mode & EMIT_INVALIDATE)
64
		cmd |= MI_READ_FLUSH;
65 66
	if (mode & EMIT_FLUSH)
		num_store_dw = 4;
67

68
	cs = intel_ring_begin(rq, 2 + 3 * num_store_dw);
69 70
	if (IS_ERR(cs))
		return PTR_ERR(cs);
71

72
	*cs++ = cmd;
73 74 75 76 77 78 79
	while (num_store_dw--) {
		*cs++ = MI_STORE_DWORD_IMM | MI_MEM_VIRTUAL;
		*cs++ = i915_scratch_offset(rq->i915);
		*cs++ = 0;
	}
	*cs++ = MI_FLUSH | MI_NO_WRITE_FLUSH;

80
	intel_ring_advance(rq, cs);
81 82 83 84 85

	return 0;
}

static int
86
gen4_render_ring_flush(struct i915_request *rq, u32 mode)
87
{
88
	u32 cmd, *cs;
89
	int i;
90

91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

119
	cmd = MI_FLUSH;
120
	if (mode & EMIT_INVALIDATE) {
121
		cmd |= MI_EXE_FLUSH;
122
		if (IS_G4X(rq->i915) || IS_GEN(rq->i915, 5))
123 124
			cmd |= MI_INVALIDATE_ISP;
	}
125

126 127 128 129 130
	i = 2;
	if (mode & EMIT_INVALIDATE)
		i += 20;

	cs = intel_ring_begin(rq, i);
131 132
	if (IS_ERR(cs))
		return PTR_ERR(cs);
133

134
	*cs++ = cmd;
135 136 137 138 139 140 141 142 143 144 145 146 147

	/*
	 * A random delay to let the CS invalidate take effect? Without this
	 * delay, the GPU relocation path fails as the CS does not see
	 * the updated contents. Just as important, if we apply the flushes
	 * to the EMIT_FLUSH branch (i.e. immediately after the relocation
	 * write and before the invalidate on the next batch), the relocations
	 * still fail. This implies that is a delay following invalidation
	 * that is required to reset the caches as opposed to a delay to
	 * ensure the memory is written.
	 */
	if (mode & EMIT_INVALIDATE) {
		*cs++ = GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE;
148
		*cs++ = i915_scratch_offset(rq->i915) | PIPE_CONTROL_GLOBAL_GTT;
149 150 151 152 153 154 155
		*cs++ = 0;
		*cs++ = 0;

		for (i = 0; i < 12; i++)
			*cs++ = MI_FLUSH;

		*cs++ = GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE;
156
		*cs++ = i915_scratch_offset(rq->i915) | PIPE_CONTROL_GLOBAL_GTT;
157 158 159 160 161 162
		*cs++ = 0;
		*cs++ = 0;
	}

	*cs++ = cmd;

163
	intel_ring_advance(rq, cs);
164 165

	return 0;
166 167
}

168
/*
169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
206
gen6_emit_post_sync_nonzero_flush(struct i915_request *rq)
207
{
208
	u32 scratch_addr = i915_scratch_offset(rq->i915) + 2 * CACHELINE_BYTES;
209 210
	u32 *cs;

211
	cs = intel_ring_begin(rq, 6);
212 213 214 215 216 217 218 219 220
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = GFX_OP_PIPE_CONTROL(5);
	*cs++ = PIPE_CONTROL_CS_STALL | PIPE_CONTROL_STALL_AT_SCOREBOARD;
	*cs++ = scratch_addr | PIPE_CONTROL_GLOBAL_GTT;
	*cs++ = 0; /* low dword */
	*cs++ = 0; /* high dword */
	*cs++ = MI_NOOP;
221
	intel_ring_advance(rq, cs);
222

223
	cs = intel_ring_begin(rq, 6);
224 225 226 227 228 229 230 231 232
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = GFX_OP_PIPE_CONTROL(5);
	*cs++ = PIPE_CONTROL_QW_WRITE;
	*cs++ = scratch_addr | PIPE_CONTROL_GLOBAL_GTT;
	*cs++ = 0;
	*cs++ = 0;
	*cs++ = MI_NOOP;
233
	intel_ring_advance(rq, cs);
234 235 236 237 238

	return 0;
}

static int
239
gen6_render_ring_flush(struct i915_request *rq, u32 mode)
240
{
241
	u32 scratch_addr = i915_scratch_offset(rq->i915) + 2 * CACHELINE_BYTES;
242
	u32 *cs, flags = 0;
243 244
	int ret;

245
	/* Force SNB workarounds for PIPE_CONTROL flushes */
246
	ret = gen6_emit_post_sync_nonzero_flush(rq);
247 248 249
	if (ret)
		return ret;

250 251 252 253
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
254
	if (mode & EMIT_FLUSH) {
255 256 257 258 259 260
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
261
		flags |= PIPE_CONTROL_CS_STALL;
262
	}
263
	if (mode & EMIT_INVALIDATE) {
264 265 266 267 268 269 270 271 272
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
273
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
274
	}
275

276
	cs = intel_ring_begin(rq, 4);
277 278
	if (IS_ERR(cs))
		return PTR_ERR(cs);
279

280 281 282 283
	*cs++ = GFX_OP_PIPE_CONTROL(4);
	*cs++ = flags;
	*cs++ = scratch_addr | PIPE_CONTROL_GLOBAL_GTT;
	*cs++ = 0;
284
	intel_ring_advance(rq, cs);
285 286 287 288

	return 0;
}

289
static u32 *gen6_rcs_emit_breadcrumb(struct i915_request *rq, u32 *cs)
290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
{
	/* First we do the gen6_emit_post_sync_nonzero_flush w/a */
	*cs++ = GFX_OP_PIPE_CONTROL(4);
	*cs++ = PIPE_CONTROL_CS_STALL | PIPE_CONTROL_STALL_AT_SCOREBOARD;
	*cs++ = 0;
	*cs++ = 0;

	*cs++ = GFX_OP_PIPE_CONTROL(4);
	*cs++ = PIPE_CONTROL_QW_WRITE;
	*cs++ = i915_scratch_offset(rq->i915) | PIPE_CONTROL_GLOBAL_GTT;
	*cs++ = 0;

	/* Finally we can flush and with it emit the breadcrumb */
	*cs++ = GFX_OP_PIPE_CONTROL(4);
	*cs++ = (PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH |
		 PIPE_CONTROL_DEPTH_CACHE_FLUSH |
		 PIPE_CONTROL_DC_FLUSH_ENABLE |
		 PIPE_CONTROL_QW_WRITE |
		 PIPE_CONTROL_CS_STALL);
309 310 311
	*cs++ = rq->timeline->hwsp_offset | PIPE_CONTROL_GLOBAL_GTT;
	*cs++ = rq->fence.seqno;

312 313 314 315 316
	*cs++ = MI_USER_INTERRUPT;
	*cs++ = MI_NOOP;

	rq->tail = intel_ring_offset(rq, cs);
	assert_ring_tail_valid(rq->ring, rq->tail);
317 318

	return cs;
319 320
}

321
static int
322
gen7_render_ring_cs_stall_wa(struct i915_request *rq)
323
{
324
	u32 *cs;
325

326
	cs = intel_ring_begin(rq, 4);
327 328
	if (IS_ERR(cs))
		return PTR_ERR(cs);
329

330 331 332 333
	*cs++ = GFX_OP_PIPE_CONTROL(4);
	*cs++ = PIPE_CONTROL_CS_STALL | PIPE_CONTROL_STALL_AT_SCOREBOARD;
	*cs++ = 0;
	*cs++ = 0;
334
	intel_ring_advance(rq, cs);
335 336 337 338

	return 0;
}

339
static int
340
gen7_render_ring_flush(struct i915_request *rq, u32 mode)
341
{
342
	u32 scratch_addr = i915_scratch_offset(rq->i915) + 2 * CACHELINE_BYTES;
343
	u32 *cs, flags = 0;
344

345 346 347 348 349 350 351 352 353 354
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

355 356 357 358
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
359
	if (mode & EMIT_FLUSH) {
360 361
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
362
		flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
363
		flags |= PIPE_CONTROL_FLUSH_ENABLE;
364
	}
365
	if (mode & EMIT_INVALIDATE) {
366 367 368 369 370 371
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
372
		flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
373 374 375 376
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
377
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
378

379 380
		flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;

381 382 383
		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
384
		gen7_render_ring_cs_stall_wa(rq);
385 386
	}

387
	cs = intel_ring_begin(rq, 4);
388 389
	if (IS_ERR(cs))
		return PTR_ERR(cs);
390

391 392 393 394
	*cs++ = GFX_OP_PIPE_CONTROL(4);
	*cs++ = flags;
	*cs++ = scratch_addr;
	*cs++ = 0;
395
	intel_ring_advance(rq, cs);
396 397 398 399

	return 0;
}

400
static u32 *gen7_rcs_emit_breadcrumb(struct i915_request *rq, u32 *cs)
401 402 403 404 405 406 407 408 409
{
	*cs++ = GFX_OP_PIPE_CONTROL(4);
	*cs++ = (PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH |
		 PIPE_CONTROL_DEPTH_CACHE_FLUSH |
		 PIPE_CONTROL_DC_FLUSH_ENABLE |
		 PIPE_CONTROL_FLUSH_ENABLE |
		 PIPE_CONTROL_QW_WRITE |
		 PIPE_CONTROL_GLOBAL_GTT_IVB |
		 PIPE_CONTROL_CS_STALL);
410 411 412
	*cs++ = rq->timeline->hwsp_offset;
	*cs++ = rq->fence.seqno;

413 414 415 416 417
	*cs++ = MI_USER_INTERRUPT;
	*cs++ = MI_NOOP;

	rq->tail = intel_ring_offset(rq, cs);
	assert_ring_tail_valid(rq->ring, rq->tail);
418 419

	return cs;
420 421
}

422
static u32 *gen6_xcs_emit_breadcrumb(struct i915_request *rq, u32 *cs)
423
{
424 425 426 427 428 429 430
	GEM_BUG_ON(rq->timeline->hwsp_ggtt != rq->engine->status_page.vma);
	GEM_BUG_ON(offset_in_page(rq->timeline->hwsp_offset) != I915_GEM_HWS_SEQNO_ADDR);

	*cs++ = MI_FLUSH_DW | MI_FLUSH_DW_OP_STOREDW | MI_FLUSH_DW_STORE_INDEX;
	*cs++ = I915_GEM_HWS_SEQNO_ADDR | MI_FLUSH_DW_USE_GTT;
	*cs++ = rq->fence.seqno;

431 432 433 434
	*cs++ = MI_USER_INTERRUPT;

	rq->tail = intel_ring_offset(rq, cs);
	assert_ring_tail_valid(rq->ring, rq->tail);
435 436

	return cs;
437 438
}

439
#define GEN7_XCS_WA 32
440
static u32 *gen7_xcs_emit_breadcrumb(struct i915_request *rq, u32 *cs)
441 442 443
{
	int i;

444 445 446 447 448 449 450
	GEM_BUG_ON(rq->timeline->hwsp_ggtt != rq->engine->status_page.vma);
	GEM_BUG_ON(offset_in_page(rq->timeline->hwsp_offset) != I915_GEM_HWS_SEQNO_ADDR);

	*cs++ = MI_FLUSH_DW | MI_FLUSH_DW_OP_STOREDW | MI_FLUSH_DW_STORE_INDEX;
	*cs++ = I915_GEM_HWS_SEQNO_ADDR | MI_FLUSH_DW_USE_GTT;
	*cs++ = rq->fence.seqno;

451 452
	for (i = 0; i < GEN7_XCS_WA; i++) {
		*cs++ = MI_STORE_DWORD_INDEX;
453 454
		*cs++ = I915_GEM_HWS_SEQNO_ADDR;
		*cs++ = rq->fence.seqno;
455 456 457 458 459 460 461
	}

	*cs++ = MI_FLUSH_DW;
	*cs++ = 0;
	*cs++ = 0;

	*cs++ = MI_USER_INTERRUPT;
462
	*cs++ = MI_NOOP;
463 464 465

	rq->tail = intel_ring_offset(rq, cs);
	assert_ring_tail_valid(rq->ring, rq->tail);
466 467

	return cs;
468 469 470
}
#undef GEN7_XCS_WA

471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487
static void set_hwstam(struct intel_engine_cs *engine, u32 mask)
{
	/*
	 * Keep the render interrupt unmasked as this papers over
	 * lost interrupts following a reset.
	 */
	if (engine->class == RENDER_CLASS) {
		if (INTEL_GEN(engine->i915) >= 6)
			mask &= ~BIT(0);
		else
			mask &= ~I915_USER_INTERRUPT;
	}

	intel_engine_set_hwsp_writemask(engine, mask);
}

static void set_hws_pga(struct intel_engine_cs *engine, phys_addr_t phys)
488
{
489
	struct drm_i915_private *dev_priv = engine->i915;
490 491
	u32 addr;

492
	addr = lower_32_bits(phys);
493
	if (INTEL_GEN(dev_priv) >= 4)
494 495
		addr |= (phys >> 28) & 0xf0;

496 497 498
	I915_WRITE(HWS_PGA, addr);
}

499
static struct page *status_page(struct intel_engine_cs *engine)
500
{
501
	struct drm_i915_gem_object *obj = engine->status_page.vma->obj;
502

503 504 505 506 507 508 509
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
	return sg_page(obj->mm.pages->sgl);
}

static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
{
	set_hws_pga(engine, PFN_PHYS(page_to_pfn(status_page(engine))));
510 511 512 513
	set_hwstam(engine, ~0u);
}

static void set_hwsp(struct intel_engine_cs *engine, u32 offset)
514
{
515
	struct drm_i915_private *dev_priv = engine->i915;
516
	i915_reg_t hwsp;
517

518 519
	/*
	 * The ring status page addresses are no longer next to the rest of
520 521
	 * the ring registers as of gen7.
	 */
522
	if (IS_GEN(dev_priv, 7)) {
523
		switch (engine->id) {
524 525 526 527 528 529
		/*
		 * No more rings exist on Gen7. Default case is only to shut up
		 * gcc switch check warning.
		 */
		default:
			GEM_BUG_ON(engine->id);
530 531
			/* fallthrough */
		case RCS0:
532
			hwsp = RENDER_HWS_PGA_GEN7;
533
			break;
534
		case BCS0:
535
			hwsp = BLT_HWS_PGA_GEN7;
536
			break;
537
		case VCS0:
538
			hwsp = BSD_HWS_PGA_GEN7;
539
			break;
540
		case VECS0:
541
			hwsp = VEBOX_HWS_PGA_GEN7;
542 543
			break;
		}
544
	} else if (IS_GEN(dev_priv, 6)) {
545
		hwsp = RING_HWS_PGA_GEN6(engine->mmio_base);
546
	} else {
547
		hwsp = RING_HWS_PGA(engine->mmio_base);
548
	}
549

550 551 552
	I915_WRITE(hwsp, offset);
	POSTING_READ(hwsp);
}
553

554 555 556 557 558 559 560 561
static void flush_cs_tlb(struct intel_engine_cs *engine)
{
	struct drm_i915_private *dev_priv = engine->i915;

	if (!IS_GEN_RANGE(dev_priv, 6, 7))
		return;

	/* ring should be idle before issuing a sync flush*/
562 563 564 565 566 567 568 569
	WARN_ON((ENGINE_READ(engine, RING_MI_MODE) & MODE_IDLE) == 0);

	ENGINE_WRITE(engine, RING_INSTPM,
		     _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					INSTPM_SYNC_FLUSH));
	if (intel_wait_for_register(engine->uncore,
				    RING_INSTPM(engine->mmio_base),
				    INSTPM_SYNC_FLUSH, 0,
570 571 572 573
				    1000))
		DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
			  engine->name);
}
574

575 576
static void ring_setup_status_page(struct intel_engine_cs *engine)
{
577
	set_hwsp(engine, i915_ggtt_offset(engine->status_page.vma));
578
	set_hwstam(engine, ~0u);
579

580
	flush_cs_tlb(engine);
581 582
}

583
static bool stop_ring(struct intel_engine_cs *engine)
584
{
585
	struct drm_i915_private *dev_priv = engine->i915;
586

587
	if (INTEL_GEN(dev_priv) > 2) {
588 589 590
		ENGINE_WRITE(engine,
			     RING_MI_MODE, _MASKED_BIT_ENABLE(STOP_RING));
		if (intel_wait_for_register(engine->uncore,
591 592 593 594
					    RING_MI_MODE(engine->mmio_base),
					    MODE_IDLE,
					    MODE_IDLE,
					    1000)) {
595 596
			DRM_ERROR("%s : timed out trying to stop ring\n",
				  engine->name);
597 598 599

			/*
			 * Sometimes we observe that the idle flag is not
600 601 602
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
603 604
			if (ENGINE_READ(engine, RING_HEAD) !=
			    ENGINE_READ(engine, RING_TAIL))
605
				return false;
606 607
		}
	}
608

609
	ENGINE_WRITE(engine, RING_HEAD, ENGINE_READ(engine, RING_TAIL));
610

611 612
	ENGINE_WRITE(engine, RING_HEAD, 0);
	ENGINE_WRITE(engine, RING_TAIL, 0);
613

614
	/* The ring must be empty before it is disabled */
615
	ENGINE_WRITE(engine, RING_CTL, 0);
616

617
	return (ENGINE_READ(engine, RING_HEAD) & HEAD_ADDR) == 0;
618
}
619

620
static int xcs_resume(struct intel_engine_cs *engine)
621
{
622
	struct drm_i915_private *dev_priv = engine->i915;
623
	struct intel_ring *ring = engine->buffer;
624 625
	int ret = 0;

626 627 628
	GEM_TRACE("%s: ring:{HEAD:%04x, TAIL:%04x}\n",
		  engine->name, ring->head, ring->tail);

629
	intel_uncore_forcewake_get(engine->uncore, FORCEWAKE_ALL);
630

631
	if (!stop_ring(engine)) {
632
		/* G45 ring initialization often fails to reset head to zero */
633 634 635
		DRM_DEBUG_DRIVER("%s head not reset to zero "
				"ctl %08x head %08x tail %08x start %08x\n",
				engine->name,
636 637 638 639
				ENGINE_READ(engine, RING_CTL),
				ENGINE_READ(engine, RING_HEAD),
				ENGINE_READ(engine, RING_TAIL),
				ENGINE_READ(engine, RING_START));
640

641
		if (!stop_ring(engine)) {
642 643
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
644
				  engine->name,
645 646 647 648
				  ENGINE_READ(engine, RING_CTL),
				  ENGINE_READ(engine, RING_HEAD),
				  ENGINE_READ(engine, RING_TAIL),
				  ENGINE_READ(engine, RING_START));
649 650
			ret = -EIO;
			goto out;
651
		}
652 653
	}

654
	if (HWS_NEEDS_PHYSICAL(dev_priv))
655
		ring_setup_phys_status_page(engine);
656
	else
657
		ring_setup_status_page(engine);
658

659
	intel_engine_reset_breadcrumbs(engine);
660

661
	/* Enforce ordering by reading HEAD register back */
662
	ENGINE_READ(engine, RING_HEAD);
663

664 665 666 667
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
668
	ENGINE_WRITE(engine, RING_START, i915_ggtt_offset(ring->vma));
669 670

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
671
	if (ENGINE_READ(engine, RING_HEAD))
672
		DRM_DEBUG_DRIVER("%s initialization failed [head=%08x], fudging\n",
673
				 engine->name, ENGINE_READ(engine, RING_HEAD));
674

675 676 677
	/* Check that the ring offsets point within the ring! */
	GEM_BUG_ON(!intel_ring_offset_valid(ring, ring->head));
	GEM_BUG_ON(!intel_ring_offset_valid(ring, ring->tail));
678
	intel_ring_update_space(ring);
C
Chris Wilson 已提交
679 680

	/* First wake the ring up to an empty/idle ring */
681 682 683
	ENGINE_WRITE(engine, RING_HEAD, ring->head);
	ENGINE_WRITE(engine, RING_TAIL, ring->head);
	ENGINE_POSTING_READ(engine, RING_TAIL);
684

685
	ENGINE_WRITE(engine, RING_CTL, RING_CTL_SIZE(ring->size) | RING_VALID);
686 687

	/* If the head is still not zero, the ring is dead */
688
	if (intel_wait_for_register(engine->uncore,
689
				    RING_CTL(engine->mmio_base),
690 691
				    RING_VALID, RING_VALID,
				    50)) {
692
		DRM_ERROR("%s initialization failed "
693
			  "ctl %08x (valid? %d) head %08x [%08x] tail %08x [%08x] start %08x [expected %08x]\n",
694
			  engine->name,
695 696 697 698 699
			  ENGINE_READ(engine, RING_CTL),
			  ENGINE_READ(engine, RING_CTL) & RING_VALID,
			  ENGINE_READ(engine, RING_HEAD), ring->head,
			  ENGINE_READ(engine, RING_TAIL), ring->tail,
			  ENGINE_READ(engine, RING_START),
700
			  i915_ggtt_offset(ring->vma));
701 702
		ret = -EIO;
		goto out;
703 704
	}

705
	if (INTEL_GEN(dev_priv) > 2)
706 707
		ENGINE_WRITE(engine,
			     RING_MI_MODE, _MASKED_BIT_DISABLE(STOP_RING));
708

C
Chris Wilson 已提交
709 710
	/* Now awake, let it get started */
	if (ring->tail != ring->head) {
711 712
		ENGINE_WRITE(engine, RING_TAIL, ring->tail);
		ENGINE_POSTING_READ(engine, RING_TAIL);
C
Chris Wilson 已提交
713 714
	}

715
	/* Papering over lost _interrupts_ immediately following the restart */
716
	intel_engine_queue_breadcrumbs(engine);
717
out:
718
	intel_uncore_forcewake_put(engine->uncore, FORCEWAKE_ALL);
719 720

	return ret;
721 722
}

723
static void reset_prepare(struct intel_engine_cs *engine)
724
{
725
	intel_engine_stop_cs(engine);
726 727
}

728
static void reset_ring(struct intel_engine_cs *engine, bool stalled)
729
{
730 731 732
	struct i915_timeline *tl = &engine->timeline;
	struct i915_request *pos, *rq;
	unsigned long flags;
733
	u32 head;
734

735 736 737
	rq = NULL;
	spin_lock_irqsave(&tl->lock, flags);
	list_for_each_entry(pos, &tl->requests, link) {
738
		if (!i915_request_completed(pos)) {
739 740 741
			rq = pos;
			break;
		}
742
	}
743 744

	/*
745
	 * The guilty request will get skipped on a hung engine.
746
	 *
747 748 749 750 751 752 753 754 755 756 757 758 759
	 * Users of client default contexts do not rely on logical
	 * state preserved between batches so it is safe to execute
	 * queued requests following the hang. Non default contexts
	 * rely on preserved state, so skipping a batch loses the
	 * evolution of the state and it needs to be considered corrupted.
	 * Executing more queued batches on top of corrupted state is
	 * risky. But we take the risk by trying to advance through
	 * the queued requests in order to make the client behaviour
	 * more predictable around resets, by not throwing away random
	 * amount of batches it has prepared for execution. Sophisticated
	 * clients can use gem_reset_stats_ioctl and dma fence status
	 * (exported via sync_file info ioctl on explicit fences) to observe
	 * when it loses the context state and should rebuild accordingly.
760
	 *
761 762 763
	 * The context ban, and ultimately the client ban, mechanism are safety
	 * valves if client submission ends up resulting in nothing more than
	 * subsequent hangs.
764
	 */
765

766
	if (rq) {
767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787
		/*
		 * Try to restore the logical GPU state to match the
		 * continuation of the request queue. If we skip the
		 * context/PD restore, then the next request may try to execute
		 * assuming that its context is valid and loaded on the GPU and
		 * so may try to access invalid memory, prompting repeated GPU
		 * hangs.
		 *
		 * If the request was guilty, we still restore the logical
		 * state in case the next request requires it (e.g. the
		 * aliasing ppgtt), but skip over the hung batch.
		 *
		 * If the request was innocent, we try to replay the request
		 * with the restored context.
		 */
		i915_reset_request(rq, stalled);

		GEM_BUG_ON(rq->ring != engine->buffer);
		head = rq->head;
	} else {
		head = engine->buffer->tail;
788
	}
789 790 791
	engine->buffer->head = intel_ring_wrap(engine->buffer, head);

	spin_unlock_irqrestore(&tl->lock, flags);
792 793
}

794 795 796 797
static void reset_finish(struct intel_engine_cs *engine)
{
}

798
static int intel_rcs_ctx_init(struct i915_request *rq)
799 800 801
{
	int ret;

802
	ret = intel_engine_emit_ctx_wa(rq);
803 804 805
	if (ret != 0)
		return ret;

806
	ret = i915_gem_render_state_emit(rq);
807
	if (ret)
808
		return ret;
809

810
	return 0;
811 812
}

813
static int rcs_resume(struct intel_engine_cs *engine)
814
{
815
	struct drm_i915_private *dev_priv = engine->i915;
816

817 818 819 820 821 822 823 824 825 826 827 828 829 830
	/*
	 * Disable CONSTANT_BUFFER before it is loaded from the context
	 * image. For as it is loaded, it is executed and the stored
	 * address may no longer be valid, leading to a GPU hang.
	 *
	 * This imposes the requirement that userspace reload their
	 * CONSTANT_BUFFER on every batch, fortunately a requirement
	 * they are already accustomed to from before contexts were
	 * enabled.
	 */
	if (IS_GEN(dev_priv, 4))
		I915_WRITE(ECOSKPD,
			   _MASKED_BIT_ENABLE(ECO_CONSTANT_BUFFER_SR_DISABLE));

831
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
832
	if (IS_GEN_RANGE(dev_priv, 4, 6))
833
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
834 835 836 837

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
838
	 *
839
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
840
	 */
841
	if (IS_GEN_RANGE(dev_priv, 6, 7))
842 843
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

844
	/* Required for the hardware to program scanline values for waiting */
845
	/* WaEnableFlushTlbInvalidationMode:snb */
846
	if (IS_GEN(dev_priv, 6))
847
		I915_WRITE(GFX_MODE,
848
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
849

850
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
851
	if (IS_GEN(dev_priv, 7))
852
		I915_WRITE(GFX_MODE_GEN7,
853
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
854
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
855

856
	if (IS_GEN(dev_priv, 6)) {
857 858 859 860 861 862
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
863
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
864 865
	}

866
	if (IS_GEN_RANGE(dev_priv, 6, 7))
867
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
868

869
	return xcs_resume(engine);
870 871
}

872 873
static void cancel_requests(struct intel_engine_cs *engine)
{
874
	struct i915_request *request;
875 876
	unsigned long flags;

877
	spin_lock_irqsave(&engine->timeline.lock, flags);
878 879

	/* Mark all submitted requests as skipped. */
880
	list_for_each_entry(request, &engine->timeline.requests, link) {
881 882
		if (!i915_request_signaled(request))
			dma_fence_set_error(&request->fence, -EIO);
883

884
		i915_request_mark_complete(request);
885
	}
886

887 888
	/* Remaining _unready_ requests will be nop'ed when submitted */

889
	spin_unlock_irqrestore(&engine->timeline.lock, flags);
890 891
}

892
static void i9xx_submit_request(struct i915_request *request)
893
{
894
	i915_request_submit(request);
895

896 897
	ENGINE_WRITE(request->engine, RING_TAIL,
		     intel_ring_set_tail(request->ring, request->tail));
898 899
}

900
static u32 *i9xx_emit_breadcrumb(struct i915_request *rq, u32 *cs)
901
{
902 903 904
	GEM_BUG_ON(rq->timeline->hwsp_ggtt != rq->engine->status_page.vma);
	GEM_BUG_ON(offset_in_page(rq->timeline->hwsp_offset) != I915_GEM_HWS_SEQNO_ADDR);

905 906
	*cs++ = MI_FLUSH;

907 908 909 910
	*cs++ = MI_STORE_DWORD_INDEX;
	*cs++ = I915_GEM_HWS_SEQNO_ADDR;
	*cs++ = rq->fence.seqno;

911
	*cs++ = MI_USER_INTERRUPT;
912
	*cs++ = MI_NOOP;
913

914 915
	rq->tail = intel_ring_offset(rq, cs);
	assert_ring_tail_valid(rq->ring, rq->tail);
916 917

	return cs;
918
}
919

920
#define GEN5_WA_STORES 8 /* must be at least 1! */
921
static u32 *gen5_emit_breadcrumb(struct i915_request *rq, u32 *cs)
922
{
923 924
	int i;

925 926 927
	GEM_BUG_ON(rq->timeline->hwsp_ggtt != rq->engine->status_page.vma);
	GEM_BUG_ON(offset_in_page(rq->timeline->hwsp_offset) != I915_GEM_HWS_SEQNO_ADDR);

928 929 930 931 932
	*cs++ = MI_FLUSH;

	BUILD_BUG_ON(GEN5_WA_STORES < 1);
	for (i = 0; i < GEN5_WA_STORES; i++) {
		*cs++ = MI_STORE_DWORD_INDEX;
933 934
		*cs++ = I915_GEM_HWS_SEQNO_ADDR;
		*cs++ = rq->fence.seqno;
935 936 937 938 939 940
	}

	*cs++ = MI_USER_INTERRUPT;

	rq->tail = intel_ring_offset(rq, cs);
	assert_ring_tail_valid(rq->ring, rq->tail);
941 942

	return cs;
943
}
944
#undef GEN5_WA_STORES
945

946 947
static void
gen5_irq_enable(struct intel_engine_cs *engine)
948
{
949
	gen5_enable_gt_irq(engine->i915, engine->irq_enable_mask);
950 951 952
}

static void
953
gen5_irq_disable(struct intel_engine_cs *engine)
954
{
955
	gen5_disable_gt_irq(engine->i915, engine->irq_enable_mask);
956 957
}

958 959
static void
i9xx_irq_enable(struct intel_engine_cs *engine)
960
{
961
	engine->i915->irq_mask &= ~engine->irq_enable_mask;
962 963
	intel_uncore_write(engine->uncore, GEN2_IMR, engine->i915->irq_mask);
	intel_uncore_posting_read_fw(engine->uncore, GEN2_IMR);
964 965
}

966
static void
967
i9xx_irq_disable(struct intel_engine_cs *engine)
968
{
969
	engine->i915->irq_mask |= engine->irq_enable_mask;
970
	intel_uncore_write(engine->uncore, GEN2_IMR, engine->i915->irq_mask);
971 972
}

973 974
static void
i8xx_irq_enable(struct intel_engine_cs *engine)
C
Chris Wilson 已提交
975
{
976
	struct drm_i915_private *dev_priv = engine->i915;
C
Chris Wilson 已提交
977

978
	dev_priv->irq_mask &= ~engine->irq_enable_mask;
979
	I915_WRITE16(GEN2_IMR, dev_priv->irq_mask);
980
	POSTING_READ16(RING_IMR(engine->mmio_base));
C
Chris Wilson 已提交
981 982 983
}

static void
984
i8xx_irq_disable(struct intel_engine_cs *engine)
C
Chris Wilson 已提交
985
{
986
	struct drm_i915_private *dev_priv = engine->i915;
C
Chris Wilson 已提交
987

988
	dev_priv->irq_mask |= engine->irq_enable_mask;
989
	I915_WRITE16(GEN2_IMR, dev_priv->irq_mask);
C
Chris Wilson 已提交
990 991
}

992
static int
993
bsd_ring_flush(struct i915_request *rq, u32 mode)
994
{
995
	u32 *cs;
996

997
	cs = intel_ring_begin(rq, 2);
998 999
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1000

1001 1002
	*cs++ = MI_FLUSH;
	*cs++ = MI_NOOP;
1003
	intel_ring_advance(rq, cs);
1004
	return 0;
1005 1006
}

1007 1008
static void
gen6_irq_enable(struct intel_engine_cs *engine)
1009
{
1010 1011
	ENGINE_WRITE(engine, RING_IMR,
		     ~(engine->irq_enable_mask | engine->irq_keep_mask));
1012 1013

	/* Flush/delay to ensure the RING_IMR is active before the GT IMR */
1014
	ENGINE_POSTING_READ(engine, RING_IMR);
1015

1016
	gen5_enable_gt_irq(engine->i915, engine->irq_enable_mask);
1017 1018 1019
}

static void
1020
gen6_irq_disable(struct intel_engine_cs *engine)
1021
{
1022 1023
	ENGINE_WRITE(engine, RING_IMR, ~engine->irq_keep_mask);
	gen5_disable_gt_irq(engine->i915, engine->irq_enable_mask);
1024 1025
}

1026 1027
static void
hsw_vebox_irq_enable(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
1028
{
1029
	ENGINE_WRITE(engine, RING_IMR, ~engine->irq_enable_mask);
1030 1031

	/* Flush/delay to ensure the RING_IMR is active before the GT IMR */
1032
	ENGINE_POSTING_READ(engine, RING_IMR);
1033

1034
	gen6_unmask_pm_irq(engine->i915, engine->irq_enable_mask);
B
Ben Widawsky 已提交
1035 1036 1037
}

static void
1038
hsw_vebox_irq_disable(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
1039
{
1040 1041
	ENGINE_WRITE(engine, RING_IMR, ~0);
	gen6_mask_pm_irq(engine->i915, engine->irq_enable_mask);
B
Ben Widawsky 已提交
1042 1043
}

1044
static int
1045
i965_emit_bb_start(struct i915_request *rq,
1046 1047
		   u64 offset, u32 length,
		   unsigned int dispatch_flags)
1048
{
1049
	u32 *cs;
1050

1051
	cs = intel_ring_begin(rq, 2);
1052 1053
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1054

1055 1056 1057
	*cs++ = MI_BATCH_BUFFER_START | MI_BATCH_GTT | (dispatch_flags &
		I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965);
	*cs++ = offset;
1058
	intel_ring_advance(rq, cs);
1059

1060 1061 1062
	return 0;
}

1063
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1064
#define I830_BATCH_LIMIT SZ_256K
1065 1066
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1067
static int
1068
i830_emit_bb_start(struct i915_request *rq,
1069 1070
		   u64 offset, u32 len,
		   unsigned int dispatch_flags)
1071
{
1072 1073 1074
	u32 *cs, cs_offset = i915_scratch_offset(rq->i915);

	GEM_BUG_ON(rq->i915->gt.scratch->size < I830_WA_SIZE);
1075

1076
	cs = intel_ring_begin(rq, 6);
1077 1078
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1079

1080
	/* Evict the invalid PTE TLBs */
1081 1082 1083 1084 1085 1086
	*cs++ = COLOR_BLT_CMD | BLT_WRITE_RGBA;
	*cs++ = BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096;
	*cs++ = I830_TLB_ENTRIES << 16 | 4; /* load each page */
	*cs++ = cs_offset;
	*cs++ = 0xdeadbeef;
	*cs++ = MI_NOOP;
1087
	intel_ring_advance(rq, cs);
1088

1089
	if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
1090 1091 1092
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1093
		cs = intel_ring_begin(rq, 6 + 2);
1094 1095
		if (IS_ERR(cs))
			return PTR_ERR(cs);
1096 1097 1098 1099 1100

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
1101 1102 1103 1104 1105 1106 1107 1108 1109
		*cs++ = SRC_COPY_BLT_CMD | BLT_WRITE_RGBA;
		*cs++ = BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096;
		*cs++ = DIV_ROUND_UP(len, 4096) << 16 | 4096;
		*cs++ = cs_offset;
		*cs++ = 4096;
		*cs++ = offset;

		*cs++ = MI_FLUSH;
		*cs++ = MI_NOOP;
1110
		intel_ring_advance(rq, cs);
1111 1112

		/* ... and execute it. */
1113
		offset = cs_offset;
1114
	}
1115

1116
	cs = intel_ring_begin(rq, 2);
1117 1118
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1119

1120 1121 1122
	*cs++ = MI_BATCH_BUFFER_START | MI_BATCH_GTT;
	*cs++ = offset | (dispatch_flags & I915_DISPATCH_SECURE ? 0 :
		MI_BATCH_NON_SECURE);
1123
	intel_ring_advance(rq, cs);
1124

1125 1126 1127 1128
	return 0;
}

static int
1129
i915_emit_bb_start(struct i915_request *rq,
1130 1131
		   u64 offset, u32 len,
		   unsigned int dispatch_flags)
1132
{
1133
	u32 *cs;
1134

1135
	cs = intel_ring_begin(rq, 2);
1136 1137
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1138

1139 1140 1141
	*cs++ = MI_BATCH_BUFFER_START | MI_BATCH_GTT;
	*cs++ = offset | (dispatch_flags & I915_DISPATCH_SECURE ? 0 :
		MI_BATCH_NON_SECURE);
1142
	intel_ring_advance(rq, cs);
1143 1144 1145 1146

	return 0;
}

1147
int intel_ring_pin(struct intel_ring *ring)
1148
{
1149
	struct i915_vma *vma = ring->vma;
1150
	enum i915_map_type map = i915_coherent_map_type(vma->vm->i915);
1151
	unsigned int flags;
1152
	void *addr;
1153 1154
	int ret;

1155
	GEM_BUG_ON(ring->vaddr);
1156

1157 1158 1159 1160
	ret = i915_timeline_pin(ring->timeline);
	if (ret)
		return ret;

1161
	flags = PIN_GLOBAL;
1162 1163 1164 1165

	/* Ring wraparound at offset 0 sometimes hangs. No idea why. */
	flags |= PIN_OFFSET_BIAS | i915_ggtt_pin_bias(vma);

1166
	if (vma->obj->stolen)
1167
		flags |= PIN_MAPPABLE;
C
Chris Wilson 已提交
1168 1169
	else
		flags |= PIN_HIGH;
1170

1171
	ret = i915_vma_pin(vma, 0, 0, flags);
1172
	if (unlikely(ret))
1173
		goto unpin_timeline;
1174

1175
	if (i915_vma_is_map_and_fenceable(vma))
1176 1177
		addr = (void __force *)i915_vma_pin_iomap(vma);
	else
1178
		addr = i915_gem_object_pin_map(vma->obj, map);
1179 1180 1181 1182
	if (IS_ERR(addr)) {
		ret = PTR_ERR(addr);
		goto unpin_ring;
	}
1183

1184 1185
	vma->obj->pin_global++;

1186
	ring->vaddr = addr;
1187
	return 0;
1188

1189
unpin_ring:
1190
	i915_vma_unpin(vma);
1191 1192 1193
unpin_timeline:
	i915_timeline_unpin(ring->timeline);
	return ret;
1194 1195
}

1196 1197
void intel_ring_reset(struct intel_ring *ring, u32 tail)
{
1198 1199
	GEM_BUG_ON(!intel_ring_offset_valid(ring, tail));

1200 1201 1202 1203 1204 1205
	ring->tail = tail;
	ring->head = tail;
	ring->emit = tail;
	intel_ring_update_space(ring);
}

1206 1207 1208 1209 1210
void intel_ring_unpin(struct intel_ring *ring)
{
	GEM_BUG_ON(!ring->vma);
	GEM_BUG_ON(!ring->vaddr);

1211 1212 1213
	/* Discard any unused bytes beyond that submitted to hw. */
	intel_ring_reset(ring, ring->tail);

1214
	if (i915_vma_is_map_and_fenceable(ring->vma))
1215
		i915_vma_unpin_iomap(ring->vma);
1216 1217
	else
		i915_gem_object_unpin_map(ring->vma->obj);
1218 1219
	ring->vaddr = NULL;

1220
	ring->vma->obj->pin_global--;
1221
	i915_vma_unpin(ring->vma);
1222 1223

	i915_timeline_unpin(ring->timeline);
1224 1225
}

1226 1227
static struct i915_vma *
intel_ring_create_vma(struct drm_i915_private *dev_priv, int size)
1228
{
1229
	struct i915_address_space *vm = &dev_priv->ggtt.vm;
1230
	struct drm_i915_gem_object *obj;
1231
	struct i915_vma *vma;
1232

1233
	obj = i915_gem_object_create_stolen(dev_priv, size);
1234
	if (!obj)
1235
		obj = i915_gem_object_create_internal(dev_priv, size);
1236 1237
	if (IS_ERR(obj))
		return ERR_CAST(obj);
1238

1239 1240 1241 1242 1243
	/*
	 * Mark ring buffers as read-only from GPU side (so no stray overwrites)
	 * if supported by the platform's GGTT.
	 */
	if (vm->has_read_only)
1244
		i915_gem_object_set_readonly(obj);
1245

1246
	vma = i915_vma_instance(obj, vm, NULL);
1247 1248 1249 1250
	if (IS_ERR(vma))
		goto err;

	return vma;
1251

1252 1253 1254
err:
	i915_gem_object_put(obj);
	return vma;
1255 1256
}

1257
struct intel_ring *
1258
intel_engine_create_ring(struct intel_engine_cs *engine,
1259
			 struct i915_timeline *timeline,
1260
			 int size)
1261
{
1262
	struct intel_ring *ring;
1263
	struct i915_vma *vma;
1264

1265
	GEM_BUG_ON(!is_power_of_2(size));
1266
	GEM_BUG_ON(RING_CTL_SIZE(size) & ~RING_NR_PAGES);
1267
	GEM_BUG_ON(timeline == &engine->timeline);
1268
	lockdep_assert_held(&engine->i915->drm.struct_mutex);
1269

1270
	ring = kzalloc(sizeof(*ring), GFP_KERNEL);
1271
	if (!ring)
1272 1273
		return ERR_PTR(-ENOMEM);

1274
	kref_init(&ring->ref);
1275
	INIT_LIST_HEAD(&ring->request_list);
1276
	ring->timeline = i915_timeline_get(timeline);
1277

1278 1279 1280 1281 1282 1283
	ring->size = size;
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = size;
1284
	if (IS_I830(engine->i915) || IS_I845G(engine->i915))
1285 1286 1287 1288
		ring->effective_size -= 2 * CACHELINE_BYTES;

	intel_ring_update_space(ring);

1289 1290
	vma = intel_ring_create_vma(engine->i915, size);
	if (IS_ERR(vma)) {
1291
		kfree(ring);
1292
		return ERR_CAST(vma);
1293
	}
1294
	ring->vma = vma;
1295 1296 1297 1298

	return ring;
}

1299
void intel_ring_free(struct kref *ref)
1300
{
1301
	struct intel_ring *ring = container_of(ref, typeof(*ring), ref);
1302 1303 1304 1305 1306
	struct drm_i915_gem_object *obj = ring->vma->obj;

	i915_vma_close(ring->vma);
	__i915_gem_object_release_unless_active(obj);

1307
	i915_timeline_put(ring->timeline);
1308 1309 1310
	kfree(ring);
}

1311 1312 1313 1314 1315 1316
static void __ring_context_fini(struct intel_context *ce)
{
	GEM_BUG_ON(i915_gem_object_is_active(ce->state->obj));
	i915_gem_object_put(ce->state->obj);
}

1317
static void ring_context_destroy(struct kref *ref)
1318
{
1319 1320
	struct intel_context *ce = container_of(ref, typeof(*ce), ref);

1321
	GEM_BUG_ON(intel_context_is_pinned(ce));
1322

1323 1324
	if (ce->state)
		__ring_context_fini(ce);
1325

1326
	intel_context_free(ce);
1327 1328
}

1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
static int __context_pin_ppgtt(struct i915_gem_context *ctx)
{
	struct i915_hw_ppgtt *ppgtt;
	int err = 0;

	ppgtt = ctx->ppgtt ?: ctx->i915->mm.aliasing_ppgtt;
	if (ppgtt)
		err = gen6_ppgtt_pin(ppgtt);

	return err;
}

static void __context_unpin_ppgtt(struct i915_gem_context *ctx)
{
	struct i915_hw_ppgtt *ppgtt;

	ppgtt = ctx->ppgtt ?: ctx->i915->mm.aliasing_ppgtt;
	if (ppgtt)
		gen6_ppgtt_unpin(ppgtt);
}

1350
static int __context_pin(struct intel_context *ce)
1351
{
1352 1353 1354 1355 1356 1357
	struct i915_vma *vma;
	int err;

	vma = ce->state;
	if (!vma)
		return 0;
1358

1359
	err = i915_vma_pin(vma, 0, 0, PIN_GLOBAL | PIN_HIGH);
1360 1361 1362 1363 1364 1365 1366 1367
	if (err)
		return err;

	/*
	 * And mark is as a globally pinned object to let the shrinker know
	 * it cannot reclaim the object until we release it.
	 */
	vma->obj->pin_global++;
1368
	vma->obj->mm.dirty = true;
1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384

	return 0;
}

static void __context_unpin(struct intel_context *ce)
{
	struct i915_vma *vma;

	vma = ce->state;
	if (!vma)
		return;

	vma->obj->pin_global--;
	i915_vma_unpin(vma);
}

1385
static void ring_context_unpin(struct intel_context *ce)
1386
{
1387
	__context_unpin_ppgtt(ce->gem_context);
1388
	__context_unpin(ce);
1389 1390
}

1391 1392 1393 1394 1395 1396
static struct i915_vma *
alloc_context_vma(struct intel_engine_cs *engine)
{
	struct drm_i915_private *i915 = engine->i915;
	struct drm_i915_gem_object *obj;
	struct i915_vma *vma;
1397
	int err;
1398

1399
	obj = i915_gem_object_create_shmem(i915, engine->context_size);
1400 1401 1402
	if (IS_ERR(obj))
		return ERR_CAST(obj);

1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
	/*
	 * Try to make the context utilize L3 as well as LLC.
	 *
	 * On VLV we don't have L3 controls in the PTEs so we
	 * shouldn't touch the cache level, especially as that
	 * would make the object snooped which might have a
	 * negative performance impact.
	 *
	 * Snooping is required on non-llc platforms in execlist
	 * mode, but since all GGTT accesses use PAT entry 0 we
	 * get snooping anyway regardless of cache_level.
	 *
	 * This is only applicable for Ivy Bridge devices since
	 * later platforms don't have L3 control bits in the PTE.
	 */
	if (IS_IVYBRIDGE(i915))
		i915_gem_object_set_cache_coherency(obj, I915_CACHE_L3_LLC);

1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
	if (engine->default_state) {
		void *defaults, *vaddr;

		vaddr = i915_gem_object_pin_map(obj, I915_MAP_WB);
		if (IS_ERR(vaddr)) {
			err = PTR_ERR(vaddr);
			goto err_obj;
		}

		defaults = i915_gem_object_pin_map(engine->default_state,
						   I915_MAP_WB);
		if (IS_ERR(defaults)) {
			err = PTR_ERR(defaults);
			goto err_map;
		}

		memcpy(vaddr, defaults, engine->context_size);
		i915_gem_object_unpin_map(engine->default_state);

1440 1441
		i915_gem_object_flush_map(obj);
		i915_gem_object_unpin_map(obj);
1442 1443
	}

1444
	vma = i915_vma_instance(obj, &i915->ggtt.vm, NULL);
1445 1446 1447 1448
	if (IS_ERR(vma)) {
		err = PTR_ERR(vma);
		goto err_obj;
	}
1449 1450

	return vma;
1451 1452 1453 1454 1455 1456

err_map:
	i915_gem_object_unpin_map(obj);
err_obj:
	i915_gem_object_put(obj);
	return ERR_PTR(err);
1457 1458
}

1459
static int ring_context_pin(struct intel_context *ce)
1460
{
1461
	struct intel_engine_cs *engine = ce->engine;
1462
	int err;
1463

1464 1465 1466 1467
	/* One ringbuffer to rule them all */
	GEM_BUG_ON(!engine->buffer);
	ce->ring = engine->buffer;

1468
	if (!ce->state && engine->context_size) {
1469 1470 1471
		struct i915_vma *vma;

		vma = alloc_context_vma(engine);
1472 1473
		if (IS_ERR(vma))
			return PTR_ERR(vma);
1474 1475 1476 1477

		ce->state = vma;
	}

1478 1479
	err = __context_pin(ce);
	if (err)
1480
		return err;
1481

1482 1483 1484 1485
	err = __context_pin_ppgtt(ce->gem_context);
	if (err)
		goto err_unpin;

1486
	return 0;
1487

1488 1489
err_unpin:
	__context_unpin(ce);
1490
	return err;
1491 1492
}

1493 1494 1495 1496 1497
static void ring_context_reset(struct intel_context *ce)
{
	intel_ring_reset(ce->ring, 0);
}

1498
static const struct intel_context_ops ring_context_ops = {
1499
	.pin = ring_context_pin,
1500
	.unpin = ring_context_unpin,
1501

1502 1503 1504
	.enter = intel_context_enter_engine,
	.exit = intel_context_exit_engine,

1505
	.reset = ring_context_reset,
1506 1507 1508
	.destroy = ring_context_destroy,
};

1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
static int load_pd_dir(struct i915_request *rq,
		       const struct i915_hw_ppgtt *ppgtt)
{
	const struct intel_engine_cs * const engine = rq->engine;
	u32 *cs;

	cs = intel_ring_begin(rq, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = MI_LOAD_REGISTER_IMM(1);
1520
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine->mmio_base));
1521 1522 1523
	*cs++ = PP_DIR_DCLV_2G;

	*cs++ = MI_LOAD_REGISTER_IMM(1);
1524
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine->mmio_base));
1525 1526 1527 1528 1529 1530 1531
	*cs++ = ppgtt->pd.base.ggtt_offset << 10;

	intel_ring_advance(rq, cs);

	return 0;
}

1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542
static int flush_pd_dir(struct i915_request *rq)
{
	const struct intel_engine_cs * const engine = rq->engine;
	u32 *cs;

	cs = intel_ring_begin(rq, 4);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	/* Stall until the page table load is complete */
	*cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
1543
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine->mmio_base));
1544
	*cs++ = i915_scratch_offset(rq->i915);
1545 1546 1547 1548 1549 1550
	*cs++ = MI_NOOP;

	intel_ring_advance(rq, cs);
	return 0;
}

1551
static inline int mi_set_context(struct i915_request *rq, u32 flags)
1552 1553 1554 1555
{
	struct drm_i915_private *i915 = rq->i915;
	struct intel_engine_cs *engine = rq->engine;
	enum intel_engine_id id;
1556 1557
	const int num_engines =
		IS_HSW_GT1(i915) ? RUNTIME_INFO(i915)->num_engines - 1 : 0;
1558
	bool force_restore = false;
1559 1560 1561 1562 1563 1564 1565 1566
	int len;
	u32 *cs;

	flags |= MI_MM_SPACE_GTT;
	if (IS_HASWELL(i915))
		/* These flags are for resource streamer on HSW+ */
		flags |= HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN;
	else
1567
		/* We need to save the extended state for powersaving modes */
1568 1569 1570
		flags |= MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN;

	len = 4;
1571
	if (IS_GEN(i915, 7))
1572
		len += 2 + (num_engines ? 4 * num_engines + 6 : 0);
1573 1574
	else if (IS_GEN(i915, 5))
		len += 2;
1575 1576 1577 1578 1579 1580
	if (flags & MI_FORCE_RESTORE) {
		GEM_BUG_ON(flags & MI_RESTORE_INHIBIT);
		flags &= ~MI_FORCE_RESTORE;
		force_restore = true;
		len += 2;
	}
1581 1582 1583 1584 1585 1586

	cs = intel_ring_begin(rq, len);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	/* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
1587
	if (IS_GEN(i915, 7)) {
1588
		*cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1589
		if (num_engines) {
1590 1591
			struct intel_engine_cs *signaller;

1592
			*cs++ = MI_LOAD_REGISTER_IMM(num_engines);
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602
			for_each_engine(signaller, i915, id) {
				if (signaller == engine)
					continue;

				*cs++ = i915_mmio_reg_offset(
					   RING_PSMI_CTL(signaller->mmio_base));
				*cs++ = _MASKED_BIT_ENABLE(
						GEN6_PSMI_SLEEP_MSG_DISABLE);
			}
		}
1603 1604 1605 1606 1607 1608 1609 1610
	} else if (IS_GEN(i915, 5)) {
		/*
		 * This w/a is only listed for pre-production ilk a/b steppings,
		 * but is also mentioned for programming the powerctx. To be
		 * safe, just apply the workaround; we do not use SyncFlush so
		 * this should never take effect and so be a no-op!
		 */
		*cs++ = MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN;
1611 1612
	}

1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
	if (force_restore) {
		/*
		 * The HW doesn't handle being told to restore the current
		 * context very well. Quite often it likes goes to go off and
		 * sulk, especially when it is meant to be reloading PP_DIR.
		 * A very simple fix to force the reload is to simply switch
		 * away from the current context and back again.
		 *
		 * Note that the kernel_context will contain random state
		 * following the INHIBIT_RESTORE. We accept this since we
		 * never use the kernel_context state; it is merely a
		 * placeholder we use to flush other contexts.
		 */
		*cs++ = MI_SET_CONTEXT;
1627
		*cs++ = i915_ggtt_offset(engine->kernel_context->state) |
1628 1629 1630 1631
			MI_MM_SPACE_GTT |
			MI_RESTORE_INHIBIT;
	}

1632 1633
	*cs++ = MI_NOOP;
	*cs++ = MI_SET_CONTEXT;
1634
	*cs++ = i915_ggtt_offset(rq->hw_context->state) | flags;
1635 1636 1637 1638 1639 1640
	/*
	 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
	 * WaMiSetContext_Hang:snb,ivb,vlv
	 */
	*cs++ = MI_NOOP;

1641
	if (IS_GEN(i915, 7)) {
1642
		if (num_engines) {
1643 1644 1645
			struct intel_engine_cs *signaller;
			i915_reg_t last_reg = {}; /* keep gcc quiet */

1646
			*cs++ = MI_LOAD_REGISTER_IMM(num_engines);
1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
			for_each_engine(signaller, i915, id) {
				if (signaller == engine)
					continue;

				last_reg = RING_PSMI_CTL(signaller->mmio_base);
				*cs++ = i915_mmio_reg_offset(last_reg);
				*cs++ = _MASKED_BIT_DISABLE(
						GEN6_PSMI_SLEEP_MSG_DISABLE);
			}

			/* Insert a delay before the next switch! */
			*cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
			*cs++ = i915_mmio_reg_offset(last_reg);
1660
			*cs++ = i915_scratch_offset(rq->i915);
1661 1662 1663
			*cs++ = MI_NOOP;
		}
		*cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1664 1665
	} else if (IS_GEN(i915, 5)) {
		*cs++ = MI_SUSPEND_FLUSH;
1666 1667 1668 1669 1670 1671 1672
	}

	intel_ring_advance(rq, cs);

	return 0;
}

1673
static int remap_l3(struct i915_request *rq, int slice)
1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
{
	u32 *cs, *remap_info = rq->i915->l3_parity.remap_info[slice];
	int i;

	if (!remap_info)
		return 0;

	cs = intel_ring_begin(rq, GEN7_L3LOG_SIZE/4 * 2 + 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
	*cs++ = MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4);
	for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
		*cs++ = i915_mmio_reg_offset(GEN7_L3LOG(slice, i));
		*cs++ = remap_info[i];
	}
	*cs++ = MI_NOOP;
	intel_ring_advance(rq, cs);

	return 0;
}

1701
static int switch_context(struct i915_request *rq)
1702 1703
{
	struct intel_engine_cs *engine = rq->engine;
1704 1705 1706
	struct i915_gem_context *ctx = rq->gem_context;
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: rq->i915->mm.aliasing_ppgtt;
	unsigned int unwind_mm = 0;
1707 1708 1709 1710 1711
	u32 hw_flags = 0;
	int ret, i;

	GEM_BUG_ON(HAS_EXECLISTS(rq->i915));

1712
	if (ppgtt) {
1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724
		int loops;

		/*
		 * Baytail takes a little more convincing that it really needs
		 * to reload the PD between contexts. It is not just a little
		 * longer, as adding more stalls after the load_pd_dir (i.e.
		 * adding a long loop around flush_pd_dir) is not as effective
		 * as reloading the PD umpteen times. 32 is derived from
		 * experimentation (gem_exec_parallel/fds) and has no good
		 * explanation.
		 */
		loops = 1;
1725
		if (engine->id == BCS0 && IS_VALLEYVIEW(engine->i915))
1726 1727 1728 1729 1730 1731 1732
			loops = 32;

		do {
			ret = load_pd_dir(rq, ppgtt);
			if (ret)
				goto err;
		} while (--loops);
1733

1734 1735 1736
		if (ppgtt->pd_dirty_engines & engine->mask) {
			unwind_mm = engine->mask;
			ppgtt->pd_dirty_engines &= ~unwind_mm;
1737 1738
			hw_flags = MI_FORCE_RESTORE;
		}
1739 1740
	}

1741
	if (rq->hw_context->state) {
1742
		GEM_BUG_ON(engine->id != RCS0);
1743 1744 1745 1746 1747 1748 1749 1750

		/*
		 * The kernel context(s) is treated as pure scratch and is not
		 * expected to retain any state (as we sacrifice it during
		 * suspend and on resume it may be corrupted). This is ok,
		 * as nothing actually executes using the kernel context; it
		 * is purely used for flushing user contexts.
		 */
1751
		if (i915_gem_context_is_kernel(ctx))
1752 1753 1754 1755 1756 1757 1758
			hw_flags = MI_RESTORE_INHIBIT;

		ret = mi_set_context(rq, hw_flags);
		if (ret)
			goto err_mm;
	}

1759
	if (ppgtt) {
1760 1761 1762 1763
		ret = engine->emit_flush(rq, EMIT_INVALIDATE);
		if (ret)
			goto err_mm;

1764 1765 1766
		ret = flush_pd_dir(rq);
		if (ret)
			goto err_mm;
1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782

		/*
		 * Not only do we need a full barrier (post-sync write) after
		 * invalidating the TLBs, but we need to wait a little bit
		 * longer. Whether this is merely delaying us, or the
		 * subsequent flush is a key part of serialising with the
		 * post-sync op, this extra pass appears vital before a
		 * mm switch!
		 */
		ret = engine->emit_flush(rq, EMIT_INVALIDATE);
		if (ret)
			goto err_mm;

		ret = engine->emit_flush(rq, EMIT_FLUSH);
		if (ret)
			goto err_mm;
1783 1784
	}

1785
	if (ctx->remap_slice) {
1786
		for (i = 0; i < MAX_L3_SLICES; i++) {
1787
			if (!(ctx->remap_slice & BIT(i)))
1788 1789 1790 1791
				continue;

			ret = remap_l3(rq, i);
			if (ret)
1792
				goto err_mm;
1793 1794
		}

1795
		ctx->remap_slice = 0;
1796 1797 1798 1799 1800
	}

	return 0;

err_mm:
1801
	if (unwind_mm)
1802
		ppgtt->pd_dirty_engines |= unwind_mm;
1803 1804 1805 1806
err:
	return ret;
}

1807
static int ring_request_alloc(struct i915_request *request)
1808
{
1809
	int ret;
1810

1811
	GEM_BUG_ON(!intel_context_is_pinned(request->hw_context));
1812
	GEM_BUG_ON(request->timeline->has_initial_breadcrumb);
1813

1814 1815
	/*
	 * Flush enough space to reduce the likelihood of waiting after
1816 1817 1818
	 * we start building the request - in which case we will just
	 * have to repeat work.
	 */
1819
	request->reserved_space += LEGACY_REQUEST_SIZE;
1820

1821 1822
	/* Unconditionally invalidate GPU caches and TLBs. */
	ret = request->engine->emit_flush(request, EMIT_INVALIDATE);
1823 1824
	if (ret)
		return ret;
1825

1826
	ret = switch_context(request);
1827 1828 1829
	if (ret)
		return ret;

1830
	request->reserved_space -= LEGACY_REQUEST_SIZE;
1831
	return 0;
1832 1833
}

1834
static noinline int wait_for_space(struct intel_ring *ring, unsigned int bytes)
1835
{
1836
	struct i915_request *target;
1837 1838
	long timeout;

1839
	if (intel_ring_update_space(ring) >= bytes)
1840 1841
		return 0;

1842
	GEM_BUG_ON(list_empty(&ring->request_list));
1843
	list_for_each_entry(target, &ring->request_list, ring_link) {
1844
		/* Would completion of this request free enough space? */
1845 1846
		if (bytes <= __intel_ring_space(target->postfix,
						ring->emit, ring->size))
1847
			break;
1848
	}
1849

1850
	if (WARN_ON(&target->ring_link == &ring->request_list))
1851 1852
		return -ENOSPC;

1853
	timeout = i915_request_wait(target,
1854 1855 1856 1857
				    I915_WAIT_INTERRUPTIBLE | I915_WAIT_LOCKED,
				    MAX_SCHEDULE_TIMEOUT);
	if (timeout < 0)
		return timeout;
1858

1859
	i915_request_retire_upto(target);
1860 1861 1862 1863

	intel_ring_update_space(ring);
	GEM_BUG_ON(ring->space < bytes);
	return 0;
1864 1865
}

1866
u32 *intel_ring_begin(struct i915_request *rq, unsigned int num_dwords)
M
Mika Kuoppala 已提交
1867
{
1868
	struct intel_ring *ring = rq->ring;
1869 1870 1871 1872
	const unsigned int remain_usable = ring->effective_size - ring->emit;
	const unsigned int bytes = num_dwords * sizeof(u32);
	unsigned int need_wrap = 0;
	unsigned int total_bytes;
1873
	u32 *cs;
1874

1875 1876 1877
	/* Packets must be qword aligned. */
	GEM_BUG_ON(num_dwords & 1);

1878
	total_bytes = bytes + rq->reserved_space;
1879
	GEM_BUG_ON(total_bytes > ring->effective_size);
1880

1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898
	if (unlikely(total_bytes > remain_usable)) {
		const int remain_actual = ring->size - ring->emit;

		if (bytes > remain_usable) {
			/*
			 * Not enough space for the basic request. So need to
			 * flush out the remainder and then wait for
			 * base + reserved.
			 */
			total_bytes += remain_actual;
			need_wrap = remain_actual | 1;
		} else  {
			/*
			 * The base request will fit but the reserved space
			 * falls off the end. So we don't need an immediate
			 * wrap and only need to effectively wait for the
			 * reserved size from the start of ringbuffer.
			 */
1899
			total_bytes = rq->reserved_space + remain_actual;
1900
		}
M
Mika Kuoppala 已提交
1901 1902
	}

1903
	if (unlikely(total_bytes > ring->space)) {
1904 1905 1906 1907 1908 1909 1910 1911 1912
		int ret;

		/*
		 * Space is reserved in the ringbuffer for finalising the
		 * request, as that cannot be allowed to fail. During request
		 * finalisation, reserved_space is set to 0 to stop the
		 * overallocation and the assumption is that then we never need
		 * to wait (which has the risk of failing with EINTR).
		 *
1913
		 * See also i915_request_alloc() and i915_request_add().
1914
		 */
1915
		GEM_BUG_ON(!rq->reserved_space);
1916 1917

		ret = wait_for_space(ring, total_bytes);
M
Mika Kuoppala 已提交
1918
		if (unlikely(ret))
1919
			return ERR_PTR(ret);
M
Mika Kuoppala 已提交
1920 1921
	}

1922
	if (unlikely(need_wrap)) {
1923 1924 1925
		need_wrap &= ~1;
		GEM_BUG_ON(need_wrap > ring->space);
		GEM_BUG_ON(ring->emit + need_wrap > ring->size);
1926
		GEM_BUG_ON(!IS_ALIGNED(need_wrap, sizeof(u64)));
1927

1928
		/* Fill the tail with MI_NOOP */
1929
		memset64(ring->vaddr + ring->emit, 0, need_wrap / sizeof(u64));
1930
		ring->space -= need_wrap;
1931
		ring->emit = 0;
1932
	}
1933

1934
	GEM_BUG_ON(ring->emit > ring->size - bytes);
1935
	GEM_BUG_ON(ring->space < bytes);
1936
	cs = ring->vaddr + ring->emit;
1937
	GEM_DEBUG_EXEC(memset32(cs, POISON_INUSE, bytes / sizeof(*cs)));
1938
	ring->emit += bytes;
1939
	ring->space -= bytes;
1940 1941

	return cs;
1942
}
1943

1944
/* Align the ring tail to a cacheline boundary */
1945
int intel_ring_cacheline_align(struct i915_request *rq)
1946
{
1947 1948
	int num_dwords;
	void *cs;
1949

1950
	num_dwords = (rq->ring->emit & (CACHELINE_BYTES - 1)) / sizeof(u32);
1951 1952 1953
	if (num_dwords == 0)
		return 0;

1954 1955 1956
	num_dwords = CACHELINE_DWORDS - num_dwords;
	GEM_BUG_ON(num_dwords & 1);

1957
	cs = intel_ring_begin(rq, num_dwords);
1958 1959
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1960

1961
	memset64(cs, (u64)MI_NOOP << 32 | MI_NOOP, num_dwords / 2);
1962
	intel_ring_advance(rq, cs);
1963

1964
	GEM_BUG_ON(rq->ring->emit & (CACHELINE_BYTES - 1));
1965 1966 1967
	return 0;
}

1968
static void gen6_bsd_submit_request(struct i915_request *request)
1969
{
1970
	struct intel_uncore *uncore = request->engine->uncore;
1971

1972
	intel_uncore_forcewake_get(uncore, FORCEWAKE_ALL);
1973

1974
       /* Every tail move must follow the sequence below */
1975 1976 1977 1978

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1979 1980
	intel_uncore_write_fw(uncore, GEN6_BSD_SLEEP_PSMI_CONTROL,
			      _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1981 1982

	/* Clear the context id. Here be magic! */
1983
	intel_uncore_write64_fw(uncore, GEN6_BSD_RNCID, 0x0);
1984

1985
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1986
	if (__intel_wait_for_register_fw(uncore,
1987 1988 1989 1990
					 GEN6_BSD_SLEEP_PSMI_CONTROL,
					 GEN6_BSD_SLEEP_INDICATOR,
					 0,
					 1000, 0, NULL))
1991
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1992

1993
	/* Now that the ring is fully powered up, update the tail */
1994
	i9xx_submit_request(request);
1995 1996 1997 1998

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1999 2000
	intel_uncore_write_fw(uncore, GEN6_BSD_SLEEP_PSMI_CONTROL,
			      _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2001

2002
	intel_uncore_forcewake_put(uncore, FORCEWAKE_ALL);
2003 2004
}

2005
static int mi_flush_dw(struct i915_request *rq, u32 flags)
2006
{
2007
	u32 cmd, *cs;
2008

2009
	cs = intel_ring_begin(rq, 4);
2010 2011
	if (IS_ERR(cs))
		return PTR_ERR(cs);
2012

2013
	cmd = MI_FLUSH_DW;
2014

2015 2016
	/*
	 * We always require a command barrier so that subsequent
2017 2018 2019 2020 2021 2022
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2023
	/*
2024
	 * Bspec vol 1c.3 - blitter engine command streamer:
2025 2026 2027 2028
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2029
	cmd |= flags;
2030

2031 2032
	*cs++ = cmd;
	*cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
2033
	*cs++ = 0;
2034
	*cs++ = MI_NOOP;
2035

2036
	intel_ring_advance(rq, cs);
2037

2038 2039 2040
	return 0;
}

2041 2042
static int gen6_flush_dw(struct i915_request *rq, u32 mode, u32 invflags)
{
2043
	return mi_flush_dw(rq, mode & EMIT_INVALIDATE ? invflags : 0);
2044 2045 2046 2047 2048 2049 2050
}

static int gen6_bsd_ring_flush(struct i915_request *rq, u32 mode)
{
	return gen6_flush_dw(rq, mode, MI_INVALIDATE_TLB | MI_INVALIDATE_BSD);
}

2051
static int
2052
hsw_emit_bb_start(struct i915_request *rq,
2053 2054
		  u64 offset, u32 len,
		  unsigned int dispatch_flags)
2055
{
2056
	u32 *cs;
2057

2058
	cs = intel_ring_begin(rq, 2);
2059 2060
	if (IS_ERR(cs))
		return PTR_ERR(cs);
2061

2062
	*cs++ = MI_BATCH_BUFFER_START | (dispatch_flags & I915_DISPATCH_SECURE ?
2063
		0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW);
2064
	/* bit0-7 is the length on GEN6+ */
2065
	*cs++ = offset;
2066
	intel_ring_advance(rq, cs);
2067 2068 2069 2070

	return 0;
}

2071
static int
2072
gen6_emit_bb_start(struct i915_request *rq,
2073 2074
		   u64 offset, u32 len,
		   unsigned int dispatch_flags)
2075
{
2076
	u32 *cs;
2077

2078
	cs = intel_ring_begin(rq, 2);
2079 2080
	if (IS_ERR(cs))
		return PTR_ERR(cs);
2081

2082 2083
	*cs++ = MI_BATCH_BUFFER_START | (dispatch_flags & I915_DISPATCH_SECURE ?
		0 : MI_BATCH_NON_SECURE_I965);
2084
	/* bit0-7 is the length on GEN6+ */
2085
	*cs++ = offset;
2086
	intel_ring_advance(rq, cs);
2087

2088
	return 0;
2089 2090
}

2091 2092
/* Blitter support (SandyBridge+) */

2093
static int gen6_ring_flush(struct i915_request *rq, u32 mode)
Z
Zou Nan hai 已提交
2094
{
2095
	return gen6_flush_dw(rq, mode, MI_INVALIDATE_TLB);
Z
Zou Nan hai 已提交
2096 2097
}

2098 2099 2100
static void i9xx_set_default_submission(struct intel_engine_cs *engine)
{
	engine->submit_request = i9xx_submit_request;
2101
	engine->cancel_requests = cancel_requests;
2102 2103 2104

	engine->park = NULL;
	engine->unpark = NULL;
2105 2106 2107 2108
}

static void gen6_bsd_set_default_submission(struct intel_engine_cs *engine)
{
2109
	i9xx_set_default_submission(engine);
2110 2111 2112
	engine->submit_request = gen6_bsd_submit_request;
}

2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126
static void ring_destroy(struct intel_engine_cs *engine)
{
	struct drm_i915_private *dev_priv = engine->i915;

	WARN_ON(INTEL_GEN(dev_priv) > 2 &&
		(ENGINE_READ(engine, RING_MI_MODE) & MODE_IDLE) == 0);

	intel_ring_unpin(engine->buffer);
	intel_ring_put(engine->buffer);

	intel_engine_cleanup_common(engine);
	kfree(engine);
}

2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146
static void setup_irq(struct intel_engine_cs *engine)
{
	struct drm_i915_private *i915 = engine->i915;

	if (INTEL_GEN(i915) >= 6) {
		engine->irq_enable = gen6_irq_enable;
		engine->irq_disable = gen6_irq_disable;
	} else if (INTEL_GEN(i915) >= 5) {
		engine->irq_enable = gen5_irq_enable;
		engine->irq_disable = gen5_irq_disable;
	} else if (INTEL_GEN(i915) >= 3) {
		engine->irq_enable = i9xx_irq_enable;
		engine->irq_disable = i9xx_irq_disable;
	} else {
		engine->irq_enable = i8xx_irq_enable;
		engine->irq_disable = i8xx_irq_disable;
	}
}

static void setup_common(struct intel_engine_cs *engine)
2147
{
2148 2149
	struct drm_i915_private *i915 = engine->i915;

2150
	/* gen8+ are only supported with execlists */
2151
	GEM_BUG_ON(INTEL_GEN(i915) >= 8);
2152

2153
	setup_irq(engine);
2154

2155 2156
	engine->destroy = ring_destroy;

2157
	engine->resume = xcs_resume;
2158 2159 2160
	engine->reset.prepare = reset_prepare;
	engine->reset.reset = reset_ring;
	engine->reset.finish = reset_finish;
2161

2162
	engine->cops = &ring_context_ops;
2163 2164
	engine->request_alloc = ring_request_alloc;

2165 2166 2167 2168 2169 2170
	/*
	 * Using a global execution timeline; the previous final breadcrumb is
	 * equivalent to our next initial bread so we can elide
	 * engine->emit_init_breadcrumb().
	 */
	engine->emit_fini_breadcrumb = i9xx_emit_breadcrumb;
2171
	if (IS_GEN(i915, 5))
2172
		engine->emit_fini_breadcrumb = gen5_emit_breadcrumb;
2173 2174

	engine->set_default_submission = i9xx_set_default_submission;
2175

2176
	if (INTEL_GEN(i915) >= 6)
2177
		engine->emit_bb_start = gen6_emit_bb_start;
2178
	else if (INTEL_GEN(i915) >= 4)
2179
		engine->emit_bb_start = i965_emit_bb_start;
2180
	else if (IS_I830(i915) || IS_I845G(i915))
2181
		engine->emit_bb_start = i830_emit_bb_start;
2182
	else
2183
		engine->emit_bb_start = i915_emit_bb_start;
2184 2185
}

2186
static void setup_rcs(struct intel_engine_cs *engine)
2187
{
2188
	struct drm_i915_private *i915 = engine->i915;
2189

2190
	if (HAS_L3_DPF(i915))
2191
		engine->irq_keep_mask = GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2192

2193 2194
	engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;

2195
	if (INTEL_GEN(i915) >= 7) {
2196
		engine->init_context = intel_rcs_ctx_init;
2197
		engine->emit_flush = gen7_render_ring_flush;
2198
		engine->emit_fini_breadcrumb = gen7_rcs_emit_breadcrumb;
2199
	} else if (IS_GEN(i915, 6)) {
2200 2201
		engine->init_context = intel_rcs_ctx_init;
		engine->emit_flush = gen6_render_ring_flush;
2202
		engine->emit_fini_breadcrumb = gen6_rcs_emit_breadcrumb;
2203
	} else if (IS_GEN(i915, 5)) {
2204
		engine->emit_flush = gen4_render_ring_flush;
2205
	} else {
2206
		if (INTEL_GEN(i915) < 4)
2207
			engine->emit_flush = gen2_render_ring_flush;
2208
		else
2209
			engine->emit_flush = gen4_render_ring_flush;
2210
		engine->irq_enable_mask = I915_USER_INTERRUPT;
2211
	}
B
Ben Widawsky 已提交
2212

2213
	if (IS_HASWELL(i915))
2214
		engine->emit_bb_start = hsw_emit_bb_start;
2215

2216
	engine->resume = rcs_resume;
2217 2218
}

2219
static void setup_vcs(struct intel_engine_cs *engine)
2220
{
2221
	struct drm_i915_private *i915 = engine->i915;
2222

2223
	if (INTEL_GEN(i915) >= 6) {
2224
		/* gen6 bsd needs a special wa for tail updates */
2225
		if (IS_GEN(i915, 6))
2226
			engine->set_default_submission = gen6_bsd_set_default_submission;
2227
		engine->emit_flush = gen6_bsd_ring_flush;
2228
		engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2229

2230
		if (IS_GEN(i915, 6))
2231
			engine->emit_fini_breadcrumb = gen6_xcs_emit_breadcrumb;
2232
		else
2233
			engine->emit_fini_breadcrumb = gen7_xcs_emit_breadcrumb;
2234
	} else {
2235
		engine->emit_flush = bsd_ring_flush;
2236
		if (IS_GEN(i915, 5))
2237
			engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2238
		else
2239
			engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2240
	}
2241
}
2242

2243
static void setup_bcs(struct intel_engine_cs *engine)
2244
{
2245
	struct drm_i915_private *i915 = engine->i915;
2246

2247
	engine->emit_flush = gen6_ring_flush;
2248
	engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2249

2250
	if (IS_GEN(i915, 6))
2251
		engine->emit_fini_breadcrumb = gen6_xcs_emit_breadcrumb;
2252
	else
2253
		engine->emit_fini_breadcrumb = gen7_xcs_emit_breadcrumb;
2254
}
2255

2256
static void setup_vecs(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
2257
{
2258
	struct drm_i915_private *i915 = engine->i915;
2259

2260
	GEM_BUG_ON(INTEL_GEN(i915) < 7);
2261

2262
	engine->emit_flush = gen6_ring_flush;
2263 2264 2265
	engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
	engine->irq_enable = hsw_vebox_irq_enable;
	engine->irq_disable = hsw_vebox_irq_disable;
B
Ben Widawsky 已提交
2266

2267
	engine->emit_fini_breadcrumb = gen7_xcs_emit_breadcrumb;
2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
}

int intel_ring_submission_setup(struct intel_engine_cs *engine)
{
	setup_common(engine);

	switch (engine->class) {
	case RENDER_CLASS:
		setup_rcs(engine);
		break;
	case VIDEO_DECODE_CLASS:
		setup_vcs(engine);
		break;
	case COPY_ENGINE_CLASS:
		setup_bcs(engine);
		break;
	case VIDEO_ENHANCEMENT_CLASS:
		setup_vecs(engine);
		break;
	default:
		MISSING_CASE(engine->class);
		return -ENODEV;
	}

	return 0;
}

int intel_ring_submission_init(struct intel_engine_cs *engine)
{
	struct i915_timeline *timeline;
	struct intel_ring *ring;
	int err;

	timeline = i915_timeline_create(engine->i915, engine->status_page.vma);
	if (IS_ERR(timeline)) {
		err = PTR_ERR(timeline);
		goto err;
	}
	GEM_BUG_ON(timeline->has_initial_breadcrumb);

	ring = intel_engine_create_ring(engine, timeline, 32 * PAGE_SIZE);
	i915_timeline_put(timeline);
	if (IS_ERR(ring)) {
		err = PTR_ERR(ring);
		goto err;
	}

	err = intel_ring_pin(ring);
	if (err)
		goto err_ring;
2318

2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
	GEM_BUG_ON(engine->buffer);
	engine->buffer = ring;

	err = intel_engine_init_common(engine);
	if (err)
		goto err_unpin;

	GEM_BUG_ON(ring->timeline->hwsp_ggtt != engine->status_page.vma);

	return 0;

err_unpin:
	intel_ring_unpin(ring);
err_ring:
	intel_ring_put(ring);
err:
	intel_engine_cleanup_common(engine);
	return err;
B
Ben Widawsky 已提交
2337
}