s3c2412.c 5.9 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 * Copyright (c) 2006 Simtec Electronics
 *	Ben Dooks <ben@simtec.co.uk>
 *
 * http://armlinux.simtec.co.uk/.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
*/

#include <linux/kernel.h>
#include <linux/types.h>
#include <linux/interrupt.h>
#include <linux/list.h>
#include <linux/timer.h>
#include <linux/init.h>
18
#include <linux/clk.h>
19
#include <linux/delay.h>
20
#include <linux/device.h>
21
#include <linux/syscore_ops.h>
22
#include <linux/serial_core.h>
23
#include <linux/platform_device.h>
24
#include <linux/io.h>
25 26 27 28 29

#include <asm/mach/arch.h>
#include <asm/mach/map.h>
#include <asm/mach/irq.h>

30
#include <asm/proc-fns.h>
31
#include <asm/irq.h>
32
#include <asm/system_misc.h>
33

34
#include <mach/hardware.h>
35
#include <mach/regs-clock.h>
36
#include <mach/regs-gpio.h>
37

38
#include <plat/clock.h>
39
#include <plat/cpu.h>
40
#include <plat/cpu-freq.h>
41
#include <plat/devs.h>
42
#include <plat/nand-core.h>
43 44 45 46 47
#include <plat/pll.h>
#include <plat/pm.h>
#include <plat/regs-serial.h>
#include <plat/regs-spi.h>

48
#include "common.h"
49
#include "regs-dsc.h"
50
#include "s3c2412-power.h"
51

52 53
#define S3C2412_SWRST			(S3C24XX_VA_CLKPWR + 0x30)
#define S3C2412_SWRST_RESET		(0x533C2412)
54 55 56

#ifndef CONFIG_CPU_S3C2412_ONLY
void __iomem *s3c24xx_va_gpio2 = S3C24XX_VA_GPIO;
57 58 59 60 61 62 63

static inline void s3c2412_init_gpio2(void)
{
	s3c24xx_va_gpio2 = S3C24XX_VA_GPIO + 0x10;
}
#else
#define s3c2412_init_gpio2() do { } while(0)
64 65 66 67 68 69 70 71
#endif

/* Initial IO mappings */

static struct map_desc s3c2412_iodesc[] __initdata = {
	IODESC_ENT(CLKPWR),
	IODESC_ENT(TIMER),
	IODESC_ENT(WATCHDOG),
72 73 74 75 76 77 78 79 80 81 82 83
	{
		.virtual = (unsigned long)S3C2412_VA_SSMC,
		.pfn	 = __phys_to_pfn(S3C2412_PA_SSMC),
		.length	 = SZ_1M,
		.type	 = MT_DEVICE,
	},
	{
		.virtual = (unsigned long)S3C2412_VA_EBI,
		.pfn	 = __phys_to_pfn(S3C2412_PA_EBI),
		.length	 = SZ_1M,
		.type	 = MT_DEVICE,
	},
84 85 86 87 88 89 90 91 92 93
};

/* uart registration process */

void __init s3c2412_init_uarts(struct s3c2410_uartcfg *cfg, int no)
{
	s3c24xx_init_uartdevs("s3c2412-uart", s3c2410_uart_resources, cfg, no);

	/* rename devices that are s3c2412/s3c2413 specific */
	s3c_device_sdi.name  = "s3c2412-sdi";
94
	s3c_device_lcd.name  = "s3c2412-lcd";
95
	s3c_nand_setname("s3c2412-nand");
96

97 98 99 100 101
	/* alter IRQ of SDI controller */

	s3c_device_sdi.resource[1].start = IRQ_S3C2412_SDI;
	s3c_device_sdi.resource[1].end   = IRQ_S3C2412_SDI;

102 103 104 105 106 107 108
	/* spi channel related changes, s3c2412/13 specific */
	s3c_device_spi0.name = "s3c2412-spi";
	s3c_device_spi0.resource[0].end = S3C24XX_PA_SPI + 0x24;
	s3c_device_spi1.name = "s3c2412-spi";
	s3c_device_spi1.resource[0].start = S3C24XX_PA_SPI + S3C2412_SPI1;
	s3c_device_spi1.resource[0].end = S3C24XX_PA_SPI + S3C2412_SPI1 + 0x24;

109 110
}

111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131
/* s3c2412_idle
 *
 * use the standard idle call by ensuring the idle mode
 * in power config, then issuing the idle co-processor
 * instruction
*/

static void s3c2412_idle(void)
{
	unsigned long tmp;

	/* ensure our idle mode is to go to idle */

	tmp = __raw_readl(S3C2412_PWRCFG);
	tmp &= ~S3C2412_PWRCFG_STANDBYWFI_MASK;
	tmp |= S3C2412_PWRCFG_STANDBYWFI_IDLE;
	__raw_writel(tmp, S3C2412_PWRCFG);

	cpu_do_idle();
}

132
void s3c2412_restart(char mode, const char *cmd)
133
{
134 135 136
	if (mode == 's')
		soft_restart(0);

137 138 139 140 141 142 143 144 145 146 147 148 149 150 151
	/* errata "Watch-dog/Software Reset Problem" specifies that
	 * this reset must be done with the SYSCLK sourced from
	 * EXTCLK instead of FOUT to avoid a glitch in the reset
	 * mechanism.
	 *
	 * See the watchdog section of the S3C2412 manual for more
	 * information on this fix.
	 */

	__raw_writel(0x00, S3C2412_CLKSRC);
	__raw_writel(S3C2412_SWRST_RESET, S3C2412_SWRST);

	mdelay(1);
}

152 153 154 155 156 157
/* s3c2412_map_io
 *
 * register the standard cpu IO areas, and any passed in from the
 * machine specific initialisation.
*/

158
void __init s3c2412_map_io(void)
159 160 161
{
	/* move base of IO */

162
	s3c2412_init_gpio2();
163

164 165
	/* set our idle function */

166
	arm_pm_idle = s3c2412_idle;
167

168 169 170 171 172
	/* register our io-tables */

	iotable_init(s3c2412_iodesc, ARRAY_SIZE(s3c2412_iodesc));
}

173
void __init_or_cpufreq s3c2412_setup_clocks(void)
174
{
175
	struct clk *xtal_clk;
176
	unsigned long tmp;
177
	unsigned long xtal;
178 179 180 181
	unsigned long fclk;
	unsigned long hclk;
	unsigned long pclk;

182 183 184 185
	xtal_clk = clk_get(NULL, "xtal");
	xtal = clk_get_rate(xtal_clk);
	clk_put(xtal_clk);

186 187 188
	/* now we've got our machine bits initialised, work out what
	 * clocks we've got */

189
	fclk = s3c24xx_get_pll(__raw_readl(S3C2410_MPLLCON), xtal * 2);
190

191 192
	clk_mpll.rate = fclk;

193 194 195 196 197
	tmp = __raw_readl(S3C2410_CLKDIVN);

	/* work out clock scalings */

	hclk = fclk / ((tmp & S3C2412_CLKDIVN_HDIVN_MASK) + 1);
198
	hclk /= ((tmp & S3C2412_CLKDIVN_ARMDIVN) ? 2 : 1);
199 200 201 202 203 204 205
	pclk = hclk / ((tmp & S3C2412_CLKDIVN_PDIVN) ? 2 : 1);

	/* print brieft summary of clocks, etc */

	printk("S3C2412: core %ld.%03ld MHz, memory %ld.%03ld MHz, peripheral %ld.%03ld MHz\n",
	       print_mhz(fclk), print_mhz(hclk), print_mhz(pclk));

206 207 208 209 210
	s3c24xx_setup_clocks(fclk, hclk, pclk);
}

void __init s3c2412_init_clocks(int xtal)
{
211 212 213 214
	/* initialise the clocks here, to allow other things like the
	 * console to use them
	 */

215 216
	s3c24xx_register_baseclocks(xtal);
	s3c2412_setup_clocks();
217 218 219
	s3c2412_baseclk_add();
}

220
/* need to register the subsystem before we actually register the device, and
221 222 223 224 225
 * we also need to ensure that it has been initialised before any of the
 * drivers even try to use it (even if not on an s3c2412 based system)
 * as a driver which may support both 2410 and 2440 may try and use it.
*/

226
struct bus_type s3c2412_subsys = {
227
	.name = "s3c2412-core",
228
	.dev_name = "s3c2412-core",
229 230 231 232
};

static int __init s3c2412_core_init(void)
{
233
	return subsys_system_register(&s3c2412_subsys, NULL);
234 235 236 237
}

core_initcall(s3c2412_core_init);

238 239
static struct device s3c2412_dev = {
	.bus		= &s3c2412_subsys,
240 241 242 243 244 245
};

int __init s3c2412_init(void)
{
	printk("S3C2412: Initialising architecture\n");

246
#ifdef CONFIG_PM
247 248
	register_syscore_ops(&s3c2412_pm_syscore_ops);
	register_syscore_ops(&s3c24xx_irq_syscore_ops);
249
#endif
250

251
	return device_register(&s3c2412_dev);
252
}