omap_crtc.c 15.8 KB
Newer Older
1
/*
R
Rob Clark 已提交
2
 * drivers/gpu/drm/omapdrm/omap_crtc.c
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Copyright (C) 2011 Texas Instruments
 * Author: Rob Clark <rob@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

20 21
#include <drm/drm_atomic.h>
#include <drm/drm_atomic_helper.h>
22 23
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
24
#include <drm/drm_mode.h>
25
#include <drm/drm_plane_helper.h>
26 27

#include "omap_drv.h"
28 29 30 31 32

#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)

struct omap_crtc {
	struct drm_crtc base;
33

34
	const char *name;
35 36
	enum omap_channel channel;

37
	struct videomode vm;
38

39
	bool ignore_digit_sync_lost;
40

41
	bool enabled;
42 43
	bool pending;
	wait_queue_head_t pending_wait;
44
	struct drm_pending_vblank_event *event;
45 46
};

47 48 49 50
/* -----------------------------------------------------------------------------
 * Helper Functions
 */

51
struct videomode *omap_crtc_timings(struct drm_crtc *crtc)
52 53
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
54
	return &omap_crtc->vm;
55 56 57 58 59 60 61 62
}

enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	return omap_crtc->channel;
}

63 64 65 66 67 68 69 70 71 72 73 74 75
static bool omap_crtc_is_pending(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	unsigned long flags;
	bool pending;

	spin_lock_irqsave(&crtc->dev->event_lock, flags);
	pending = omap_crtc->pending;
	spin_unlock_irqrestore(&crtc->dev->event_lock, flags);

	return pending;
}

76 77 78 79
int omap_crtc_wait_pending(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);

80 81 82 83
	/*
	 * Timeout is set to a "sufficiently" high value, which should cover
	 * a single frame refresh even on slower displays.
	 */
84
	return wait_event_timeout(omap_crtc->pending_wait,
85
				  !omap_crtc_is_pending(crtc),
86
				  msecs_to_jiffies(250));
87 88
}

89 90 91 92
/* -----------------------------------------------------------------------------
 * DSS Manager Functions
 */

93 94 95 96 97 98 99 100 101
/*
 * Manager-ops, callbacks from output when they need to configure
 * the upstream part of the video pipe.
 *
 * Most of these we can ignore until we add support for command-mode
 * panels.. for video-mode the crtc-helpers already do an adequate
 * job of sequencing the setup of the video pipe in the proper order
 */

102 103
/* ovl-mgr-id -> crtc */
static struct omap_crtc *omap_crtcs[8];
104
static struct omap_dss_device *omap_crtc_output[8];
105

106
/* we can probably ignore these until we support command-mode panels: */
107
static int omap_crtc_dss_connect(enum omap_channel channel,
108
		struct omap_dss_device *dst)
109
{
T
Tomi Valkeinen 已提交
110 111
	const struct dispc_ops *dispc_ops = dispc_get_ops();

112
	if (omap_crtc_output[channel])
113 114
		return -EINVAL;

T
Tomi Valkeinen 已提交
115
	if ((dispc_ops->mgr_get_supported_outputs(channel) & dst->id) == 0)
116 117
		return -EINVAL;

118
	omap_crtc_output[channel] = dst;
119
	dst->dispc_channel_connected = true;
120 121 122 123

	return 0;
}

124
static void omap_crtc_dss_disconnect(enum omap_channel channel,
125
		struct omap_dss_device *dst)
126
{
127
	omap_crtc_output[channel] = NULL;
128
	dst->dispc_channel_connected = false;
129 130
}

131
static void omap_crtc_dss_start_update(enum omap_channel channel)
132 133 134
{
}

135
/* Called only from the encoder enable/disable and suspend/resume handlers. */
136 137 138
static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
{
	struct drm_device *dev = crtc->dev;
T
Tomi Valkeinen 已提交
139
	struct omap_drm_private *priv = dev->dev_private;
140 141 142 143 144 145
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	enum omap_channel channel = omap_crtc->channel;
	struct omap_irq_wait *wait;
	u32 framedone_irq, vsync_irq;
	int ret;

146 147 148
	if (WARN_ON(omap_crtc->enabled == enable))
		return;

149
	if (omap_crtc_output[channel]->output_type == OMAP_DISPLAY_TYPE_HDMI) {
T
Tomi Valkeinen 已提交
150
		priv->dispc_ops->mgr_enable(channel, enable);
151
		omap_crtc->enabled = enable;
152 153 154
		return;
	}

155 156 157 158 159 160 161
	if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
		/*
		 * Digit output produces some sync lost interrupts during the
		 * first frame when enabling, so we need to ignore those.
		 */
		omap_crtc->ignore_digit_sync_lost = true;
	}
162

T
Tomi Valkeinen 已提交
163 164
	framedone_irq = priv->dispc_ops->mgr_get_framedone_irq(channel);
	vsync_irq = priv->dispc_ops->mgr_get_vsync_irq(channel);
165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183

	if (enable) {
		wait = omap_irq_wait_init(dev, vsync_irq, 1);
	} else {
		/*
		 * When we disable the digit output, we need to wait for
		 * FRAMEDONE to know that DISPC has finished with the output.
		 *
		 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
		 * that case we need to use vsync interrupt, and wait for both
		 * even and odd frames.
		 */

		if (framedone_irq)
			wait = omap_irq_wait_init(dev, framedone_irq, 1);
		else
			wait = omap_irq_wait_init(dev, vsync_irq, 2);
	}

T
Tomi Valkeinen 已提交
184
	priv->dispc_ops->mgr_enable(channel, enable);
185
	omap_crtc->enabled = enable;
186 187 188 189 190 191 192

	ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
	if (ret) {
		dev_err(dev->dev, "%s: timeout waiting for %s\n",
				omap_crtc->name, enable ? "enable" : "disable");
	}

193 194 195 196 197
	if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
		omap_crtc->ignore_digit_sync_lost = false;
		/* make sure the irq handler sees the value above */
		mb();
	}
198 199
}

200

201
static int omap_crtc_dss_enable(enum omap_channel channel)
202
{
203
	struct omap_crtc *omap_crtc = omap_crtcs[channel];
T
Tomi Valkeinen 已提交
204
	struct omap_drm_private *priv = omap_crtc->base.dev->dev_private;
205

T
Tomi Valkeinen 已提交
206
	priv->dispc_ops->mgr_set_timings(omap_crtc->channel, &omap_crtc->vm);
207
	omap_crtc_set_enabled(&omap_crtc->base, true);
208

209 210 211
	return 0;
}

212
static void omap_crtc_dss_disable(enum omap_channel channel)
213
{
214
	struct omap_crtc *omap_crtc = omap_crtcs[channel];
215

216
	omap_crtc_set_enabled(&omap_crtc->base, false);
217 218
}

219
static void omap_crtc_dss_set_timings(enum omap_channel channel,
220
		const struct videomode *vm)
221
{
222
	struct omap_crtc *omap_crtc = omap_crtcs[channel];
223
	DBG("%s", omap_crtc->name);
224
	omap_crtc->vm = *vm;
225 226
}

227
static void omap_crtc_dss_set_lcd_config(enum omap_channel channel,
228 229
		const struct dss_lcd_mgr_config *config)
{
230
	struct omap_crtc *omap_crtc = omap_crtcs[channel];
T
Tomi Valkeinen 已提交
231 232
	struct omap_drm_private *priv = omap_crtc->base.dev->dev_private;

233
	DBG("%s", omap_crtc->name);
T
Tomi Valkeinen 已提交
234
	priv->dispc_ops->mgr_set_lcd_config(omap_crtc->channel, config);
235 236
}

237
static int omap_crtc_dss_register_framedone(
238
		enum omap_channel channel,
239 240 241 242 243
		void (*handler)(void *), void *data)
{
	return 0;
}

244
static void omap_crtc_dss_unregister_framedone(
245
		enum omap_channel channel,
246 247 248 249 250
		void (*handler)(void *), void *data)
{
}

static const struct dss_mgr_ops mgr_ops = {
251 252 253 254 255 256 257 258 259
	.connect = omap_crtc_dss_connect,
	.disconnect = omap_crtc_dss_disconnect,
	.start_update = omap_crtc_dss_start_update,
	.enable = omap_crtc_dss_enable,
	.disable = omap_crtc_dss_disable,
	.set_timings = omap_crtc_dss_set_timings,
	.set_lcd_config = omap_crtc_dss_set_lcd_config,
	.register_framedone_handler = omap_crtc_dss_register_framedone,
	.unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
260 261
};

262
/* -----------------------------------------------------------------------------
263
 * Setup, Flush and Page Flip
264 265
 */

266
void omap_crtc_error_irq(struct drm_crtc *crtc, uint32_t irqstatus)
267
{
268
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
269 270 271 272 273 274 275

	if (omap_crtc->ignore_digit_sync_lost) {
		irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
		if (!irqstatus)
			return;
	}

276
	DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
277 278
}

279
void omap_crtc_vblank_irq(struct drm_crtc *crtc)
280
{
281
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
T
Tomi Valkeinen 已提交
282 283
	struct drm_device *dev = omap_crtc->base.dev;
	struct omap_drm_private *priv = dev->dev_private;
284
	bool pending;
285

286 287 288 289 290
	spin_lock(&crtc->dev->event_lock);
	/*
	 * If the dispc is busy we're racing the flush operation. Try again on
	 * the next vblank interrupt.
	 */
T
Tomi Valkeinen 已提交
291
	if (priv->dispc_ops->mgr_go_busy(omap_crtc->channel)) {
292
		spin_unlock(&crtc->dev->event_lock);
293
		return;
294
	}
295

296 297 298 299 300
	/* Send the vblank event if one has been requested. */
	if (omap_crtc->event) {
		drm_crtc_send_vblank_event(crtc, omap_crtc->event);
		omap_crtc->event = NULL;
	}
301

302
	pending = omap_crtc->pending;
303
	omap_crtc->pending = false;
304
	spin_unlock(&crtc->dev->event_lock);
305

306 307
	if (pending)
		drm_crtc_vblank_put(crtc);
308

309
	/* Wake up omap_atomic_complete. */
310
	wake_up(&omap_crtc->pending_wait);
311 312

	DBG("%s: apply done", omap_crtc->name);
313 314
}

315 316
static void omap_crtc_write_crtc_properties(struct drm_crtc *crtc)
{
T
Tomi Valkeinen 已提交
317
	struct omap_drm_private *priv = crtc->dev->dev_private;
318 319 320 321 322 323 324 325 326 327
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	struct omap_overlay_manager_info info;

	memset(&info, 0, sizeof(info));

	info.default_color = 0x000000;
	info.trans_enabled = false;
	info.partial_alpha_enabled = false;
	info.cpr_enable = false;

T
Tomi Valkeinen 已提交
328
	priv->dispc_ops->mgr_setup(omap_crtc->channel, &info);
329 330
}

331 332
/* -----------------------------------------------------------------------------
 * CRTC Functions
333 334
 */

335 336 337
static void omap_crtc_destroy(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
338 339 340

	DBG("%s", omap_crtc->name);

341
	drm_crtc_cleanup(crtc);
342

343 344 345
	kfree(omap_crtc);
}

346
static void omap_crtc_enable(struct drm_crtc *crtc)
347 348
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
349
	int ret;
350

351
	DBG("%s", omap_crtc->name);
352

353
	spin_lock_irq(&crtc->dev->event_lock);
354 355 356 357
	drm_crtc_vblank_on(crtc);
	ret = drm_crtc_vblank_get(crtc);
	WARN_ON(ret != 0);

358 359
	WARN_ON(omap_crtc->pending);
	omap_crtc->pending = true;
360
	spin_unlock_irq(&crtc->dev->event_lock);
361 362
}

363
static void omap_crtc_disable(struct drm_crtc *crtc)
364
{
365 366 367 368 369
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);

	DBG("%s", omap_crtc->name);

	drm_crtc_vblank_off(crtc);
370 371
}

372
static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
373 374
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
375
	struct drm_display_mode *mode = &crtc->state->adjusted_mode;
376 377

	DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
378 379 380 381 382
	    omap_crtc->name, mode->base.id, mode->name,
	    mode->vrefresh, mode->clock,
	    mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
	    mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
	    mode->type, mode->flags);
383

384 385 386 387
	drm_display_mode_to_videomode(mode, &omap_crtc->vm);
	omap_crtc->vm.flags |= DISPLAY_FLAGS_DE_HIGH |
			       DISPLAY_FLAGS_PIXDATA_POSEDGE |
			       DISPLAY_FLAGS_SYNC_NEGEDGE;
388 389
}

390 391 392 393 394 395 396 397 398 399 400 401 402 403
static int omap_crtc_atomic_check(struct drm_crtc *crtc,
				struct drm_crtc_state *state)
{
	if (state->color_mgmt_changed && state->gamma_lut) {
		uint length = state->gamma_lut->length /
			sizeof(struct drm_color_lut);

		if (length < 2)
			return -EINVAL;
	}

	return 0;
}

D
Daniel Vetter 已提交
404
static void omap_crtc_atomic_begin(struct drm_crtc *crtc,
405
				   struct drm_crtc_state *old_crtc_state)
406
{
407
}
408

D
Daniel Vetter 已提交
409
static void omap_crtc_atomic_flush(struct drm_crtc *crtc,
410
				   struct drm_crtc_state *old_crtc_state)
411
{
T
Tomi Valkeinen 已提交
412
	struct omap_drm_private *priv = crtc->dev->dev_private;
413
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
414
	int ret;
415

416 417 418 419 420 421 422 423 424 425
	if (crtc->state->color_mgmt_changed) {
		struct drm_color_lut *lut = NULL;
		uint length = 0;

		if (crtc->state->gamma_lut) {
			lut = (struct drm_color_lut *)
				crtc->state->gamma_lut->data;
			length = crtc->state->gamma_lut->length /
				sizeof(*lut);
		}
T
Tomi Valkeinen 已提交
426
		priv->dispc_ops->mgr_set_gamma(omap_crtc->channel, lut, length);
427 428
	}

429 430
	omap_crtc_write_crtc_properties(crtc);

431
	/* Only flush the CRTC if it is currently enabled. */
432 433
	if (!omap_crtc->enabled)
		return;
434

435
	DBG("%s: GO", omap_crtc->name);
436

437 438 439
	ret = drm_crtc_vblank_get(crtc);
	WARN_ON(ret != 0);

440
	spin_lock_irq(&crtc->dev->event_lock);
T
Tomi Valkeinen 已提交
441
	priv->dispc_ops->mgr_go(omap_crtc->channel);
442

443 444
	WARN_ON(omap_crtc->pending);
	omap_crtc->pending = true;
445

446
	if (crtc->state->event)
447
		omap_crtc->event = crtc->state->event;
448
	spin_unlock_irq(&crtc->dev->event_lock);
449 450
}

451
static bool omap_crtc_is_plane_prop(struct drm_crtc *crtc,
452 453
	struct drm_property *property)
{
454
	struct drm_device *dev = crtc->dev;
455 456 457
	struct omap_drm_private *priv = dev->dev_private;

	return property == priv->zorder_prop ||
458
		property == crtc->primary->rotation_property;
459 460
}

461 462 463 464
static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
					 struct drm_crtc_state *state,
					 struct drm_property *property,
					 uint64_t val)
465
{
466
	if (omap_crtc_is_plane_prop(crtc, property)) {
467 468
		struct drm_plane_state *plane_state;
		struct drm_plane *plane = crtc->primary;
469

470 471 472 473
		/*
		 * Delegate property set to the primary plane. Get the plane
		 * state and set the property directly.
		 */
474

475 476 477
		plane_state = drm_atomic_get_plane_state(state->state, plane);
		if (IS_ERR(plane_state))
			return PTR_ERR(plane_state);
478

479 480 481 482 483
		return drm_atomic_plane_set_property(plane, plane_state,
				property, val);
	}

	return -EINVAL;
484
}
485

486 487 488 489 490
static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
					 const struct drm_crtc_state *state,
					 struct drm_property *property,
					 uint64_t *val)
{
491
	if (omap_crtc_is_plane_prop(crtc, property)) {
492 493 494 495 496 497 498 499 500 501 502
		/*
		 * Delegate property get to the primary plane. The
		 * drm_atomic_plane_get_property() function isn't exported, but
		 * can be called through drm_object_property_get_value() as that
		 * will call drm_atomic_get_property() for atomic drivers.
		 */
		return drm_object_property_get_value(&crtc->primary->base,
				property, val);
	}

	return -EINVAL;
503 504
}

505
static const struct drm_crtc_funcs omap_crtc_funcs = {
506
	.reset = drm_atomic_helper_crtc_reset,
507
	.set_config = drm_atomic_helper_set_config,
508
	.destroy = omap_crtc_destroy,
509
	.page_flip = drm_atomic_helper_page_flip,
510
	.gamma_set = drm_atomic_helper_legacy_gamma_set,
511
	.set_property = drm_atomic_helper_crtc_set_property,
512 513
	.atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
	.atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
514 515
	.atomic_set_property = omap_crtc_atomic_set_property,
	.atomic_get_property = omap_crtc_atomic_get_property,
516 517
	.enable_vblank = omap_irq_enable_vblank,
	.disable_vblank = omap_irq_disable_vblank,
518 519 520
};

static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
521
	.mode_set_nofb = omap_crtc_mode_set_nofb,
522 523
	.disable = omap_crtc_disable,
	.enable = omap_crtc_enable,
524
	.atomic_check = omap_crtc_atomic_check,
525 526
	.atomic_begin = omap_crtc_atomic_begin,
	.atomic_flush = omap_crtc_atomic_flush,
527 528
};

529 530 531
/* -----------------------------------------------------------------------------
 * Init and Cleanup
 */
532

533
static const char *channel_names[] = {
534 535 536 537
	[OMAP_DSS_CHANNEL_LCD] = "lcd",
	[OMAP_DSS_CHANNEL_DIGIT] = "tv",
	[OMAP_DSS_CHANNEL_LCD2] = "lcd2",
	[OMAP_DSS_CHANNEL_LCD3] = "lcd3",
538 539
};

540 541 542 543 544
void omap_crtc_pre_init(void)
{
	dss_install_mgr_ops(&mgr_ops);
}

545 546 547 548 549
void omap_crtc_pre_uninit(void)
{
	dss_uninstall_mgr_ops();
}

550 551
/* initialize crtc */
struct drm_crtc *omap_crtc_init(struct drm_device *dev,
552
		struct drm_plane *plane, enum omap_channel channel, int id)
553
{
T
Tomi Valkeinen 已提交
554
	struct omap_drm_private *priv = dev->dev_private;
555
	struct drm_crtc *crtc = NULL;
556
	struct omap_crtc *omap_crtc;
557
	int ret;
558 559

	DBG("%s", channel_names[channel]);
560

561
	omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
562
	if (!omap_crtc)
563
		return NULL;
564 565

	crtc = &omap_crtc->base;
566

567
	init_waitqueue_head(&omap_crtc->pending_wait);
568

569 570 571
	omap_crtc->channel = channel;
	omap_crtc->name = channel_names[channel];

572
	ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
573
					&omap_crtc_funcs, NULL);
574 575 576 577 578
	if (ret < 0) {
		kfree(omap_crtc);
		return NULL;
	}

579 580
	drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);

581 582 583 584 585 586 587
	/* The dispc API adapts to what ever size, but the HW supports
	 * 256 element gamma table for LCDs and 1024 element table for
	 * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma
	 * tables so lets use that. Size of HW gamma table can be
	 * extracted with dispc_mgr_gamma_size(). If it returns 0
	 * gamma table is not supprted.
	 */
T
Tomi Valkeinen 已提交
588
	if (priv->dispc_ops->mgr_gamma_size(channel)) {
589 590 591 592 593 594
		uint gamma_lut_size = 256;

		drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size);
		drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size);
	}

595
	omap_plane_install_properties(crtc->primary, &crtc->base);
596

597 598
	omap_crtcs[channel] = omap_crtc;

599 600
	return crtc;
}