i2c-tegra.c 47.4 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
C
Colin Cross 已提交
2 3 4 5 6 7 8 9
/*
 * drivers/i2c/busses/i2c-tegra.c
 *
 * Copyright (C) 2010 Google, Inc.
 * Author: Colin Cross <ccross@android.com>
 */

#include <linux/clk.h>
10
#include <linux/delay.h>
11 12
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
C
Colin Cross 已提交
13 14
#include <linux/err.h>
#include <linux/i2c.h>
15
#include <linux/init.h>
C
Colin Cross 已提交
16
#include <linux/interrupt.h>
17 18 19
#include <linux/io.h>
#include <linux/iopoll.h>
#include <linux/kernel.h>
20
#include <linux/module.h>
21
#include <linux/of_device.h>
J
Jon Hunter 已提交
22
#include <linux/pinctrl/consumer.h>
23
#include <linux/platform_device.h>
24
#include <linux/pm_runtime.h>
25
#include <linux/reset.h>
C
Colin Cross 已提交
26 27 28 29

#define BYTES_PER_FIFO_WORD 4

#define I2C_CNFG				0x000
J
Jay Cheng 已提交
30
#define I2C_CNFG_DEBOUNCE_CNT_SHIFT		12
J
Jon Hunter 已提交
31 32 33
#define I2C_CNFG_PACKET_MODE_EN			BIT(10)
#define I2C_CNFG_NEW_MASTER_FSM			BIT(11)
#define I2C_CNFG_MULTI_MASTER_MODE		BIT(17)
34
#define I2C_STATUS				0x01C
C
Colin Cross 已提交
35
#define I2C_SL_CNFG				0x020
J
Jon Hunter 已提交
36 37
#define I2C_SL_CNFG_NACK			BIT(1)
#define I2C_SL_CNFG_NEWSL			BIT(2)
C
Colin Cross 已提交
38
#define I2C_SL_ADDR1				0x02c
39
#define I2C_SL_ADDR2				0x030
C
Colin Cross 已提交
40 41 42 43
#define I2C_TX_FIFO				0x050
#define I2C_RX_FIFO				0x054
#define I2C_PACKET_TRANSFER_STATUS		0x058
#define I2C_FIFO_CONTROL			0x05c
J
Jon Hunter 已提交
44 45
#define I2C_FIFO_CONTROL_TX_FLUSH		BIT(1)
#define I2C_FIFO_CONTROL_RX_FLUSH		BIT(0)
46 47
#define I2C_FIFO_CONTROL_TX_TRIG(x)		(((x) - 1) << 5)
#define I2C_FIFO_CONTROL_RX_TRIG(x)		(((x) - 1) << 2)
C
Colin Cross 已提交
48 49 50 51 52 53 54
#define I2C_FIFO_STATUS				0x060
#define I2C_FIFO_STATUS_TX_MASK			0xF0
#define I2C_FIFO_STATUS_TX_SHIFT		4
#define I2C_FIFO_STATUS_RX_MASK			0x0F
#define I2C_FIFO_STATUS_RX_SHIFT		0
#define I2C_INT_MASK				0x064
#define I2C_INT_STATUS				0x068
55
#define I2C_INT_BUS_CLR_DONE			BIT(11)
J
Jon Hunter 已提交
56 57 58 59 60
#define I2C_INT_PACKET_XFER_COMPLETE		BIT(7)
#define I2C_INT_NO_ACK				BIT(3)
#define I2C_INT_ARBITRATION_LOST		BIT(2)
#define I2C_INT_TX_FIFO_DATA_REQ		BIT(1)
#define I2C_INT_RX_FIFO_DATA_REQ		BIT(0)
C
Colin Cross 已提交
61
#define I2C_CLK_DIVISOR				0x06c
62
#define I2C_CLK_DIVISOR_STD_FAST_MODE_SHIFT	16
C
Colin Cross 已提交
63 64

#define DVC_CTRL_REG1				0x000
J
Jon Hunter 已提交
65
#define DVC_CTRL_REG1_INTR_EN			BIT(10)
C
Colin Cross 已提交
66
#define DVC_CTRL_REG3				0x008
J
Jon Hunter 已提交
67 68
#define DVC_CTRL_REG3_SW_PROG			BIT(26)
#define DVC_CTRL_REG3_I2C_DONE_INTR_EN		BIT(30)
C
Colin Cross 已提交
69
#define DVC_STATUS				0x00c
J
Jon Hunter 已提交
70
#define DVC_STATUS_I2C_DONE_INTR		BIT(30)
C
Colin Cross 已提交
71 72

#define I2C_ERR_NONE				0x00
B
Bitan Biswas 已提交
73 74 75
#define I2C_ERR_NO_ACK				BIT(0)
#define I2C_ERR_ARBITRATION_LOST		BIT(1)
#define I2C_ERR_UNKNOWN_INTERRUPT		BIT(2)
C
Colin Cross 已提交
76 77 78 79

#define PACKET_HEADER0_HEADER_SIZE_SHIFT	28
#define PACKET_HEADER0_PACKET_ID_SHIFT		16
#define PACKET_HEADER0_CONT_ID_SHIFT		12
J
Jon Hunter 已提交
80
#define PACKET_HEADER0_PROTOCOL_I2C		BIT(4)
C
Colin Cross 已提交
81

J
Jon Hunter 已提交
82 83 84 85 86 87
#define I2C_HEADER_CONT_ON_NAK			BIT(21)
#define I2C_HEADER_READ				BIT(19)
#define I2C_HEADER_10BIT_ADDR			BIT(18)
#define I2C_HEADER_IE_ENABLE			BIT(17)
#define I2C_HEADER_REPEAT_START			BIT(16)
#define I2C_HEADER_CONTINUE_XFER		BIT(15)
C
Colin Cross 已提交
88
#define I2C_HEADER_SLAVE_ADDR_SHIFT		1
89

90 91 92 93 94 95 96 97 98
#define I2C_BUS_CLEAR_CNFG			0x084
#define I2C_BC_SCLK_THRESHOLD			9
#define I2C_BC_SCLK_THRESHOLD_SHIFT		16
#define I2C_BC_STOP_COND			BIT(2)
#define I2C_BC_TERMINATE			BIT(1)
#define I2C_BC_ENABLE				BIT(0)
#define I2C_BUS_CLEAR_STATUS			0x088
#define I2C_BC_STATUS				BIT(0)

99
#define I2C_CONFIG_LOAD				0x08C
J
Jon Hunter 已提交
100
#define I2C_MSTR_CONFIG_LOAD			BIT(0)
101

102
#define I2C_CLKEN_OVERRIDE			0x090
J
Jon Hunter 已提交
103
#define I2C_MST_CORE_CLKEN_OVR			BIT(0)
104

105 106
#define I2C_CONFIG_LOAD_TIMEOUT			1000000

107 108 109 110 111 112 113 114 115 116 117 118
#define I2C_MST_FIFO_CONTROL			0x0b4
#define I2C_MST_FIFO_CONTROL_RX_FLUSH		BIT(0)
#define I2C_MST_FIFO_CONTROL_TX_FLUSH		BIT(1)
#define I2C_MST_FIFO_CONTROL_RX_TRIG(x)		(((x) - 1) <<  4)
#define I2C_MST_FIFO_CONTROL_TX_TRIG(x)		(((x) - 1) << 16)

#define I2C_MST_FIFO_STATUS			0x0b8
#define I2C_MST_FIFO_STATUS_RX_MASK		0xff
#define I2C_MST_FIFO_STATUS_RX_SHIFT		0
#define I2C_MST_FIFO_STATUS_TX_MASK		0xff0000
#define I2C_MST_FIFO_STATUS_TX_SHIFT		16

119 120 121 122 123 124 125 126
#define I2C_INTERFACE_TIMING_0			0x94
#define I2C_THIGH_SHIFT				8
#define I2C_INTERFACE_TIMING_1			0x98

#define I2C_STANDARD_MODE			100000
#define I2C_FAST_MODE				400000
#define I2C_FAST_PLUS_MODE			1000000

127 128 129
/* Packet header size in bytes */
#define I2C_PACKET_HEADER_SIZE			12

130 131 132 133 134 135 136
/*
 * Upto I2C_PIO_MODE_MAX_LEN bytes, controller will use PIO mode,
 * above this, controller will use DMA to fill FIFO.
 * MAX PIO len is 20 bytes excluding packet header.
 */
#define I2C_PIO_MODE_MAX_LEN			32

137 138 139 140 141 142 143 144 145 146 147 148
/*
 * msg_end_type: The bus control which need to be send at end of transfer.
 * @MSG_END_STOP: Send stop pulse at end of transfer.
 * @MSG_END_REPEAT_START: Send repeat start at end of transfer.
 * @MSG_END_CONTINUE: The following on message is coming and so do not send
 *		stop or repeat start.
 */
enum msg_end_type {
	MSG_END_STOP,
	MSG_END_REPEAT_START,
	MSG_END_CONTINUE,
};
C
Colin Cross 已提交
149

150 151 152
/**
 * struct tegra_i2c_hw_feature : Different HW support on Tegra
 * @has_continue_xfer_support: Continue transfer supports.
153 154
 * @has_per_pkt_xfer_complete_irq: Has enable/disable capability for transfer
 *		complete interrupt per packet basis.
155 156
 * @has_single_clk_source: The I2C controller has single clock source. Tegra30
 *		and earlier SoCs have two clock sources i.e. div-clk and
157
 *		fast-clk.
158 159
 * @has_config_load_reg: Has the config load register to load the new
 *		configuration.
160
 * @clk_divisor_hs_mode: Clock divisor in HS mode.
161 162 163 164
 * @clk_divisor_std_mode: Clock divisor in standard mode. It is
 *		applicable if there is no fast clock source i.e. single clock
 *		source.
 * @clk_divisor_fast_mode: Clock divisor in fast mode. It is
165 166
 *		applicable if there is no fast clock source i.e. single clock
 *		source.
167 168 169 170 171 172 173 174 175 176
 * @clk_divisor_fast_plus_mode: Clock divisor in fast mode plus. It is
 *		applicable if there is no fast clock source (i.e. single
 *		clock source).
 * @has_multi_master_mode: The I2C controller supports running in single-master
 *		or multi-master mode.
 * @has_slcg_override_reg: The I2C controller supports a register that
 *		overrides the second level clock gating.
 * @has_mst_fifo: The I2C controller contains the new MST FIFO interface that
 *		provides additional features and allows for longer messages to
 *		be transferred in one go.
177 178
 * @quirks: i2c adapter quirks for limiting write/read transfer size and not
 *		allowing 0 length transfers.
179 180
 * @supports_bus_clear: Bus Clear support to recover from bus hang during
 *		SDA stuck low from device for some unknown reasons.
181
 * @has_apb_dma: Support of APBDMA on corresponding Tegra chip.
182 183 184 185 186 187 188 189 190 191 192 193
 * @tlow_std_mode: Low period of the clock in standard mode.
 * @thigh_std_mode: High period of the clock in standard mode.
 * @tlow_fast_fastplus_mode: Low period of the clock in fast/fast-plus modes.
 * @thigh_fast_fastplus_mode: High period of the clock in fast/fast-plus modes.
 * @setup_hold_time_std_mode: Setup and hold time for start and stop conditions
 *		in standard mode.
 * @setup_hold_time_fast_fast_plus_mode: Setup and hold time for start and stop
 *		conditions in fast/fast-plus modes.
 * @setup_hold_time_hs_mode: Setup and hold time for start and stop conditions
 *		in HS mode.
 * @has_interface_timing_reg: Has interface timing register to program the tuned
 *		timing settings.
194 195 196
 */
struct tegra_i2c_hw_feature {
	bool has_continue_xfer_support;
197 198
	bool has_per_pkt_xfer_complete_irq;
	bool has_single_clk_source;
199
	bool has_config_load_reg;
200
	int clk_divisor_hs_mode;
201 202
	int clk_divisor_std_mode;
	int clk_divisor_fast_mode;
203
	u16 clk_divisor_fast_plus_mode;
204 205
	bool has_multi_master_mode;
	bool has_slcg_override_reg;
206
	bool has_mst_fifo;
207
	const struct i2c_adapter_quirks *quirks;
208
	bool supports_bus_clear;
209
	bool has_apb_dma;
210 211 212 213 214 215 216 217
	u8 tlow_std_mode;
	u8 thigh_std_mode;
	u8 tlow_fast_fastplus_mode;
	u8 thigh_fast_fastplus_mode;
	u32 setup_hold_time_std_mode;
	u32 setup_hold_time_fast_fast_plus_mode;
	u32 setup_hold_time_hs_mode;
	bool has_interface_timing_reg;
218 219
};

C
Colin Cross 已提交
220
/**
221
 * struct tegra_i2c_dev - per device I2C context
C
Colin Cross 已提交
222
 * @dev: device reference for power management
223 224 225 226
 * @hw: Tegra I2C HW feature
 * @adapter: core I2C layer adapter information
 * @div_clk: clock reference for div clock of I2C controller
 * @fast_clk: clock reference for fast clock of I2C controller
227
 * @rst: reset control for the I2C controller
C
Colin Cross 已提交
228
 * @base: ioremapped registers cookie
229
 * @base_phys: physical base address of the I2C controller
230 231
 * @cont_id: I2C controller ID, used for packet header
 * @irq: IRQ number of transfer complete interrupt
232
 * @irq_disabled: used to track whether or not the interrupt is enabled
233
 * @is_dvc: identifies the DVC I2C controller, has a different register layout
C
Colin Cross 已提交
234 235 236 237 238
 * @msg_complete: transfer completion notifier
 * @msg_err: error code for completed message
 * @msg_buf: pointer to current message data
 * @msg_buf_remaining: size of unsent data in the message buffer
 * @msg_read: identifies read transfers
239
 * @bus_clk_rate: current I2C bus clock rate
240 241 242
 * @clk_divisor_non_hs_mode: clock divider for non-high-speed modes
 * @is_multimaster_mode: track if I2C controller is in multi-master mode
 * @xfer_lock: lock to serialize transfer submission and processing
243 244 245 246 247 248 249
 * @tx_dma_chan: DMA transmit channel
 * @rx_dma_chan: DMA receive channel
 * @dma_phys: handle to DMA resources
 * @dma_buf: pointer to allocated DMA buffer
 * @dma_buf_size: DMA buffer size
 * @is_curr_dma_xfer: indicates active DMA transfer
 * @dma_complete: DMA completion notifier
C
Colin Cross 已提交
250 251 252
 */
struct tegra_i2c_dev {
	struct device *dev;
253
	const struct tegra_i2c_hw_feature *hw;
C
Colin Cross 已提交
254
	struct i2c_adapter adapter;
255 256
	struct clk *div_clk;
	struct clk *fast_clk;
S
Stephen Warren 已提交
257
	struct reset_control *rst;
C
Colin Cross 已提交
258
	void __iomem *base;
259
	phys_addr_t base_phys;
C
Colin Cross 已提交
260 261
	int cont_id;
	int irq;
262
	bool irq_disabled;
C
Colin Cross 已提交
263 264 265 266 267 268
	int is_dvc;
	struct completion msg_complete;
	int msg_err;
	u8 *msg_buf;
	size_t msg_buf_remaining;
	int msg_read;
269
	u32 bus_clk_rate;
270
	u16 clk_divisor_non_hs_mode;
271
	bool is_multimaster_mode;
272
	/* xfer_lock: lock to serialize transfer submission and processing */
273
	spinlock_t xfer_lock;
274 275 276 277 278 279 280
	struct dma_chan *tx_dma_chan;
	struct dma_chan *rx_dma_chan;
	dma_addr_t dma_phys;
	u32 *dma_buf;
	unsigned int dma_buf_size;
	bool is_curr_dma_xfer;
	struct completion dma_complete;
C
Colin Cross 已提交
281 282
};

283 284
static void dvc_writel(struct tegra_i2c_dev *i2c_dev, u32 val,
		       unsigned long reg)
C
Colin Cross 已提交
285 286 287 288 289 290 291 292 293 294 295 296 297 298
{
	writel(val, i2c_dev->base + reg);
}

static u32 dvc_readl(struct tegra_i2c_dev *i2c_dev, unsigned long reg)
{
	return readl(i2c_dev->base + reg);
}

/*
 * i2c_writel and i2c_readl will offset the register if necessary to talk
 * to the I2C block inside the DVC block
 */
static unsigned long tegra_i2c_reg_addr(struct tegra_i2c_dev *i2c_dev,
299
					unsigned long reg)
C
Colin Cross 已提交
300 301 302 303 304 305 306
{
	if (i2c_dev->is_dvc)
		reg += (reg >= I2C_TX_FIFO) ? 0x10 : 0x40;
	return reg;
}

static void i2c_writel(struct tegra_i2c_dev *i2c_dev, u32 val,
307
		       unsigned long reg)
C
Colin Cross 已提交
308 309
{
	writel(val, i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg));
310 311 312 313

	/* Read back register to make sure that register writes completed */
	if (reg != I2C_TX_FIFO)
		readl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg));
C
Colin Cross 已提交
314 315 316 317 318 319 320 321
}

static u32 i2c_readl(struct tegra_i2c_dev *i2c_dev, unsigned long reg)
{
	return readl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg));
}

static void i2c_writesl(struct tegra_i2c_dev *i2c_dev, void *data,
322
			unsigned long reg, int len)
C
Colin Cross 已提交
323 324 325 326 327
{
	writesl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg), data, len);
}

static void i2c_readsl(struct tegra_i2c_dev *i2c_dev, void *data,
328
		       unsigned long reg, int len)
C
Colin Cross 已提交
329 330 331 332 333 334
{
	readsl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg), data, len);
}

static void tegra_i2c_mask_irq(struct tegra_i2c_dev *i2c_dev, u32 mask)
{
335 336 337
	u32 int_mask;

	int_mask = i2c_readl(i2c_dev, I2C_INT_MASK) & ~mask;
C
Colin Cross 已提交
338 339 340 341 342
	i2c_writel(i2c_dev, int_mask, I2C_INT_MASK);
}

static void tegra_i2c_unmask_irq(struct tegra_i2c_dev *i2c_dev, u32 mask)
{
343 344 345
	u32 int_mask;

	int_mask = i2c_readl(i2c_dev, I2C_INT_MASK) | mask;
C
Colin Cross 已提交
346 347 348
	i2c_writel(i2c_dev, int_mask, I2C_INT_MASK);
}

349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406
static void tegra_i2c_dma_complete(void *args)
{
	struct tegra_i2c_dev *i2c_dev = args;

	complete(&i2c_dev->dma_complete);
}

static int tegra_i2c_dma_submit(struct tegra_i2c_dev *i2c_dev, size_t len)
{
	struct dma_async_tx_descriptor *dma_desc;
	enum dma_transfer_direction dir;
	struct dma_chan *chan;

	dev_dbg(i2c_dev->dev, "starting DMA for length: %zu\n", len);
	reinit_completion(&i2c_dev->dma_complete);
	dir = i2c_dev->msg_read ? DMA_DEV_TO_MEM : DMA_MEM_TO_DEV;
	chan = i2c_dev->msg_read ? i2c_dev->rx_dma_chan : i2c_dev->tx_dma_chan;
	dma_desc = dmaengine_prep_slave_single(chan, i2c_dev->dma_phys,
					       len, dir, DMA_PREP_INTERRUPT |
					       DMA_CTRL_ACK);
	if (!dma_desc) {
		dev_err(i2c_dev->dev, "failed to get DMA descriptor\n");
		return -EINVAL;
	}

	dma_desc->callback = tegra_i2c_dma_complete;
	dma_desc->callback_param = i2c_dev;
	dmaengine_submit(dma_desc);
	dma_async_issue_pending(chan);
	return 0;
}

static void tegra_i2c_release_dma(struct tegra_i2c_dev *i2c_dev)
{
	if (i2c_dev->dma_buf) {
		dma_free_coherent(i2c_dev->dev, i2c_dev->dma_buf_size,
				  i2c_dev->dma_buf, i2c_dev->dma_phys);
		i2c_dev->dma_buf = NULL;
	}

	if (i2c_dev->tx_dma_chan) {
		dma_release_channel(i2c_dev->tx_dma_chan);
		i2c_dev->tx_dma_chan = NULL;
	}

	if (i2c_dev->rx_dma_chan) {
		dma_release_channel(i2c_dev->rx_dma_chan);
		i2c_dev->rx_dma_chan = NULL;
	}
}

static int tegra_i2c_init_dma(struct tegra_i2c_dev *i2c_dev)
{
	struct dma_chan *chan;
	u32 *dma_buf;
	dma_addr_t dma_phys;
	int err;

407 408 409 410 411 412
	if (!i2c_dev->hw->has_apb_dma)
		return 0;

	if (!IS_ENABLED(CONFIG_TEGRA20_APB_DMA)) {
		dev_dbg(i2c_dev->dev, "Support for APB DMA not enabled!\n");
		return 0;
413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446
	}

	chan = dma_request_slave_channel_reason(i2c_dev->dev, "rx");
	if (IS_ERR(chan)) {
		err = PTR_ERR(chan);
		goto err_out;
	}

	i2c_dev->rx_dma_chan = chan;

	chan = dma_request_slave_channel_reason(i2c_dev->dev, "tx");
	if (IS_ERR(chan)) {
		err = PTR_ERR(chan);
		goto err_out;
	}

	i2c_dev->tx_dma_chan = chan;

	dma_buf = dma_alloc_coherent(i2c_dev->dev, i2c_dev->dma_buf_size,
				     &dma_phys, GFP_KERNEL | __GFP_NOWARN);
	if (!dma_buf) {
		dev_err(i2c_dev->dev, "failed to allocate the DMA buffer\n");
		err = -ENOMEM;
		goto err_out;
	}

	i2c_dev->dma_buf = dma_buf;
	i2c_dev->dma_phys = dma_phys;
	return 0;

err_out:
	tegra_i2c_release_dma(i2c_dev);
	if (err != -EPROBE_DEFER) {
		dev_err(i2c_dev->dev, "cannot use DMA: %d\n", err);
447
		dev_err(i2c_dev->dev, "falling back to PIO\n");
448 449 450 451 452 453
		return 0;
	}

	return err;
}

C
Colin Cross 已提交
454 455 456
static int tegra_i2c_flush_fifos(struct tegra_i2c_dev *i2c_dev)
{
	unsigned long timeout = jiffies + HZ;
457 458 459 460 461 462 463 464 465 466 467 468
	unsigned int offset;
	u32 mask, val;

	if (i2c_dev->hw->has_mst_fifo) {
		mask = I2C_MST_FIFO_CONTROL_TX_FLUSH |
		       I2C_MST_FIFO_CONTROL_RX_FLUSH;
		offset = I2C_MST_FIFO_CONTROL;
	} else {
		mask = I2C_FIFO_CONTROL_TX_FLUSH |
		       I2C_FIFO_CONTROL_RX_FLUSH;
		offset = I2C_FIFO_CONTROL;
	}
469

470 471 472
	val = i2c_readl(i2c_dev, offset);
	val |= mask;
	i2c_writel(i2c_dev, val, offset);
C
Colin Cross 已提交
473

474
	while (i2c_readl(i2c_dev, offset) & mask) {
C
Colin Cross 已提交
475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491
		if (time_after(jiffies, timeout)) {
			dev_warn(i2c_dev->dev, "timeout waiting for fifo flush\n");
			return -ETIMEDOUT;
		}
		msleep(1);
	}
	return 0;
}

static int tegra_i2c_empty_rx_fifo(struct tegra_i2c_dev *i2c_dev)
{
	u32 val;
	int rx_fifo_avail;
	u8 *buf = i2c_dev->msg_buf;
	size_t buf_remaining = i2c_dev->msg_buf_remaining;
	int words_to_transfer;

492 493 494 495 496 497 498 499 500
	if (i2c_dev->hw->has_mst_fifo) {
		val = i2c_readl(i2c_dev, I2C_MST_FIFO_STATUS);
		rx_fifo_avail = (val & I2C_MST_FIFO_STATUS_RX_MASK) >>
			I2C_MST_FIFO_STATUS_RX_SHIFT;
	} else {
		val = i2c_readl(i2c_dev, I2C_FIFO_STATUS);
		rx_fifo_avail = (val & I2C_FIFO_STATUS_RX_MASK) >>
			I2C_FIFO_STATUS_RX_SHIFT;
	}
C
Colin Cross 已提交
501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519

	/* Rounds down to not include partial word at the end of buf */
	words_to_transfer = buf_remaining / BYTES_PER_FIFO_WORD;
	if (words_to_transfer > rx_fifo_avail)
		words_to_transfer = rx_fifo_avail;

	i2c_readsl(i2c_dev, buf, I2C_RX_FIFO, words_to_transfer);

	buf += words_to_transfer * BYTES_PER_FIFO_WORD;
	buf_remaining -= words_to_transfer * BYTES_PER_FIFO_WORD;
	rx_fifo_avail -= words_to_transfer;

	/*
	 * If there is a partial word at the end of buf, handle it manually to
	 * prevent overwriting past the end of buf
	 */
	if (rx_fifo_avail > 0 && buf_remaining > 0) {
		BUG_ON(buf_remaining > 3);
		val = i2c_readl(i2c_dev, I2C_RX_FIFO);
520
		val = cpu_to_le32(val);
C
Colin Cross 已提交
521 522 523 524 525 526 527 528
		memcpy(buf, &val, buf_remaining);
		buf_remaining = 0;
		rx_fifo_avail--;
	}

	BUG_ON(rx_fifo_avail > 0 && buf_remaining > 0);
	i2c_dev->msg_buf_remaining = buf_remaining;
	i2c_dev->msg_buf = buf;
529

C
Colin Cross 已提交
530 531 532 533 534 535 536 537 538 539 540
	return 0;
}

static int tegra_i2c_fill_tx_fifo(struct tegra_i2c_dev *i2c_dev)
{
	u32 val;
	int tx_fifo_avail;
	u8 *buf = i2c_dev->msg_buf;
	size_t buf_remaining = i2c_dev->msg_buf_remaining;
	int words_to_transfer;

541 542 543 544 545 546 547 548 549
	if (i2c_dev->hw->has_mst_fifo) {
		val = i2c_readl(i2c_dev, I2C_MST_FIFO_STATUS);
		tx_fifo_avail = (val & I2C_MST_FIFO_STATUS_TX_MASK) >>
			I2C_MST_FIFO_STATUS_TX_SHIFT;
	} else {
		val = i2c_readl(i2c_dev, I2C_FIFO_STATUS);
		tx_fifo_avail = (val & I2C_FIFO_STATUS_TX_MASK) >>
			I2C_FIFO_STATUS_TX_SHIFT;
	}
C
Colin Cross 已提交
550 551 552 553

	/* Rounds down to not include partial word at the end of buf */
	words_to_transfer = buf_remaining / BYTES_PER_FIFO_WORD;

554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576
	/* It's very common to have < 4 bytes, so optimize that case. */
	if (words_to_transfer) {
		if (words_to_transfer > tx_fifo_avail)
			words_to_transfer = tx_fifo_avail;

		/*
		 * Update state before writing to FIFO.  If this casues us
		 * to finish writing all bytes (AKA buf_remaining goes to 0) we
		 * have a potential for an interrupt (PACKET_XFER_COMPLETE is
		 * not maskable).  We need to make sure that the isr sees
		 * buf_remaining as 0 and doesn't call us back re-entrantly.
		 */
		buf_remaining -= words_to_transfer * BYTES_PER_FIFO_WORD;
		tx_fifo_avail -= words_to_transfer;
		i2c_dev->msg_buf_remaining = buf_remaining;
		i2c_dev->msg_buf = buf +
			words_to_transfer * BYTES_PER_FIFO_WORD;
		barrier();

		i2c_writesl(i2c_dev, buf, I2C_TX_FIFO, words_to_transfer);

		buf += words_to_transfer * BYTES_PER_FIFO_WORD;
	}
C
Colin Cross 已提交
577 578 579 580 581 582 583 584 585

	/*
	 * If there is a partial word at the end of buf, handle it manually to
	 * prevent reading past the end of buf, which could cross a page
	 * boundary and fault.
	 */
	if (tx_fifo_avail > 0 && buf_remaining > 0) {
		BUG_ON(buf_remaining > 3);
		memcpy(&val, buf, buf_remaining);
586
		val = le32_to_cpu(val);
587 588 589 590 591 592

		/* Again update before writing to FIFO to make sure isr sees. */
		i2c_dev->msg_buf_remaining = 0;
		i2c_dev->msg_buf = NULL;
		barrier();

C
Colin Cross 已提交
593 594 595 596 597 598 599 600 601 602 603 604 605 606 607
		i2c_writel(i2c_dev, val, I2C_TX_FIFO);
	}

	return 0;
}

/*
 * One of the Tegra I2C blocks is inside the DVC (Digital Voltage Controller)
 * block.  This block is identical to the rest of the I2C blocks, except that
 * it only supports master mode, it has registers moved around, and it needs
 * some extra init to get it into I2C mode.  The register moves are handled
 * by i2c_readl and i2c_writel
 */
static void tegra_dvc_init(struct tegra_i2c_dev *i2c_dev)
{
608 609
	u32 val;

C
Colin Cross 已提交
610 611 612 613 614 615 616 617 618 619
	val = dvc_readl(i2c_dev, DVC_CTRL_REG3);
	val |= DVC_CTRL_REG3_SW_PROG;
	val |= DVC_CTRL_REG3_I2C_DONE_INTR_EN;
	dvc_writel(i2c_dev, val, DVC_CTRL_REG3);

	val = dvc_readl(i2c_dev, DVC_CTRL_REG1);
	val |= DVC_CTRL_REG1_INTR_EN;
	dvc_writel(i2c_dev, val, DVC_CTRL_REG1);
}

620
static int tegra_i2c_runtime_resume(struct device *dev)
621
{
622
	struct tegra_i2c_dev *i2c_dev = dev_get_drvdata(dev);
623
	int ret;
624

J
Jon Hunter 已提交
625 626 627 628
	ret = pinctrl_pm_select_default_state(i2c_dev->dev);
	if (ret)
		return ret;

629
	if (!i2c_dev->hw->has_single_clk_source) {
630
		ret = clk_enable(i2c_dev->fast_clk);
631 632 633 634 635
		if (ret < 0) {
			dev_err(i2c_dev->dev,
				"Enabling fast clk failed, err %d\n", ret);
			return ret;
		}
636
	}
637

638
	ret = clk_enable(i2c_dev->div_clk);
639 640 641
	if (ret < 0) {
		dev_err(i2c_dev->dev,
			"Enabling div clk failed, err %d\n", ret);
642
		clk_disable(i2c_dev->fast_clk);
643
		return ret;
644
	}
645 646

	return 0;
647 648
}

649
static int tegra_i2c_runtime_suspend(struct device *dev)
650
{
651 652
	struct tegra_i2c_dev *i2c_dev = dev_get_drvdata(dev);

653
	clk_disable(i2c_dev->div_clk);
654
	if (!i2c_dev->hw->has_single_clk_source)
655
		clk_disable(i2c_dev->fast_clk);
656

J
Jon Hunter 已提交
657
	return pinctrl_pm_select_idle_state(i2c_dev->dev);
658 659
}

660 661 662 663 664 665 666 667 668 669 670
static int tegra_i2c_wait_for_config_load(struct tegra_i2c_dev *i2c_dev)
{
	unsigned long reg_offset;
	void __iomem *addr;
	u32 val;
	int err;

	if (i2c_dev->hw->has_config_load_reg) {
		reg_offset = tegra_i2c_reg_addr(i2c_dev, I2C_CONFIG_LOAD);
		addr = i2c_dev->base + reg_offset;
		i2c_writel(i2c_dev, I2C_MSTR_CONFIG_LOAD, I2C_CONFIG_LOAD);
671 672
		if (in_interrupt())
			err = readl_poll_timeout_atomic(addr, val, val == 0,
673 674
							1000,
							I2C_CONFIG_LOAD_TIMEOUT);
675
		else
676 677
			err = readl_poll_timeout(addr, val, val == 0, 1000,
						 I2C_CONFIG_LOAD_TIMEOUT);
678

679 680 681 682 683 684 685 686 687 688
		if (err) {
			dev_warn(i2c_dev->dev,
				 "timeout waiting for config load\n");
			return err;
		}
	}

	return 0;
}

689
static int tegra_i2c_init(struct tegra_i2c_dev *i2c_dev, bool clk_reinit)
C
Colin Cross 已提交
690 691
{
	u32 val;
692
	int err;
693
	u32 clk_divisor, clk_multiplier;
694
	u32 tsu_thd;
695
	u8 tlow, thigh;
C
Colin Cross 已提交
696

697
	err = pm_runtime_get_sync(i2c_dev->dev);
698
	if (err < 0) {
699
		dev_err(i2c_dev->dev, "runtime resume failed %d\n", err);
700 701
		return err;
	}
C
Colin Cross 已提交
702

S
Stephen Warren 已提交
703
	reset_control_assert(i2c_dev->rst);
C
Colin Cross 已提交
704
	udelay(2);
S
Stephen Warren 已提交
705
	reset_control_deassert(i2c_dev->rst);
C
Colin Cross 已提交
706 707 708 709

	if (i2c_dev->is_dvc)
		tegra_dvc_init(i2c_dev);

J
Jay Cheng 已提交
710 711
	val = I2C_CNFG_NEW_MASTER_FSM | I2C_CNFG_PACKET_MODE_EN |
		(0x2 << I2C_CNFG_DEBOUNCE_CNT_SHIFT);
712 713 714 715

	if (i2c_dev->hw->has_multi_master_mode)
		val |= I2C_CNFG_MULTI_MASTER_MODE;

C
Colin Cross 已提交
716 717
	i2c_writel(i2c_dev, val, I2C_CNFG);
	i2c_writel(i2c_dev, 0, I2C_INT_MASK);
718 719 720

	/* Make sure clock divisor programmed correctly */
	clk_divisor = i2c_dev->hw->clk_divisor_hs_mode;
721
	clk_divisor |= i2c_dev->clk_divisor_non_hs_mode <<
722 723
					I2C_CLK_DIVISOR_STD_FAST_MODE_SHIFT;
	i2c_writel(i2c_dev, clk_divisor, I2C_CLK_DIVISOR);
C
Colin Cross 已提交
724

725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759
	if (i2c_dev->bus_clk_rate > I2C_STANDARD_MODE &&
	    i2c_dev->bus_clk_rate <= I2C_FAST_PLUS_MODE) {
		tlow = i2c_dev->hw->tlow_fast_fastplus_mode;
		thigh = i2c_dev->hw->thigh_fast_fastplus_mode;
		tsu_thd = i2c_dev->hw->setup_hold_time_fast_fast_plus_mode;
	} else {
		tlow = i2c_dev->hw->tlow_std_mode;
		thigh = i2c_dev->hw->thigh_std_mode;
		tsu_thd = i2c_dev->hw->setup_hold_time_std_mode;
	}

	if (i2c_dev->hw->has_interface_timing_reg) {
		val = (thigh << I2C_THIGH_SHIFT) | tlow;
		i2c_writel(i2c_dev, val, I2C_INTERFACE_TIMING_0);
	}

	/*
	 * configure setup and hold times only when tsu_thd is non-zero.
	 * otherwise, preserve the chip default values
	 */
	if (i2c_dev->hw->has_interface_timing_reg && tsu_thd)
		i2c_writel(i2c_dev, tsu_thd, I2C_INTERFACE_TIMING_1);

	if (!clk_reinit) {
		clk_multiplier = (tlow + thigh + 2);
		clk_multiplier *= (i2c_dev->clk_divisor_non_hs_mode + 1);
		err = clk_set_rate(i2c_dev->div_clk,
				   i2c_dev->bus_clk_rate * clk_multiplier);
		if (err) {
			dev_err(i2c_dev->dev,
				"failed changing clock rate: %d\n", err);
			goto err;
		}
	}

760 761
	if (!i2c_dev->is_dvc) {
		u32 sl_cfg = i2c_readl(i2c_dev, I2C_SL_CNFG);
762

763 764 765 766
		sl_cfg |= I2C_SL_CNFG_NACK | I2C_SL_CNFG_NEWSL;
		i2c_writel(i2c_dev, sl_cfg, I2C_SL_CNFG);
		i2c_writel(i2c_dev, 0xfc, I2C_SL_ADDR1);
		i2c_writel(i2c_dev, 0x00, I2C_SL_ADDR2);
767 768
	}

769
	err = tegra_i2c_flush_fifos(i2c_dev);
770 771
	if (err)
		goto err;
C
Colin Cross 已提交
772

773 774 775
	if (i2c_dev->is_multimaster_mode && i2c_dev->hw->has_slcg_override_reg)
		i2c_writel(i2c_dev, I2C_MST_CORE_CLKEN_OVR, I2C_CLKEN_OVERRIDE);

776 777 778
	err = tegra_i2c_wait_for_config_load(i2c_dev);
	if (err)
		goto err;
779

780
	if (i2c_dev->irq_disabled) {
781
		i2c_dev->irq_disabled = false;
782 783 784
		enable_irq(i2c_dev->irq);
	}

785
err:
786
	pm_runtime_put(i2c_dev->dev);
C
Colin Cross 已提交
787 788 789
	return err;
}

790 791 792 793
static int tegra_i2c_disable_packet_mode(struct tegra_i2c_dev *i2c_dev)
{
	u32 cnfg;

J
Jon Hunter 已提交
794 795 796 797 798 799 800 801
	/*
	 * NACK interrupt is generated before the I2C controller generates
	 * the STOP condition on the bus. So wait for 2 clock periods
	 * before disabling the controller so that the STOP condition has
	 * been delivered properly.
	 */
	udelay(DIV_ROUND_UP(2 * 1000000, i2c_dev->bus_clk_rate));

802 803 804 805 806 807 808
	cnfg = i2c_readl(i2c_dev, I2C_CNFG);
	if (cnfg & I2C_CNFG_PACKET_MODE_EN)
		i2c_writel(i2c_dev, cnfg & ~I2C_CNFG_PACKET_MODE_EN, I2C_CNFG);

	return tegra_i2c_wait_for_config_load(i2c_dev);
}

C
Colin Cross 已提交
809 810 811 812 813 814 815 816
static irqreturn_t tegra_i2c_isr(int irq, void *dev_id)
{
	u32 status;
	const u32 status_err = I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST;
	struct tegra_i2c_dev *i2c_dev = dev_id;

	status = i2c_readl(i2c_dev, I2C_INT_STATUS);

817
	spin_lock(&i2c_dev->xfer_lock);
C
Colin Cross 已提交
818
	if (status == 0) {
819 820 821 822 823 824 825 826
		dev_warn(i2c_dev->dev, "irq status 0 %08x %08x %08x\n",
			 i2c_readl(i2c_dev, I2C_PACKET_TRANSFER_STATUS),
			 i2c_readl(i2c_dev, I2C_STATUS),
			 i2c_readl(i2c_dev, I2C_CNFG));
		i2c_dev->msg_err |= I2C_ERR_UNKNOWN_INTERRUPT;

		if (!i2c_dev->irq_disabled) {
			disable_irq_nosync(i2c_dev->irq);
827
			i2c_dev->irq_disabled = true;
828 829
		}
		goto err;
C
Colin Cross 已提交
830 831 832
	}

	if (unlikely(status & status_err)) {
833
		tegra_i2c_disable_packet_mode(i2c_dev);
C
Colin Cross 已提交
834 835 836 837 838 839 840
		if (status & I2C_INT_NO_ACK)
			i2c_dev->msg_err |= I2C_ERR_NO_ACK;
		if (status & I2C_INT_ARBITRATION_LOST)
			i2c_dev->msg_err |= I2C_ERR_ARBITRATION_LOST;
		goto err;
	}

841 842 843 844 845 846 847
	/*
	 * I2C transfer is terminated during the bus clear so skip
	 * processing the other interrupts.
	 */
	if (i2c_dev->hw->supports_bus_clear && (status & I2C_INT_BUS_CLR_DONE))
		goto err;

848 849 850 851 852 853 854
	if (!i2c_dev->is_curr_dma_xfer) {
		if (i2c_dev->msg_read && (status & I2C_INT_RX_FIFO_DATA_REQ)) {
			if (i2c_dev->msg_buf_remaining)
				tegra_i2c_empty_rx_fifo(i2c_dev);
			else
				BUG();
		}
C
Colin Cross 已提交
855

856 857 858 859 860 861 862
		if (!i2c_dev->msg_read && (status & I2C_INT_TX_FIFO_DATA_REQ)) {
			if (i2c_dev->msg_buf_remaining)
				tegra_i2c_fill_tx_fifo(i2c_dev);
			else
				tegra_i2c_mask_irq(i2c_dev,
						   I2C_INT_TX_FIFO_DATA_REQ);
		}
C
Colin Cross 已提交
863 864
	}

865 866 867 868
	i2c_writel(i2c_dev, status, I2C_INT_STATUS);
	if (i2c_dev->is_dvc)
		dvc_writel(i2c_dev, DVC_STATUS_I2C_DONE_INTR, DVC_STATUS);

869 870 871 872 873 874 875
	/*
	 * During message read XFER_COMPLETE interrupt is triggered prior to
	 * DMA completion and during message write XFER_COMPLETE interrupt is
	 * triggered after DMA completion.
	 * PACKETS_XFER_COMPLETE indicates completion of all bytes of transfer.
	 * so forcing msg_buf_remaining to 0 in DMA mode.
	 */
876
	if (status & I2C_INT_PACKET_XFER_COMPLETE) {
877 878
		if (i2c_dev->is_curr_dma_xfer)
			i2c_dev->msg_buf_remaining = 0;
879
		BUG_ON(i2c_dev->msg_buf_remaining);
C
Colin Cross 已提交
880
		complete(&i2c_dev->msg_complete);
881
	}
882
	goto done;
C
Colin Cross 已提交
883
err:
L
Lucas De Marchi 已提交
884
	/* An error occurred, mask all interrupts */
C
Colin Cross 已提交
885 886 887
	tegra_i2c_mask_irq(i2c_dev, I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST |
		I2C_INT_PACKET_XFER_COMPLETE | I2C_INT_TX_FIFO_DATA_REQ |
		I2C_INT_RX_FIFO_DATA_REQ);
888 889
	if (i2c_dev->hw->supports_bus_clear)
		tegra_i2c_mask_irq(i2c_dev, I2C_INT_BUS_CLR_DONE);
C
Colin Cross 已提交
890
	i2c_writel(i2c_dev, status, I2C_INT_STATUS);
891 892
	if (i2c_dev->is_dvc)
		dvc_writel(i2c_dev, DVC_STATUS_I2C_DONE_INTR, DVC_STATUS);
893

894 895 896 897 898 899 900 901 902
	if (i2c_dev->is_curr_dma_xfer) {
		if (i2c_dev->msg_read)
			dmaengine_terminate_async(i2c_dev->rx_dma_chan);
		else
			dmaengine_terminate_async(i2c_dev->tx_dma_chan);

		complete(&i2c_dev->dma_complete);
	}

903
	complete(&i2c_dev->msg_complete);
904
done:
905
	spin_unlock(&i2c_dev->xfer_lock);
C
Colin Cross 已提交
906 907 908
	return IRQ_HANDLED;
}

909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960
static void tegra_i2c_config_fifo_trig(struct tegra_i2c_dev *i2c_dev,
				       size_t len)
{
	u32 val, reg;
	u8 dma_burst;
	struct dma_slave_config slv_config = {0};
	struct dma_chan *chan;
	int ret;
	unsigned long reg_offset;

	if (i2c_dev->hw->has_mst_fifo)
		reg = I2C_MST_FIFO_CONTROL;
	else
		reg = I2C_FIFO_CONTROL;

	if (i2c_dev->is_curr_dma_xfer) {
		if (len & 0xF)
			dma_burst = 1;
		else if (len & 0x10)
			dma_burst = 4;
		else
			dma_burst = 8;

		if (i2c_dev->msg_read) {
			chan = i2c_dev->rx_dma_chan;
			reg_offset = tegra_i2c_reg_addr(i2c_dev, I2C_RX_FIFO);
			slv_config.src_addr = i2c_dev->base_phys + reg_offset;
			slv_config.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
			slv_config.src_maxburst = dma_burst;

			if (i2c_dev->hw->has_mst_fifo)
				val = I2C_MST_FIFO_CONTROL_RX_TRIG(dma_burst);
			else
				val = I2C_FIFO_CONTROL_RX_TRIG(dma_burst);
		} else {
			chan = i2c_dev->tx_dma_chan;
			reg_offset = tegra_i2c_reg_addr(i2c_dev, I2C_TX_FIFO);
			slv_config.dst_addr = i2c_dev->base_phys + reg_offset;
			slv_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
			slv_config.dst_maxburst = dma_burst;

			if (i2c_dev->hw->has_mst_fifo)
				val = I2C_MST_FIFO_CONTROL_TX_TRIG(dma_burst);
			else
				val = I2C_FIFO_CONTROL_TX_TRIG(dma_burst);
		}

		slv_config.device_fc = true;
		ret = dmaengine_slave_config(chan, &slv_config);
		if (ret < 0) {
			dev_err(i2c_dev->dev, "DMA slave config failed: %d\n",
				ret);
961
			dev_err(i2c_dev->dev, "falling back to PIO\n");
962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978
			tegra_i2c_release_dma(i2c_dev);
			i2c_dev->is_curr_dma_xfer = false;
		} else {
			goto out;
		}
	}

	if (i2c_dev->hw->has_mst_fifo)
		val = I2C_MST_FIFO_CONTROL_TX_TRIG(8) |
		      I2C_MST_FIFO_CONTROL_RX_TRIG(1);
	else
		val = I2C_FIFO_CONTROL_TX_TRIG(8) |
		      I2C_FIFO_CONTROL_RX_TRIG(1);
out:
	i2c_writel(i2c_dev, val, reg);
}

979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000
static int tegra_i2c_issue_bus_clear(struct i2c_adapter *adap)
{
	struct tegra_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
	int err;
	unsigned long time_left;
	u32 reg;

	reinit_completion(&i2c_dev->msg_complete);
	reg = (I2C_BC_SCLK_THRESHOLD << I2C_BC_SCLK_THRESHOLD_SHIFT) |
	      I2C_BC_STOP_COND | I2C_BC_TERMINATE;
	i2c_writel(i2c_dev, reg, I2C_BUS_CLEAR_CNFG);
	if (i2c_dev->hw->has_config_load_reg) {
		err = tegra_i2c_wait_for_config_load(i2c_dev);
		if (err)
			return err;
	}

	reg |= I2C_BC_ENABLE;
	i2c_writel(i2c_dev, reg, I2C_BUS_CLEAR_CNFG);
	tegra_i2c_unmask_irq(i2c_dev, I2C_INT_BUS_CLR_DONE);

	time_left = wait_for_completion_timeout(&i2c_dev->msg_complete,
1001
						msecs_to_jiffies(50));
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
	if (time_left == 0) {
		dev_err(i2c_dev->dev, "timed out for bus clear\n");
		return -ETIMEDOUT;
	}

	reg = i2c_readl(i2c_dev, I2C_BUS_CLEAR_STATUS);
	if (!(reg & I2C_BC_STATUS)) {
		dev_err(i2c_dev->dev,
			"un-recovered arbitration lost\n");
		return -EIO;
	}

	return -EAGAIN;
}

C
Colin Cross 已提交
1017
static int tegra_i2c_xfer_msg(struct tegra_i2c_dev *i2c_dev,
1018 1019
			      struct i2c_msg *msg,
			      enum msg_end_type end_state)
C
Colin Cross 已提交
1020 1021 1022
{
	u32 packet_header;
	u32 int_mask;
1023
	unsigned long time_left;
1024
	unsigned long flags;
1025 1026 1027 1028
	size_t xfer_size;
	u32 *buffer = NULL;
	int err = 0;
	bool dma;
1029
	u16 xfer_time = 100;
C
Colin Cross 已提交
1030 1031 1032 1033 1034 1035 1036

	tegra_i2c_flush_fifos(i2c_dev);

	i2c_dev->msg_buf = msg->buf;
	i2c_dev->msg_buf_remaining = msg->len;
	i2c_dev->msg_err = I2C_ERR_NONE;
	i2c_dev->msg_read = (msg->flags & I2C_M_RD);
1037
	reinit_completion(&i2c_dev->msg_complete);
C
Colin Cross 已提交
1038

1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
	if (i2c_dev->msg_read)
		xfer_size = msg->len;
	else
		xfer_size = msg->len + I2C_PACKET_HEADER_SIZE;

	xfer_size = ALIGN(xfer_size, BYTES_PER_FIFO_WORD);
	i2c_dev->is_curr_dma_xfer = (xfer_size > I2C_PIO_MODE_MAX_LEN) &&
				    i2c_dev->dma_buf;
	tegra_i2c_config_fifo_trig(i2c_dev, xfer_size);
	dma = i2c_dev->is_curr_dma_xfer;
1049 1050 1051 1052 1053 1054
	/*
	 * Transfer time in mSec = Total bits / transfer rate
	 * Total bits = 9 bits per byte (including ACK bit) + Start & stop bits
	 */
	xfer_time += DIV_ROUND_CLOSEST(((xfer_size * 9) + 2) * MSEC_PER_SEC,
					i2c_dev->bus_clk_rate);
1055 1056 1057 1058
	spin_lock_irqsave(&i2c_dev->xfer_lock, flags);

	int_mask = I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST;
	tegra_i2c_unmask_irq(i2c_dev, int_mask);
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
	if (dma) {
		if (i2c_dev->msg_read) {
			dma_sync_single_for_device(i2c_dev->dev,
						   i2c_dev->dma_phys,
						   xfer_size,
						   DMA_FROM_DEVICE);
			err = tegra_i2c_dma_submit(i2c_dev, xfer_size);
			if (err < 0) {
				dev_err(i2c_dev->dev,
					"starting RX DMA failed, err %d\n",
					err);
				goto unlock;
			}

		} else {
			dma_sync_single_for_cpu(i2c_dev->dev,
						i2c_dev->dma_phys,
						xfer_size,
						DMA_TO_DEVICE);
			buffer = i2c_dev->dma_buf;
		}
	}
1081

C
Colin Cross 已提交
1082 1083 1084 1085
	packet_header = (0 << PACKET_HEADER0_HEADER_SIZE_SHIFT) |
			PACKET_HEADER0_PROTOCOL_I2C |
			(i2c_dev->cont_id << PACKET_HEADER0_CONT_ID_SHIFT) |
			(1 << PACKET_HEADER0_PACKET_ID_SHIFT);
1086 1087 1088 1089
	if (dma && !i2c_dev->msg_read)
		*buffer++ = packet_header;
	else
		i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);
C
Colin Cross 已提交
1090 1091

	packet_header = msg->len - 1;
1092 1093 1094 1095
	if (dma && !i2c_dev->msg_read)
		*buffer++ = packet_header;
	else
		i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);
C
Colin Cross 已提交
1096

1097
	packet_header = I2C_HEADER_IE_ENABLE;
1098 1099 1100
	if (end_state == MSG_END_CONTINUE)
		packet_header |= I2C_HEADER_CONTINUE_XFER;
	else if (end_state == MSG_END_REPEAT_START)
1101
		packet_header |= I2C_HEADER_REPEAT_START;
1102 1103
	if (msg->flags & I2C_M_TEN) {
		packet_header |= msg->addr;
C
Colin Cross 已提交
1104
		packet_header |= I2C_HEADER_10BIT_ADDR;
1105 1106 1107
	} else {
		packet_header |= msg->addr << I2C_HEADER_SLAVE_ADDR_SHIFT;
	}
C
Colin Cross 已提交
1108 1109 1110 1111
	if (msg->flags & I2C_M_IGNORE_NAK)
		packet_header |= I2C_HEADER_CONT_ON_NAK;
	if (msg->flags & I2C_M_RD)
		packet_header |= I2C_HEADER_READ;
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
	if (dma && !i2c_dev->msg_read)
		*buffer++ = packet_header;
	else
		i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);

	if (!i2c_dev->msg_read) {
		if (dma) {
			memcpy(buffer, msg->buf, msg->len);
			dma_sync_single_for_device(i2c_dev->dev,
						   i2c_dev->dma_phys,
						   xfer_size,
						   DMA_TO_DEVICE);
			err = tegra_i2c_dma_submit(i2c_dev, xfer_size);
			if (err < 0) {
				dev_err(i2c_dev->dev,
					"starting TX DMA failed, err %d\n",
					err);
				goto unlock;
			}
		} else {
			tegra_i2c_fill_tx_fifo(i2c_dev);
		}
	}
C
Colin Cross 已提交
1135

1136 1137
	if (i2c_dev->hw->has_per_pkt_xfer_complete_irq)
		int_mask |= I2C_INT_PACKET_XFER_COMPLETE;
1138 1139 1140 1141 1142 1143
	if (!dma) {
		if (msg->flags & I2C_M_RD)
			int_mask |= I2C_INT_RX_FIFO_DATA_REQ;
		else if (i2c_dev->msg_buf_remaining)
			int_mask |= I2C_INT_TX_FIFO_DATA_REQ;
	}
1144

C
Colin Cross 已提交
1145 1146 1147 1148
	tegra_i2c_unmask_irq(i2c_dev, int_mask);
	dev_dbg(i2c_dev->dev, "unmasked irq: %02x\n",
		i2c_readl(i2c_dev, I2C_INT_MASK));

1149 1150 1151 1152 1153 1154 1155
unlock:
	spin_unlock_irqrestore(&i2c_dev->xfer_lock, flags);

	if (dma) {
		if (err)
			return err;

1156 1157
		time_left = wait_for_completion_timeout(&i2c_dev->dma_complete,
							msecs_to_jiffies(xfer_time));
1158 1159 1160 1161 1162
		if (time_left == 0) {
			dev_err(i2c_dev->dev, "DMA transfer timeout\n");
			dmaengine_terminate_sync(i2c_dev->msg_read ?
						 i2c_dev->rx_dma_chan :
						 i2c_dev->tx_dma_chan);
1163
			tegra_i2c_init(i2c_dev, true);
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
			return -ETIMEDOUT;
		}

		if (i2c_dev->msg_read && i2c_dev->msg_err == I2C_ERR_NONE) {
			dma_sync_single_for_cpu(i2c_dev->dev,
						i2c_dev->dma_phys,
						xfer_size,
						DMA_FROM_DEVICE);
			memcpy(i2c_dev->msg_buf, i2c_dev->dma_buf,
			       msg->len);
		}

		if (i2c_dev->msg_err != I2C_ERR_NONE)
			dmaengine_synchronize(i2c_dev->msg_read ?
					      i2c_dev->rx_dma_chan :
					      i2c_dev->tx_dma_chan);
	}

1182
	time_left = wait_for_completion_timeout(&i2c_dev->msg_complete,
1183
						msecs_to_jiffies(xfer_time));
C
Colin Cross 已提交
1184 1185
	tegra_i2c_mask_irq(i2c_dev, int_mask);

1186
	if (time_left == 0) {
C
Colin Cross 已提交
1187 1188
		dev_err(i2c_dev->dev, "i2c transfer timed out\n");

1189
		tegra_i2c_init(i2c_dev, true);
C
Colin Cross 已提交
1190 1191 1192
		return -ETIMEDOUT;
	}

1193 1194 1195
	dev_dbg(i2c_dev->dev, "transfer complete: %lu %d %d\n",
		time_left, completion_done(&i2c_dev->msg_complete),
		i2c_dev->msg_err);
C
Colin Cross 已提交
1196

1197
	i2c_dev->is_curr_dma_xfer = false;
C
Colin Cross 已提交
1198 1199 1200
	if (likely(i2c_dev->msg_err == I2C_ERR_NONE))
		return 0;

1201
	tegra_i2c_init(i2c_dev, true);
1202 1203 1204 1205 1206 1207 1208
	/* start recovery upon arbitration loss in single master mode */
	if (i2c_dev->msg_err == I2C_ERR_ARBITRATION_LOST) {
		if (!i2c_dev->is_multimaster_mode)
			return i2c_recover_bus(&i2c_dev->adapter);
		return -EAGAIN;
	}

C
Colin Cross 已提交
1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
	if (i2c_dev->msg_err == I2C_ERR_NO_ACK) {
		if (msg->flags & I2C_M_IGNORE_NAK)
			return 0;
		return -EREMOTEIO;
	}

	return -EIO;
}

static int tegra_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[],
1219
			  int num)
C
Colin Cross 已提交
1220 1221 1222
{
	struct tegra_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
	int i;
1223
	int ret;
C
Colin Cross 已提交
1224

1225
	ret = pm_runtime_get_sync(i2c_dev->dev);
1226
	if (ret < 0) {
1227
		dev_err(i2c_dev->dev, "runtime resume failed %d\n", ret);
1228 1229 1230
		return ret;
	}

C
Colin Cross 已提交
1231
	for (i = 0; i < num; i++) {
1232
		enum msg_end_type end_type = MSG_END_STOP;
1233

1234 1235 1236 1237 1238 1239 1240
		if (i < (num - 1)) {
			if (msgs[i + 1].flags & I2C_M_NOSTART)
				end_type = MSG_END_CONTINUE;
			else
				end_type = MSG_END_REPEAT_START;
		}
		ret = tegra_i2c_xfer_msg(i2c_dev, &msgs[i], end_type);
C
Colin Cross 已提交
1241 1242 1243
		if (ret)
			break;
	}
1244 1245 1246

	pm_runtime_put(i2c_dev->dev);

C
Colin Cross 已提交
1247 1248 1249 1250 1251
	return ret ?: i;
}

static u32 tegra_i2c_func(struct i2c_adapter *adap)
{
1252
	struct tegra_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
1253 1254
	u32 ret = I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK) |
		  I2C_FUNC_10BIT_ADDR |	I2C_FUNC_PROTOCOL_MANGLING;
1255 1256 1257 1258

	if (i2c_dev->hw->has_continue_xfer_support)
		ret |= I2C_FUNC_NOSTART;
	return ret;
C
Colin Cross 已提交
1259 1260
}

1261 1262 1263 1264
static void tegra_i2c_parse_dt(struct tegra_i2c_dev *i2c_dev)
{
	struct device_node *np = i2c_dev->dev->of_node;
	int ret;
1265
	bool multi_mode;
1266 1267

	ret = of_property_read_u32(np, "clock-frequency",
1268
				   &i2c_dev->bus_clk_rate);
1269 1270 1271
	if (ret)
		i2c_dev->bus_clk_rate = 100000; /* default clock rate */

1272 1273
	multi_mode = of_property_read_bool(np, "multi-master");
	i2c_dev->is_multimaster_mode = multi_mode;
1274 1275
}

C
Colin Cross 已提交
1276 1277 1278 1279 1280
static const struct i2c_algorithm tegra_i2c_algo = {
	.master_xfer	= tegra_i2c_xfer,
	.functionality	= tegra_i2c_func,
};

1281
/* payload size is only 12 bit */
1282
static const struct i2c_adapter_quirks tegra_i2c_quirks = {
1283
	.flags = I2C_AQ_NO_ZERO_LEN,
1284 1285
	.max_read_len = SZ_4K,
	.max_write_len = SZ_4K - I2C_PACKET_HEADER_SIZE,
1286 1287
};

1288 1289
static const struct i2c_adapter_quirks tegra194_i2c_quirks = {
	.flags = I2C_AQ_NO_ZERO_LEN,
1290
	.max_write_len = SZ_64K - I2C_PACKET_HEADER_SIZE,
1291 1292
};

1293 1294 1295 1296
static struct i2c_bus_recovery_info tegra_i2c_recovery_info = {
	.recover_bus = tegra_i2c_issue_bus_clear,
};

1297 1298
static const struct tegra_i2c_hw_feature tegra20_i2c_hw = {
	.has_continue_xfer_support = false,
1299 1300 1301
	.has_per_pkt_xfer_complete_irq = false,
	.has_single_clk_source = false,
	.clk_divisor_hs_mode = 3,
1302 1303
	.clk_divisor_std_mode = 0,
	.clk_divisor_fast_mode = 0,
1304
	.clk_divisor_fast_plus_mode = 0,
1305
	.has_config_load_reg = false,
1306 1307
	.has_multi_master_mode = false,
	.has_slcg_override_reg = false,
1308
	.has_mst_fifo = false,
1309
	.quirks = &tegra_i2c_quirks,
1310
	.supports_bus_clear = false,
1311
	.has_apb_dma = true,
1312 1313 1314 1315 1316 1317 1318 1319
	.tlow_std_mode = 0x4,
	.thigh_std_mode = 0x2,
	.tlow_fast_fastplus_mode = 0x4,
	.thigh_fast_fastplus_mode = 0x2,
	.setup_hold_time_std_mode = 0x0,
	.setup_hold_time_fast_fast_plus_mode = 0x0,
	.setup_hold_time_hs_mode = 0x0,
	.has_interface_timing_reg = false,
1320 1321 1322 1323
};

static const struct tegra_i2c_hw_feature tegra30_i2c_hw = {
	.has_continue_xfer_support = true,
1324 1325 1326
	.has_per_pkt_xfer_complete_irq = false,
	.has_single_clk_source = false,
	.clk_divisor_hs_mode = 3,
1327 1328
	.clk_divisor_std_mode = 0,
	.clk_divisor_fast_mode = 0,
1329
	.clk_divisor_fast_plus_mode = 0,
1330
	.has_config_load_reg = false,
1331 1332
	.has_multi_master_mode = false,
	.has_slcg_override_reg = false,
1333
	.has_mst_fifo = false,
1334
	.quirks = &tegra_i2c_quirks,
1335
	.supports_bus_clear = false,
1336
	.has_apb_dma = true,
1337 1338 1339 1340 1341 1342 1343 1344
	.tlow_std_mode = 0x4,
	.thigh_std_mode = 0x2,
	.tlow_fast_fastplus_mode = 0x4,
	.thigh_fast_fastplus_mode = 0x2,
	.setup_hold_time_std_mode = 0x0,
	.setup_hold_time_fast_fast_plus_mode = 0x0,
	.setup_hold_time_hs_mode = 0x0,
	.has_interface_timing_reg = false,
1345 1346 1347 1348 1349 1350 1351
};

static const struct tegra_i2c_hw_feature tegra114_i2c_hw = {
	.has_continue_xfer_support = true,
	.has_per_pkt_xfer_complete_irq = true,
	.has_single_clk_source = true,
	.clk_divisor_hs_mode = 1,
1352 1353
	.clk_divisor_std_mode = 0x19,
	.clk_divisor_fast_mode = 0x19,
1354
	.clk_divisor_fast_plus_mode = 0x10,
1355
	.has_config_load_reg = false,
1356 1357
	.has_multi_master_mode = false,
	.has_slcg_override_reg = false,
1358
	.has_mst_fifo = false,
1359
	.quirks = &tegra_i2c_quirks,
1360
	.supports_bus_clear = true,
1361
	.has_apb_dma = true,
1362 1363 1364 1365 1366 1367 1368 1369
	.tlow_std_mode = 0x4,
	.thigh_std_mode = 0x2,
	.tlow_fast_fastplus_mode = 0x4,
	.thigh_fast_fastplus_mode = 0x2,
	.setup_hold_time_std_mode = 0x0,
	.setup_hold_time_fast_fast_plus_mode = 0x0,
	.setup_hold_time_hs_mode = 0x0,
	.has_interface_timing_reg = false,
1370 1371 1372 1373 1374 1375 1376
};

static const struct tegra_i2c_hw_feature tegra124_i2c_hw = {
	.has_continue_xfer_support = true,
	.has_per_pkt_xfer_complete_irq = true,
	.has_single_clk_source = true,
	.clk_divisor_hs_mode = 1,
1377 1378
	.clk_divisor_std_mode = 0x19,
	.clk_divisor_fast_mode = 0x19,
1379
	.clk_divisor_fast_plus_mode = 0x10,
1380
	.has_config_load_reg = true,
1381 1382
	.has_multi_master_mode = false,
	.has_slcg_override_reg = true,
1383
	.has_mst_fifo = false,
1384
	.quirks = &tegra_i2c_quirks,
1385
	.supports_bus_clear = true,
1386
	.has_apb_dma = true,
1387 1388 1389 1390 1391 1392 1393 1394
	.tlow_std_mode = 0x4,
	.thigh_std_mode = 0x2,
	.tlow_fast_fastplus_mode = 0x4,
	.thigh_fast_fastplus_mode = 0x2,
	.setup_hold_time_std_mode = 0x0,
	.setup_hold_time_fast_fast_plus_mode = 0x0,
	.setup_hold_time_hs_mode = 0x0,
	.has_interface_timing_reg = true,
1395 1396 1397 1398 1399 1400 1401
};

static const struct tegra_i2c_hw_feature tegra210_i2c_hw = {
	.has_continue_xfer_support = true,
	.has_per_pkt_xfer_complete_irq = true,
	.has_single_clk_source = true,
	.clk_divisor_hs_mode = 1,
1402 1403
	.clk_divisor_std_mode = 0x19,
	.clk_divisor_fast_mode = 0x19,
1404 1405
	.clk_divisor_fast_plus_mode = 0x10,
	.has_config_load_reg = true,
1406
	.has_multi_master_mode = false,
1407
	.has_slcg_override_reg = true,
1408
	.has_mst_fifo = false,
1409
	.quirks = &tegra_i2c_quirks,
1410
	.supports_bus_clear = true,
1411
	.has_apb_dma = true,
1412 1413 1414 1415 1416 1417 1418 1419
	.tlow_std_mode = 0x4,
	.thigh_std_mode = 0x2,
	.tlow_fast_fastplus_mode = 0x4,
	.thigh_fast_fastplus_mode = 0x2,
	.setup_hold_time_std_mode = 0,
	.setup_hold_time_fast_fast_plus_mode = 0,
	.setup_hold_time_hs_mode = 0,
	.has_interface_timing_reg = true,
1420 1421 1422 1423 1424 1425 1426
};

static const struct tegra_i2c_hw_feature tegra186_i2c_hw = {
	.has_continue_xfer_support = true,
	.has_per_pkt_xfer_complete_irq = true,
	.has_single_clk_source = true,
	.clk_divisor_hs_mode = 1,
1427 1428
	.clk_divisor_std_mode = 0x16,
	.clk_divisor_fast_mode = 0x19,
1429 1430
	.clk_divisor_fast_plus_mode = 0x10,
	.has_config_load_reg = true,
1431
	.has_multi_master_mode = false,
1432
	.has_slcg_override_reg = true,
1433
	.has_mst_fifo = false,
1434 1435 1436
	.quirks = &tegra_i2c_quirks,
	.supports_bus_clear = true,
	.has_apb_dma = false,
1437 1438 1439 1440 1441 1442 1443 1444
	.tlow_std_mode = 0x4,
	.thigh_std_mode = 0x3,
	.tlow_fast_fastplus_mode = 0x4,
	.thigh_fast_fastplus_mode = 0x2,
	.setup_hold_time_std_mode = 0,
	.setup_hold_time_fast_fast_plus_mode = 0,
	.setup_hold_time_hs_mode = 0,
	.has_interface_timing_reg = true,
1445 1446 1447 1448 1449 1450 1451
};

static const struct tegra_i2c_hw_feature tegra194_i2c_hw = {
	.has_continue_xfer_support = true,
	.has_per_pkt_xfer_complete_irq = true,
	.has_single_clk_source = true,
	.clk_divisor_hs_mode = 1,
1452 1453 1454
	.clk_divisor_std_mode = 0x4f,
	.clk_divisor_fast_mode = 0x3c,
	.clk_divisor_fast_plus_mode = 0x16,
1455 1456 1457 1458
	.has_config_load_reg = true,
	.has_multi_master_mode = true,
	.has_slcg_override_reg = true,
	.has_mst_fifo = true,
1459
	.quirks = &tegra194_i2c_quirks,
1460
	.supports_bus_clear = true,
1461
	.has_apb_dma = false,
1462 1463 1464 1465 1466 1467 1468 1469
	.tlow_std_mode = 0x8,
	.thigh_std_mode = 0x7,
	.tlow_fast_fastplus_mode = 0x2,
	.thigh_fast_fastplus_mode = 0x2,
	.setup_hold_time_std_mode = 0x08080808,
	.setup_hold_time_fast_fast_plus_mode = 0x02020202,
	.setup_hold_time_hs_mode = 0x090909,
	.has_interface_timing_reg = true,
1470 1471 1472
};

/* Match table for of_platform binding */
1473
static const struct of_device_id tegra_i2c_of_match[] = {
1474
	{ .compatible = "nvidia,tegra194-i2c", .data = &tegra194_i2c_hw, },
1475
	{ .compatible = "nvidia,tegra186-i2c", .data = &tegra186_i2c_hw, },
1476
	{ .compatible = "nvidia,tegra210-i2c", .data = &tegra210_i2c_hw, },
1477
	{ .compatible = "nvidia,tegra124-i2c", .data = &tegra124_i2c_hw, },
1478
	{ .compatible = "nvidia,tegra114-i2c", .data = &tegra114_i2c_hw, },
1479 1480 1481 1482 1483 1484 1485
	{ .compatible = "nvidia,tegra30-i2c", .data = &tegra30_i2c_hw, },
	{ .compatible = "nvidia,tegra20-i2c", .data = &tegra20_i2c_hw, },
	{ .compatible = "nvidia,tegra20-i2c-dvc", .data = &tegra20_i2c_hw, },
	{},
};
MODULE_DEVICE_TABLE(of, tegra_i2c_of_match);

1486
static int tegra_i2c_probe(struct platform_device *pdev)
C
Colin Cross 已提交
1487 1488 1489
{
	struct tegra_i2c_dev *i2c_dev;
	struct resource *res;
1490 1491
	struct clk *div_clk;
	struct clk *fast_clk;
O
Olof Johansson 已提交
1492
	void __iomem *base;
1493
	phys_addr_t base_phys;
C
Colin Cross 已提交
1494
	int irq;
1495
	int ret;
C
Colin Cross 已提交
1496 1497

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1498
	base_phys = res->start;
1499 1500 1501
	base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(base))
		return PTR_ERR(base);
C
Colin Cross 已提交
1502 1503 1504 1505

	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (!res) {
		dev_err(&pdev->dev, "no irq resource\n");
1506
		return -EINVAL;
C
Colin Cross 已提交
1507 1508 1509
	}
	irq = res->start;

1510 1511
	div_clk = devm_clk_get(&pdev->dev, "div-clk");
	if (IS_ERR(div_clk)) {
1512
		dev_err(&pdev->dev, "missing controller clock\n");
1513
		return PTR_ERR(div_clk);
C
Colin Cross 已提交
1514 1515
	}

1516
	i2c_dev = devm_kzalloc(&pdev->dev, sizeof(*i2c_dev), GFP_KERNEL);
1517
	if (!i2c_dev)
1518
		return -ENOMEM;
C
Colin Cross 已提交
1519 1520

	i2c_dev->base = base;
1521
	i2c_dev->base_phys = base_phys;
1522
	i2c_dev->div_clk = div_clk;
C
Colin Cross 已提交
1523
	i2c_dev->adapter.algo = &tegra_i2c_algo;
1524
	i2c_dev->adapter.retries = 1;
1525
	i2c_dev->adapter.timeout = 6 * HZ;
C
Colin Cross 已提交
1526 1527 1528
	i2c_dev->irq = irq;
	i2c_dev->cont_id = pdev->id;
	i2c_dev->dev = &pdev->dev;
1529

1530
	i2c_dev->rst = devm_reset_control_get_exclusive(&pdev->dev, "i2c");
S
Stephen Warren 已提交
1531
	if (IS_ERR(i2c_dev->rst)) {
1532
		dev_err(&pdev->dev, "missing controller reset\n");
S
Stephen Warren 已提交
1533 1534 1535
		return PTR_ERR(i2c_dev->rst);
	}

1536
	tegra_i2c_parse_dt(i2c_dev);
C
Colin Cross 已提交
1537

1538 1539 1540
	i2c_dev->hw = of_device_get_match_data(&pdev->dev);
	i2c_dev->is_dvc = of_device_is_compatible(pdev->dev.of_node,
						  "nvidia,tegra20-i2c-dvc");
1541
	i2c_dev->adapter.quirks = i2c_dev->hw->quirks;
1542 1543
	i2c_dev->dma_buf_size = i2c_dev->adapter.quirks->max_write_len +
				I2C_PACKET_HEADER_SIZE;
C
Colin Cross 已提交
1544
	init_completion(&i2c_dev->msg_complete);
1545
	init_completion(&i2c_dev->dma_complete);
1546
	spin_lock_init(&i2c_dev->xfer_lock);
C
Colin Cross 已提交
1547

1548 1549 1550
	if (!i2c_dev->hw->has_single_clk_source) {
		fast_clk = devm_clk_get(&pdev->dev, "fast-clk");
		if (IS_ERR(fast_clk)) {
1551
			dev_err(&pdev->dev, "missing fast clock\n");
1552 1553 1554 1555 1556
			return PTR_ERR(fast_clk);
		}
		i2c_dev->fast_clk = fast_clk;
	}

C
Colin Cross 已提交
1557 1558
	platform_set_drvdata(pdev, i2c_dev);

1559 1560 1561 1562 1563 1564 1565 1566
	if (!i2c_dev->hw->has_single_clk_source) {
		ret = clk_prepare(i2c_dev->fast_clk);
		if (ret < 0) {
			dev_err(i2c_dev->dev, "Clock prepare failed %d\n", ret);
			return ret;
		}
	}

1567 1568
	if (i2c_dev->bus_clk_rate > I2C_FAST_MODE &&
	    i2c_dev->bus_clk_rate <= I2C_FAST_PLUS_MODE)
1569
		i2c_dev->clk_divisor_non_hs_mode =
1570 1571 1572 1573 1574 1575 1576 1577
				i2c_dev->hw->clk_divisor_fast_plus_mode;
	else if (i2c_dev->bus_clk_rate > I2C_STANDARD_MODE &&
		 i2c_dev->bus_clk_rate <= I2C_FAST_MODE)
		i2c_dev->clk_divisor_non_hs_mode =
				i2c_dev->hw->clk_divisor_fast_mode;
	else
		i2c_dev->clk_divisor_non_hs_mode =
				i2c_dev->hw->clk_divisor_std_mode;
1578 1579 1580 1581 1582 1583 1584

	ret = clk_prepare(i2c_dev->div_clk);
	if (ret < 0) {
		dev_err(i2c_dev->dev, "Clock prepare failed %d\n", ret);
		goto unprepare_fast_clk;
	}

1585 1586 1587 1588 1589 1590 1591 1592 1593
	pm_runtime_enable(&pdev->dev);
	if (!pm_runtime_enabled(&pdev->dev)) {
		ret = tegra_i2c_runtime_resume(&pdev->dev);
		if (ret < 0) {
			dev_err(&pdev->dev, "runtime resume failed\n");
			goto unprepare_div_clk;
		}
	}

1594 1595 1596 1597 1598
	if (i2c_dev->is_multimaster_mode) {
		ret = clk_enable(i2c_dev->div_clk);
		if (ret < 0) {
			dev_err(i2c_dev->dev, "div_clk enable failed %d\n",
				ret);
1599
			goto disable_rpm;
1600 1601 1602
		}
	}

1603 1604 1605
	if (i2c_dev->hw->supports_bus_clear)
		i2c_dev->adapter.bus_recovery_info = &tegra_i2c_recovery_info;

1606 1607 1608 1609
	ret = tegra_i2c_init_dma(i2c_dev);
	if (ret < 0)
		goto disable_div_clk;

1610
	ret = tegra_i2c_init(i2c_dev, false);
C
Colin Cross 已提交
1611
	if (ret) {
1612
		dev_err(&pdev->dev, "Failed to initialize i2c controller\n");
1613
		goto release_dma;
C
Colin Cross 已提交
1614 1615
	}

1616
	ret = devm_request_irq(&pdev->dev, i2c_dev->irq,
1617
			       tegra_i2c_isr, 0, dev_name(&pdev->dev), i2c_dev);
C
Colin Cross 已提交
1618 1619
	if (ret) {
		dev_err(&pdev->dev, "Failed to request irq %i\n", i2c_dev->irq);
1620
		goto release_dma;
C
Colin Cross 已提交
1621 1622 1623 1624
	}

	i2c_set_adapdata(&i2c_dev->adapter, i2c_dev);
	i2c_dev->adapter.owner = THIS_MODULE;
1625
	i2c_dev->adapter.class = I2C_CLASS_DEPRECATED;
1626
	strlcpy(i2c_dev->adapter.name, dev_name(&pdev->dev),
C
Colin Cross 已提交
1627 1628 1629
		sizeof(i2c_dev->adapter.name));
	i2c_dev->adapter.dev.parent = &pdev->dev;
	i2c_dev->adapter.nr = pdev->id;
1630
	i2c_dev->adapter.dev.of_node = pdev->dev.of_node;
C
Colin Cross 已提交
1631 1632

	ret = i2c_add_numbered_adapter(&i2c_dev->adapter);
1633
	if (ret)
1634
		goto release_dma;
C
Colin Cross 已提交
1635 1636

	return 0;
1637

1638 1639 1640
release_dma:
	tegra_i2c_release_dma(i2c_dev);

1641 1642 1643 1644
disable_div_clk:
	if (i2c_dev->is_multimaster_mode)
		clk_disable(i2c_dev->div_clk);

1645 1646 1647 1648 1649
disable_rpm:
	pm_runtime_disable(&pdev->dev);
	if (!pm_runtime_status_suspended(&pdev->dev))
		tegra_i2c_runtime_suspend(&pdev->dev);

1650 1651 1652 1653 1654 1655 1656 1657
unprepare_div_clk:
	clk_unprepare(i2c_dev->div_clk);

unprepare_fast_clk:
	if (!i2c_dev->hw->has_single_clk_source)
		clk_unprepare(i2c_dev->fast_clk);

	return ret;
C
Colin Cross 已提交
1658 1659
}

1660
static int tegra_i2c_remove(struct platform_device *pdev)
C
Colin Cross 已提交
1661 1662
{
	struct tegra_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
1663

C
Colin Cross 已提交
1664
	i2c_del_adapter(&i2c_dev->adapter);
1665

1666 1667 1668
	if (i2c_dev->is_multimaster_mode)
		clk_disable(i2c_dev->div_clk);

1669 1670 1671 1672
	pm_runtime_disable(&pdev->dev);
	if (!pm_runtime_status_suspended(&pdev->dev))
		tegra_i2c_runtime_suspend(&pdev->dev);

1673 1674 1675 1676
	clk_unprepare(i2c_dev->div_clk);
	if (!i2c_dev->hw->has_single_clk_source)
		clk_unprepare(i2c_dev->fast_clk);

1677
	tegra_i2c_release_dma(i2c_dev);
C
Colin Cross 已提交
1678 1679 1680
	return 0;
}

1681
#ifdef CONFIG_PM_SLEEP
1682 1683 1684 1685
static const struct dev_pm_ops tegra_i2c_pm = {
	SET_RUNTIME_PM_OPS(tegra_i2c_runtime_suspend, tegra_i2c_runtime_resume,
			   NULL)
};
1686

1687 1688 1689
#define TEGRA_I2C_PM	(&tegra_i2c_pm)
#else
#define TEGRA_I2C_PM	NULL
C
Colin Cross 已提交
1690 1691 1692 1693
#endif

static struct platform_driver tegra_i2c_driver = {
	.probe   = tegra_i2c_probe,
1694
	.remove  = tegra_i2c_remove,
C
Colin Cross 已提交
1695 1696
	.driver  = {
		.name  = "tegra-i2c",
1697
		.of_match_table = tegra_i2c_of_match,
1698
		.pm    = TEGRA_I2C_PM,
C
Colin Cross 已提交
1699 1700 1701
	},
};

1702
module_platform_driver(tegra_i2c_driver);
C
Colin Cross 已提交
1703 1704 1705 1706

MODULE_DESCRIPTION("nVidia Tegra2 I2C Bus Controller driver");
MODULE_AUTHOR("Colin Cross");
MODULE_LICENSE("GPL v2");